blob: 92abd84c56be48243ca065a19e5fe65ba6f1927e [file] [log] [blame]
Eugene Zelenko4e9736b2017-05-31 01:10:10 +00001//===- lib/CodeGen/MachineInstr.cpp ---------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "llvm/CodeGen/MachineInstr.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000015#include "llvm/ADT/APFloat.h"
16#include "llvm/ADT/ArrayRef.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/FoldingSet.h"
18#include "llvm/ADT/Hashing.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000019#include "llvm/ADT/None.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/ADT/STLExtras.h"
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +000021#include "llvm/ADT/SmallBitVector.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000022#include "llvm/ADT/SmallString.h"
23#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/Analysis/AliasAnalysis.h"
Hiroshi Inoue95f24dc2017-06-24 15:17:38 +000025#include "llvm/Analysis/Loads.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000026#include "llvm/Analysis/MemoryLocation.h"
27#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
28#include "llvm/CodeGen/MachineBasicBlock.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000029#include "llvm/CodeGen/MachineFunction.h"
Reid Kleckner28865802016-04-14 18:29:59 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000031#include "llvm/CodeGen/MachineInstrBundle.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000032#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000034#include "llvm/CodeGen/MachineOperand.h"
Chris Lattner961e7422008-01-01 01:12:31 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000037#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000038#include "llvm/CodeGen/TargetRegisterInfo.h"
39#include "llvm/CodeGen/TargetSubtargetInfo.h"
Nico Weber432a3882018-04-30 14:59:11 +000040#include "llvm/Config/llvm-config.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000041#include "llvm/IR/Constants.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000042#include "llvm/IR/DebugInfoMetadata.h"
43#include "llvm/IR/DebugLoc.h"
44#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000045#include "llvm/IR/Function.h"
46#include "llvm/IR/InlineAsm.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000047#include "llvm/IR/InstrTypes.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000048#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000049#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Metadata.h"
51#include "llvm/IR/Module.h"
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +000052#include "llvm/IR/ModuleSlotTracker.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000053#include "llvm/IR/Type.h"
54#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000055#include "llvm/MC/MCInstrDesc.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000056#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000057#include "llvm/MC/MCSymbol.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000058#include "llvm/Support/Casting.h"
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000059#include "llvm/Support/CommandLine.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000060#include "llvm/Support/Compiler.h"
David Greene29388d62010-01-04 23:48:20 +000061#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000062#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000063#include "llvm/Support/LowLevelTypeImpl.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000064#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000065#include "llvm/Support/raw_ostream.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000066#include "llvm/Target/TargetIntrinsicInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000067#include "llvm/Target/TargetMachine.h"
Eugene Zelenko4e9736b2017-05-31 01:10:10 +000068#include <algorithm>
69#include <cassert>
70#include <cstddef>
71#include <cstdint>
72#include <cstring>
73#include <iterator>
74#include <utility>
75
Chris Lattner43df6c22004-02-23 18:38:20 +000076using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000077
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +000078static const MachineFunction *getMFIfAvailable(const MachineInstr &MI) {
79 if (const MachineBasicBlock *MBB = MI.getParent())
80 if (const MachineFunction *MF = MBB->getParent())
81 return MF;
82 return nullptr;
83}
84
85// Try to crawl up to the machine function and get TRI and IntrinsicInfo from
86// it.
87static void tryToGetTargetInfo(const MachineInstr &MI,
88 const TargetRegisterInfo *&TRI,
89 const MachineRegisterInfo *&MRI,
90 const TargetIntrinsicInfo *&IntrinsicInfo,
91 const TargetInstrInfo *&TII) {
92
93 if (const MachineFunction *MF = getMFIfAvailable(MI)) {
94 TRI = MF->getSubtarget().getRegisterInfo();
95 MRI = &MF->getRegInfo();
96 IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
97 TII = MF->getSubtarget().getInstrInfo();
98 }
99}
100
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000101void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000102 if (MCID->ImplicitDefs)
Craig Toppere5e035a32015-12-05 07:13:35 +0000103 for (const MCPhysReg *ImpDefs = MCID->getImplicitDefs(); *ImpDefs;
104 ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000105 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000106 if (MCID->ImplicitUses)
Craig Toppere5e035a32015-12-05 07:13:35 +0000107 for (const MCPhysReg *ImpUses = MCID->getImplicitUses(); *ImpUses;
108 ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000109 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000110}
111
Bob Wilson406f2702010-04-09 04:34:03 +0000112/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
113/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000114/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000115MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000116 DebugLoc dl, bool NoImp)
Eugene Zelenko4e9736b2017-05-31 01:10:10 +0000117 : MCID(&tid), debugLoc(std::move(dl)) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000118 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
119
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000120 // Reserve space for the expected number of operands.
121 if (unsigned NumOps = MCID->getNumOperands() +
122 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
123 CapOperands = OperandCapacity::get(NumOps);
124 Operands = MF.allocateOperandArray(CapOperands);
125 }
126
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000127 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000128 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000129}
130
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000131/// MachineInstr ctor - Copies MachineInstr arg exactly
132///
Evan Chenga7a20c42008-07-19 00:37:25 +0000133MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Eugene Zelenko4e9736b2017-05-31 01:10:10 +0000134 : MCID(&MI.getDesc()), NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
135 debugLoc(MI.getDebugLoc()) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000136 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
137
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000138 CapOperands = OperandCapacity::get(MI.getNumOperands());
139 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000140
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000141 // Copy operands.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000142 for (const MachineOperand &MO : MI.operands())
143 addOperand(MF, MO);
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000144
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000145 // Copy all the sensible flags.
146 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000147}
148
Chris Lattner961e7422008-01-01 01:12:31 +0000149/// getRegInfo - If this instruction is embedded into a MachineFunction,
150/// return the MachineRegisterInfo object for the current function, otherwise
151/// return null.
152MachineRegisterInfo *MachineInstr::getRegInfo() {
153 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000154 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000155 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000156}
157
158/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
159/// this instruction from their respective use lists. This requires that the
160/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000161void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000162 for (MachineOperand &MO : operands())
163 if (MO.isReg())
164 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000165}
166
167/// AddRegOperandsToUseLists - Add all of the register operands in
168/// this instruction from their respective use lists. This requires that the
169/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000170void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000171 for (MachineOperand &MO : operands())
172 if (MO.isReg())
173 MRI.addRegOperandToUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000174}
175
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000176void MachineInstr::addOperand(const MachineOperand &Op) {
177 MachineBasicBlock *MBB = getParent();
178 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
179 MachineFunction *MF = MBB->getParent();
180 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
181 addOperand(*MF, Op);
182}
183
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000184/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
185/// ranges. If MRI is non-null also update use-def chains.
186static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
187 unsigned NumOps, MachineRegisterInfo *MRI) {
188 if (MRI)
189 return MRI->moveOperands(Dst, Src, NumOps);
190
JF Bastiena874d1a2016-03-26 18:20:02 +0000191 // MachineOperand is a trivially copyable type so we can just use memmove.
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000192 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000193}
194
Chris Lattner961e7422008-01-01 01:12:31 +0000195/// addOperand - Add the specified operand to the instruction. If it is an
196/// implicit operand, it is added to the end of the operand list. If it is
197/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000198/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000199void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000200 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000201
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000202 // Check if we're adding one of our existing operands.
203 if (&Op >= Operands && &Op < Operands + NumOperands) {
204 // This is unusual: MI->addOperand(MI->getOperand(i)).
205 // If adding Op requires reallocating or moving existing operands around,
206 // the Op reference could go stale. Support it by copying Op.
207 MachineOperand CopyOp(Op);
208 return addOperand(MF, CopyOp);
209 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000210
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000211 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000212 // the end, everything else goes before the implicit regs.
213 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000214 // FIXME: Allow mixed explicit and implicit operands on inline asm.
215 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
216 // implicit-defs, but they must not be moved around. See the FIXME in
217 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000218 unsigned OpNo = getNumOperands();
219 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000220 if (!isImpReg && !isInlineAsm()) {
221 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
222 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000223 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000224 }
225 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000226
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000227#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000228 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000229 // OpNo now points as the desired insertion point. Unless this is a variadic
230 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000231 // RegMask operands go between the explicit and implicit operands.
232 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000233 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000234 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000235#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000236
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000237 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000238
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000239 // Determine if the Operands array needs to be reallocated.
240 // Save the old capacity and operand array.
241 OperandCapacity OldCap = CapOperands;
242 MachineOperand *OldOperands = Operands;
243 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
244 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
245 Operands = MF.allocateOperandArray(CapOperands);
246 // Move the operands before the insertion point.
247 if (OpNo)
248 moveOperands(Operands, OldOperands, OpNo, MRI);
249 }
Chris Lattner961e7422008-01-01 01:12:31 +0000250
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000251 // Move the operands following the insertion point.
252 if (OpNo != NumOperands)
253 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
254 MRI);
255 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000256
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000257 // Deallocate the old operand array.
258 if (OldOperands != Operands && OldOperands)
259 MF.deallocateOperandArray(OldCap, OldOperands);
260
261 // Copy Op into place. It still needs to be inserted into the MRI use lists.
262 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
263 NewMO->ParentMI = this;
264
265 // When adding a register operand, tell MRI about it.
266 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000267 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000268 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000269 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000270 NewMO->TiedTo = 0;
271 // Add the new operand to MRI, but only for instructions in an MBB.
272 if (MRI)
273 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000274 // The MCID operand information isn't accurate until we start adding
275 // explicit operands. The implicit operands are added first, then the
276 // explicits are inserted before them.
277 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000278 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000279 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000280 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000281 if (DefIdx != -1)
282 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000283 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000284 // If the register operand is flagged as early, mark the operand as such.
285 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000286 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000287 }
Chris Lattner961e7422008-01-01 01:12:31 +0000288 }
289}
290
291/// RemoveOperand - Erase an operand from an instruction, leaving it with one
292/// fewer operand than it started with.
293///
294void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000295 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000296 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000297
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000298#ifndef NDEBUG
299 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000300 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000301 if (Operands[i].isReg())
302 assert(!Operands[i].isTied() && "Cannot move tied operands");
303#endif
304
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000305 MachineRegisterInfo *MRI = getRegInfo();
306 if (MRI && Operands[OpNo].isReg())
307 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000308
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000309 // Don't call the MachineOperand destructor. A lot of this code depends on
310 // MachineOperand having a trivial destructor anyway, and adding a call here
311 // wouldn't make it 'destructor-correct'.
312
313 if (unsigned N = NumOperands - 1 - OpNo)
314 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
315 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000316}
317
Dan Gohman48b185d2009-09-25 20:36:54 +0000318/// addMemOperand - Add a MachineMemOperand to the machine instruction.
319/// This function should be used only occasionally. The setMemRefs function
320/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000321void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000322 MachineMemOperand *MO) {
323 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000324 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000325
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000326 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000327 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000328
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000329 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000330 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000331 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000332}
Chris Lattner961e7422008-01-01 01:12:31 +0000333
Philip Reames5eb90a72016-01-06 19:33:12 +0000334/// Check to see if the MMOs pointed to by the two MemRefs arrays are
Junmo Park820e3922016-02-26 02:07:36 +0000335/// identical.
Philip Reames5eb90a72016-01-06 19:33:12 +0000336static bool hasIdenticalMMOs(const MachineInstr &MI1, const MachineInstr &MI2) {
337 auto I1 = MI1.memoperands_begin(), E1 = MI1.memoperands_end();
338 auto I2 = MI2.memoperands_begin(), E2 = MI2.memoperands_end();
339 if ((E1 - I1) != (E2 - I2))
340 return false;
341 for (; I1 != E1; ++I1, ++I2) {
342 if (**I1 != **I2)
343 return false;
344 }
345 return true;
346}
347
Philip Reamesc86ed002016-01-06 04:39:03 +0000348std::pair<MachineInstr::mmo_iterator, unsigned>
349MachineInstr::mergeMemRefsWith(const MachineInstr& Other) {
Philip Reames5eb90a72016-01-06 19:33:12 +0000350
351 // If either of the incoming memrefs are empty, we must be conservative and
352 // treat this as if we've exhausted our space for memrefs and dropped them.
353 if (memoperands_empty() || Other.memoperands_empty())
354 return std::make_pair(nullptr, 0);
355
356 // If both instructions have identical memrefs, we don't need to merge them.
357 // Since many instructions have a single memref, and we tend to merge things
358 // like pairs of loads from the same location, this catches a large number of
359 // cases in practice.
360 if (hasIdenticalMMOs(*this, Other))
361 return std::make_pair(MemRefs, NumMemRefs);
Junmo Park820e3922016-02-26 02:07:36 +0000362
Philip Reamesc86ed002016-01-06 04:39:03 +0000363 // TODO: consider uniquing elements within the operand lists to reduce
364 // space usage and fall back to conservative information less often.
Philip Reames5eb90a72016-01-06 19:33:12 +0000365 size_t CombinedNumMemRefs = NumMemRefs + Other.NumMemRefs;
366
367 // If we don't have enough room to store this many memrefs, be conservative
368 // and drop them. Otherwise, we'd fail asserts when trying to add them to
369 // the new instruction.
370 if (CombinedNumMemRefs != uint8_t(CombinedNumMemRefs))
371 return std::make_pair(nullptr, 0);
Philip Reamesc86ed002016-01-06 04:39:03 +0000372
Justin Bognerfdf9bf42017-10-10 23:50:49 +0000373 MachineFunction *MF = getMF();
Philip Reamesc86ed002016-01-06 04:39:03 +0000374 mmo_iterator MemBegin = MF->allocateMemRefsArray(CombinedNumMemRefs);
375 mmo_iterator MemEnd = std::copy(memoperands_begin(), memoperands_end(),
376 MemBegin);
377 MemEnd = std::copy(Other.memoperands_begin(), Other.memoperands_end(),
378 MemEnd);
Philip Reames2d2fc4a2016-01-06 05:53:09 +0000379 assert(MemEnd - MemBegin == (ptrdiff_t)CombinedNumMemRefs &&
380 "missing memrefs");
Junmo Park820e3922016-02-26 02:07:36 +0000381
Philip Reamesc86ed002016-01-06 04:39:03 +0000382 return std::make_pair(MemBegin, CombinedNumMemRefs);
383}
384
Francis Visoiu Mistrih084e7d82018-03-14 17:10:58 +0000385uint8_t MachineInstr::mergeFlagsWith(const MachineInstr &Other) const {
386 // For now, the just return the union of the flags. If the flags get more
387 // complicated over time, we might need more logic here.
388 return getFlags() | Other.getFlags();
389}
390
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000391bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000392 assert(!isBundledWithPred() && "Must be called on bundle header");
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000393 for (MachineBasicBlock::const_instr_iterator MII = getIterator();; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000394 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000395 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000396 return true;
397 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000398 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000399 return false;
400 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000401 // This was the last instruction in the bundle.
402 if (!MII->isBundledWithSucc())
403 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000404 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000405}
406
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000407bool MachineInstr::isIdenticalTo(const MachineInstr &Other,
Evan Chenge9c46c22010-03-03 01:44:33 +0000408 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000409 // If opcodes or number of operands are not the same then the two
410 // instructions are obviously not identical.
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000411 if (Other.getOpcode() != getOpcode() ||
412 Other.getNumOperands() != getNumOperands())
Evan Cheng0f260e12010-03-03 21:54:14 +0000413 return false;
414
Evan Cheng7fae11b2011-12-14 02:11:42 +0000415 if (isBundle()) {
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +0000416 // We have passed the test above that both instructions have the same
417 // opcode, so we know that both instructions are bundles here. Let's compare
418 // MIs inside the bundle.
419 assert(Other.isBundle() && "Expected that both instructions are bundles.");
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000420 MachineBasicBlock::const_instr_iterator I1 = getIterator();
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000421 MachineBasicBlock::const_instr_iterator I2 = Other.getIterator();
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +0000422 // Loop until we analysed the last intruction inside at least one of the
423 // bundles.
424 while (I1->isBundledWithSucc() && I2->isBundledWithSucc()) {
425 ++I1;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000426 ++I2;
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +0000427 if (!I1->isIdenticalTo(*I2, Check))
Evan Cheng7fae11b2011-12-14 02:11:42 +0000428 return false;
429 }
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +0000430 // If we've reached the end of just one of the two bundles, but not both,
431 // the instructions are not identical.
432 if (I1->isBundledWithSucc() || I2->isBundledWithSucc())
433 return false;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000434 }
435
Evan Cheng0f260e12010-03-03 21:54:14 +0000436 // Check operands to make sure they match.
437 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
438 const MachineOperand &MO = getOperand(i);
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000439 const MachineOperand &OMO = Other.getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000440 if (!MO.isReg()) {
441 if (!MO.isIdenticalTo(OMO))
442 return false;
443 continue;
444 }
445
Evan Cheng0f260e12010-03-03 21:54:14 +0000446 // Clients may or may not want to ignore defs when testing for equality.
447 // For example, machine CSE pass only cares about finding common
448 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000449 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000450 if (Check == IgnoreDefs)
451 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000452 else if (Check == IgnoreVRegDefs) {
Diana Picus4a5f5222017-10-12 13:59:51 +0000453 if (!TargetRegisterInfo::isVirtualRegister(MO.getReg()) ||
454 !TargetRegisterInfo::isVirtualRegister(OMO.getReg()))
455 if (!MO.isIdenticalTo(OMO))
Evan Chengcfdf3392011-05-12 00:56:58 +0000456 return false;
457 } else {
458 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000459 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000460 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
461 return false;
462 }
463 } else {
464 if (!MO.isIdenticalTo(OMO))
465 return false;
466 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
467 return false;
468 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000469 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000470 // If DebugLoc does not match then two dbg.values are not identical.
471 if (isDebugValue())
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000472 if (getDebugLoc() && Other.getDebugLoc() &&
473 getDebugLoc() != Other.getDebugLoc())
Devang Patelbf8cc602011-07-07 17:45:33 +0000474 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000475 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000476}
477
Justin Bognerec7cba52017-10-10 23:34:01 +0000478const MachineFunction *MachineInstr::getMF() const {
479 return getParent()->getParent();
480}
481
Chris Lattnerbec79b42006-04-17 21:35:41 +0000482MachineInstr *MachineInstr::removeFromParent() {
483 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000484 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000485}
486
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000487MachineInstr *MachineInstr::removeFromBundle() {
488 assert(getParent() && "Not embedded in a basic block!");
489 return getParent()->remove_instr(this);
490}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000491
Dan Gohman3b460302008-07-07 23:14:23 +0000492void MachineInstr::eraseFromParent() {
493 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000494 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000495}
496
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000497void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
498 assert(getParent() && "Not embedded in a basic block!");
499 MachineBasicBlock *MBB = getParent();
500 MachineFunction *MF = MBB->getParent();
501 assert(MF && "Not embedded in a function!");
502
503 MachineInstr *MI = (MachineInstr *)this;
504 MachineRegisterInfo &MRI = MF->getRegInfo();
505
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000506 for (const MachineOperand &MO : MI->operands()) {
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000507 if (!MO.isReg() || !MO.isDef())
508 continue;
509 unsigned Reg = MO.getReg();
510 if (!TargetRegisterInfo::isVirtualRegister(Reg))
511 continue;
512 MRI.markUsesInDebugValueAsUndef(Reg);
513 }
514 MI->eraseFromParent();
515}
516
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000517void MachineInstr::eraseFromBundle() {
518 assert(getParent() && "Not embedded in a basic block!");
519 getParent()->erase_instr(this);
520}
Dan Gohman3b460302008-07-07 23:14:23 +0000521
Evan Cheng4d728b02007-05-15 01:26:09 +0000522/// getNumExplicitOperands - Returns the number of non-implicit operands.
523///
524unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000525 unsigned NumOperands = MCID->getNumOperands();
526 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000527 return NumOperands;
528
Dan Gohman37608532009-04-15 17:59:11 +0000529 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
530 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000531 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000532 NumOperands++;
533 }
534 return NumOperands;
535}
536
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000537void MachineInstr::bundleWithPred() {
538 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
539 setFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000540 MachineBasicBlock::instr_iterator Pred = getIterator();
541 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000542 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000543 Pred->setFlag(BundledSucc);
544}
545
546void MachineInstr::bundleWithSucc() {
547 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
548 setFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000549 MachineBasicBlock::instr_iterator Succ = getIterator();
550 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000551 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000552 Succ->setFlag(BundledPred);
553}
554
555void MachineInstr::unbundleFromPred() {
556 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
557 clearFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000558 MachineBasicBlock::instr_iterator Pred = getIterator();
559 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000560 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000561 Pred->clearFlag(BundledSucc);
562}
563
564void MachineInstr::unbundleFromSucc() {
565 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
566 clearFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000567 MachineBasicBlock::instr_iterator Succ = getIterator();
568 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000569 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000570 Succ->clearFlag(BundledPred);
571}
572
Evan Cheng6eb516d2011-01-07 23:50:32 +0000573bool MachineInstr::isStackAligningInlineAsm() const {
574 if (isInlineAsm()) {
575 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
576 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
577 return true;
578 }
579 return false;
580}
Chris Lattner33f5af02006-10-20 22:39:59 +0000581
Chad Rosier994f4042012-09-05 21:00:58 +0000582InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
583 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
584 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000585 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000586}
587
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000588int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
589 unsigned *GroupNo) const {
590 assert(isInlineAsm() && "Expected an inline asm instruction");
591 assert(OpIdx < getNumOperands() && "OpIdx out of range");
592
593 // Ignore queries about the initial operands.
594 if (OpIdx < InlineAsm::MIOp_FirstOperand)
595 return -1;
596
597 unsigned Group = 0;
598 unsigned NumOps;
599 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
600 i += NumOps) {
601 const MachineOperand &FlagMO = getOperand(i);
602 // If we reach the implicit register operands, stop looking.
603 if (!FlagMO.isImm())
604 return -1;
605 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
606 if (i + NumOps > OpIdx) {
607 if (GroupNo)
608 *GroupNo = Group;
609 return i;
610 }
611 ++Group;
612 }
613 return -1;
614}
615
Reid Kleckner28865802016-04-14 18:29:59 +0000616const DILocalVariable *MachineInstr::getDebugVariable() const {
617 assert(isDebugValue() && "not a DBG_VALUE");
618 return cast<DILocalVariable>(getOperand(2).getMetadata());
619}
620
621const DIExpression *MachineInstr::getDebugExpression() const {
622 assert(isDebugValue() && "not a DBG_VALUE");
623 return cast<DIExpression>(getOperand(3).getMetadata());
624}
625
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000626const TargetRegisterClass*
627MachineInstr::getRegClassConstraint(unsigned OpIdx,
628 const TargetInstrInfo *TII,
629 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000630 assert(getParent() && "Can't have an MBB reference here!");
Justin Bognerfdf9bf42017-10-10 23:50:49 +0000631 assert(getMF() && "Can't have an MF reference here!");
632 const MachineFunction &MF = *getMF();
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000633
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000634 // Most opcodes have fixed constraints in their MCInstrDesc.
635 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000636 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000637
638 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +0000639 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000640
641 // For tied uses on inline asm, get the constraint from the def.
642 unsigned DefIdx;
643 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
644 OpIdx = DefIdx;
645
646 // Inline asm stores register class constraints in the flag word.
647 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
648 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +0000649 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000650
651 unsigned Flag = getOperand(FlagIdx).getImm();
652 unsigned RCID;
Simon Dardisd32a2d32016-07-18 13:17:31 +0000653 if ((InlineAsm::getKind(Flag) == InlineAsm::Kind_RegUse ||
654 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDef ||
655 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDefEarlyClobber) &&
656 InlineAsm::hasRegClassConstraint(Flag, RCID))
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000657 return TRI->getRegClass(RCID);
658
659 // Assume that all registers in a memory operand are pointers.
660 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000661 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000662
Craig Topperc0196b12014-04-14 00:51:57 +0000663 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000664}
665
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000666const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
667 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
668 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
669 // Check every operands inside the bundle if we have
670 // been asked to.
671 if (ExploreBundle)
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000672 for (ConstMIBundleOperands OpndIt(*this); OpndIt.isValid() && CurRC;
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000673 ++OpndIt)
674 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
675 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
676 else
677 // Otherwise, just check the current operands.
Matthias Braune41e1462015-05-29 02:56:46 +0000678 for (unsigned i = 0, e = NumOperands; i < e && CurRC; ++i)
679 CurRC = getRegClassConstraintEffectForVRegImpl(i, Reg, CurRC, TII, TRI);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000680 return CurRC;
681}
682
683const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
684 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
685 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
686 assert(CurRC && "Invalid initial register class");
687 // Check if Reg is constrained by some of its use/def from MI.
688 const MachineOperand &MO = getOperand(OpIdx);
689 if (!MO.isReg() || MO.getReg() != Reg)
690 return CurRC;
691 // If yes, accumulate the constraints through the operand.
692 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
693}
694
695const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
696 unsigned OpIdx, const TargetRegisterClass *CurRC,
697 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
698 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
699 const MachineOperand &MO = getOperand(OpIdx);
700 assert(MO.isReg() &&
701 "Cannot get register constraints for non-register operand");
702 assert(CurRC && "Invalid initial register class");
703 if (unsigned SubIdx = MO.getSubReg()) {
704 if (OpRC)
705 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
706 else
707 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
708 } else if (OpRC)
709 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
710 return CurRC;
711}
712
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000713/// Return the number of instructions inside the MI bundle, not counting the
714/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +0000715unsigned MachineInstr::getBundleSize() const {
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000716 MachineBasicBlock::const_instr_iterator I = getIterator();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000717 unsigned Size = 0;
Richard Trieu7a083812016-02-18 22:09:30 +0000718 while (I->isBundledWithSucc()) {
719 ++Size;
720 ++I;
721 }
Evan Cheng7fae11b2011-12-14 02:11:42 +0000722 return Size;
723}
724
Nicolai Haehnleb0c97482016-04-22 04:04:08 +0000725/// Returns true if the MachineInstr has an implicit-use operand of exactly
726/// the given register (not considering sub/super-registers).
727bool MachineInstr::hasRegisterImplicitUseOperand(unsigned Reg) const {
728 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
729 const MachineOperand &MO = getOperand(i);
730 if (MO.isReg() && MO.isUse() && MO.isImplicit() && MO.getReg() == Reg)
731 return true;
732 }
733 return false;
734}
735
Evan Cheng910c8082007-04-26 19:00:32 +0000736/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +0000737/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +0000738/// the search criteria to a use that kills the register if isKill is true.
Fraser Cormack48d9fdc2016-10-11 09:09:21 +0000739int MachineInstr::findRegisterUseOperandIdx(
740 unsigned Reg, bool isKill, const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +0000741 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +0000742 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000743 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +0000744 continue;
745 unsigned MOReg = MO.getReg();
746 if (!MOReg)
747 continue;
Fraser Cormack48d9fdc2016-10-11 09:09:21 +0000748 if (MOReg == Reg || (TRI && TargetRegisterInfo::isPhysicalRegister(MOReg) &&
749 TargetRegisterInfo::isPhysicalRegister(Reg) &&
750 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +0000751 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +0000752 return i;
Evan Cheng75c21942006-12-06 08:27:42 +0000753 }
Evan Chengec3ac312007-03-26 22:37:45 +0000754 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +0000755}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +0000756
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +0000757/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
758/// indicating if this instruction reads or writes Reg. This also considers
759/// partial defines.
760std::pair<bool,bool>
761MachineInstr::readsWritesVirtualRegister(unsigned Reg,
762 SmallVectorImpl<unsigned> *Ops) const {
763 bool PartDef = false; // Partial redefine.
764 bool FullDef = false; // Full define.
765 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +0000766
767 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
768 const MachineOperand &MO = getOperand(i);
769 if (!MO.isReg() || MO.getReg() != Reg)
770 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +0000771 if (Ops)
772 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +0000773 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +0000774 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +0000775 else if (MO.getSubReg() && !MO.isUndef())
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000776 // A partial def undef doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +0000777 PartDef = true;
778 else
779 FullDef = true;
780 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +0000781 // A partial redefine uses Reg unless there is also a full define.
782 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +0000783}
784
Evan Cheng63254462008-03-05 00:59:57 +0000785/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +0000786/// the specified register or -1 if it is not found. If isDead is true, defs
787/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
788/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +0000789int
790MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
791 const TargetRegisterInfo *TRI) const {
792 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +0000793 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +0000794 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +0000795 // Accept regmask operands when Overlap is set.
796 // Ignore them when looking for a specific def operand (Overlap == false).
797 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
798 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000799 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +0000800 continue;
801 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +0000802 bool Found = (MOReg == Reg);
803 if (!Found && TRI && isPhys &&
804 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
805 if (Overlap)
806 Found = TRI->regsOverlap(MOReg, Reg);
807 else
808 Found = TRI->isSubRegister(MOReg, Reg);
809 }
810 if (Found && (!isDead || MO.isDead()))
811 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +0000812 }
Evan Cheng63254462008-03-05 00:59:57 +0000813 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +0000814}
Evan Cheng4d728b02007-05-15 01:26:09 +0000815
Evan Cheng5983bdb2007-05-29 18:35:22 +0000816/// findFirstPredOperandIdx() - Find the index of the first operand in the
817/// operand list that is used to represent the predicate. It returns -1 if
818/// none is found.
819int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +0000820 // Don't call MCID.findFirstPredOperandIdx() because this variant
821 // is sometimes called on an instruction that's not yet complete, and
822 // so the number of operands is less than the MCID indicates. In
823 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000824 const MCInstrDesc &MCID = getDesc();
825 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +0000826 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +0000827 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +0000828 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +0000829 }
830
Evan Cheng5983bdb2007-05-29 18:35:22 +0000831 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +0000832}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000833
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000834// MachineOperand::TiedTo is 4 bits wide.
835const unsigned TiedMax = 15;
836
837/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
838///
839/// Use and def operands can be tied together, indicated by a non-zero TiedTo
840/// field. TiedTo can have these values:
841///
842/// 0: Operand is not tied to anything.
843/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
844/// TiedMax: Tied to an operand >= TiedMax-1.
845///
846/// The tied def must be one of the first TiedMax operands on a normal
847/// instruction. INLINEASM instructions allow more tied defs.
848///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000849void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000850 MachineOperand &DefMO = getOperand(DefIdx);
851 MachineOperand &UseMO = getOperand(UseIdx);
852 assert(DefMO.isDef() && "DefIdx must be a def operand");
853 assert(UseMO.isUse() && "UseIdx must be a use operand");
854 assert(!DefMO.isTied() && "Def is already tied to another use");
855 assert(!UseMO.isTied() && "Use is already tied to another def");
856
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000857 if (DefIdx < TiedMax)
858 UseMO.TiedTo = DefIdx + 1;
859 else {
860 // Inline asm can use the group descriptors to find tied operands, but on
861 // normal instruction, the tied def must be within the first TiedMax
862 // operands.
863 assert(isInlineAsm() && "DefIdx out of range");
864 UseMO.TiedTo = TiedMax;
865 }
866
867 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
868 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000869}
870
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000871/// Given the index of a tied register operand, find the operand it is tied to.
872/// Defs are tied to uses and vice versa. Returns the index of the tied operand
873/// which must exist.
874unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000875 const MachineOperand &MO = getOperand(OpIdx);
876 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000877
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000878 // Normally TiedTo is in range.
879 if (MO.TiedTo < TiedMax)
880 return MO.TiedTo - 1;
881
882 // Uses on normal instructions can be out of range.
883 if (!isInlineAsm()) {
884 // Normal tied defs must be in the 0..TiedMax-1 range.
885 if (MO.isUse())
886 return TiedMax - 1;
887 // MO is a def. Search for the tied use.
888 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
889 const MachineOperand &UseMO = getOperand(i);
890 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
891 return i;
892 }
893 llvm_unreachable("Can't find tied use");
894 }
895
896 // Now deal with inline asm by parsing the operand group descriptor flags.
897 // Find the beginning of each operand group.
898 SmallVector<unsigned, 8> GroupIdx;
899 unsigned OpIdxGroup = ~0u;
900 unsigned NumOps;
901 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
902 i += NumOps) {
903 const MachineOperand &FlagMO = getOperand(i);
904 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
905 unsigned CurGroup = GroupIdx.size();
906 GroupIdx.push_back(i);
907 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
908 // OpIdx belongs to this operand group.
909 if (OpIdx > i && OpIdx < i + NumOps)
910 OpIdxGroup = CurGroup;
911 unsigned TiedGroup;
912 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
913 continue;
914 // Operands in this group are tied to operands in TiedGroup which must be
915 // earlier. Find the number of operands between the two groups.
916 unsigned Delta = i - GroupIdx[TiedGroup];
917
918 // OpIdx is a use tied to TiedGroup.
919 if (OpIdxGroup == CurGroup)
920 return OpIdx - Delta;
921
922 // OpIdx is a def tied to this use group.
923 if (OpIdxGroup == TiedGroup)
924 return OpIdx + Delta;
925 }
926 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000927}
928
Dan Gohmanc90f51c2010-05-13 20:34:42 +0000929/// clearKillInfo - Clears kill flags on all operands.
930///
931void MachineInstr::clearKillInfo() {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000932 for (MachineOperand &MO : operands()) {
Dan Gohmanc90f51c2010-05-13 20:34:42 +0000933 if (MO.isReg() && MO.isUse())
934 MO.setIsKill(false);
935 }
936}
937
Geoff Berryd37dc772018-01-29 18:47:48 +0000938void MachineInstr::substituteRegister(unsigned FromReg, unsigned ToReg,
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +0000939 unsigned SubIdx,
Geoff Berryf8bf2ec2018-02-23 18:25:08 +0000940 const TargetRegisterInfo &RegInfo) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +0000941 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
942 if (SubIdx)
943 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000944 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +0000945 if (!MO.isReg() || MO.getReg() != FromReg)
946 continue;
947 MO.substPhysReg(ToReg, RegInfo);
948 }
949 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000950 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +0000951 if (!MO.isReg() || MO.getReg() != FromReg)
952 continue;
953 MO.substVirtReg(ToReg, SubIdx, RegInfo);
954 }
955 }
956}
957
Evan Cheng7d98a482008-07-03 09:09:37 +0000958/// isSafeToMove - Return true if it is safe to move this instruction. If
959/// SawStore is set to true, it means that there is a store (or call) between
960/// the instruction's location and its intended destination.
Matthias Braun07066cc2015-05-19 21:22:20 +0000961bool MachineInstr::isSafeToMove(AliasAnalysis *AA, bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +0000962 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +0000963 //
964 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +0000965 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +0000966 // a load across an atomic load with Ordering > Monotonic.
Alex Bradburyfa18b9e2017-11-08 20:19:16 +0000967 if (mayStore() || isCall() || isPHI() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +0000968 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +0000969 SawStore = true;
970 return false;
971 }
Evan Cheng0638c202011-01-07 21:08:26 +0000972
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000973 if (isPosition() || isDebugValue() || isTerminator() ||
974 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +0000975 return false;
976
977 // See if this instruction does a load. If so, we have to guarantee that the
978 // loaded value doesn't change between the load and the its intended
979 // destination. The check for isInvariantLoad gives the targe the chance to
980 // classify the load as always returning a constant, e.g. a constant pool
981 // load.
Justin Lebard98cf002016-09-10 01:03:20 +0000982 if (mayLoad() && !isDereferenceableInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +0000983 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +0000984 // end of block, we can't move it.
985 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +0000986
Evan Cheng399e1102008-03-13 00:44:09 +0000987 return true;
988}
989
Eli Friedman93f47e52017-03-09 23:33:36 +0000990bool MachineInstr::mayAlias(AliasAnalysis *AA, MachineInstr &Other,
991 bool UseTBAA) {
Justin Bognerfdf9bf42017-10-10 23:50:49 +0000992 const MachineFunction *MF = getMF();
Eli Friedman93f47e52017-03-09 23:33:36 +0000993 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
Balaram Makam42adadf2017-08-30 14:57:12 +0000994 const MachineFrameInfo &MFI = MF->getFrameInfo();
Eli Friedman93f47e52017-03-09 23:33:36 +0000995
996 // If neither instruction stores to memory, they can't alias in any
997 // meaningful way, even if they read from the same address.
998 if (!mayStore() && !Other.mayStore())
999 return false;
1000
1001 // Let the target decide if memory accesses cannot possibly overlap.
1002 if (TII->areMemAccessesTriviallyDisjoint(*this, Other, AA))
1003 return false;
1004
Eli Friedman93f47e52017-03-09 23:33:36 +00001005 // FIXME: Need to handle multiple memory operands to support all targets.
1006 if (!hasOneMemOperand() || !Other.hasOneMemOperand())
1007 return true;
1008
1009 MachineMemOperand *MMOa = *memoperands_begin();
1010 MachineMemOperand *MMOb = *Other.memoperands_begin();
1011
Eli Friedman93f47e52017-03-09 23:33:36 +00001012 // The following interface to AA is fashioned after DAGCombiner::isAlias
1013 // and operates with MachineMemOperand offset with some important
1014 // assumptions:
1015 // - LLVM fundamentally assumes flat address spaces.
1016 // - MachineOperand offset can *only* result from legalization and
1017 // cannot affect queries other than the trivial case of overlap
1018 // checking.
1019 // - These offsets never wrap and never step outside
1020 // of allocated objects.
1021 // - There should never be any negative offsets here.
1022 //
1023 // FIXME: Modify API to hide this math from "user"
Balaram Makam42adadf2017-08-30 14:57:12 +00001024 // Even before we go to AA we can reason locally about some
Eli Friedman93f47e52017-03-09 23:33:36 +00001025 // memory objects. It can save compile time, and possibly catch some
1026 // corner cases not currently covered.
1027
Balaram Makam42adadf2017-08-30 14:57:12 +00001028 int64_t OffsetA = MMOa->getOffset();
1029 int64_t OffsetB = MMOb->getOffset();
Eli Friedman93f47e52017-03-09 23:33:36 +00001030
Balaram Makam42adadf2017-08-30 14:57:12 +00001031 int64_t MinOffset = std::min(OffsetA, OffsetB);
1032 int64_t WidthA = MMOa->getSize();
1033 int64_t WidthB = MMOb->getSize();
1034 const Value *ValA = MMOa->getValue();
1035 const Value *ValB = MMOb->getValue();
1036 bool SameVal = (ValA && ValB && (ValA == ValB));
1037 if (!SameVal) {
1038 const PseudoSourceValue *PSVa = MMOa->getPseudoValue();
1039 const PseudoSourceValue *PSVb = MMOb->getPseudoValue();
1040 if (PSVa && ValB && !PSVa->mayAlias(&MFI))
1041 return false;
1042 if (PSVb && ValA && !PSVb->mayAlias(&MFI))
1043 return false;
1044 if (PSVa && PSVb && (PSVa == PSVb))
1045 SameVal = true;
1046 }
Eli Friedman93f47e52017-03-09 23:33:36 +00001047
Balaram Makam42adadf2017-08-30 14:57:12 +00001048 if (SameVal) {
1049 int64_t MaxOffset = std::max(OffsetA, OffsetB);
1050 int64_t LowWidth = (MinOffset == OffsetA) ? WidthA : WidthB;
1051 return (MinOffset + LowWidth > MaxOffset);
1052 }
1053
1054 if (!AA)
1055 return true;
1056
1057 if (!ValA || !ValB)
1058 return true;
1059
1060 assert((OffsetA >= 0) && "Negative MachineMemOperand offset");
1061 assert((OffsetB >= 0) && "Negative MachineMemOperand offset");
1062
1063 int64_t Overlapa = WidthA + OffsetA - MinOffset;
1064 int64_t Overlapb = WidthB + OffsetB - MinOffset;
1065
1066 AliasResult AAResult = AA->alias(
1067 MemoryLocation(ValA, Overlapa,
1068 UseTBAA ? MMOa->getAAInfo() : AAMDNodes()),
1069 MemoryLocation(ValB, Overlapb,
1070 UseTBAA ? MMOb->getAAInfo() : AAMDNodes()));
Eli Friedman93f47e52017-03-09 23:33:36 +00001071
1072 return (AAResult != NoAlias);
1073}
1074
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001075/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1076/// or volatile memory reference, or if the information describing the memory
1077/// reference is not available. Return false if it is known to have no ordered
1078/// memory references.
1079bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001080 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001081 if (!mayStore() &&
1082 !mayLoad() &&
1083 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001084 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001085 return false;
1086
1087 // Otherwise, if the instruction has no memory reference information,
1088 // conservatively assume it wasn't preserved.
1089 if (memoperands_empty())
1090 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001091
Justin Lebardede81e2016-07-13 22:35:19 +00001092 // Check if any of our memory operands are ordered.
Eugene Zelenko4e9736b2017-05-31 01:10:10 +00001093 return llvm::any_of(memoperands(), [](const MachineMemOperand *MMO) {
Justin Lebardede81e2016-07-13 22:35:19 +00001094 return !MMO->isUnordered();
1095 });
Dan Gohman7c59ed62008-09-24 00:06:15 +00001096}
1097
Justin Lebard98cf002016-09-10 01:03:20 +00001098/// isDereferenceableInvariantLoad - Return true if this instruction will never
1099/// trap and is loading from a location whose value is invariant across a run of
1100/// this function.
1101bool MachineInstr::isDereferenceableInvariantLoad(AliasAnalysis *AA) const {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001102 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001103 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001104 return false;
1105
1106 // If the instruction has lost its memoperands, conservatively assume that
1107 // it may not be an invariant load.
1108 if (memoperands_empty())
1109 return false;
1110
Matthias Braun941a7052016-07-28 18:40:00 +00001111 const MachineFrameInfo &MFI = getParent()->getParent()->getFrameInfo();
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001112
Justin Lebardede81e2016-07-13 22:35:19 +00001113 for (MachineMemOperand *MMO : memoperands()) {
1114 if (MMO->isVolatile()) return false;
1115 if (MMO->isStore()) return false;
Justin Lebaradbf09e2016-09-11 01:38:58 +00001116 if (MMO->isInvariant() && MMO->isDereferenceable())
1117 continue;
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001118
1119 // A load from a constant PseudoSourceValue is invariant.
Justin Lebardede81e2016-07-13 22:35:19 +00001120 if (const PseudoSourceValue *PSV = MMO->getPseudoValue())
Matthias Braun941a7052016-07-28 18:40:00 +00001121 if (PSV->isConstant(&MFI))
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001122 continue;
1123
Justin Lebardede81e2016-07-13 22:35:19 +00001124 if (const Value *V = MMO->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001125 // If we have an AliasAnalysis, ask it whether the memory is constant.
Chandler Carruthac80dc72015-06-17 07:18:54 +00001126 if (AA &&
1127 AA->pointsToConstantMemory(
Justin Lebardede81e2016-07-13 22:35:19 +00001128 MemoryLocation(V, MMO->getSize(), MMO->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001129 continue;
1130 }
1131
1132 // Otherwise assume conservatively.
1133 return false;
1134 }
1135
1136 // Everything checks out.
1137 return true;
1138}
1139
Evan Cheng71453822009-12-03 02:31:43 +00001140/// isConstantValuePHI - If the specified instruction is a PHI that always
1141/// merges together the same virtual register, return the register, otherwise
1142/// return 0.
1143unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001144 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001145 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001146 assert(getNumOperands() >= 3 &&
1147 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001148
1149 unsigned Reg = getOperand(1).getReg();
1150 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1151 if (getOperand(i).getReg() != Reg)
1152 return 0;
1153 return Reg;
1154}
1155
Evan Cheng6eb516d2011-01-07 23:50:32 +00001156bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001157 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001158 return true;
1159 if (isInlineAsm()) {
1160 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1161 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1162 return true;
1163 }
1164
1165 return false;
1166}
1167
Michael Kupersteinbc7f99a2015-08-12 10:14:58 +00001168bool MachineInstr::isLoadFoldBarrier() const {
1169 return mayStore() || isCall() || hasUnmodeledSideEffects();
1170}
1171
Evan Chengb083c472010-04-08 20:02:37 +00001172/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1173///
1174bool MachineInstr::allDefsAreDead() const {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001175 for (const MachineOperand &MO : operands()) {
Evan Chengb083c472010-04-08 20:02:37 +00001176 if (!MO.isReg() || MO.isUse())
1177 continue;
1178 if (!MO.isDead())
1179 return false;
1180 }
1181 return true;
1182}
1183
Evan Cheng21eedfb2010-10-22 21:49:09 +00001184/// copyImplicitOps - Copy implicit register operands from specified
1185/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001186void MachineInstr::copyImplicitOps(MachineFunction &MF,
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001187 const MachineInstr &MI) {
1188 for (unsigned i = MI.getDesc().getNumOperands(), e = MI.getNumOperands();
Evan Cheng21eedfb2010-10-22 21:49:09 +00001189 i != e; ++i) {
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001190 const MachineOperand &MO = MI.getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001191 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001192 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001193 }
1194}
1195
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001196bool MachineInstr::hasComplexRegisterTies() const {
1197 const MCInstrDesc &MCID = getDesc();
1198 for (unsigned I = 0, E = getNumOperands(); I < E; ++I) {
1199 const auto &Operand = getOperand(I);
1200 if (!Operand.isReg() || Operand.isDef())
1201 // Ignore the defined registers as MCID marks only the uses as tied.
1202 continue;
1203 int ExpectedTiedIdx = MCID.getOperandConstraint(I, MCOI::TIED_TO);
1204 int TiedIdx = Operand.isTied() ? int(findTiedOperandIdx(I)) : -1;
1205 if (ExpectedTiedIdx != TiedIdx)
1206 return true;
1207 }
1208 return false;
1209}
1210
1211LLT MachineInstr::getTypeToPrint(unsigned OpIdx, SmallBitVector &PrintedTypes,
1212 const MachineRegisterInfo &MRI) const {
1213 const MachineOperand &Op = getOperand(OpIdx);
1214 if (!Op.isReg())
1215 return LLT{};
1216
1217 if (isVariadic() || OpIdx >= getNumExplicitOperands())
1218 return MRI.getType(Op.getReg());
1219
1220 auto &OpInfo = getDesc().OpInfo[OpIdx];
1221 if (!OpInfo.isGenericType())
1222 return MRI.getType(Op.getReg());
1223
1224 if (PrintedTypes[OpInfo.getGenericTypeIndex()])
1225 return LLT{};
1226
Roman Tereshind29fc892018-05-07 22:31:47 +00001227 LLT TypeToPrint = MRI.getType(Op.getReg());
1228 // Don't mark the type index printed if it wasn't actually printed: maybe
1229 // another operand with the same type index has an actual type attached:
1230 if (TypeToPrint.isValid())
1231 PrintedTypes.set(OpInfo.getGenericTypeIndex());
1232 return TypeToPrint;
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001233}
1234
Aaron Ballman615eb472017-10-15 14:32:27 +00001235#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Matthias Brauna4976c62017-01-29 18:20:42 +00001236LLVM_DUMP_METHOD void MachineInstr::dump() const {
Sebastian Pop77794842016-12-21 01:41:12 +00001237 dbgs() << " ";
Matthias Brauna4976c62017-01-29 18:20:42 +00001238 print(dbgs());
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001239}
Matthias Braun8c209aa2017-01-28 02:02:38 +00001240#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001241
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +00001242void MachineInstr::print(raw_ostream &OS, bool IsStandalone, bool SkipOpers,
Krzysztof Parzyszek71a4c0c2018-04-10 16:46:13 +00001243 bool SkipDebugLoc, bool AddNewLine,
1244 const TargetInstrInfo *TII) const {
Duncan P. N. Exon Smithc0374522015-06-26 23:18:44 +00001245 const Module *M = nullptr;
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001246 const Function *F = nullptr;
1247 if (const MachineFunction *MF = getMFIfAvailable(*this)) {
1248 F = &MF->getFunction();
1249 M = F->getParent();
Andrew V. Tischenko08389192018-02-26 09:43:21 +00001250 if (!TII)
1251 TII = MF->getSubtarget().getInstrInfo();
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001252 }
Duncan P. N. Exon Smithc0374522015-06-26 23:18:44 +00001253
1254 ModuleSlotTracker MST(M);
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001255 if (F)
1256 MST.incorporateFunction(*F);
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +00001257 print(OS, MST, IsStandalone, SkipOpers, SkipDebugLoc, TII);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001258}
1259
1260void MachineInstr::print(raw_ostream &OS, ModuleSlotTracker &MST,
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +00001261 bool IsStandalone, bool SkipOpers, bool SkipDebugLoc,
Krzysztof Parzyszek71a4c0c2018-04-10 16:46:13 +00001262 bool AddNewLine, const TargetInstrInfo *TII) const {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001263 // We can be a bit tidier if we know the MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001264 const MachineFunction *MF = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001265 const TargetRegisterInfo *TRI = nullptr;
Craig Topperc0196b12014-04-14 00:51:57 +00001266 const MachineRegisterInfo *MRI = nullptr;
Tim Northover6b3bd612016-07-29 20:32:59 +00001267 const TargetIntrinsicInfo *IntrinsicInfo = nullptr;
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001268 tryToGetTargetInfo(*this, TRI, MRI, IntrinsicInfo, TII);
Tim Northover6b3bd612016-07-29 20:32:59 +00001269
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001270 if (isCFIInstruction())
1271 assert(getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001272
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001273 SmallBitVector PrintedTypes(8);
1274 bool ShouldPrintRegisterTies = hasComplexRegisterTies();
1275 auto getTiedOperandIdx = [&](unsigned OpIdx) {
1276 if (!ShouldPrintRegisterTies)
1277 return 0U;
1278 const MachineOperand &MO = getOperand(OpIdx);
1279 if (MO.isReg() && MO.isTied() && !MO.isDef())
1280 return findTiedOperandIdx(OpIdx);
1281 return 0U;
1282 };
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001283 unsigned StartOp = 0;
1284 unsigned e = getNumOperands();
1285
Dan Gohman34341e62009-10-31 20:19:03 +00001286 // Print explicitly defined operands on the left of an assignment syntax.
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001287 while (StartOp < e) {
1288 const MachineOperand &MO = getOperand(StartOp);
1289 if (!MO.isReg() || !MO.isDef() || MO.isImplicit())
1290 break;
1291
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001292 if (StartOp != 0)
1293 OS << ", ";
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001294
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001295 LLT TypeToPrint = MRI ? getTypeToPrint(StartOp, PrintedTypes, *MRI) : LLT{};
1296 unsigned TiedOperandIdx = getTiedOperandIdx(StartOp);
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +00001297 MO.print(OS, MST, TypeToPrint, /*PrintDef=*/false, IsStandalone,
Francis Visoiu Mistrih378b5f32018-01-18 17:59:06 +00001298 ShouldPrintRegisterTies, TiedOperandIdx, TRI, IntrinsicInfo);
Francis Visoiu Mistrih586444e2018-01-18 14:52:14 +00001299 ++StartOp;
Chris Lattnerac6e9742002-10-30 01:55:38 +00001300 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001301
Dan Gohman34341e62009-10-31 20:19:03 +00001302 if (StartOp != 0)
1303 OS << " = ";
1304
Francis Visoiu Mistrih72cc21e2018-01-09 16:11:51 +00001305 if (getFlag(MachineInstr::FrameSetup))
1306 OS << "frame-setup ";
Francis Visoiu Mistrih3abf05732018-03-13 19:53:16 +00001307 if (getFlag(MachineInstr::FrameDestroy))
Francis Visoiu Mistrih72cc21e2018-01-09 16:11:51 +00001308 OS << "frame-destroy ";
Michael Berg7d1b25d2018-05-03 00:07:56 +00001309 if (getFlag(MachineInstr::FmNoNans))
1310 OS << "nnan ";
1311 if (getFlag(MachineInstr::FmNoInfs))
1312 OS << "ninf ";
1313 if (getFlag(MachineInstr::FmNsz))
1314 OS << "nsz ";
1315 if (getFlag(MachineInstr::FmArcp))
1316 OS << "arcp ";
1317 if (getFlag(MachineInstr::FmContract))
1318 OS << "contract ";
1319 if (getFlag(MachineInstr::FmAfn))
1320 OS << "afn ";
1321 if (getFlag(MachineInstr::FmReassoc))
1322 OS << "reassoc ";
Francis Visoiu Mistrih72cc21e2018-01-09 16:11:51 +00001323
Dan Gohman34341e62009-10-31 20:19:03 +00001324 // Print the opcode name.
Eric Christopher1cdefae2015-02-27 00:11:34 +00001325 if (TII)
1326 OS << TII->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001327 else
1328 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001329
Andrew Trickb36388a2013-01-25 07:45:25 +00001330 if (SkipOpers)
1331 return;
1332
Dan Gohman34341e62009-10-31 20:19:03 +00001333 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001334 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001335 unsigned AsmDescOp = ~0u;
1336 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001337
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001338 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001339 // Print asm string.
1340 OS << " ";
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001341 const unsigned OpIdx = InlineAsm::MIOp_AsmString;
1342 LLT TypeToPrint = MRI ? getTypeToPrint(OpIdx, PrintedTypes, *MRI) : LLT{};
Francis Visoiu Mistrihe6fc3ce2017-12-07 17:12:30 +00001343 unsigned TiedOperandIdx = getTiedOperandIdx(OpIdx);
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +00001344 getOperand(OpIdx).print(OS, MST, TypeToPrint, /*PrintDef=*/true, IsStandalone,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001345 ShouldPrintRegisterTies, TiedOperandIdx, TRI,
1346 IntrinsicInfo);
Evan Cheng6eb516d2011-01-07 23:50:32 +00001347
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001348 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001349 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1350 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1351 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001352 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1353 OS << " [mayload]";
1354 if (ExtraInfo & InlineAsm::Extra_MayStore)
1355 OS << " [maystore]";
Wei Ding0526e7f2016-06-22 18:51:08 +00001356 if (ExtraInfo & InlineAsm::Extra_IsConvergent)
1357 OS << " [isconvergent]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001358 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1359 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001360 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001361 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001362 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001363 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001364
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001365 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001366 FirstOp = false;
1367 }
1368
Chris Lattnerac6e9742002-10-30 01:55:38 +00001369 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001370 const MachineOperand &MO = getOperand(i);
1371
Dan Gohman2745d192009-11-09 19:38:45 +00001372 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001373 OS << " ";
Francis Visoiu Mistrih7d9bef82018-01-09 17:31:07 +00001374
Evan Chengd4d1a512010-04-28 20:03:13 +00001375 if (isDebugValue() && MO.isMetadata()) {
1376 // Pretty print DBG_VALUE instructions.
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001377 auto *DIV = dyn_cast<DILocalVariable>(MO.getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001378 if (DIV && !DIV->getName().empty())
1379 OS << "!\"" << DIV->getName() << '\"';
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001380 else {
1381 LLT TypeToPrint = MRI ? getTypeToPrint(i, PrintedTypes, *MRI) : LLT{};
Francis Visoiu Mistrihe6fc3ce2017-12-07 17:12:30 +00001382 unsigned TiedOperandIdx = getTiedOperandIdx(i);
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +00001383 MO.print(OS, MST, TypeToPrint, /*PrintDef=*/true, IsStandalone,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001384 ShouldPrintRegisterTies, TiedOperandIdx, TRI, IntrinsicInfo);
1385 }
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001386 } else if (i == AsmDescOp && MO.isImm()) {
1387 // Pretty print the inline asm operand descriptor.
1388 OS << '$' << AsmOpCount++;
1389 unsigned Flag = MO.getImm();
1390 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001391 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1392 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1393 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1394 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1395 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1396 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1397 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001398 }
1399
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001400 unsigned RCID = 0;
Simon Dardisd32a2d32016-07-18 13:17:31 +00001401 if (!InlineAsm::isImmKind(Flag) && !InlineAsm::isMemKind(Flag) &&
1402 InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001403 if (TRI) {
1404 OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID));
Craig Toppercf0444b2014-11-17 05:50:14 +00001405 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001406 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001407 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001408
Simon Dardisd32a2d32016-07-18 13:17:31 +00001409 if (InlineAsm::isMemKind(Flag)) {
1410 unsigned MCID = InlineAsm::getMemoryConstraintID(Flag);
1411 switch (MCID) {
1412 case InlineAsm::Constraint_es: OS << ":es"; break;
1413 case InlineAsm::Constraint_i: OS << ":i"; break;
1414 case InlineAsm::Constraint_m: OS << ":m"; break;
1415 case InlineAsm::Constraint_o: OS << ":o"; break;
1416 case InlineAsm::Constraint_v: OS << ":v"; break;
1417 case InlineAsm::Constraint_Q: OS << ":Q"; break;
1418 case InlineAsm::Constraint_R: OS << ":R"; break;
1419 case InlineAsm::Constraint_S: OS << ":S"; break;
1420 case InlineAsm::Constraint_T: OS << ":T"; break;
1421 case InlineAsm::Constraint_Um: OS << ":Um"; break;
1422 case InlineAsm::Constraint_Un: OS << ":Un"; break;
1423 case InlineAsm::Constraint_Uq: OS << ":Uq"; break;
1424 case InlineAsm::Constraint_Us: OS << ":Us"; break;
1425 case InlineAsm::Constraint_Ut: OS << ":Ut"; break;
1426 case InlineAsm::Constraint_Uv: OS << ":Uv"; break;
1427 case InlineAsm::Constraint_Uy: OS << ":Uy"; break;
1428 case InlineAsm::Constraint_X: OS << ":X"; break;
1429 case InlineAsm::Constraint_Z: OS << ":Z"; break;
1430 case InlineAsm::Constraint_ZC: OS << ":ZC"; break;
1431 case InlineAsm::Constraint_Zy: OS << ":Zy"; break;
1432 default: OS << ":?"; break;
1433 }
1434 }
1435
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001436 unsigned TiedTo = 0;
1437 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001438 OS << " tiedto:$" << TiedTo;
1439
1440 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001441
1442 // Compute the index of the next operand descriptor.
1443 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001444 } else {
1445 LLT TypeToPrint = MRI ? getTypeToPrint(i, PrintedTypes, *MRI) : LLT{};
Francis Visoiu Mistrihe6fc3ce2017-12-07 17:12:30 +00001446 unsigned TiedOperandIdx = getTiedOperandIdx(i);
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +00001447 if (MO.isImm() && isOperandSubregIdx(i))
Francis Visoiu Mistrihecd0b832018-01-16 10:53:11 +00001448 MachineOperand::printSubRegIdx(OS, MO.getImm(), TRI);
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +00001449 else
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +00001450 MO.print(OS, MST, TypeToPrint, /*PrintDef=*/true, IsStandalone,
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +00001451 ShouldPrintRegisterTies, TiedOperandIdx, TRI, IntrinsicInfo);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001452 }
Dan Gohman2745d192009-11-09 19:38:45 +00001453 }
1454
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +00001455 if (!SkipDebugLoc) {
1456 if (const DebugLoc &DL = getDebugLoc()) {
1457 if (!FirstOp)
1458 OS << ',';
1459 OS << " debug-location ";
1460 DL->printAsOperand(OS, MST);
1461 }
1462 }
1463
Dan Gohman3b460302008-07-07 23:14:23 +00001464 if (!memoperands_empty()) {
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +00001465 SmallVector<StringRef, 0> SSNs;
1466 const LLVMContext *Context = nullptr;
1467 std::unique_ptr<LLVMContext> CtxPtr;
1468 const MachineFrameInfo *MFI = nullptr;
1469 if (const MachineFunction *MF = getMFIfAvailable(*this)) {
1470 MFI = &MF->getFrameInfo();
1471 Context = &MF->getFunction().getContext();
1472 } else {
1473 CtxPtr = llvm::make_unique<LLVMContext>();
1474 Context = CtxPtr.get();
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001475 }
Dan Gohman34341e62009-10-31 20:19:03 +00001476
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +00001477 OS << " :: ";
1478 bool NeedComma = false;
1479 for (const MachineMemOperand *Op : memoperands()) {
1480 if (NeedComma)
1481 OS << ", ";
1482 Op->print(OS, MST, SSNs, *Context, MFI, TII);
1483 NeedComma = true;
Dan Gohman2d489b52008-02-06 22:27:42 +00001484 }
1485 }
1486
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +00001487 if (SkipDebugLoc)
1488 return;
1489
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +00001490 bool HaveSemi = false;
Francis Visoiu Mistrih8ed0f742018-04-24 11:00:46 +00001491
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001492 // Print debug location information.
Francis Visoiu Mistrih8ed0f742018-04-24 11:00:46 +00001493 if (const DebugLoc &DL = getDebugLoc()) {
1494 if (!HaveSemi) {
1495 OS << ';';
1496 HaveSemi = true;
1497 }
1498 OS << ' ';
1499 DL.print(OS);
1500 }
1501
1502 // Print extra comments for DEBUG_VALUE.
Duncan P. N. Exon Smithc5bd3e02015-04-03 16:23:04 +00001503 if (isDebugValue() && getOperand(e - 2).isMetadata()) {
Francis Visoiu Mistrih8ed0f742018-04-24 11:00:46 +00001504 if (!HaveSemi) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001505 OS << ";";
Francis Visoiu Mistrih8ed0f742018-04-24 11:00:46 +00001506 HaveSemi = true;
1507 }
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001508 auto *DV = cast<DILocalVariable>(getOperand(e - 2).getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001509 OS << " line no:" << DV->getLine();
Duncan P. N. Exon Smith62e0f452015-04-15 22:29:27 +00001510 if (auto *InlinedAt = debugLoc->getInlinedAt()) {
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001511 DebugLoc InlinedAtDL(InlinedAt);
1512 if (InlinedAtDL && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001513 OS << " inlined @[ ";
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001514 InlinedAtDL.print(OS);
Devang Pateld61b1d52011-08-04 20:44:26 +00001515 OS << " ]";
1516 }
1517 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001518 if (isIndirectDebugValue())
1519 OS << " indirect";
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001520 }
Francis Visoiu Mistrih68ced402018-02-19 15:08:49 +00001521
Krzysztof Parzyszek71a4c0c2018-04-10 16:46:13 +00001522 if (AddNewLine)
1523 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001524}
1525
Owen Anderson2a8a4852008-01-24 01:10:07 +00001526bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001527 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001528 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001529 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001530 bool hasAliases = isPhysReg &&
1531 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001532 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001533 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001534 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1535 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001536 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001537 continue;
Mandeep Singh Grange5a2f112016-05-10 17:57:27 +00001538
1539 // DEBUG_VALUE nodes do not contribute to code generation and should
1540 // always be ignored. Failure to do so may result in trying to modify
1541 // KILL flags on DEBUG_VALUE nodes.
1542 if (MO.isDebug())
1543 continue;
1544
Evan Cheng6c177732008-04-16 09:41:59 +00001545 unsigned Reg = MO.getReg();
1546 if (!Reg)
1547 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001548
Evan Cheng6c177732008-04-16 09:41:59 +00001549 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001550 if (!Found) {
1551 if (MO.isKill())
1552 // The register is already marked kill.
1553 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001554 if (isPhysReg && isRegTiedToDefOperand(i))
1555 // Two-address uses of physregs must not be marked kill.
1556 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001557 MO.setIsKill();
1558 Found = true;
1559 }
1560 } else if (hasAliases && MO.isKill() &&
1561 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001562 // A super-register kill already exists.
1563 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001564 return true;
1565 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001566 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001567 }
1568 }
1569
Evan Cheng6c177732008-04-16 09:41:59 +00001570 // Trim unneeded kill operands.
1571 while (!DeadOps.empty()) {
1572 unsigned OpIdx = DeadOps.back();
1573 if (getOperand(OpIdx).isImplicit())
1574 RemoveOperand(OpIdx);
1575 else
1576 getOperand(OpIdx).setIsKill(false);
1577 DeadOps.pop_back();
1578 }
1579
Bill Wendling7921ad02008-03-03 22:14:33 +00001580 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001581 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001582 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001583 addOperand(MachineOperand::CreateReg(IncomingReg,
1584 false /*IsDef*/,
1585 true /*IsImp*/,
1586 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001587 return true;
1588 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001589 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001590}
1591
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001592void MachineInstr::clearRegisterKills(unsigned Reg,
1593 const TargetRegisterInfo *RegInfo) {
1594 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00001595 RegInfo = nullptr;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001596 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001597 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1598 continue;
1599 unsigned OpReg = MO.getReg();
Matthias Braunaca625a2016-02-24 19:21:48 +00001600 if ((RegInfo && RegInfo->regsOverlap(Reg, OpReg)) || Reg == OpReg)
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001601 MO.setIsKill(false);
1602 }
1603}
1604
Matthias Braun1965bfa2013-10-10 21:28:38 +00001605bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001606 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001607 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001608 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001609 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001610 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001611 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001612 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001613 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1614 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001615 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001616 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001617 unsigned MOReg = MO.getReg();
1618 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001619 continue;
1620
Matthias Braun1965bfa2013-10-10 21:28:38 +00001621 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001622 MO.setIsDead();
1623 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001624 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001625 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001626 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001627 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001628 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001629 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001630 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001631 }
1632 }
1633
Evan Cheng6c177732008-04-16 09:41:59 +00001634 // Trim unneeded dead operands.
1635 while (!DeadOps.empty()) {
1636 unsigned OpIdx = DeadOps.back();
1637 if (getOperand(OpIdx).isImplicit())
1638 RemoveOperand(OpIdx);
1639 else
1640 getOperand(OpIdx).setIsDead(false);
1641 DeadOps.pop_back();
1642 }
1643
Dan Gohmanc7367b42008-09-03 15:56:16 +00001644 // If not found, this means an alias of one of the operands is dead. Add a
1645 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001646 if (Found || !AddIfNotFound)
1647 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001648
Matthias Braun1965bfa2013-10-10 21:28:38 +00001649 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001650 true /*IsDef*/,
1651 true /*IsImp*/,
1652 false /*IsKill*/,
1653 true /*IsDead*/));
1654 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001655}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001656
Matthias Braun26e7ea62015-02-04 19:35:16 +00001657void MachineInstr::clearRegisterDeads(unsigned Reg) {
1658 for (MachineOperand &MO : operands()) {
1659 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
1660 continue;
1661 MO.setIsDead(false);
1662 }
1663}
1664
Matthias Braun2c98d0f2015-11-11 00:41:58 +00001665void MachineInstr::setRegisterDefReadUndef(unsigned Reg, bool IsUndef) {
Matthias Braunc1988f32015-01-21 22:55:13 +00001666 for (MachineOperand &MO : operands()) {
1667 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
1668 continue;
Matthias Braun2c98d0f2015-11-11 00:41:58 +00001669 MO.setIsUndef(IsUndef);
Matthias Braunc1988f32015-01-21 22:55:13 +00001670 }
1671}
1672
Matthias Braun1965bfa2013-10-10 21:28:38 +00001673void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001674 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001675 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1676 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001677 if (MO)
1678 return;
1679 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001680 for (const MachineOperand &MO : operands()) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001681 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001682 MO.getSubReg() == 0)
1683 return;
1684 }
1685 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001686 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001687 true /*IsDef*/,
1688 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001689}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001690
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001691void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001692 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001693 bool HasRegMask = false;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001694 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001695 if (MO.isRegMask()) {
1696 HasRegMask = true;
1697 continue;
1698 }
Dan Gohman86936502010-06-18 23:28:01 +00001699 if (!MO.isReg() || !MO.isDef()) continue;
1700 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001701 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001702 // If there are no uses, including partial uses, the def is dead.
Eugene Zelenko4e9736b2017-05-31 01:10:10 +00001703 if (llvm::none_of(UsedRegs,
1704 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001705 MO.setIsDead();
Dan Gohman86936502010-06-18 23:28:01 +00001706 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001707
1708 // This is a call with a register mask operand.
1709 // Mask clobbers are always dead, so add defs for the non-dead defines.
1710 if (HasRegMask)
1711 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1712 I != E; ++I)
1713 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001714}
1715
Evan Cheng59d27fe2010-03-03 23:37:30 +00001716unsigned
1717MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001718 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001719 SmallVector<size_t, 8> HashComponents;
1720 HashComponents.reserve(MI->getNumOperands() + 1);
1721 HashComponents.push_back(MI->getOpcode());
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001722 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruth264854f2012-07-05 11:06:22 +00001723 if (MO.isReg() && MO.isDef() &&
1724 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1725 continue; // Skip virtual register defs.
1726
1727 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001728 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001729 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001730}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001731
1732void MachineInstr::emitError(StringRef Msg) const {
1733 // Find the source location cookie.
1734 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00001735 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001736 for (unsigned i = getNumOperands(); i != 0; --i) {
1737 if (getOperand(i-1).isMetadata() &&
1738 (LocMD = getOperand(i-1).getMetadata()) &&
1739 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00001740 if (const ConstantInt *CI =
1741 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001742 LocCookie = CI->getZExtValue();
1743 break;
1744 }
1745 }
1746 }
1747
1748 if (const MachineBasicBlock *MBB = getParent())
1749 if (const MachineFunction *MF = MBB->getParent())
1750 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1751 report_fatal_error(Msg);
1752}
Reid Kleckner28865802016-04-14 18:29:59 +00001753
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001754MachineInstrBuilder llvm::BuildMI(MachineFunction &MF, const DebugLoc &DL,
Reid Kleckner28865802016-04-14 18:29:59 +00001755 const MCInstrDesc &MCID, bool IsIndirect,
Adrian Prantl8b9bb532017-07-28 23:00:45 +00001756 unsigned Reg, const MDNode *Variable,
1757 const MDNode *Expr) {
Reid Kleckner28865802016-04-14 18:29:59 +00001758 assert(isa<DILocalVariable>(Variable) && "not a variable");
1759 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
1760 assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) &&
1761 "Expected inlined-at fields to agree");
1762 if (IsIndirect)
1763 return BuildMI(MF, DL, MCID)
1764 .addReg(Reg, RegState::Debug)
Adrian Prantl8b9bb532017-07-28 23:00:45 +00001765 .addImm(0U)
Reid Kleckner28865802016-04-14 18:29:59 +00001766 .addMetadata(Variable)
1767 .addMetadata(Expr);
Adrian Prantl8b9bb532017-07-28 23:00:45 +00001768 else
Reid Kleckner28865802016-04-14 18:29:59 +00001769 return BuildMI(MF, DL, MCID)
1770 .addReg(Reg, RegState::Debug)
1771 .addReg(0U, RegState::Debug)
1772 .addMetadata(Variable)
1773 .addMetadata(Expr);
Reid Kleckner28865802016-04-14 18:29:59 +00001774}
1775
1776MachineInstrBuilder llvm::BuildMI(MachineBasicBlock &BB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001777 MachineBasicBlock::iterator I,
1778 const DebugLoc &DL, const MCInstrDesc &MCID,
1779 bool IsIndirect, unsigned Reg,
Adrian Prantl8b9bb532017-07-28 23:00:45 +00001780 const MDNode *Variable, const MDNode *Expr) {
Reid Kleckner28865802016-04-14 18:29:59 +00001781 assert(isa<DILocalVariable>(Variable) && "not a variable");
1782 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
1783 MachineFunction &MF = *BB.getParent();
Adrian Prantl8b9bb532017-07-28 23:00:45 +00001784 MachineInstr *MI = BuildMI(MF, DL, MCID, IsIndirect, Reg, Variable, Expr);
Reid Kleckner28865802016-04-14 18:29:59 +00001785 BB.insert(I, MI);
1786 return MachineInstrBuilder(MF, MI);
1787}
Adrian Prantl6825fb62017-04-18 01:21:53 +00001788
Reid Kleckner9e6c3092017-09-15 21:49:56 +00001789/// Compute the new DIExpression to use with a DBG_VALUE for a spill slot.
1790/// This prepends DW_OP_deref when spilling an indirect DBG_VALUE.
1791static const DIExpression *computeExprForSpill(const MachineInstr &MI) {
1792 assert(MI.getOperand(0).isReg() && "can't spill non-register");
1793 assert(MI.getDebugVariable()->isValidLocationForIntrinsic(MI.getDebugLoc()) &&
1794 "Expected inlined-at fields to agree");
1795
1796 const DIExpression *Expr = MI.getDebugExpression();
1797 if (MI.isIndirectDebugValue()) {
1798 assert(MI.getOperand(1).getImm() == 0 && "DBG_VALUE with nonzero offset");
1799 Expr = DIExpression::prepend(Expr, DIExpression::WithDeref);
1800 }
1801 return Expr;
1802}
1803
Adrian Prantl6825fb62017-04-18 01:21:53 +00001804MachineInstr *llvm::buildDbgValueForSpill(MachineBasicBlock &BB,
1805 MachineBasicBlock::iterator I,
1806 const MachineInstr &Orig,
1807 int FrameIndex) {
Reid Kleckner9e6c3092017-09-15 21:49:56 +00001808 const DIExpression *Expr = computeExprForSpill(Orig);
1809 return BuildMI(BB, I, Orig.getDebugLoc(), Orig.getDesc())
Adrian Prantl6825fb62017-04-18 01:21:53 +00001810 .addFrameIndex(FrameIndex)
Adrian Prantl8b9bb532017-07-28 23:00:45 +00001811 .addImm(0U)
Reid Kleckner9e6c3092017-09-15 21:49:56 +00001812 .addMetadata(Orig.getDebugVariable())
Adrian Prantl6825fb62017-04-18 01:21:53 +00001813 .addMetadata(Expr);
1814}
Reid Kleckner9e6c3092017-09-15 21:49:56 +00001815
1816void llvm::updateDbgValueForSpill(MachineInstr &Orig, int FrameIndex) {
1817 const DIExpression *Expr = computeExprForSpill(Orig);
1818 Orig.getOperand(0).ChangeToFrameIndex(FrameIndex);
1819 Orig.getOperand(1).ChangeToImmediate(0U);
1820 Orig.getOperand(3).setMetadata(Expr);
1821}