blob: 473be32123d07605f29f4c778073dfa322f16579 [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Reid Kleckner28865802016-04-14 18:29:59 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000026#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000029#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/LLVMContext.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Module.h"
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +000033#include "llvm/IR/ModuleSlotTracker.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Type.h"
35#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000036#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000037#include "llvm/MC/MCSymbol.h"
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000038#include "llvm/Support/CommandLine.h"
David Greene29388d62010-01-04 23:48:20 +000039#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000040#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000041#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000042#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Target/TargetInstrInfo.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000044#include "llvm/Target/TargetIntrinsicInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Target/TargetMachine.h"
46#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000047#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000048using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000049
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000050static cl::opt<bool> PrintWholeRegMask(
51 "print-whole-regmask",
52 cl::desc("Print the full contents of regmask operands in IR dumps"),
53 cl::init(true), cl::Hidden);
54
Chris Lattner60055892007-12-30 21:56:09 +000055//===----------------------------------------------------------------------===//
56// MachineOperand Implementation
57//===----------------------------------------------------------------------===//
58
Chris Lattner961e7422008-01-01 01:12:31 +000059void MachineOperand::setReg(unsigned Reg) {
60 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000061
Chris Lattner961e7422008-01-01 01:12:31 +000062 // Otherwise, we have to change the register. If this operand is embedded
63 // into a machine function, we need to update the old and new register's
64 // use/def lists.
65 if (MachineInstr *MI = getParent())
66 if (MachineBasicBlock *MBB = MI->getParent())
67 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000068 MachineRegisterInfo &MRI = MF->getRegInfo();
69 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000070 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000071 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000072 return;
73 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000074
Chris Lattner961e7422008-01-01 01:12:31 +000075 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000076 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000077}
78
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000079void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
80 const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isVirtualRegister(Reg));
82 if (SubIdx && getSubReg())
83 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
84 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000085 if (SubIdx)
86 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000087}
88
89void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
90 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
91 if (getSubReg()) {
92 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000093 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
94 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000095 setSubReg(0);
Krzysztof Parzyszek673b3472016-08-22 14:50:12 +000096 if (isDef())
97 setIsUndef(false);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000098 }
99 setReg(Reg);
100}
101
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000102/// Change a def to a use, or a use to a def.
103void MachineOperand::setIsDef(bool Val) {
104 assert(isReg() && "Wrong MachineOperand accessor");
105 assert((!Val || !isDebug()) && "Marking a debug operation as def");
106 if (IsDef == Val)
107 return;
108 // MRI may keep uses and defs in different list positions.
109 if (MachineInstr *MI = getParent())
110 if (MachineBasicBlock *MBB = MI->getParent())
111 if (MachineFunction *MF = MBB->getParent()) {
112 MachineRegisterInfo &MRI = MF->getRegInfo();
113 MRI.removeRegOperandFromUseList(this);
114 IsDef = Val;
115 MRI.addRegOperandToUseList(this);
116 return;
117 }
118 IsDef = Val;
119}
120
Matt Arsenault93ffe582014-09-28 19:24:59 +0000121// If this operand is currently a register operand, and if this is in a
122// function, deregister the operand from the register's use/def list.
123void MachineOperand::removeRegFromUses() {
124 if (!isReg() || !isOnRegUseList())
125 return;
126
127 if (MachineInstr *MI = getParent()) {
128 if (MachineBasicBlock *MBB = MI->getParent()) {
129 if (MachineFunction *MF = MBB->getParent())
130 MF->getRegInfo().removeRegOperandFromUseList(this);
131 }
132 }
133}
134
Chris Lattner961e7422008-01-01 01:12:31 +0000135/// ChangeToImmediate - Replace this operand with a new immediate operand of
136/// the specified value. If an operand is known to be an immediate already,
137/// the setImm method should be used.
138void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000139 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Matt Arsenault93ffe582014-09-28 19:24:59 +0000140
141 removeRegFromUses();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000142
Chris Lattner961e7422008-01-01 01:12:31 +0000143 OpKind = MO_Immediate;
144 Contents.ImmVal = ImmVal;
145}
146
Matt Arsenault93ffe582014-09-28 19:24:59 +0000147void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
148 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
149
150 removeRegFromUses();
151
152 OpKind = MO_FPImmediate;
153 Contents.CFP = FPImm;
154}
155
Matt Arsenault633dba42015-05-06 17:05:54 +0000156void MachineOperand::ChangeToES(const char *SymName, unsigned char TargetFlags) {
157 assert((!isReg() || !isTied()) &&
158 "Cannot change a tied operand into an external symbol");
159
160 removeRegFromUses();
161
162 OpKind = MO_ExternalSymbol;
163 Contents.OffsetedInfo.Val.SymbolName = SymName;
164 setOffset(0); // Offset is always 0.
165 setTargetFlags(TargetFlags);
166}
167
168void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
169 assert((!isReg() || !isTied()) &&
170 "Cannot change a tied operand into an MCSymbol");
171
172 removeRegFromUses();
173
174 OpKind = MO_MCSymbol;
175 Contents.Sym = Sym;
176}
177
Matt Arsenault25dba302016-09-13 19:03:12 +0000178void MachineOperand::ChangeToFrameIndex(int Idx) {
179 assert((!isReg() || !isTied()) &&
180 "Cannot change a tied operand into a FrameIndex");
181
182 removeRegFromUses();
183
184 OpKind = MO_FrameIndex;
185 setIndex(Idx);
186}
187
Chris Lattner961e7422008-01-01 01:12:31 +0000188/// ChangeToRegister - Replace this operand with a new register operand of
189/// the specified value. If an operand is known to be an register already,
190/// the setReg method should be used.
191void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000192 bool isKill, bool isDead, bool isUndef,
193 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000194 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000195 if (MachineInstr *MI = getParent())
196 if (MachineBasicBlock *MBB = MI->getParent())
197 if (MachineFunction *MF = MBB->getParent())
198 RegInfo = &MF->getRegInfo();
199 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000200 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000201 bool WasReg = isReg();
202 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000203 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000204
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000205 // Change this to a register and set the reg#.
206 OpKind = MO_Register;
207 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000208 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000209 IsDef = isDef;
210 IsImp = isImp;
211 IsKill = isKill;
212 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000213 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000214 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000215 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000216 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000217 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000218 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000219 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000220 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000221 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000222
223 // If this operand is embedded in a function, add the operand to the
224 // register's use/def list.
225 if (RegInfo)
226 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000227}
228
Chris Lattner60055892007-12-30 21:56:09 +0000229/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000230/// operand. Note that this should stay in sync with the hash_value overload
231/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000232bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000233 if (getType() != Other.getType() ||
234 getTargetFlags() != Other.getTargetFlags())
235 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000236
Chris Lattner60055892007-12-30 21:56:09 +0000237 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000238 case MachineOperand::MO_Register:
239 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
240 getSubReg() == Other.getSubReg();
241 case MachineOperand::MO_Immediate:
242 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000243 case MachineOperand::MO_CImmediate:
244 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000245 case MachineOperand::MO_FPImmediate:
246 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000247 case MachineOperand::MO_MachineBasicBlock:
248 return getMBB() == Other.getMBB();
249 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000250 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000251 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000252 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000253 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000254 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000255 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000256 case MachineOperand::MO_GlobalAddress:
257 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
258 case MachineOperand::MO_ExternalSymbol:
259 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
260 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000261 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000262 return getBlockAddress() == Other.getBlockAddress() &&
263 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000264 case MachineOperand::MO_RegisterMask:
265 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000266 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000267 case MachineOperand::MO_MCSymbol:
268 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000269 case MachineOperand::MO_CFIIndex:
270 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000271 case MachineOperand::MO_Metadata:
272 return getMetadata() == Other.getMetadata();
Tim Northover6b3bd612016-07-29 20:32:59 +0000273 case MachineOperand::MO_IntrinsicID:
274 return getIntrinsicID() == Other.getIntrinsicID();
Tim Northoverde3aea0412016-08-17 20:25:25 +0000275 case MachineOperand::MO_Predicate:
276 return getPredicate() == Other.getPredicate();
Chris Lattner60055892007-12-30 21:56:09 +0000277 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000278 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000279}
280
Chandler Carruth264854f2012-07-05 11:06:22 +0000281// Note: this must stay exactly in sync with isIdenticalTo above.
282hash_code llvm::hash_value(const MachineOperand &MO) {
283 switch (MO.getType()) {
284 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000285 // Register operands don't have target flags.
286 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000287 case MachineOperand::MO_Immediate:
288 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
289 case MachineOperand::MO_CImmediate:
290 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
291 case MachineOperand::MO_FPImmediate:
292 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
293 case MachineOperand::MO_MachineBasicBlock:
294 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
295 case MachineOperand::MO_FrameIndex:
296 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
297 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000298 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000299 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
300 MO.getOffset());
301 case MachineOperand::MO_JumpTableIndex:
302 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
303 case MachineOperand::MO_ExternalSymbol:
304 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
305 MO.getSymbolName());
306 case MachineOperand::MO_GlobalAddress:
307 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
308 MO.getOffset());
309 case MachineOperand::MO_BlockAddress:
310 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000311 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000312 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000313 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000314 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
315 case MachineOperand::MO_Metadata:
316 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
317 case MachineOperand::MO_MCSymbol:
318 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000319 case MachineOperand::MO_CFIIndex:
320 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Tim Northover6b3bd612016-07-29 20:32:59 +0000321 case MachineOperand::MO_IntrinsicID:
322 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000323 case MachineOperand::MO_Predicate:
324 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate());
Chandler Carruth264854f2012-07-05 11:06:22 +0000325 }
326 llvm_unreachable("Invalid machine operand type");
327}
328
Tim Northover6b3bd612016-07-29 20:32:59 +0000329void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI,
330 const TargetIntrinsicInfo *IntrinsicInfo) const {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000331 ModuleSlotTracker DummyMST(nullptr);
Tim Northover6b3bd612016-07-29 20:32:59 +0000332 print(OS, DummyMST, TRI, IntrinsicInfo);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000333}
334
335void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
Tim Northover6b3bd612016-07-29 20:32:59 +0000336 const TargetRegisterInfo *TRI,
337 const TargetIntrinsicInfo *IntrinsicInfo) const {
Chris Lattner60055892007-12-30 21:56:09 +0000338 switch (getType()) {
339 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000340 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000341
Evan Cheng0dc101b2009-06-30 08:49:04 +0000342 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000343 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000344 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000345 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000346 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000347 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000348 if (isEarlyClobber())
349 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000350 if (isImplicit())
351 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000352 OS << "def";
353 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000354 // <def,read-undef> only makes sense when getSubReg() is set.
355 // Don't clutter the output otherwise.
356 if (isUndef() && getSubReg())
357 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000358 } else if (isImplicit()) {
Craig Topper9a9d58a2015-05-16 05:42:08 +0000359 OS << "imp-use";
360 NeedComma = true;
Evan Chengf781bd82009-10-21 07:56:02 +0000361 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000362
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000363 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000364 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000365 OS << "kill";
366 NeedComma = true;
367 }
368 if (isDead()) {
369 if (NeedComma) OS << ',';
370 OS << "dead";
371 NeedComma = true;
372 }
373 if (isUndef() && isUse()) {
374 if (NeedComma) OS << ',';
375 OS << "undef";
376 NeedComma = true;
377 }
378 if (isInternalRead()) {
379 if (NeedComma) OS << ',';
380 OS << "internal";
381 NeedComma = true;
382 }
383 if (isTied()) {
384 if (NeedComma) OS << ',';
385 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000386 if (TiedTo != 15)
387 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000388 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000389 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000390 }
391 break;
392 case MachineOperand::MO_Immediate:
393 OS << getImm();
394 break;
Devang Patelf071d722011-06-24 20:46:11 +0000395 case MachineOperand::MO_CImmediate:
396 getCImm()->getValue().print(OS, false);
397 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000398 case MachineOperand::MO_FPImmediate:
Matt Arsenault59239732016-02-05 00:50:18 +0000399 if (getFPImm()->getType()->isFloatTy()) {
Nate Begeman26b76b62008-02-14 07:39:30 +0000400 OS << getFPImm()->getValueAPF().convertToFloat();
Matt Arsenault59239732016-02-05 00:50:18 +0000401 } else if (getFPImm()->getType()->isHalfTy()) {
402 APFloat APF = getFPImm()->getValueAPF();
403 bool Unused;
404 APF.convert(APFloat::IEEEsingle, APFloat::rmNearestTiesToEven, &Unused);
405 OS << "half " << APF.convertToFloat();
406 } else {
Nate Begeman26b76b62008-02-14 07:39:30 +0000407 OS << getFPImm()->getValueAPF().convertToDouble();
Matt Arsenault59239732016-02-05 00:50:18 +0000408 }
Nate Begeman26b76b62008-02-14 07:39:30 +0000409 break;
Chris Lattner60055892007-12-30 21:56:09 +0000410 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000411 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000412 break;
413 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000414 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000415 break;
416 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000417 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000418 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000419 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000420 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000421 case MachineOperand::MO_TargetIndex:
422 OS << "<ti#" << getIndex();
423 if (getOffset()) OS << "+" << getOffset();
424 OS << '>';
425 break;
Chris Lattner60055892007-12-30 21:56:09 +0000426 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000427 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000428 break;
429 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000430 OS << "<ga:";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000431 getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Chris Lattner60055892007-12-30 21:56:09 +0000432 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000433 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000434 break;
435 case MachineOperand::MO_ExternalSymbol:
436 OS << "<es:" << getSymbolName();
437 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000438 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000439 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000440 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000441 OS << '<';
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000442 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
Michael Liaoabb87d42012-09-12 21:43:09 +0000443 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000444 OS << '>';
445 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000446 case MachineOperand::MO_RegisterMask: {
447 unsigned NumRegsInMask = 0;
448 unsigned NumRegsEmitted = 0;
449 OS << "<regmask";
450 for (unsigned i = 0; i < TRI->getNumRegs(); ++i) {
451 unsigned MaskWord = i / 32;
452 unsigned MaskBit = i % 32;
453 if (getRegMask()[MaskWord] & (1 << MaskBit)) {
454 if (PrintWholeRegMask || NumRegsEmitted <= 10) {
455 OS << " " << PrintReg(i, TRI);
456 NumRegsEmitted++;
457 }
458 NumRegsInMask++;
459 }
460 }
461 if (NumRegsEmitted != NumRegsInMask)
462 OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more...";
463 OS << ">";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000464 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000465 }
Juergen Ributzkae8294752013-12-14 06:53:06 +0000466 case MachineOperand::MO_RegisterLiveOut:
467 OS << "<regliveout>";
468 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000469 case MachineOperand::MO_Metadata:
470 OS << '<';
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000471 getMetadata()->printAsOperand(OS, MST);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000472 OS << '>';
473 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000474 case MachineOperand::MO_MCSymbol:
475 OS << "<MCSym=" << *getMCSymbol() << '>';
476 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000477 case MachineOperand::MO_CFIIndex:
478 OS << "<call frame instruction>";
479 break;
Tim Northover6b3bd612016-07-29 20:32:59 +0000480 case MachineOperand::MO_IntrinsicID: {
481 Intrinsic::ID ID = getIntrinsicID();
482 if (ID < Intrinsic::num_intrinsics)
Ahmed Bougacha925961b2016-09-12 16:21:49 +0000483 OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>';
Tim Northover6b3bd612016-07-29 20:32:59 +0000484 else if (IntrinsicInfo)
Ahmed Bougacha925961b2016-09-12 16:21:49 +0000485 OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>';
Tim Northover6b3bd612016-07-29 20:32:59 +0000486 else
487 OS << "<intrinsic:" << ID << '>';
488 break;
489 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000490 case MachineOperand::MO_Predicate: {
491 auto Pred = static_cast<CmpInst::Predicate>(getPredicate());
492 OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred")
493 << CmpInst::getPredicateName(Pred) << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000494 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000495 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000496 if (unsigned TF = getTargetFlags())
497 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000498}
499
500//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000501// MachineMemOperand Implementation
502//===----------------------------------------------------------------------===//
503
Chris Lattnerde93bb02010-09-21 05:39:30 +0000504/// getAddrSpace - Return the LLVM IR address space number that this pointer
505/// points into.
506unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000507 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
508 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000509}
510
Chris Lattner82fd06d2010-09-21 06:22:23 +0000511/// getConstantPool - Return a MachinePointerInfo record that refers to the
512/// constant pool.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000513MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) {
514 return MachinePointerInfo(MF.getPSVManager().getConstantPool());
Chris Lattner82fd06d2010-09-21 06:22:23 +0000515}
516
517/// getFixedStack - Return a MachinePointerInfo record that refers to the
518/// the specified FrameIndex.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000519MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF,
520 int FI, int64_t Offset) {
521 return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset);
Chris Lattner82fd06d2010-09-21 06:22:23 +0000522}
523
Alex Lorenze40c8a22015-08-11 23:09:45 +0000524MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) {
525 return MachinePointerInfo(MF.getPSVManager().getJumpTable());
Chris Lattner50287ea2010-09-21 06:43:24 +0000526}
527
Alex Lorenze40c8a22015-08-11 23:09:45 +0000528MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) {
529 return MachinePointerInfo(MF.getPSVManager().getGOT());
Chris Lattner50287ea2010-09-21 06:43:24 +0000530}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000531
Alex Lorenze40c8a22015-08-11 23:09:45 +0000532MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF,
533 int64_t Offset) {
534 return MachinePointerInfo(MF.getPSVManager().getStack(), Offset);
Chris Lattner886250c2010-09-21 18:51:21 +0000535}
536
Justin Lebara3b786a2016-07-14 17:07:44 +0000537MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000538 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000539 const AAMDNodes &AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000540 const MDNode *Ranges)
Justin Lebara3b786a2016-07-14 17:07:44 +0000541 : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1),
542 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000543 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
544 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000545 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000546 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000547 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000548}
549
Dan Gohman2da2bed2008-08-20 15:58:01 +0000550/// Profile - Gather unique data for the object.
551///
552void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000553 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000554 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000555 ID.AddPointer(getOpaqueValue());
Justin Lebara3b786a2016-07-14 17:07:44 +0000556 ID.AddInteger(getFlags());
557 ID.AddInteger(getBaseAlignment());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000558}
559
Dan Gohman48b185d2009-09-25 20:36:54 +0000560void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
561 // The Value and Offset may differ due to CSE. But the flags and size
562 // should be the same.
563 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
564 assert(MMO->getSize() == getSize() && "Size mismatch!");
565
566 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
567 // Update the alignment value.
Justin Lebara3b786a2016-07-14 17:07:44 +0000568 BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000569 // Also update the base and offset, because the new alignment may
570 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000571 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000572 }
573}
574
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000575/// getAlignment - Return the minimum known alignment in bytes of the
576/// actual memory reference.
577uint64_t MachineMemOperand::getAlignment() const {
578 return MinAlign(getBaseAlignment(), getOffset());
579}
580
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000581void MachineMemOperand::print(raw_ostream &OS) const {
582 ModuleSlotTracker DummyMST(nullptr);
583 print(OS, DummyMST);
584}
585void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
586 assert((isLoad() || isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000587 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000588
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000589 if (isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000590 OS << "Volatile ";
591
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000592 if (isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000593 OS << "LD";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000594 if (isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000595 OS << "ST";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000596 OS << getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000597
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000598 // Print the address information.
599 OS << "[";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000600 if (const Value *V = getValue())
601 V->printAsOperand(OS, /*PrintType=*/false, MST);
602 else if (const PseudoSourceValue *PSV = getPseudoValue())
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000603 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000604 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000605 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000606
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000607 unsigned AS = getAddrSpace();
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000608 if (AS != 0)
609 OS << "(addrspace=" << AS << ')';
610
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000611 // If the alignment of the memory reference itself differs from the alignment
612 // of the base pointer, print the base alignment explicitly, next to the base
613 // pointer.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000614 if (getBaseAlignment() != getAlignment())
615 OS << "(align=" << getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000616
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000617 if (getOffset() != 0)
618 OS << "+" << getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000619 OS << "]";
620
621 // Print the alignment of the reference.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000622 if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
623 OS << "(align=" << getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000624
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000625 // Print TBAA info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000626 if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000627 OS << "(tbaa=";
628 if (TBAAInfo->getNumOperands() > 0)
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000629 TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000630 else
631 OS << "<unknown>";
632 OS << ")";
633 }
634
Hal Finkel94146652014-07-24 14:25:39 +0000635 // Print AA scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000636 if (const MDNode *ScopeInfo = getAAInfo().Scope) {
Hal Finkel94146652014-07-24 14:25:39 +0000637 OS << "(alias.scope=";
638 if (ScopeInfo->getNumOperands() > 0)
639 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000640 ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000641 if (i != ie-1)
642 OS << ",";
643 }
644 else
645 OS << "<unknown>";
646 OS << ")";
647 }
648
649 // Print AA noalias scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000650 if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
Hal Finkel94146652014-07-24 14:25:39 +0000651 OS << "(noalias=";
652 if (NoAliasInfo->getNumOperands() > 0)
653 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000654 NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000655 if (i != ie-1)
656 OS << ",";
657 }
658 else
659 OS << "<unknown>";
660 OS << ")";
661 }
662
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000663 if (isNonTemporal())
Bill Wendling9f638ab2011-04-29 23:45:22 +0000664 OS << "(nontemporal)";
Justin Lebaradbf09e2016-09-11 01:38:58 +0000665 if (isDereferenceable())
666 OS << "(dereferenceable)";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000667 if (isInvariant())
Matt Arsenault572c29a2015-06-26 19:00:11 +0000668 OS << "(invariant)";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000669}
670
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000671//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000672// MachineInstr Implementation
673//===----------------------------------------------------------------------===//
674
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000675void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000676 if (MCID->ImplicitDefs)
Craig Toppere5e035a32015-12-05 07:13:35 +0000677 for (const MCPhysReg *ImpDefs = MCID->getImplicitDefs(); *ImpDefs;
678 ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000679 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000680 if (MCID->ImplicitUses)
Craig Toppere5e035a32015-12-05 07:13:35 +0000681 for (const MCPhysReg *ImpUses = MCID->getImplicitUses(); *ImpUses;
682 ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000683 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000684}
685
Bob Wilson406f2702010-04-09 04:34:03 +0000686/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
687/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000688/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000689MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000690 DebugLoc dl, bool NoImp)
691 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
692 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
Tim Northover0f140c72016-09-09 11:46:34 +0000693 debugLoc(std::move(dl)) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000694 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
695
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000696 // Reserve space for the expected number of operands.
697 if (unsigned NumOps = MCID->getNumOperands() +
698 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
699 CapOperands = OperandCapacity::get(NumOps);
700 Operands = MF.allocateOperandArray(CapOperands);
701 }
702
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000703 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000704 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000705}
706
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000707/// MachineInstr ctor - Copies MachineInstr arg exactly
708///
Evan Chenga7a20c42008-07-19 00:37:25 +0000709MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Quentin Colombet98551112016-02-11 18:22:37 +0000710 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
711 Flags(0), AsmPrinterFlags(0), NumMemRefs(MI.NumMemRefs),
Tim Northover0f140c72016-09-09 11:46:34 +0000712 MemRefs(MI.MemRefs), debugLoc(MI.getDebugLoc()) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000713 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
714
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000715 CapOperands = OperandCapacity::get(MI.getNumOperands());
716 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000717
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000718 // Copy operands.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000719 for (const MachineOperand &MO : MI.operands())
720 addOperand(MF, MO);
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000721
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000722 // Copy all the sensible flags.
723 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000724}
725
Chris Lattner961e7422008-01-01 01:12:31 +0000726/// getRegInfo - If this instruction is embedded into a MachineFunction,
727/// return the MachineRegisterInfo object for the current function, otherwise
728/// return null.
729MachineRegisterInfo *MachineInstr::getRegInfo() {
730 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000731 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000732 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000733}
734
735/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
736/// this instruction from their respective use lists. This requires that the
737/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000738void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000739 for (MachineOperand &MO : operands())
740 if (MO.isReg())
741 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000742}
743
744/// AddRegOperandsToUseLists - Add all of the register operands in
745/// this instruction from their respective use lists. This requires that the
746/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000747void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000748 for (MachineOperand &MO : operands())
749 if (MO.isReg())
750 MRI.addRegOperandToUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000751}
752
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000753void MachineInstr::addOperand(const MachineOperand &Op) {
754 MachineBasicBlock *MBB = getParent();
755 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
756 MachineFunction *MF = MBB->getParent();
757 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
758 addOperand(*MF, Op);
759}
760
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000761/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
762/// ranges. If MRI is non-null also update use-def chains.
763static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
764 unsigned NumOps, MachineRegisterInfo *MRI) {
765 if (MRI)
766 return MRI->moveOperands(Dst, Src, NumOps);
767
JF Bastiena874d1a2016-03-26 18:20:02 +0000768 // MachineOperand is a trivially copyable type so we can just use memmove.
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000769 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000770}
771
Chris Lattner961e7422008-01-01 01:12:31 +0000772/// addOperand - Add the specified operand to the instruction. If it is an
773/// implicit operand, it is added to the end of the operand list. If it is
774/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000775/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000776void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000777 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000778
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000779 // Check if we're adding one of our existing operands.
780 if (&Op >= Operands && &Op < Operands + NumOperands) {
781 // This is unusual: MI->addOperand(MI->getOperand(i)).
782 // If adding Op requires reallocating or moving existing operands around,
783 // the Op reference could go stale. Support it by copying Op.
784 MachineOperand CopyOp(Op);
785 return addOperand(MF, CopyOp);
786 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000787
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000788 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000789 // the end, everything else goes before the implicit regs.
790 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000791 // FIXME: Allow mixed explicit and implicit operands on inline asm.
792 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
793 // implicit-defs, but they must not be moved around. See the FIXME in
794 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000795 unsigned OpNo = getNumOperands();
796 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000797 if (!isImpReg && !isInlineAsm()) {
798 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
799 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000800 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000801 }
802 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000803
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000804#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000805 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000806 // OpNo now points as the desired insertion point. Unless this is a variadic
807 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000808 // RegMask operands go between the explicit and implicit operands.
809 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000810 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000811 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000812#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000813
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000814 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000815
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000816 // Determine if the Operands array needs to be reallocated.
817 // Save the old capacity and operand array.
818 OperandCapacity OldCap = CapOperands;
819 MachineOperand *OldOperands = Operands;
820 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
821 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
822 Operands = MF.allocateOperandArray(CapOperands);
823 // Move the operands before the insertion point.
824 if (OpNo)
825 moveOperands(Operands, OldOperands, OpNo, MRI);
826 }
Chris Lattner961e7422008-01-01 01:12:31 +0000827
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000828 // Move the operands following the insertion point.
829 if (OpNo != NumOperands)
830 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
831 MRI);
832 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000833
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000834 // Deallocate the old operand array.
835 if (OldOperands != Operands && OldOperands)
836 MF.deallocateOperandArray(OldCap, OldOperands);
837
838 // Copy Op into place. It still needs to be inserted into the MRI use lists.
839 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
840 NewMO->ParentMI = this;
841
842 // When adding a register operand, tell MRI about it.
843 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000844 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000845 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000846 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000847 NewMO->TiedTo = 0;
848 // Add the new operand to MRI, but only for instructions in an MBB.
849 if (MRI)
850 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000851 // The MCID operand information isn't accurate until we start adding
852 // explicit operands. The implicit operands are added first, then the
853 // explicits are inserted before them.
854 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000855 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000856 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000857 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000858 if (DefIdx != -1)
859 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000860 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000861 // If the register operand is flagged as early, mark the operand as such.
862 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000863 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000864 }
Chris Lattner961e7422008-01-01 01:12:31 +0000865 }
866}
867
868/// RemoveOperand - Erase an operand from an instruction, leaving it with one
869/// fewer operand than it started with.
870///
871void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000872 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000873 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000874
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000875#ifndef NDEBUG
876 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000877 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000878 if (Operands[i].isReg())
879 assert(!Operands[i].isTied() && "Cannot move tied operands");
880#endif
881
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000882 MachineRegisterInfo *MRI = getRegInfo();
883 if (MRI && Operands[OpNo].isReg())
884 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000885
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000886 // Don't call the MachineOperand destructor. A lot of this code depends on
887 // MachineOperand having a trivial destructor anyway, and adding a call here
888 // wouldn't make it 'destructor-correct'.
889
890 if (unsigned N = NumOperands - 1 - OpNo)
891 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
892 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000893}
894
Dan Gohman48b185d2009-09-25 20:36:54 +0000895/// addMemOperand - Add a MachineMemOperand to the machine instruction.
896/// This function should be used only occasionally. The setMemRefs function
897/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000898void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000899 MachineMemOperand *MO) {
900 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000901 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000902
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000903 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000904 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000905
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000906 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000907 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000908 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000909}
Chris Lattner961e7422008-01-01 01:12:31 +0000910
Philip Reames5eb90a72016-01-06 19:33:12 +0000911/// Check to see if the MMOs pointed to by the two MemRefs arrays are
Junmo Park820e3922016-02-26 02:07:36 +0000912/// identical.
Philip Reames5eb90a72016-01-06 19:33:12 +0000913static bool hasIdenticalMMOs(const MachineInstr &MI1, const MachineInstr &MI2) {
914 auto I1 = MI1.memoperands_begin(), E1 = MI1.memoperands_end();
915 auto I2 = MI2.memoperands_begin(), E2 = MI2.memoperands_end();
916 if ((E1 - I1) != (E2 - I2))
917 return false;
918 for (; I1 != E1; ++I1, ++I2) {
919 if (**I1 != **I2)
920 return false;
921 }
922 return true;
923}
924
Philip Reamesc86ed002016-01-06 04:39:03 +0000925std::pair<MachineInstr::mmo_iterator, unsigned>
926MachineInstr::mergeMemRefsWith(const MachineInstr& Other) {
Philip Reames5eb90a72016-01-06 19:33:12 +0000927
928 // If either of the incoming memrefs are empty, we must be conservative and
929 // treat this as if we've exhausted our space for memrefs and dropped them.
930 if (memoperands_empty() || Other.memoperands_empty())
931 return std::make_pair(nullptr, 0);
932
933 // If both instructions have identical memrefs, we don't need to merge them.
934 // Since many instructions have a single memref, and we tend to merge things
935 // like pairs of loads from the same location, this catches a large number of
936 // cases in practice.
937 if (hasIdenticalMMOs(*this, Other))
938 return std::make_pair(MemRefs, NumMemRefs);
Junmo Park820e3922016-02-26 02:07:36 +0000939
Philip Reamesc86ed002016-01-06 04:39:03 +0000940 // TODO: consider uniquing elements within the operand lists to reduce
941 // space usage and fall back to conservative information less often.
Philip Reames5eb90a72016-01-06 19:33:12 +0000942 size_t CombinedNumMemRefs = NumMemRefs + Other.NumMemRefs;
943
944 // If we don't have enough room to store this many memrefs, be conservative
945 // and drop them. Otherwise, we'd fail asserts when trying to add them to
946 // the new instruction.
947 if (CombinedNumMemRefs != uint8_t(CombinedNumMemRefs))
948 return std::make_pair(nullptr, 0);
Philip Reamesc86ed002016-01-06 04:39:03 +0000949
950 MachineFunction *MF = getParent()->getParent();
951 mmo_iterator MemBegin = MF->allocateMemRefsArray(CombinedNumMemRefs);
952 mmo_iterator MemEnd = std::copy(memoperands_begin(), memoperands_end(),
953 MemBegin);
954 MemEnd = std::copy(Other.memoperands_begin(), Other.memoperands_end(),
955 MemEnd);
Philip Reames2d2fc4a2016-01-06 05:53:09 +0000956 assert(MemEnd - MemBegin == (ptrdiff_t)CombinedNumMemRefs &&
957 "missing memrefs");
Junmo Park820e3922016-02-26 02:07:36 +0000958
Philip Reamesc86ed002016-01-06 04:39:03 +0000959 return std::make_pair(MemBegin, CombinedNumMemRefs);
960}
961
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000962bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000963 assert(!isBundledWithPred() && "Must be called on bundle header");
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000964 for (MachineBasicBlock::const_instr_iterator MII = getIterator();; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000965 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000966 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000967 return true;
968 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000969 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000970 return false;
971 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000972 // This was the last instruction in the bundle.
973 if (!MII->isBundledWithSucc())
974 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000975 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000976}
977
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000978bool MachineInstr::isIdenticalTo(const MachineInstr &Other,
Evan Chenge9c46c22010-03-03 01:44:33 +0000979 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000980 // If opcodes or number of operands are not the same then the two
981 // instructions are obviously not identical.
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000982 if (Other.getOpcode() != getOpcode() ||
983 Other.getNumOperands() != getNumOperands())
Evan Cheng0f260e12010-03-03 21:54:14 +0000984 return false;
985
Evan Cheng7fae11b2011-12-14 02:11:42 +0000986 if (isBundle()) {
987 // Both instructions are bundles, compare MIs inside the bundle.
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000988 MachineBasicBlock::const_instr_iterator I1 = getIterator();
989 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000990 MachineBasicBlock::const_instr_iterator I2 = Other.getIterator();
991 MachineBasicBlock::const_instr_iterator E2 = Other.getParent()->instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000992 while (++I1 != E1 && I1->isInsideBundle()) {
993 ++I2;
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000994 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(*I2, Check))
Evan Cheng7fae11b2011-12-14 02:11:42 +0000995 return false;
996 }
997 }
998
Evan Cheng0f260e12010-03-03 21:54:14 +0000999 // Check operands to make sure they match.
1000 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1001 const MachineOperand &MO = getOperand(i);
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001002 const MachineOperand &OMO = Other.getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +00001003 if (!MO.isReg()) {
1004 if (!MO.isIdenticalTo(OMO))
1005 return false;
1006 continue;
1007 }
1008
Evan Cheng0f260e12010-03-03 21:54:14 +00001009 // Clients may or may not want to ignore defs when testing for equality.
1010 // For example, machine CSE pass only cares about finding common
1011 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +00001012 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +00001013 if (Check == IgnoreDefs)
1014 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +00001015 else if (Check == IgnoreVRegDefs) {
1016 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1017 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
1018 if (MO.getReg() != OMO.getReg())
1019 return false;
1020 } else {
1021 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +00001022 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +00001023 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
1024 return false;
1025 }
1026 } else {
1027 if (!MO.isIdenticalTo(OMO))
1028 return false;
1029 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
1030 return false;
1031 }
Evan Cheng0f260e12010-03-03 21:54:14 +00001032 }
Devang Patelbf8cc602011-07-07 17:45:33 +00001033 // If DebugLoc does not match then two dbg.values are not identical.
1034 if (isDebugValue())
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001035 if (getDebugLoc() && Other.getDebugLoc() &&
1036 getDebugLoc() != Other.getDebugLoc())
Devang Patelbf8cc602011-07-07 17:45:33 +00001037 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +00001038 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +00001039}
1040
Chris Lattnerbec79b42006-04-17 21:35:41 +00001041MachineInstr *MachineInstr::removeFromParent() {
1042 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001043 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +00001044}
1045
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001046MachineInstr *MachineInstr::removeFromBundle() {
1047 assert(getParent() && "Not embedded in a basic block!");
1048 return getParent()->remove_instr(this);
1049}
Chris Lattnerbec79b42006-04-17 21:35:41 +00001050
Dan Gohman3b460302008-07-07 23:14:23 +00001051void MachineInstr::eraseFromParent() {
1052 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001053 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +00001054}
1055
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001056void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
1057 assert(getParent() && "Not embedded in a basic block!");
1058 MachineBasicBlock *MBB = getParent();
1059 MachineFunction *MF = MBB->getParent();
1060 assert(MF && "Not embedded in a function!");
1061
1062 MachineInstr *MI = (MachineInstr *)this;
1063 MachineRegisterInfo &MRI = MF->getRegInfo();
1064
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001065 for (const MachineOperand &MO : MI->operands()) {
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001066 if (!MO.isReg() || !MO.isDef())
1067 continue;
1068 unsigned Reg = MO.getReg();
1069 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1070 continue;
1071 MRI.markUsesInDebugValueAsUndef(Reg);
1072 }
1073 MI->eraseFromParent();
1074}
1075
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001076void MachineInstr::eraseFromBundle() {
1077 assert(getParent() && "Not embedded in a basic block!");
1078 getParent()->erase_instr(this);
1079}
Dan Gohman3b460302008-07-07 23:14:23 +00001080
Evan Cheng4d728b02007-05-15 01:26:09 +00001081/// getNumExplicitOperands - Returns the number of non-implicit operands.
1082///
1083unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001084 unsigned NumOperands = MCID->getNumOperands();
1085 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +00001086 return NumOperands;
1087
Dan Gohman37608532009-04-15 17:59:11 +00001088 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
1089 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001090 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +00001091 NumOperands++;
1092 }
1093 return NumOperands;
1094}
1095
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001096void MachineInstr::bundleWithPred() {
1097 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
1098 setFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001099 MachineBasicBlock::instr_iterator Pred = getIterator();
1100 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001101 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001102 Pred->setFlag(BundledSucc);
1103}
1104
1105void MachineInstr::bundleWithSucc() {
1106 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
1107 setFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001108 MachineBasicBlock::instr_iterator Succ = getIterator();
1109 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001110 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001111 Succ->setFlag(BundledPred);
1112}
1113
1114void MachineInstr::unbundleFromPred() {
1115 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
1116 clearFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001117 MachineBasicBlock::instr_iterator Pred = getIterator();
1118 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001119 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001120 Pred->clearFlag(BundledSucc);
1121}
1122
1123void MachineInstr::unbundleFromSucc() {
1124 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
1125 clearFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001126 MachineBasicBlock::instr_iterator Succ = getIterator();
1127 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001128 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001129 Succ->clearFlag(BundledPred);
1130}
1131
Evan Cheng6eb516d2011-01-07 23:50:32 +00001132bool MachineInstr::isStackAligningInlineAsm() const {
1133 if (isInlineAsm()) {
1134 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1135 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1136 return true;
1137 }
1138 return false;
1139}
Chris Lattner33f5af02006-10-20 22:39:59 +00001140
Chad Rosier994f4042012-09-05 21:00:58 +00001141InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1142 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1143 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +00001144 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +00001145}
1146
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +00001147int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1148 unsigned *GroupNo) const {
1149 assert(isInlineAsm() && "Expected an inline asm instruction");
1150 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1151
1152 // Ignore queries about the initial operands.
1153 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1154 return -1;
1155
1156 unsigned Group = 0;
1157 unsigned NumOps;
1158 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1159 i += NumOps) {
1160 const MachineOperand &FlagMO = getOperand(i);
1161 // If we reach the implicit register operands, stop looking.
1162 if (!FlagMO.isImm())
1163 return -1;
1164 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1165 if (i + NumOps > OpIdx) {
1166 if (GroupNo)
1167 *GroupNo = Group;
1168 return i;
1169 }
1170 ++Group;
1171 }
1172 return -1;
1173}
1174
Reid Kleckner28865802016-04-14 18:29:59 +00001175const DILocalVariable *MachineInstr::getDebugVariable() const {
1176 assert(isDebugValue() && "not a DBG_VALUE");
1177 return cast<DILocalVariable>(getOperand(2).getMetadata());
1178}
1179
1180const DIExpression *MachineInstr::getDebugExpression() const {
1181 assert(isDebugValue() && "not a DBG_VALUE");
1182 return cast<DIExpression>(getOperand(3).getMetadata());
1183}
1184
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001185const TargetRegisterClass*
1186MachineInstr::getRegClassConstraint(unsigned OpIdx,
1187 const TargetInstrInfo *TII,
1188 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001189 assert(getParent() && "Can't have an MBB reference here!");
1190 assert(getParent()->getParent() && "Can't have an MF reference here!");
1191 const MachineFunction &MF = *getParent()->getParent();
1192
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001193 // Most opcodes have fixed constraints in their MCInstrDesc.
1194 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001195 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001196
1197 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001198 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001199
1200 // For tied uses on inline asm, get the constraint from the def.
1201 unsigned DefIdx;
1202 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1203 OpIdx = DefIdx;
1204
1205 // Inline asm stores register class constraints in the flag word.
1206 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1207 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001208 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001209
1210 unsigned Flag = getOperand(FlagIdx).getImm();
1211 unsigned RCID;
Simon Dardisd32a2d32016-07-18 13:17:31 +00001212 if ((InlineAsm::getKind(Flag) == InlineAsm::Kind_RegUse ||
1213 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDef ||
1214 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDefEarlyClobber) &&
1215 InlineAsm::hasRegClassConstraint(Flag, RCID))
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001216 return TRI->getRegClass(RCID);
1217
1218 // Assume that all registers in a memory operand are pointers.
1219 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001220 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001221
Craig Topperc0196b12014-04-14 00:51:57 +00001222 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001223}
1224
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001225const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1226 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1227 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1228 // Check every operands inside the bundle if we have
1229 // been asked to.
1230 if (ExploreBundle)
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001231 for (ConstMIBundleOperands OpndIt(*this); OpndIt.isValid() && CurRC;
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001232 ++OpndIt)
1233 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1234 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1235 else
1236 // Otherwise, just check the current operands.
Matthias Braune41e1462015-05-29 02:56:46 +00001237 for (unsigned i = 0, e = NumOperands; i < e && CurRC; ++i)
1238 CurRC = getRegClassConstraintEffectForVRegImpl(i, Reg, CurRC, TII, TRI);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001239 return CurRC;
1240}
1241
1242const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1243 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1244 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1245 assert(CurRC && "Invalid initial register class");
1246 // Check if Reg is constrained by some of its use/def from MI.
1247 const MachineOperand &MO = getOperand(OpIdx);
1248 if (!MO.isReg() || MO.getReg() != Reg)
1249 return CurRC;
1250 // If yes, accumulate the constraints through the operand.
1251 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1252}
1253
1254const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1255 unsigned OpIdx, const TargetRegisterClass *CurRC,
1256 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1257 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1258 const MachineOperand &MO = getOperand(OpIdx);
1259 assert(MO.isReg() &&
1260 "Cannot get register constraints for non-register operand");
1261 assert(CurRC && "Invalid initial register class");
1262 if (unsigned SubIdx = MO.getSubReg()) {
1263 if (OpRC)
1264 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1265 else
1266 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1267 } else if (OpRC)
1268 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1269 return CurRC;
1270}
1271
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001272/// Return the number of instructions inside the MI bundle, not counting the
1273/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001274unsigned MachineInstr::getBundleSize() const {
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001275 MachineBasicBlock::const_instr_iterator I = getIterator();
Evan Cheng7fae11b2011-12-14 02:11:42 +00001276 unsigned Size = 0;
Richard Trieu7a083812016-02-18 22:09:30 +00001277 while (I->isBundledWithSucc()) {
1278 ++Size;
1279 ++I;
1280 }
Evan Cheng7fae11b2011-12-14 02:11:42 +00001281 return Size;
1282}
1283
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00001284/// Returns true if the MachineInstr has an implicit-use operand of exactly
1285/// the given register (not considering sub/super-registers).
1286bool MachineInstr::hasRegisterImplicitUseOperand(unsigned Reg) const {
1287 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1288 const MachineOperand &MO = getOperand(i);
1289 if (MO.isReg() && MO.isUse() && MO.isImplicit() && MO.getReg() == Reg)
1290 return true;
1291 }
1292 return false;
1293}
1294
Evan Cheng910c8082007-04-26 19:00:32 +00001295/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001296/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001297/// the search criteria to a use that kills the register if isKill is true.
Fraser Cormack48d9fdc2016-10-11 09:09:21 +00001298int MachineInstr::findRegisterUseOperandIdx(
1299 unsigned Reg, bool isKill, const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001300 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001301 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001302 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001303 continue;
1304 unsigned MOReg = MO.getReg();
1305 if (!MOReg)
1306 continue;
Fraser Cormack48d9fdc2016-10-11 09:09:21 +00001307 if (MOReg == Reg || (TRI && TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1308 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1309 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001310 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001311 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001312 }
Evan Chengec3ac312007-03-26 22:37:45 +00001313 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001314}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001315
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001316/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1317/// indicating if this instruction reads or writes Reg. This also considers
1318/// partial defines.
1319std::pair<bool,bool>
1320MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1321 SmallVectorImpl<unsigned> *Ops) const {
1322 bool PartDef = false; // Partial redefine.
1323 bool FullDef = false; // Full define.
1324 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001325
1326 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1327 const MachineOperand &MO = getOperand(i);
1328 if (!MO.isReg() || MO.getReg() != Reg)
1329 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001330 if (Ops)
1331 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001332 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001333 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001334 else if (MO.getSubReg() && !MO.isUndef())
1335 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001336 PartDef = true;
1337 else
1338 FullDef = true;
1339 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001340 // A partial redefine uses Reg unless there is also a full define.
1341 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001342}
1343
Evan Cheng63254462008-03-05 00:59:57 +00001344/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001345/// the specified register or -1 if it is not found. If isDead is true, defs
1346/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1347/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001348int
1349MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1350 const TargetRegisterInfo *TRI) const {
1351 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001352 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001353 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001354 // Accept regmask operands when Overlap is set.
1355 // Ignore them when looking for a specific def operand (Overlap == false).
1356 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1357 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001358 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001359 continue;
1360 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001361 bool Found = (MOReg == Reg);
1362 if (!Found && TRI && isPhys &&
1363 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1364 if (Overlap)
1365 Found = TRI->regsOverlap(MOReg, Reg);
1366 else
1367 Found = TRI->isSubRegister(MOReg, Reg);
1368 }
1369 if (Found && (!isDead || MO.isDead()))
1370 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001371 }
Evan Cheng63254462008-03-05 00:59:57 +00001372 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001373}
Evan Cheng4d728b02007-05-15 01:26:09 +00001374
Evan Cheng5983bdb2007-05-29 18:35:22 +00001375/// findFirstPredOperandIdx() - Find the index of the first operand in the
1376/// operand list that is used to represent the predicate. It returns -1 if
1377/// none is found.
1378int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001379 // Don't call MCID.findFirstPredOperandIdx() because this variant
1380 // is sometimes called on an instruction that's not yet complete, and
1381 // so the number of operands is less than the MCID indicates. In
1382 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001383 const MCInstrDesc &MCID = getDesc();
1384 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001385 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001386 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001387 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001388 }
1389
Evan Cheng5983bdb2007-05-29 18:35:22 +00001390 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001391}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001392
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001393// MachineOperand::TiedTo is 4 bits wide.
1394const unsigned TiedMax = 15;
1395
1396/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1397///
1398/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1399/// field. TiedTo can have these values:
1400///
1401/// 0: Operand is not tied to anything.
1402/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1403/// TiedMax: Tied to an operand >= TiedMax-1.
1404///
1405/// The tied def must be one of the first TiedMax operands on a normal
1406/// instruction. INLINEASM instructions allow more tied defs.
1407///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001408void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001409 MachineOperand &DefMO = getOperand(DefIdx);
1410 MachineOperand &UseMO = getOperand(UseIdx);
1411 assert(DefMO.isDef() && "DefIdx must be a def operand");
1412 assert(UseMO.isUse() && "UseIdx must be a use operand");
1413 assert(!DefMO.isTied() && "Def is already tied to another use");
1414 assert(!UseMO.isTied() && "Use is already tied to another def");
1415
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001416 if (DefIdx < TiedMax)
1417 UseMO.TiedTo = DefIdx + 1;
1418 else {
1419 // Inline asm can use the group descriptors to find tied operands, but on
1420 // normal instruction, the tied def must be within the first TiedMax
1421 // operands.
1422 assert(isInlineAsm() && "DefIdx out of range");
1423 UseMO.TiedTo = TiedMax;
1424 }
1425
1426 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1427 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001428}
1429
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001430/// Given the index of a tied register operand, find the operand it is tied to.
1431/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1432/// which must exist.
1433unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001434 const MachineOperand &MO = getOperand(OpIdx);
1435 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001436
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001437 // Normally TiedTo is in range.
1438 if (MO.TiedTo < TiedMax)
1439 return MO.TiedTo - 1;
1440
1441 // Uses on normal instructions can be out of range.
1442 if (!isInlineAsm()) {
1443 // Normal tied defs must be in the 0..TiedMax-1 range.
1444 if (MO.isUse())
1445 return TiedMax - 1;
1446 // MO is a def. Search for the tied use.
1447 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1448 const MachineOperand &UseMO = getOperand(i);
1449 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1450 return i;
1451 }
1452 llvm_unreachable("Can't find tied use");
1453 }
1454
1455 // Now deal with inline asm by parsing the operand group descriptor flags.
1456 // Find the beginning of each operand group.
1457 SmallVector<unsigned, 8> GroupIdx;
1458 unsigned OpIdxGroup = ~0u;
1459 unsigned NumOps;
1460 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1461 i += NumOps) {
1462 const MachineOperand &FlagMO = getOperand(i);
1463 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1464 unsigned CurGroup = GroupIdx.size();
1465 GroupIdx.push_back(i);
1466 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1467 // OpIdx belongs to this operand group.
1468 if (OpIdx > i && OpIdx < i + NumOps)
1469 OpIdxGroup = CurGroup;
1470 unsigned TiedGroup;
1471 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1472 continue;
1473 // Operands in this group are tied to operands in TiedGroup which must be
1474 // earlier. Find the number of operands between the two groups.
1475 unsigned Delta = i - GroupIdx[TiedGroup];
1476
1477 // OpIdx is a use tied to TiedGroup.
1478 if (OpIdxGroup == CurGroup)
1479 return OpIdx - Delta;
1480
1481 // OpIdx is a def tied to this use group.
1482 if (OpIdxGroup == TiedGroup)
1483 return OpIdx + Delta;
1484 }
1485 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001486}
1487
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001488/// clearKillInfo - Clears kill flags on all operands.
1489///
1490void MachineInstr::clearKillInfo() {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001491 for (MachineOperand &MO : operands()) {
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001492 if (MO.isReg() && MO.isUse())
1493 MO.setIsKill(false);
1494 }
1495}
1496
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001497void MachineInstr::substituteRegister(unsigned FromReg,
1498 unsigned ToReg,
1499 unsigned SubIdx,
1500 const TargetRegisterInfo &RegInfo) {
1501 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1502 if (SubIdx)
1503 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001504 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001505 if (!MO.isReg() || MO.getReg() != FromReg)
1506 continue;
1507 MO.substPhysReg(ToReg, RegInfo);
1508 }
1509 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001510 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001511 if (!MO.isReg() || MO.getReg() != FromReg)
1512 continue;
1513 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1514 }
1515 }
1516}
1517
Evan Cheng7d98a482008-07-03 09:09:37 +00001518/// isSafeToMove - Return true if it is safe to move this instruction. If
1519/// SawStore is set to true, it means that there is a store (or call) between
1520/// the instruction's location and its intended destination.
Matthias Braun07066cc2015-05-19 21:22:20 +00001521bool MachineInstr::isSafeToMove(AliasAnalysis *AA, bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001522 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001523 //
1524 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001525 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001526 // a load across an atomic load with Ordering > Monotonic.
1527 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001528 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001529 SawStore = true;
1530 return false;
1531 }
Evan Cheng0638c202011-01-07 21:08:26 +00001532
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001533 if (isPosition() || isDebugValue() || isTerminator() ||
1534 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001535 return false;
1536
1537 // See if this instruction does a load. If so, we have to guarantee that the
1538 // loaded value doesn't change between the load and the its intended
1539 // destination. The check for isInvariantLoad gives the targe the chance to
1540 // classify the load as always returning a constant, e.g. a constant pool
1541 // load.
Justin Lebard98cf002016-09-10 01:03:20 +00001542 if (mayLoad() && !isDereferenceableInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001543 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001544 // end of block, we can't move it.
1545 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001546
Evan Cheng399e1102008-03-13 00:44:09 +00001547 return true;
1548}
1549
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001550/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1551/// or volatile memory reference, or if the information describing the memory
1552/// reference is not available. Return false if it is known to have no ordered
1553/// memory references.
1554bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001555 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001556 if (!mayStore() &&
1557 !mayLoad() &&
1558 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001559 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001560 return false;
1561
1562 // Otherwise, if the instruction has no memory reference information,
1563 // conservatively assume it wasn't preserved.
1564 if (memoperands_empty())
1565 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001566
Justin Lebardede81e2016-07-13 22:35:19 +00001567 // Check if any of our memory operands are ordered.
1568 return any_of(memoperands(), [](const MachineMemOperand *MMO) {
1569 return !MMO->isUnordered();
1570 });
Dan Gohman7c59ed62008-09-24 00:06:15 +00001571}
1572
Justin Lebard98cf002016-09-10 01:03:20 +00001573/// isDereferenceableInvariantLoad - Return true if this instruction will never
1574/// trap and is loading from a location whose value is invariant across a run of
1575/// this function.
1576bool MachineInstr::isDereferenceableInvariantLoad(AliasAnalysis *AA) const {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001577 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001578 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001579 return false;
1580
1581 // If the instruction has lost its memoperands, conservatively assume that
1582 // it may not be an invariant load.
1583 if (memoperands_empty())
1584 return false;
1585
Matthias Braun941a7052016-07-28 18:40:00 +00001586 const MachineFrameInfo &MFI = getParent()->getParent()->getFrameInfo();
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001587
Justin Lebardede81e2016-07-13 22:35:19 +00001588 for (MachineMemOperand *MMO : memoperands()) {
1589 if (MMO->isVolatile()) return false;
1590 if (MMO->isStore()) return false;
Justin Lebaradbf09e2016-09-11 01:38:58 +00001591 if (MMO->isInvariant() && MMO->isDereferenceable())
1592 continue;
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001593
1594 // A load from a constant PseudoSourceValue is invariant.
Justin Lebardede81e2016-07-13 22:35:19 +00001595 if (const PseudoSourceValue *PSV = MMO->getPseudoValue())
Matthias Braun941a7052016-07-28 18:40:00 +00001596 if (PSV->isConstant(&MFI))
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001597 continue;
1598
Justin Lebardede81e2016-07-13 22:35:19 +00001599 if (const Value *V = MMO->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001600 // If we have an AliasAnalysis, ask it whether the memory is constant.
Chandler Carruthac80dc72015-06-17 07:18:54 +00001601 if (AA &&
1602 AA->pointsToConstantMemory(
Justin Lebardede81e2016-07-13 22:35:19 +00001603 MemoryLocation(V, MMO->getSize(), MMO->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001604 continue;
1605 }
1606
1607 // Otherwise assume conservatively.
1608 return false;
1609 }
1610
1611 // Everything checks out.
1612 return true;
1613}
1614
Evan Cheng71453822009-12-03 02:31:43 +00001615/// isConstantValuePHI - If the specified instruction is a PHI that always
1616/// merges together the same virtual register, return the register, otherwise
1617/// return 0.
1618unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001619 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001620 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001621 assert(getNumOperands() >= 3 &&
1622 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001623
1624 unsigned Reg = getOperand(1).getReg();
1625 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1626 if (getOperand(i).getReg() != Reg)
1627 return 0;
1628 return Reg;
1629}
1630
Evan Cheng6eb516d2011-01-07 23:50:32 +00001631bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001632 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001633 return true;
1634 if (isInlineAsm()) {
1635 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1636 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1637 return true;
1638 }
1639
1640 return false;
1641}
1642
Michael Kupersteinbc7f99a2015-08-12 10:14:58 +00001643bool MachineInstr::isLoadFoldBarrier() const {
1644 return mayStore() || isCall() || hasUnmodeledSideEffects();
1645}
1646
Evan Chengb083c472010-04-08 20:02:37 +00001647/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1648///
1649bool MachineInstr::allDefsAreDead() const {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001650 for (const MachineOperand &MO : operands()) {
Evan Chengb083c472010-04-08 20:02:37 +00001651 if (!MO.isReg() || MO.isUse())
1652 continue;
1653 if (!MO.isDead())
1654 return false;
1655 }
1656 return true;
1657}
1658
Evan Cheng21eedfb2010-10-22 21:49:09 +00001659/// copyImplicitOps - Copy implicit register operands from specified
1660/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001661void MachineInstr::copyImplicitOps(MachineFunction &MF,
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001662 const MachineInstr &MI) {
1663 for (unsigned i = MI.getDesc().getNumOperands(), e = MI.getNumOperands();
Evan Cheng21eedfb2010-10-22 21:49:09 +00001664 i != e; ++i) {
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001665 const MachineOperand &MO = MI.getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001666 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001667 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001668 }
1669}
1670
Yaron Kereneb2a2542016-01-29 20:50:44 +00001671LLVM_DUMP_METHOD void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001672#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001673 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001674#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001675}
1676
Eric Christopher1cdefae2015-02-27 00:11:34 +00001677void MachineInstr::print(raw_ostream &OS, bool SkipOpers) const {
Duncan P. N. Exon Smithc0374522015-06-26 23:18:44 +00001678 const Module *M = nullptr;
1679 if (const MachineBasicBlock *MBB = getParent())
1680 if (const MachineFunction *MF = MBB->getParent())
1681 M = MF->getFunction()->getParent();
1682
1683 ModuleSlotTracker MST(M);
1684 print(OS, MST, SkipOpers);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001685}
1686
1687void MachineInstr::print(raw_ostream &OS, ModuleSlotTracker &MST,
1688 bool SkipOpers) const {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001689 // We can be a bit tidier if we know the MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001690 const MachineFunction *MF = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001691 const TargetRegisterInfo *TRI = nullptr;
Craig Topperc0196b12014-04-14 00:51:57 +00001692 const MachineRegisterInfo *MRI = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001693 const TargetInstrInfo *TII = nullptr;
Tim Northover6b3bd612016-07-29 20:32:59 +00001694 const TargetIntrinsicInfo *IntrinsicInfo = nullptr;
1695
Dan Gohman2745d192009-11-09 19:38:45 +00001696 if (const MachineBasicBlock *MBB = getParent()) {
1697 MF = MBB->getParent();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001698 if (MF) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001699 MRI = &MF->getRegInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001700 TRI = MF->getSubtarget().getRegisterInfo();
1701 TII = MF->getSubtarget().getInstrInfo();
Tim Northover6b3bd612016-07-29 20:32:59 +00001702 IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001703 }
Dan Gohman2745d192009-11-09 19:38:45 +00001704 }
Dan Gohman34341e62009-10-31 20:19:03 +00001705
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001706 // Save a list of virtual registers.
1707 SmallVector<unsigned, 8> VirtRegs;
1708
Dan Gohman34341e62009-10-31 20:19:03 +00001709 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001710 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001711 for (; StartOp < e && getOperand(StartOp).isReg() &&
1712 getOperand(StartOp).isDef() &&
1713 !getOperand(StartOp).isImplicit();
1714 ++StartOp) {
1715 if (StartOp != 0) OS << ", ";
Tim Northover6b3bd612016-07-29 20:32:59 +00001716 getOperand(StartOp).print(OS, MST, TRI, IntrinsicInfo);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001717 unsigned Reg = getOperand(StartOp).getReg();
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001718 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001719 VirtRegs.push_back(Reg);
Tim Northover0f140c72016-09-09 11:46:34 +00001720 LLT Ty = MRI ? MRI->getType(Reg) : LLT{};
1721 if (Ty.isValid())
1722 OS << '(' << Ty << ')';
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001723 }
Chris Lattnerac6e9742002-10-30 01:55:38 +00001724 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001725
Dan Gohman34341e62009-10-31 20:19:03 +00001726 if (StartOp != 0)
1727 OS << " = ";
1728
1729 // Print the opcode name.
Eric Christopher1cdefae2015-02-27 00:11:34 +00001730 if (TII)
1731 OS << TII->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001732 else
1733 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001734
Andrew Trickb36388a2013-01-25 07:45:25 +00001735 if (SkipOpers)
1736 return;
1737
Dan Gohman34341e62009-10-31 20:19:03 +00001738 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001739 bool OmittedAnyCallClobbers = false;
1740 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001741 unsigned AsmDescOp = ~0u;
1742 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001743
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001744 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001745 // Print asm string.
1746 OS << " ";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001747 getOperand(InlineAsm::MIOp_AsmString).print(OS, MST, TRI);
Evan Cheng6eb516d2011-01-07 23:50:32 +00001748
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001749 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001750 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1751 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1752 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001753 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1754 OS << " [mayload]";
1755 if (ExtraInfo & InlineAsm::Extra_MayStore)
1756 OS << " [maystore]";
Wei Ding0526e7f2016-06-22 18:51:08 +00001757 if (ExtraInfo & InlineAsm::Extra_IsConvergent)
1758 OS << " [isconvergent]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001759 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1760 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001761 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001762 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001763 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001764 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001765
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001766 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001767 FirstOp = false;
1768 }
1769
Chris Lattnerac6e9742002-10-30 01:55:38 +00001770 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001771 const MachineOperand &MO = getOperand(i);
1772
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001773 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001774 VirtRegs.push_back(MO.getReg());
1775
Dan Gohman2745d192009-11-09 19:38:45 +00001776 // Omit call-clobbered registers which aren't used anywhere. This makes
1777 // call instructions much less noisy on targets where calls clobber lots
1778 // of registers. Don't rely on MO.isDead() because we may be called before
1779 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Craig Toppercf0444b2014-11-17 05:50:14 +00001780 if (MRI && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001781 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1782 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001783 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001784 if (MRI->use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001785 bool HasAliasLive = false;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001786 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001787 unsigned AliasReg = *AI;
Craig Toppercf0444b2014-11-17 05:50:14 +00001788 if (!MRI->use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001789 HasAliasLive = true;
1790 break;
1791 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001792 }
Dan Gohman2745d192009-11-09 19:38:45 +00001793 if (!HasAliasLive) {
1794 OmittedAnyCallClobbers = true;
1795 continue;
1796 }
1797 }
1798 }
1799 }
1800
1801 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001802 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001803 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001804 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1805 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001806 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001807 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001808 OS << "opt:";
1809 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001810 if (isDebugValue() && MO.isMetadata()) {
1811 // Pretty print DBG_VALUE instructions.
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001812 auto *DIV = dyn_cast<DILocalVariable>(MO.getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001813 if (DIV && !DIV->getName().empty())
1814 OS << "!\"" << DIV->getName() << '\"';
Evan Chengd4d1a512010-04-28 20:03:13 +00001815 else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001816 MO.print(OS, MST, TRI);
Eric Christopher1cdefae2015-02-27 00:11:34 +00001817 } else if (TRI && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1818 OS << TRI->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001819 } else if (i == AsmDescOp && MO.isImm()) {
1820 // Pretty print the inline asm operand descriptor.
1821 OS << '$' << AsmOpCount++;
1822 unsigned Flag = MO.getImm();
1823 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001824 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1825 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1826 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1827 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1828 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1829 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1830 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001831 }
1832
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001833 unsigned RCID = 0;
Simon Dardisd32a2d32016-07-18 13:17:31 +00001834 if (!InlineAsm::isImmKind(Flag) && !InlineAsm::isMemKind(Flag) &&
1835 InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001836 if (TRI) {
1837 OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID));
Craig Toppercf0444b2014-11-17 05:50:14 +00001838 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001839 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001840 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001841
Simon Dardisd32a2d32016-07-18 13:17:31 +00001842 if (InlineAsm::isMemKind(Flag)) {
1843 unsigned MCID = InlineAsm::getMemoryConstraintID(Flag);
1844 switch (MCID) {
1845 case InlineAsm::Constraint_es: OS << ":es"; break;
1846 case InlineAsm::Constraint_i: OS << ":i"; break;
1847 case InlineAsm::Constraint_m: OS << ":m"; break;
1848 case InlineAsm::Constraint_o: OS << ":o"; break;
1849 case InlineAsm::Constraint_v: OS << ":v"; break;
1850 case InlineAsm::Constraint_Q: OS << ":Q"; break;
1851 case InlineAsm::Constraint_R: OS << ":R"; break;
1852 case InlineAsm::Constraint_S: OS << ":S"; break;
1853 case InlineAsm::Constraint_T: OS << ":T"; break;
1854 case InlineAsm::Constraint_Um: OS << ":Um"; break;
1855 case InlineAsm::Constraint_Un: OS << ":Un"; break;
1856 case InlineAsm::Constraint_Uq: OS << ":Uq"; break;
1857 case InlineAsm::Constraint_Us: OS << ":Us"; break;
1858 case InlineAsm::Constraint_Ut: OS << ":Ut"; break;
1859 case InlineAsm::Constraint_Uv: OS << ":Uv"; break;
1860 case InlineAsm::Constraint_Uy: OS << ":Uy"; break;
1861 case InlineAsm::Constraint_X: OS << ":X"; break;
1862 case InlineAsm::Constraint_Z: OS << ":Z"; break;
1863 case InlineAsm::Constraint_ZC: OS << ":ZC"; break;
1864 case InlineAsm::Constraint_Zy: OS << ":Zy"; break;
1865 default: OS << ":?"; break;
1866 }
1867 }
1868
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001869 unsigned TiedTo = 0;
1870 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001871 OS << " tiedto:$" << TiedTo;
1872
1873 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001874
1875 // Compute the index of the next operand descriptor.
1876 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001877 } else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001878 MO.print(OS, MST, TRI);
Dan Gohman2745d192009-11-09 19:38:45 +00001879 }
1880
1881 // Briefly indicate whether any call clobbers were omitted.
1882 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001883 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001884 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001885 }
Misha Brukman835702a2005-04-21 22:36:52 +00001886
Dan Gohman34341e62009-10-31 20:19:03 +00001887 bool HaveSemi = false;
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001888 const unsigned PrintableFlags = FrameSetup | FrameDestroy;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001889 if (Flags & PrintableFlags) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001890 if (!HaveSemi) {
1891 OS << ";";
1892 HaveSemi = true;
1893 }
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001894 OS << " flags: ";
1895
1896 if (Flags & FrameSetup)
1897 OS << "FrameSetup";
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001898
1899 if (Flags & FrameDestroy)
1900 OS << "FrameDestroy";
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001901 }
1902
Dan Gohman3b460302008-07-07 23:14:23 +00001903 if (!memoperands_empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001904 if (!HaveSemi) {
1905 OS << ";";
1906 HaveSemi = true;
1907 }
Dan Gohman34341e62009-10-31 20:19:03 +00001908
1909 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001910 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1911 i != e; ++i) {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001912 (*i)->print(OS, MST);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001913 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001914 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001915 }
1916 }
1917
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001918 // Print the regclass of any virtual registers encountered.
1919 if (MRI && !VirtRegs.empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001920 if (!HaveSemi) {
1921 OS << ";";
1922 HaveSemi = true;
1923 }
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001924 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
Quentin Colombet03c41962016-04-07 23:18:11 +00001925 const RegClassOrRegBank &RC = MRI->getRegClassOrRegBank(VirtRegs[i]);
Quentin Colombete1494c32016-02-11 00:19:17 +00001926 if (!RC)
1927 continue;
Quentin Colombet03c41962016-04-07 23:18:11 +00001928 // Generic virtual registers do not have register classes.
1929 if (RC.is<const RegisterBank *>())
1930 OS << " " << RC.get<const RegisterBank *>()->getName();
1931 else
1932 OS << " "
1933 << TRI->getRegClassName(RC.get<const TargetRegisterClass *>());
1934 OS << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001935 for (unsigned j = i+1; j != VirtRegs.size();) {
Quentin Colombet03c41962016-04-07 23:18:11 +00001936 if (MRI->getRegClassOrRegBank(VirtRegs[j]) != RC) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001937 ++j;
1938 continue;
1939 }
1940 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001941 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001942 VirtRegs.erase(VirtRegs.begin()+j);
1943 }
1944 }
1945 }
1946
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001947 // Print debug location information.
Duncan P. N. Exon Smithc5bd3e02015-04-03 16:23:04 +00001948 if (isDebugValue() && getOperand(e - 2).isMetadata()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001949 if (!HaveSemi)
1950 OS << ";";
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001951 auto *DV = cast<DILocalVariable>(getOperand(e - 2).getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001952 OS << " line no:" << DV->getLine();
Duncan P. N. Exon Smith62e0f452015-04-15 22:29:27 +00001953 if (auto *InlinedAt = debugLoc->getInlinedAt()) {
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001954 DebugLoc InlinedAtDL(InlinedAt);
1955 if (InlinedAtDL && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001956 OS << " inlined @[ ";
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001957 InlinedAtDL.print(OS);
Devang Pateld61b1d52011-08-04 20:44:26 +00001958 OS << " ]";
1959 }
1960 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001961 if (isIndirectDebugValue())
1962 OS << " indirect";
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001963 } else if (debugLoc && MF) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001964 if (!HaveSemi)
1965 OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001966 OS << " dbg:";
Eric Christopherb9f00092015-02-26 23:32:17 +00001967 debugLoc.print(OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001968 }
1969
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001970 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001971}
1972
Owen Anderson2a8a4852008-01-24 01:10:07 +00001973bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001974 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001975 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001976 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001977 bool hasAliases = isPhysReg &&
1978 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001979 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001980 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001981 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1982 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001983 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001984 continue;
Mandeep Singh Grange5a2f112016-05-10 17:57:27 +00001985
1986 // DEBUG_VALUE nodes do not contribute to code generation and should
1987 // always be ignored. Failure to do so may result in trying to modify
1988 // KILL flags on DEBUG_VALUE nodes.
1989 if (MO.isDebug())
1990 continue;
1991
Evan Cheng6c177732008-04-16 09:41:59 +00001992 unsigned Reg = MO.getReg();
1993 if (!Reg)
1994 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001995
Evan Cheng6c177732008-04-16 09:41:59 +00001996 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001997 if (!Found) {
1998 if (MO.isKill())
1999 // The register is already marked kill.
2000 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00002001 if (isPhysReg && isRegTiedToDefOperand(i))
2002 // Two-address uses of physregs must not be marked kill.
2003 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00002004 MO.setIsKill();
2005 Found = true;
2006 }
2007 } else if (hasAliases && MO.isKill() &&
2008 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00002009 // A super-register kill already exists.
2010 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00002011 return true;
2012 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00002013 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00002014 }
2015 }
2016
Evan Cheng6c177732008-04-16 09:41:59 +00002017 // Trim unneeded kill operands.
2018 while (!DeadOps.empty()) {
2019 unsigned OpIdx = DeadOps.back();
2020 if (getOperand(OpIdx).isImplicit())
2021 RemoveOperand(OpIdx);
2022 else
2023 getOperand(OpIdx).setIsKill(false);
2024 DeadOps.pop_back();
2025 }
2026
Bill Wendling7921ad02008-03-03 22:14:33 +00002027 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00002028 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00002029 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00002030 addOperand(MachineOperand::CreateReg(IncomingReg,
2031 false /*IsDef*/,
2032 true /*IsImp*/,
2033 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00002034 return true;
2035 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00002036 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002037}
2038
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002039void MachineInstr::clearRegisterKills(unsigned Reg,
2040 const TargetRegisterInfo *RegInfo) {
2041 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00002042 RegInfo = nullptr;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002043 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002044 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
2045 continue;
2046 unsigned OpReg = MO.getReg();
Matthias Braunaca625a2016-02-24 19:21:48 +00002047 if ((RegInfo && RegInfo->regsOverlap(Reg, OpReg)) || Reg == OpReg)
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002048 MO.setIsKill(false);
2049 }
2050}
2051
Matthias Braun1965bfa2013-10-10 21:28:38 +00002052bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002053 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00002054 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002055 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00002056 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002057 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00002058 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00002059 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002060 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
2061 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002062 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00002063 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002064 unsigned MOReg = MO.getReg();
2065 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00002066 continue;
2067
Matthias Braun1965bfa2013-10-10 21:28:38 +00002068 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00002069 MO.setIsDead();
2070 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00002071 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002072 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00002073 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00002074 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00002075 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002076 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00002077 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00002078 }
2079 }
2080
Evan Cheng6c177732008-04-16 09:41:59 +00002081 // Trim unneeded dead operands.
2082 while (!DeadOps.empty()) {
2083 unsigned OpIdx = DeadOps.back();
2084 if (getOperand(OpIdx).isImplicit())
2085 RemoveOperand(OpIdx);
2086 else
2087 getOperand(OpIdx).setIsDead(false);
2088 DeadOps.pop_back();
2089 }
2090
Dan Gohmanc7367b42008-09-03 15:56:16 +00002091 // If not found, this means an alias of one of the operands is dead. Add a
2092 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00002093 if (Found || !AddIfNotFound)
2094 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00002095
Matthias Braun1965bfa2013-10-10 21:28:38 +00002096 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00002097 true /*IsDef*/,
2098 true /*IsImp*/,
2099 false /*IsKill*/,
2100 true /*IsDead*/));
2101 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002102}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002103
Matthias Braun26e7ea62015-02-04 19:35:16 +00002104void MachineInstr::clearRegisterDeads(unsigned Reg) {
2105 for (MachineOperand &MO : operands()) {
2106 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
2107 continue;
2108 MO.setIsDead(false);
2109 }
2110}
2111
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002112void MachineInstr::setRegisterDefReadUndef(unsigned Reg, bool IsUndef) {
Matthias Braunc1988f32015-01-21 22:55:13 +00002113 for (MachineOperand &MO : operands()) {
2114 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
2115 continue;
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002116 MO.setIsUndef(IsUndef);
Matthias Braunc1988f32015-01-21 22:55:13 +00002117 }
2118}
2119
Matthias Braun1965bfa2013-10-10 21:28:38 +00002120void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002121 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002122 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
2123 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002124 if (MO)
2125 return;
2126 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002127 for (const MachineOperand &MO : operands()) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002128 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002129 MO.getSubReg() == 0)
2130 return;
2131 }
2132 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00002133 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002134 true /*IsDef*/,
2135 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002136}
Evan Cheng59d27fe2010-03-03 23:37:30 +00002137
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00002138void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00002139 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002140 bool HasRegMask = false;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002141 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002142 if (MO.isRegMask()) {
2143 HasRegMask = true;
2144 continue;
2145 }
Dan Gohman86936502010-06-18 23:28:01 +00002146 if (!MO.isReg() || !MO.isDef()) continue;
2147 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00002148 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00002149 // If there are no uses, including partial uses, the def is dead.
David Majnemer0a16c222016-08-11 21:15:00 +00002150 if (none_of(UsedRegs,
2151 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002152 MO.setIsDead();
Dan Gohman86936502010-06-18 23:28:01 +00002153 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002154
2155 // This is a call with a register mask operand.
2156 // Mask clobbers are always dead, so add defs for the non-dead defines.
2157 if (HasRegMask)
2158 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
2159 I != E; ++I)
2160 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00002161}
2162
Evan Cheng59d27fe2010-03-03 23:37:30 +00002163unsigned
2164MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00002165 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00002166 SmallVector<size_t, 8> HashComponents;
2167 HashComponents.reserve(MI->getNumOperands() + 1);
2168 HashComponents.push_back(MI->getOpcode());
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002169 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruth264854f2012-07-05 11:06:22 +00002170 if (MO.isReg() && MO.isDef() &&
2171 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
2172 continue; // Skip virtual register defs.
2173
2174 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00002175 }
Chandler Carruth962152c2012-03-07 09:39:46 +00002176 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00002177}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002178
2179void MachineInstr::emitError(StringRef Msg) const {
2180 // Find the source location cookie.
2181 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00002182 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002183 for (unsigned i = getNumOperands(); i != 0; --i) {
2184 if (getOperand(i-1).isMetadata() &&
2185 (LocMD = getOperand(i-1).getMetadata()) &&
2186 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00002187 if (const ConstantInt *CI =
2188 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002189 LocCookie = CI->getZExtValue();
2190 break;
2191 }
2192 }
2193 }
2194
2195 if (const MachineBasicBlock *MBB = getParent())
2196 if (const MachineFunction *MF = MBB->getParent())
2197 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
2198 report_fatal_error(Msg);
2199}
Reid Kleckner28865802016-04-14 18:29:59 +00002200
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002201MachineInstrBuilder llvm::BuildMI(MachineFunction &MF, const DebugLoc &DL,
Reid Kleckner28865802016-04-14 18:29:59 +00002202 const MCInstrDesc &MCID, bool IsIndirect,
2203 unsigned Reg, unsigned Offset,
2204 const MDNode *Variable, const MDNode *Expr) {
2205 assert(isa<DILocalVariable>(Variable) && "not a variable");
2206 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2207 assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) &&
2208 "Expected inlined-at fields to agree");
2209 if (IsIndirect)
2210 return BuildMI(MF, DL, MCID)
2211 .addReg(Reg, RegState::Debug)
2212 .addImm(Offset)
2213 .addMetadata(Variable)
2214 .addMetadata(Expr);
2215 else {
2216 assert(Offset == 0 && "A direct address cannot have an offset.");
2217 return BuildMI(MF, DL, MCID)
2218 .addReg(Reg, RegState::Debug)
2219 .addReg(0U, RegState::Debug)
2220 .addMetadata(Variable)
2221 .addMetadata(Expr);
2222 }
2223}
2224
2225MachineInstrBuilder llvm::BuildMI(MachineBasicBlock &BB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002226 MachineBasicBlock::iterator I,
2227 const DebugLoc &DL, const MCInstrDesc &MCID,
2228 bool IsIndirect, unsigned Reg,
2229 unsigned Offset, const MDNode *Variable,
2230 const MDNode *Expr) {
Reid Kleckner28865802016-04-14 18:29:59 +00002231 assert(isa<DILocalVariable>(Variable) && "not a variable");
2232 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2233 MachineFunction &MF = *BB.getParent();
2234 MachineInstr *MI =
2235 BuildMI(MF, DL, MCID, IsIndirect, Reg, Offset, Variable, Expr);
2236 BB.insert(I, MI);
2237 return MachineInstrBuilder(MF, MI);
2238}