blob: d6bea14d553699a1d44ca798e91edeff263efdf1 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
NAKAMURA Takumi1db59952014-06-25 12:41:52 +000016#include "X86RegisterInfo.h"
Craig Topper69653af2015-12-31 22:40:45 +000017#include "X86ShuffleDecodeConstantPool.h"
Craig Topperb25fda92012-03-17 18:46:09 +000018#include "InstPrinter/X86ATTInstPrinter.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000019#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000020#include "Utils/X86ShuffleDecode.h"
Sanjoy Das2d869b22015-06-15 18:44:01 +000021#include "llvm/ADT/Optional.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/ADT/SmallString.h"
Sanjoy Dasc0441c22016-04-19 05:24:47 +000023#include "llvm/ADT/iterator_range.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000024#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000025#include "llvm/CodeGen/MachineConstantPool.h"
26#include "llvm/CodeGen/MachineOperand.h"
Chris Lattner05f40392009-09-16 06:25:03 +000027#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000028#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000029#include "llvm/IR/DataLayout.h"
30#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000031#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000032#include "llvm/MC/MCAsmInfo.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000033#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000034#include "llvm/MC/MCContext.h"
35#include "llvm/MC/MCExpr.h"
Pete Cooper81902a32015-05-15 22:19:42 +000036#include "llvm/MC/MCFixup.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000037#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000038#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000040#include "llvm/MC/MCSymbol.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000041#include "llvm/Support/TargetRegistry.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000042using namespace llvm;
43
Craig Topper2a3f7752012-10-16 06:01:50 +000044namespace {
45
46/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
47class X86MCInstLower {
48 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000049 const MachineFunction &MF;
50 const TargetMachine &TM;
51 const MCAsmInfo &MAI;
52 X86AsmPrinter &AsmPrinter;
53public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000054 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000055
Sanjoy Das2d869b22015-06-15 18:44:01 +000056 Optional<MCOperand> LowerMachineOperand(const MachineInstr *MI,
57 const MachineOperand &MO) const;
Craig Topper2a3f7752012-10-16 06:01:50 +000058 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
59
60 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
61 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
62
63private:
64 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000065 Mangler *getMang() const {
66 return AsmPrinter.Mang;
67 }
Craig Topper2a3f7752012-10-16 06:01:50 +000068};
69
70} // end anonymous namespace
71
Lang Hamesf49bc3f2014-07-24 20:40:55 +000072// Emit a minimal sequence of nops spanning NumBytes bytes.
73static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
Sanjoy Das6ecfae62016-04-19 18:48:13 +000074 const MCSubtargetInfo &STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000075
76namespace llvm {
Sanjoy Dasc0441c22016-04-19 05:24:47 +000077 X86AsmPrinter::StackMapShadowTracker::StackMapShadowTracker()
78 : InShadow(false), RequiredShadowSize(0), CurrentShadowSize(0) {}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000079
80 X86AsmPrinter::StackMapShadowTracker::~StackMapShadowTracker() {}
81
Sanjoy Dasc0441c22016-04-19 05:24:47 +000082 void X86AsmPrinter::StackMapShadowTracker::startFunction(MachineFunction &F) {
Eric Christopherad1ef042015-02-20 08:01:55 +000083 MF = &F;
Lang Hamesf49bc3f2014-07-24 20:40:55 +000084 }
85
86 void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst,
Sanjoy Dasc0441c22016-04-19 05:24:47 +000087 const MCSubtargetInfo &STI,
88 MCCodeEmitter *CodeEmitter) {
Lang Hames54326492014-07-25 02:29:19 +000089 if (InShadow) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +000090 SmallString<256> Code;
91 SmallVector<MCFixup, 4> Fixups;
92 raw_svector_ostream VecOS(Code);
Jim Grosbach91df21f2015-05-15 19:13:16 +000093 CodeEmitter->encodeInstruction(Inst, VecOS, Fixups, STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000094 CurrentShadowSize += Code.size();
95 if (CurrentShadowSize >= RequiredShadowSize)
Lang Hames54326492014-07-25 02:29:19 +000096 InShadow = false; // The shadow is big enough. Stop counting.
Lang Hamesf49bc3f2014-07-24 20:40:55 +000097 }
98 }
99
100 void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding(
101 MCStreamer &OutStreamer, const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +0000102 if (InShadow && CurrentShadowSize < RequiredShadowSize) {
103 InShadow = false;
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000104 EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize,
Eric Christopherad1ef042015-02-20 08:01:55 +0000105 MF->getSubtarget<X86Subtarget>().is64Bit(), STI);
Lang Hames54326492014-07-25 02:29:19 +0000106 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000107 }
108
109 void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000110 OutStreamer->EmitInstruction(Inst, getSubtargetInfo());
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000111 SMShadowTracker.count(Inst, getSubtargetInfo(), CodeEmitter.get());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000112 }
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000113} // end llvm namespace
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000114
Rafael Espindola38c2e652013-10-29 16:11:22 +0000115X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000116 X86AsmPrinter &asmprinter)
Eric Christopher05b81972015-02-02 17:38:43 +0000117 : Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()), MAI(*TM.getMCAsmInfo()),
118 AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +0000119
Chris Lattner05f40392009-09-16 06:25:03 +0000120MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +0000121 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +0000122}
123
Chris Lattner31722082009-09-12 20:34:57 +0000124
Chris Lattnerd9d71862010-02-08 23:03:41 +0000125/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
126/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +0000127MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +0000128GetSymbolFromOperand(const MachineOperand &MO) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000129 const DataLayout &DL = MF.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +0000130 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +0000131
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000132 MCSymbol *Sym = nullptr;
Chris Lattner35ed98a2009-09-11 05:58:44 +0000133 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000134 StringRef Suffix;
135
136 switch (MO.getTargetFlags()) {
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000137 case X86II::MO_DLLIMPORT:
138 // Handle dllimport linkage.
139 Name += "__imp_";
140 break;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000141 case X86II::MO_DARWIN_STUB:
142 Suffix = "$stub";
143 break;
144 case X86II::MO_DARWIN_NONLAZY:
145 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
146 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
147 Suffix = "$non_lazy_ptr";
148 break;
149 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000150
Rafael Espindola01d19d022013-12-05 05:19:12 +0000151 if (!Suffix.empty())
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000152 Name += DL.getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +0000153
154 unsigned PrefixLen = Name.size();
155
Michael Liao6f720612012-10-17 02:22:27 +0000156 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000157 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000158 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000159 } else if (MO.isSymbol()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000160 Mangler::getNameWithPrefix(Name, MO.getSymbolName(), DL);
Michael Liao6f720612012-10-17 02:22:27 +0000161 } else if (MO.isMBB()) {
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000162 assert(Suffix.empty());
163 Sym = MO.getMBB()->getSymbol();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000164 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000165 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000166
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000167 Name += Suffix;
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000168 if (!Sym)
169 Sym = Ctx.getOrCreateSymbol(Name);
Rafael Espindola01d19d022013-12-05 05:19:12 +0000170
171 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000172
Chris Lattnerd9d71862010-02-08 23:03:41 +0000173 // If the target flags on the operand changes the name of the symbol, do that
174 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000175 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000176 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000177 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000178 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000179 MachineModuleInfoImpl::StubValueTy &StubSym =
180 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000181 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000182 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000183 StubSym =
184 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000185 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000186 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000187 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000188 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000189 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000190 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000191 MachineModuleInfoImpl::StubValueTy &StubSym =
192 getMachOMMI().getHiddenGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000193 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000194 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000195 StubSym =
196 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000197 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000198 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000199 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000200 break;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000201 }
202 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000203 MachineModuleInfoImpl::StubValueTy &StubSym =
204 getMachOMMI().getFnStubEntry(Sym);
205 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000206 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000207
Chris Lattnerd9d71862010-02-08 23:03:41 +0000208 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000209 StubSym =
210 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000211 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000212 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000213 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000214 StubSym =
215 MachineModuleInfoImpl::
Jim Grosbach6f482002015-05-18 18:43:14 +0000216 StubValueTy(Ctx.getOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000217 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000218 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000219 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000220 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000221
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000222 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000223}
224
Chris Lattner31722082009-09-12 20:34:57 +0000225MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
226 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000227 // FIXME: We would like an efficient form for this, so we don't have to do a
228 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000229 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000230 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000231
Chris Lattner6370d562009-09-03 04:56:20 +0000232 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000233 default: llvm_unreachable("Unknown target flag on GV operand");
234 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000235 // These affect the name of the symbol, not any suffix.
236 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000237 case X86II::MO_DLLIMPORT:
238 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000239 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000240
Eric Christopherb0e1a452010-06-03 04:07:48 +0000241 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
242 case X86II::MO_TLVP_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000243 Expr = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
Chris Lattner769aedd2010-07-14 23:04:59 +0000244 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000245 Expr = MCBinaryExpr::createSub(Expr,
246 MCSymbolRefExpr::create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000247 Ctx),
248 Ctx);
249 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000250 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000251 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000252 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
253 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000254 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
255 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
256 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000257 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000258 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000259 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000260 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
261 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
262 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
263 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000264 case X86II::MO_PIC_BASE_OFFSET:
265 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
266 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000267 Expr = MCSymbolRefExpr::create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000268 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000269 Expr = MCBinaryExpr::createSub(Expr,
270 MCSymbolRefExpr::create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000271 Ctx);
Rafael Espindolac606bfe2014-10-21 01:17:30 +0000272 if (MO.isJTI()) {
273 assert(MAI.doesSetDirectiveSuppressesReloc());
Evan Chengd0d8e332010-04-12 23:07:17 +0000274 // If .set directive is supported, use it to reduce the number of
275 // relocations the assembler will generate for differences between
276 // local labels. This is only safe when the symbols are in the same
277 // section so we are restricting it to jumptable references.
Jim Grosbach6f482002015-05-18 18:43:14 +0000278 MCSymbol *Label = Ctx.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000279 AsmPrinter.OutStreamer->EmitAssignment(Label, Expr);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000280 Expr = MCSymbolRefExpr::create(Label, Ctx);
Evan Chengd0d8e332010-04-12 23:07:17 +0000281 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000282 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000283 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000284
Craig Topper062a2ba2014-04-25 05:30:21 +0000285 if (!Expr)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000286 Expr = MCSymbolRefExpr::create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000287
Michael Liao6f720612012-10-17 02:22:27 +0000288 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000289 Expr = MCBinaryExpr::createAdd(Expr,
290 MCConstantExpr::create(MO.getOffset(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000291 Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000292 return MCOperand::createExpr(Expr);
Chris Lattner5daf6192009-09-03 04:44:53 +0000293}
294
Chris Lattner482c5df2009-09-11 04:28:13 +0000295
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000296/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
297/// a short fixed-register form.
298static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
299 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000300 assert(Inst.getOperand(0).isReg() &&
301 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000302 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
303 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
304 Inst.getNumOperands() == 2) && "Unexpected instruction!");
305
306 // Check whether the destination register can be fixed.
307 unsigned Reg = Inst.getOperand(0).getReg();
308 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
309 return;
310
311 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000312 MCOperand Saved = Inst.getOperand(ImmOp);
313 Inst = MCInst();
314 Inst.setOpcode(Opcode);
315 Inst.addOperand(Saved);
316}
317
Benjamin Kramer068a2252013-07-12 18:06:44 +0000318/// \brief If a movsx instruction has a shorter encoding for the used register
319/// simplify the instruction to use it instead.
320static void SimplifyMOVSX(MCInst &Inst) {
321 unsigned NewOpcode = 0;
322 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
323 switch (Inst.getOpcode()) {
324 default:
325 llvm_unreachable("Unexpected instruction!");
326 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
327 if (Op0 == X86::AX && Op1 == X86::AL)
328 NewOpcode = X86::CBW;
329 break;
330 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
331 if (Op0 == X86::EAX && Op1 == X86::AX)
332 NewOpcode = X86::CWDE;
333 break;
334 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
335 if (Op0 == X86::RAX && Op1 == X86::EAX)
336 NewOpcode = X86::CDQE;
337 break;
338 }
339
340 if (NewOpcode != 0) {
341 Inst = MCInst();
342 Inst.setOpcode(NewOpcode);
343 }
344}
345
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000346/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000347static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
348 unsigned Opcode) {
349 // Don't make these simplifications in 64-bit mode; other assemblers don't
350 // perform them because they make the code larger.
351 if (Printer.getSubtarget().is64Bit())
352 return;
353
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000354 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
355 unsigned AddrBase = IsStore;
356 unsigned RegOp = IsStore ? 0 : 5;
357 unsigned AddrOp = AddrBase + 3;
358 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000359 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
360 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
361 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
362 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
363 (Inst.getOperand(AddrOp).isExpr() ||
364 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000365 "Unexpected instruction!");
366
367 // Check whether the destination register can be fixed.
368 unsigned Reg = Inst.getOperand(RegOp).getReg();
369 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
370 return;
371
372 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000373 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000374 // to do this here.
375 bool Absolute = true;
376 if (Inst.getOperand(AddrOp).isExpr()) {
377 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
378 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
379 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
380 Absolute = false;
381 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000382
Eric Christopher29b58af2010-06-17 00:51:48 +0000383 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000384 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
385 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
386 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000387 return;
388
389 // If so, rewrite the instruction.
390 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000391 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000392 Inst = MCInst();
393 Inst.setOpcode(Opcode);
394 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000395 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000396}
Chris Lattner31722082009-09-12 20:34:57 +0000397
Michael Liao5bf95782014-12-04 05:20:33 +0000398static unsigned getRetOpcode(const X86Subtarget &Subtarget) {
399 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
David Woodhouse79dd5052014-01-08 12:58:07 +0000400}
401
Sanjoy Das2d869b22015-06-15 18:44:01 +0000402Optional<MCOperand>
403X86MCInstLower::LowerMachineOperand(const MachineInstr *MI,
404 const MachineOperand &MO) const {
405 switch (MO.getType()) {
406 default:
407 MI->dump();
408 llvm_unreachable("unknown operand type");
409 case MachineOperand::MO_Register:
410 // Ignore all implicit register operands.
411 if (MO.isImplicit())
412 return None;
413 return MCOperand::createReg(MO.getReg());
414 case MachineOperand::MO_Immediate:
415 return MCOperand::createImm(MO.getImm());
416 case MachineOperand::MO_MachineBasicBlock:
417 case MachineOperand::MO_GlobalAddress:
418 case MachineOperand::MO_ExternalSymbol:
419 return LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Rafael Espindola36b718f2015-06-22 17:46:53 +0000420 case MachineOperand::MO_MCSymbol:
421 return LowerSymbolOperand(MO, MO.getMCSymbol());
Sanjoy Das2d869b22015-06-15 18:44:01 +0000422 case MachineOperand::MO_JumpTableIndex:
423 return LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
424 case MachineOperand::MO_ConstantPoolIndex:
425 return LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
426 case MachineOperand::MO_BlockAddress:
427 return LowerSymbolOperand(
428 MO, AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
429 case MachineOperand::MO_RegisterMask:
430 // Ignore call clobbers.
431 return None;
432 }
433}
434
Chris Lattner31722082009-09-12 20:34:57 +0000435void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
436 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000437
Sanjoy Das2d869b22015-06-15 18:44:01 +0000438 for (const MachineOperand &MO : MI->operands())
439 if (auto MaybeMCOp = LowerMachineOperand(MI, MO))
440 OutMI.addOperand(MaybeMCOp.getValue());
Chad Rosier24c19d22012-08-01 18:39:17 +0000441
Chris Lattner31722082009-09-12 20:34:57 +0000442 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000443ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000444 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000445 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000446 case X86::LEA64r:
447 case X86::LEA16r:
448 case X86::LEA32r:
449 // LEA should have a segment register, but it must be empty.
450 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
451 "Unexpected # of LEA operands");
452 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
453 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000454 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000455
Craig Toppera66d81d2013-03-14 07:09:57 +0000456 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
457 // if one of the registers is extended, but other isn't.
Craig Topperd6b661d2015-10-12 04:57:59 +0000458 case X86::VMOVZPQILo2PQIrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000459 case X86::VMOVAPDrr:
460 case X86::VMOVAPDYrr:
461 case X86::VMOVAPSrr:
462 case X86::VMOVAPSYrr:
463 case X86::VMOVDQArr:
464 case X86::VMOVDQAYrr:
465 case X86::VMOVDQUrr:
466 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000467 case X86::VMOVUPDrr:
468 case X86::VMOVUPDYrr:
469 case X86::VMOVUPSrr:
470 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000471 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
472 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
473 unsigned NewOpc;
474 switch (OutMI.getOpcode()) {
475 default: llvm_unreachable("Invalid opcode");
Craig Topperd6b661d2015-10-12 04:57:59 +0000476 case X86::VMOVZPQILo2PQIrr: NewOpc = X86::VMOVPQI2QIrr; break;
477 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
478 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
479 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
480 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
481 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
482 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
483 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
484 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
485 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
486 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
487 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
488 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
Craig Topper612f7bf2013-03-16 03:44:31 +0000489 }
490 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000491 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000492 break;
493 }
494 case X86::VMOVSDrr:
495 case X86::VMOVSSrr: {
496 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
497 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
498 unsigned NewOpc;
499 switch (OutMI.getOpcode()) {
500 default: llvm_unreachable("Invalid opcode");
501 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
502 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
503 }
504 OutMI.setOpcode(NewOpc);
505 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000506 break;
507 }
508
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000509 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
510 // inputs modeled as normal uses instead of implicit uses. As such, truncate
511 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000512 case X86::TAILJMPr64:
Reid Klecknera580b6e2015-01-30 21:03:31 +0000513 case X86::TAILJMPr64_REX:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000514 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000515 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000516 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000517 MCOperand Saved = OutMI.getOperand(0);
518 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000519 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000520 OutMI.addOperand(Saved);
521 break;
522 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000523
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000524 case X86::EH_RETURN:
525 case X86::EH_RETURN64: {
526 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000527 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000528 break;
529 }
530
David Majnemerf828a0c2015-10-01 18:44:59 +0000531 case X86::CLEANUPRET: {
532 // Replace CATCHRET with the appropriate RET.
533 OutMI = MCInst();
534 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
535 break;
536 }
537
538 case X86::CATCHRET: {
539 // Replace CATCHRET with the appropriate RET.
540 const X86Subtarget &Subtarget = AsmPrinter.getSubtarget();
541 unsigned ReturnReg = Subtarget.is64Bit() ? X86::RAX : X86::EAX;
542 OutMI = MCInst();
543 OutMI.setOpcode(getRetOpcode(Subtarget));
544 OutMI.addOperand(MCOperand::createReg(ReturnReg));
545 break;
546 }
547
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000548 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000549 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000550 case X86::TAILJMPd:
551 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000552 unsigned Opcode;
553 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000554 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000555 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
556 case X86::TAILJMPd:
557 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
558 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000559
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000560 MCOperand Saved = OutMI.getOperand(0);
561 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000562 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000563 OutMI.addOperand(Saved);
564 break;
565 }
566
Craig Topperddbf51f2015-01-06 07:35:50 +0000567 case X86::DEC16r:
568 case X86::DEC32r:
569 case X86::INC16r:
570 case X86::INC32r:
571 // If we aren't in 64-bit mode we can use the 1-byte inc/dec instructions.
572 if (!AsmPrinter.getSubtarget().is64Bit()) {
573 unsigned Opcode;
574 switch (OutMI.getOpcode()) {
575 default: llvm_unreachable("Invalid opcode");
576 case X86::DEC16r: Opcode = X86::DEC16r_alt; break;
577 case X86::DEC32r: Opcode = X86::DEC32r_alt; break;
578 case X86::INC16r: Opcode = X86::INC16r_alt; break;
579 case X86::INC32r: Opcode = X86::INC32r_alt; break;
580 }
581 OutMI.setOpcode(Opcode);
582 }
583 break;
584
Chris Lattner626656a2010-10-08 03:54:52 +0000585 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
586 // this with an ugly goto in case the resultant OR uses EAX and needs the
587 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000588 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
589 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
590 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
591 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
592 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
593 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
594 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
595 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
596 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000597
Eli Friedman02f2f892011-09-07 18:48:32 +0000598 // Atomic load and store require a separate pseudo-inst because Acquire
599 // implies mayStore and Release implies mayLoad; fix these to regular MOV
600 // instructions here
Robin Morissetdf205862014-09-02 22:16:29 +0000601 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
602 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
603 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
604 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
605 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
606 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
607 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
608 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
609 case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify;
610 case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify;
611 case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify;
612 case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify;
613 case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000614 case X86::RELEASE_ADD8mr: OutMI.setOpcode(X86::ADD8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000615 case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000616 case X86::RELEASE_ADD32mr: OutMI.setOpcode(X86::ADD32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000617 case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000618 case X86::RELEASE_ADD64mr: OutMI.setOpcode(X86::ADD64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000619 case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000620 case X86::RELEASE_AND8mr: OutMI.setOpcode(X86::AND8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000621 case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000622 case X86::RELEASE_AND32mr: OutMI.setOpcode(X86::AND32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000623 case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000624 case X86::RELEASE_AND64mr: OutMI.setOpcode(X86::AND64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000625 case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000626 case X86::RELEASE_OR8mr: OutMI.setOpcode(X86::OR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000627 case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000628 case X86::RELEASE_OR32mr: OutMI.setOpcode(X86::OR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000629 case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000630 case X86::RELEASE_OR64mr: OutMI.setOpcode(X86::OR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000631 case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000632 case X86::RELEASE_XOR8mr: OutMI.setOpcode(X86::XOR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000633 case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000634 case X86::RELEASE_XOR32mr: OutMI.setOpcode(X86::XOR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000635 case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000636 case X86::RELEASE_XOR64mr: OutMI.setOpcode(X86::XOR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000637 case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify;
638 case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify;
639 case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify;
640 case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify;
641 case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify;
642 case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify;
643 case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify;
644 case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify;
Eli Friedman02f2f892011-09-07 18:48:32 +0000645
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000646 // We don't currently select the correct instruction form for instructions
647 // which have a short %eax, etc. form. Handle this by custom lowering, for
648 // now.
649 //
650 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000651 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000652 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000653 case X86::MOV8mr_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000654 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000655 case X86::MOV8rm_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000656 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao32); break;
657 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o32a); break;
658 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao32); break;
659 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
660 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000661
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000662 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
663 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
664 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
665 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
666 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
667 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
668 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
669 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
670 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
671 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
672 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
673 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
674 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
675 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
676 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
677 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
678 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
679 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
680 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
681 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
682 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
683 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
684 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
685 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
686 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
687 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
688 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
689 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
690 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
691 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
692 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
693 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
694 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
695 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
696 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
697 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000698
Benjamin Kramer068a2252013-07-12 18:06:44 +0000699 // Try to shrink some forms of movsx.
700 case X86::MOVSX16rr8:
701 case X86::MOVSX32rr16:
702 case X86::MOVSX64rr32:
703 SimplifyMOVSX(OutMI);
704 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000705 }
Chris Lattner31722082009-09-12 20:34:57 +0000706}
707
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000708void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering,
709 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000710
711 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
712 MI.getOpcode() == X86::TLS_base_addr64;
713
714 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
715
Lang Hames9ff69c82015-04-24 19:11:51 +0000716 MCContext &context = OutStreamer->getContext();
Rafael Espindolac4774792010-11-28 21:16:39 +0000717
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000718 if (needsPadding)
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000719 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000720
721 MCSymbolRefExpr::VariantKind SRVK;
722 switch (MI.getOpcode()) {
723 case X86::TLS_addr32:
724 case X86::TLS_addr64:
725 SRVK = MCSymbolRefExpr::VK_TLSGD;
726 break;
727 case X86::TLS_base_addr32:
728 SRVK = MCSymbolRefExpr::VK_TLSLDM;
729 break;
730 case X86::TLS_base_addr64:
731 SRVK = MCSymbolRefExpr::VK_TLSLD;
732 break;
733 default:
734 llvm_unreachable("unexpected opcode");
735 }
736
Rafael Espindolac4774792010-11-28 21:16:39 +0000737 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000738 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000739
740 MCInst LEA;
741 if (is64Bits) {
742 LEA.setOpcode(X86::LEA64r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000743 LEA.addOperand(MCOperand::createReg(X86::RDI)); // dest
744 LEA.addOperand(MCOperand::createReg(X86::RIP)); // base
745 LEA.addOperand(MCOperand::createImm(1)); // scale
746 LEA.addOperand(MCOperand::createReg(0)); // index
747 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
748 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000749 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
750 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000751 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
752 LEA.addOperand(MCOperand::createReg(X86::EBX)); // base
753 LEA.addOperand(MCOperand::createImm(1)); // scale
754 LEA.addOperand(MCOperand::createReg(0)); // index
755 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
756 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000757 } else {
758 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000759 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
760 LEA.addOperand(MCOperand::createReg(0)); // base
761 LEA.addOperand(MCOperand::createImm(1)); // scale
762 LEA.addOperand(MCOperand::createReg(X86::EBX)); // index
763 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
764 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000765 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000766 EmitAndCountInstruction(LEA);
Rafael Espindolac4774792010-11-28 21:16:39 +0000767
Hans Wennborg789acfb2012-06-01 16:27:21 +0000768 if (needsPadding) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000769 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
770 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
771 EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000772 }
773
Rafael Espindolac4774792010-11-28 21:16:39 +0000774 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
Jim Grosbach6f482002015-05-18 18:43:14 +0000775 MCSymbol *tlsGetAddr = context.getOrCreateSymbol(name);
Rafael Espindolac4774792010-11-28 21:16:39 +0000776 const MCSymbolRefExpr *tlsRef =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000777 MCSymbolRefExpr::create(tlsGetAddr,
Rafael Espindolac4774792010-11-28 21:16:39 +0000778 MCSymbolRefExpr::VK_PLT,
779 context);
780
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000781 EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
782 : X86::CALLpcrel32)
783 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000784}
Devang Patel50c94312010-04-28 01:39:28 +0000785
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000786/// \brief Emit the largest nop instruction smaller than or equal to \p NumBytes
787/// bytes. Return the size of nop emitted.
788static unsigned EmitNop(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
789 const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000790 // This works only for 64bit. For 32bit we have to do additional checking if
791 // the CPU supports multi-byte nops.
792 assert(Is64Bit && "EmitNops only supports X86-64");
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000793
794 unsigned NopSize;
795 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
796 Opc = IndexReg = Displacement = SegmentReg = 0;
797 BaseReg = X86::RAX;
798 ScaleVal = 1;
799 switch (NumBytes) {
800 case 0: llvm_unreachable("Zero nops?"); break;
801 case 1: NopSize = 1; Opc = X86::NOOP; break;
802 case 2: NopSize = 2; Opc = X86::XCHG16ar; break;
803 case 3: NopSize = 3; Opc = X86::NOOPL; break;
804 case 4: NopSize = 4; Opc = X86::NOOPL; Displacement = 8; break;
805 case 5: NopSize = 5; Opc = X86::NOOPL; Displacement = 8;
806 IndexReg = X86::RAX; break;
807 case 6: NopSize = 6; Opc = X86::NOOPW; Displacement = 8;
808 IndexReg = X86::RAX; break;
809 case 7: NopSize = 7; Opc = X86::NOOPL; Displacement = 512; break;
810 case 8: NopSize = 8; Opc = X86::NOOPL; Displacement = 512;
811 IndexReg = X86::RAX; break;
812 case 9: NopSize = 9; Opc = X86::NOOPW; Displacement = 512;
813 IndexReg = X86::RAX; break;
814 default: NopSize = 10; Opc = X86::NOOPW; Displacement = 512;
815 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
816 }
817
818 unsigned NumPrefixes = std::min(NumBytes - NopSize, 5U);
819 NopSize += NumPrefixes;
820 for (unsigned i = 0; i != NumPrefixes; ++i)
821 OS.EmitBytes("\x66");
822
823 switch (Opc) {
824 default:
825 llvm_unreachable("Unexpected opcode");
826 break;
827 case X86::NOOP:
828 OS.EmitInstruction(MCInstBuilder(Opc), STI);
829 break;
830 case X86::XCHG16ar:
831 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
832 break;
833 case X86::NOOPL:
834 case X86::NOOPW:
835 OS.EmitInstruction(MCInstBuilder(Opc)
836 .addReg(BaseReg)
837 .addImm(ScaleVal)
838 .addReg(IndexReg)
839 .addImm(Displacement)
840 .addReg(SegmentReg),
841 STI);
842 break;
843 }
844 assert(NopSize <= NumBytes && "We overemitted?");
845 return NopSize;
846}
847
848/// \brief Emit the optimal amount of multi-byte nops on X86.
849static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
850 const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000851 while (NumBytes) {
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000852 NumBytes -= EmitNop(OS, NumBytes, Is64Bit, STI);
853 assert(NumBytes >= 0 && "Emitted more than I asked for!");
854 }
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000855}
856
Sanjoy Das2e0d29f2015-05-06 23:53:26 +0000857void X86AsmPrinter::LowerSTATEPOINT(const MachineInstr &MI,
858 X86MCInstLower &MCIL) {
859 assert(Subtarget->is64Bit() && "Statepoint currently only supports X86-64");
Philip Reames0365f1a2014-12-01 22:52:56 +0000860
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000861 StatepointOpers SOpers(&MI);
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000862 if (unsigned PatchBytes = SOpers.getNumPatchBytes()) {
863 EmitNops(*OutStreamer, PatchBytes, Subtarget->is64Bit(),
864 getSubtargetInfo());
865 } else {
866 // Lower call target and choose correct opcode
867 const MachineOperand &CallTarget = SOpers.getCallTarget();
868 MCOperand CallTargetMCOp;
869 unsigned CallOpcode;
870 switch (CallTarget.getType()) {
871 case MachineOperand::MO_GlobalAddress:
872 case MachineOperand::MO_ExternalSymbol:
873 CallTargetMCOp = MCIL.LowerSymbolOperand(
874 CallTarget, MCIL.GetSymbolFromOperand(CallTarget));
875 CallOpcode = X86::CALL64pcrel32;
876 // Currently, we only support relative addressing with statepoints.
877 // Otherwise, we'll need a scratch register to hold the target
878 // address. You'll fail asserts during load & relocation if this
879 // symbol is to far away. (TODO: support non-relative addressing)
880 break;
881 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000882 CallTargetMCOp = MCOperand::createImm(CallTarget.getImm());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000883 CallOpcode = X86::CALL64pcrel32;
884 // Currently, we only support relative addressing with statepoints.
885 // Otherwise, we'll need a scratch register to hold the target
886 // immediate. You'll fail asserts during load & relocation if this
887 // address is to far away. (TODO: support non-relative addressing)
888 break;
889 case MachineOperand::MO_Register:
Jim Grosbache9119e42015-05-13 18:37:00 +0000890 CallTargetMCOp = MCOperand::createReg(CallTarget.getReg());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000891 CallOpcode = X86::CALL64r;
892 break;
893 default:
894 llvm_unreachable("Unsupported operand type in statepoint call target");
895 break;
896 }
897
898 // Emit call
899 MCInst CallInst;
900 CallInst.setOpcode(CallOpcode);
901 CallInst.addOperand(CallTargetMCOp);
902 OutStreamer->EmitInstruction(CallInst, getSubtargetInfo());
903 }
Philip Reames0365f1a2014-12-01 22:52:56 +0000904
905 // Record our statepoint node in the same section used by STACKMAP
906 // and PATCHPOINT
Michael Liao5bf95782014-12-04 05:20:33 +0000907 SM.recordStatepoint(MI);
Philip Reames0365f1a2014-12-01 22:52:56 +0000908}
909
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000910void X86AsmPrinter::LowerFAULTING_LOAD_OP(const MachineInstr &MI,
911 X86MCInstLower &MCIL) {
912 // FAULTING_LOAD_OP <def>, <handler label>, <load opcode>, <load operands>
913
914 unsigned LoadDefRegister = MI.getOperand(0).getReg();
915 MCSymbol *HandlerLabel = MI.getOperand(1).getMCSymbol();
916 unsigned LoadOpcode = MI.getOperand(2).getImm();
917 unsigned LoadOperandsBeginIdx = 3;
918
919 FM.recordFaultingOp(FaultMaps::FaultingLoad, HandlerLabel);
920
921 MCInst LoadMI;
922 LoadMI.setOpcode(LoadOpcode);
Sanjoy Das93d608c2015-07-20 20:31:39 +0000923
924 if (LoadDefRegister != X86::NoRegister)
925 LoadMI.addOperand(MCOperand::createReg(LoadDefRegister));
926
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000927 for (auto I = MI.operands_begin() + LoadOperandsBeginIdx,
928 E = MI.operands_end();
929 I != E; ++I)
930 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, *I))
931 LoadMI.addOperand(MaybeOperand.getValue());
932
933 OutStreamer->EmitInstruction(LoadMI, getSubtargetInfo());
934}
Philip Reames0365f1a2014-12-01 22:52:56 +0000935
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000936void X86AsmPrinter::LowerPATCHABLE_OP(const MachineInstr &MI,
937 X86MCInstLower &MCIL) {
938 // PATCHABLE_OP minsize, opcode, operands
939
940 unsigned MinSize = MI.getOperand(0).getImm();
941 unsigned Opcode = MI.getOperand(1).getImm();
942
943 MCInst MCI;
944 MCI.setOpcode(Opcode);
945 for (auto &MO : make_range(MI.operands_begin() + 2, MI.operands_end()))
946 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, MO))
947 MCI.addOperand(MaybeOperand.getValue());
948
949 SmallString<256> Code;
950 SmallVector<MCFixup, 4> Fixups;
951 raw_svector_ostream VecOS(Code);
952 CodeEmitter->encodeInstruction(MCI, VecOS, Fixups, getSubtargetInfo());
953
954 if (Code.size() < MinSize) {
955 if (MinSize == 2 && Opcode == X86::PUSH64r) {
956 // This is an optimization that lets us get away without emitting a nop in
957 // many cases.
958 //
959 // NB! In some cases the encoding for PUSH64r (e.g. PUSH64r %R9) takes two
960 // bytes too, so the check on MinSize is important.
961 MCI.setOpcode(X86::PUSH64rmr);
962 } else {
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000963 unsigned NopSize = EmitNop(*OutStreamer, MinSize, Subtarget->is64Bit(),
964 getSubtargetInfo());
965 assert(NopSize == MinSize && "Could not implement MinSize!");
966 (void) NopSize;
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000967 }
968 }
969
970 OutStreamer->EmitInstruction(MCI, getSubtargetInfo());
971}
972
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000973// Lower a stackmap of the form:
974// <id>, <shadowBytes>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000975void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000976 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000977 SM.recordStackMap(MI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000978 unsigned NumShadowBytes = MI.getOperand(1).getImm();
979 SMShadowTracker.reset(NumShadowBytes);
Andrew Trick153ebe62013-10-31 22:11:56 +0000980}
981
Andrew Trick561f2212013-11-14 06:54:10 +0000982// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000983// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Lang Hames65613a62015-04-22 06:02:31 +0000984void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI,
985 X86MCInstLower &MCIL) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000986 assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64");
987
Lang Hames9ff69c82015-04-24 19:11:51 +0000988 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000989
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000990 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000991
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000992 PatchPointOpers opers(&MI);
993 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +0000994 unsigned EncodedBytes = 0;
Lang Hames65613a62015-04-22 06:02:31 +0000995 const MachineOperand &CalleeMO =
996 opers.getMetaOper(PatchPointOpers::TargetPos);
997
998 // Check for null target. If target is non-null (i.e. is non-zero or is
999 // symbolic) then emit a call.
1000 if (!(CalleeMO.isImm() && !CalleeMO.getImm())) {
1001 MCOperand CalleeMCOp;
1002 switch (CalleeMO.getType()) {
1003 default:
1004 /// FIXME: Add a verifier check for bad callee types.
1005 llvm_unreachable("Unrecognized callee operand type.");
1006 case MachineOperand::MO_Immediate:
1007 if (CalleeMO.getImm())
Jim Grosbache9119e42015-05-13 18:37:00 +00001008 CalleeMCOp = MCOperand::createImm(CalleeMO.getImm());
Lang Hames65613a62015-04-22 06:02:31 +00001009 break;
1010 case MachineOperand::MO_ExternalSymbol:
1011 case MachineOperand::MO_GlobalAddress:
1012 CalleeMCOp =
1013 MCIL.LowerSymbolOperand(CalleeMO,
1014 MCIL.GetSymbolFromOperand(CalleeMO));
1015 break;
1016 }
1017
Andrew Trick561f2212013-11-14 06:54:10 +00001018 // Emit MOV to materialize the target address and the CALL to target.
1019 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +00001020 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
1021 if (X86II::isX86_64ExtendedReg(ScratchReg))
1022 EncodedBytes = 13;
1023 else
1024 EncodedBytes = 12;
Lang Hames65613a62015-04-22 06:02:31 +00001025
1026 EmitAndCountInstruction(
1027 MCInstBuilder(X86::MOV64ri).addReg(ScratchReg).addOperand(CalleeMCOp));
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001028 EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +00001029 }
Lang Hames65613a62015-04-22 06:02:31 +00001030
Andrew Trick153ebe62013-10-31 22:11:56 +00001031 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +00001032 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
1033 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +00001034 "Patchpoint can't request size less than the length of a call.");
1035
Lang Hames9ff69c82015-04-24 19:11:51 +00001036 EmitNops(*OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(),
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001037 getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +00001038}
1039
Reid Klecknere7040102014-08-04 21:05:27 +00001040// Returns instruction preceding MBBI in MachineFunction.
1041// If MBBI is the first instruction of the first basic block, returns null.
1042static MachineBasicBlock::const_iterator
1043PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) {
1044 const MachineBasicBlock *MBB = MBBI->getParent();
1045 while (MBBI == MBB->begin()) {
Duncan P. N. Exon Smithe9bc5792016-02-21 20:39:50 +00001046 if (MBB == &MBB->getParent()->front())
Reid Klecknere7040102014-08-04 21:05:27 +00001047 return nullptr;
1048 MBB = MBB->getPrevNode();
1049 MBBI = MBB->end();
1050 }
1051 return --MBBI;
1052}
1053
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001054static const Constant *getConstantFromPool(const MachineInstr &MI,
1055 const MachineOperand &Op) {
1056 if (!Op.isCPI())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001057 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001058
Chandler Carruth7b688c62014-09-24 03:06:37 +00001059 ArrayRef<MachineConstantPoolEntry> Constants =
1060 MI.getParent()->getParent()->getConstantPool()->getConstants();
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001061 const MachineConstantPoolEntry &ConstantEntry =
1062 Constants[Op.getIndex()];
Chandler Carruth0b682d42014-09-24 02:16:12 +00001063
1064 // Bail if this is a machine constant pool entry, we won't be able to dig out
1065 // anything useful.
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001066 if (ConstantEntry.isMachineConstantPoolEntry())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001067 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001068
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001069 auto *C = dyn_cast<Constant>(ConstantEntry.Val.ConstVal);
1070 assert((!C || ConstantEntry.getType() == C->getType()) &&
Chandler Carruth0b682d42014-09-24 02:16:12 +00001071 "Expected a constant of the same type!");
Chandler Carruth7b688c62014-09-24 03:06:37 +00001072 return C;
1073}
Chandler Carruth0b682d42014-09-24 02:16:12 +00001074
Chandler Carruth7b688c62014-09-24 03:06:37 +00001075static std::string getShuffleComment(const MachineOperand &DstOp,
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001076 const MachineOperand &SrcOp1,
1077 const MachineOperand &SrcOp2,
Chandler Carruth7b688c62014-09-24 03:06:37 +00001078 ArrayRef<int> Mask) {
1079 std::string Comment;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001080
1081 // Compute the name for a register. This is really goofy because we have
1082 // multiple instruction printers that could (in theory) use different
1083 // names. Fortunately most people use the ATT style (outside of Windows)
1084 // and they actually agree on register naming here. Ultimately, this is
1085 // a comment, and so its OK if it isn't perfect.
1086 auto GetRegisterName = [](unsigned RegNum) -> StringRef {
1087 return X86ATTInstPrinter::getRegisterName(RegNum);
1088 };
1089
1090 StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001091 StringRef Src1Name =
1092 SrcOp1.isReg() ? GetRegisterName(SrcOp1.getReg()) : "mem";
1093 StringRef Src2Name =
1094 SrcOp2.isReg() ? GetRegisterName(SrcOp2.getReg()) : "mem";
1095
1096 // One source operand, fix the mask to print all elements in one span.
1097 SmallVector<int, 8> ShuffleMask(Mask.begin(), Mask.end());
1098 if (Src1Name == Src2Name)
1099 for (int i = 0, e = ShuffleMask.size(); i != e; ++i)
1100 if (ShuffleMask[i] >= e)
1101 ShuffleMask[i] -= e;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001102
1103 raw_string_ostream CS(Comment);
1104 CS << DstName << " = ";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001105 for (int i = 0, e = ShuffleMask.size(); i != e; ++i) {
1106 if (i != 0)
Chandler Carruth0b682d42014-09-24 02:16:12 +00001107 CS << ",";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001108 if (ShuffleMask[i] == SM_SentinelZero) {
Chandler Carruth0b682d42014-09-24 02:16:12 +00001109 CS << "zero";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001110 continue;
1111 }
1112
1113 // Otherwise, it must come from src1 or src2. Print the span of elements
1114 // that comes from this src.
1115 bool isSrc1 = ShuffleMask[i] < (int)e;
1116 CS << (isSrc1 ? Src1Name : Src2Name) << '[';
1117
1118 bool IsFirst = true;
1119 while (i != e && ShuffleMask[i] != SM_SentinelZero &&
1120 (ShuffleMask[i] < (int)e) == isSrc1) {
1121 if (!IsFirst)
1122 CS << ',';
1123 else
1124 IsFirst = false;
1125 if (ShuffleMask[i] == SM_SentinelUndef)
Chandler Carruth0b682d42014-09-24 02:16:12 +00001126 CS << "u";
1127 else
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001128 CS << ShuffleMask[i] % (int)e;
1129 ++i;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001130 }
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001131 CS << ']';
1132 --i; // For loop increments element #.
Chandler Carruth0b682d42014-09-24 02:16:12 +00001133 }
Chandler Carruth0b682d42014-09-24 02:16:12 +00001134 CS.flush();
1135
1136 return Comment;
1137}
1138
Chris Lattner94a946c2010-01-28 01:02:27 +00001139void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +00001140 X86MCInstLower MCInstLowering(*MF, *this);
Eric Christopher05b81972015-02-02 17:38:43 +00001141 const X86RegisterInfo *RI = MF->getSubtarget<X86Subtarget>().getRegisterInfo();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001142
Chris Lattner74f4ca72009-09-02 17:35:12 +00001143 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +00001144 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +00001145 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +00001146
Eric Christopher4abffad2010-08-05 18:34:30 +00001147 // Emit nothing here but a comment if we can.
1148 case X86::Int_MemBarrier:
Lang Hames9ff69c82015-04-24 19:11:51 +00001149 OutStreamer->emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +00001150 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +00001151
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001152
1153 case X86::EH_RETURN:
1154 case X86::EH_RETURN64: {
1155 // Lower these as normal, but add some comments.
1156 unsigned Reg = MI->getOperand(0).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001157 OutStreamer->AddComment(StringRef("eh_return, addr: %") +
1158 X86ATTInstPrinter::getRegisterName(Reg));
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001159 break;
1160 }
David Majnemerf828a0c2015-10-01 18:44:59 +00001161 case X86::CLEANUPRET: {
1162 // Lower these as normal, but add some comments.
1163 OutStreamer->AddComment("CLEANUPRET");
1164 break;
1165 }
1166
1167 case X86::CATCHRET: {
1168 // Lower these as normal, but add some comments.
1169 OutStreamer->AddComment("CATCHRET");
1170 break;
1171 }
1172
Chris Lattner88c18562010-07-09 00:49:41 +00001173 case X86::TAILJMPr:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001174 case X86::TAILJMPm:
Chris Lattner88c18562010-07-09 00:49:41 +00001175 case X86::TAILJMPd:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001176 case X86::TAILJMPr64:
1177 case X86::TAILJMPm64:
Chris Lattner88c18562010-07-09 00:49:41 +00001178 case X86::TAILJMPd64:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001179 case X86::TAILJMPr64_REX:
1180 case X86::TAILJMPm64_REX:
1181 case X86::TAILJMPd64_REX:
Chris Lattner88c18562010-07-09 00:49:41 +00001182 // Lower these as normal, but add some comments.
Lang Hames9ff69c82015-04-24 19:11:51 +00001183 OutStreamer->AddComment("TAILCALL");
Chris Lattner88c18562010-07-09 00:49:41 +00001184 break;
Rafael Espindolac4774792010-11-28 21:16:39 +00001185
1186 case X86::TLS_addr32:
1187 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +00001188 case X86::TLS_base_addr32:
1189 case X86::TLS_base_addr64:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001190 return LowerTlsAddr(MCInstLowering, *MI);
Rafael Espindolac4774792010-11-28 21:16:39 +00001191
Chris Lattner74f4ca72009-09-02 17:35:12 +00001192 case X86::MOVPC32r: {
1193 // This is a pseudo op for a two instruction sequence with a label, which
1194 // looks like:
1195 // call "L1$pb"
1196 // "L1$pb":
1197 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +00001198
Chris Lattner74f4ca72009-09-02 17:35:12 +00001199 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +00001200 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +00001201 // FIXME: We would like an efficient form for this, so we don't have to do a
1202 // lot of extra uniquing.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001203 EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001204 .addExpr(MCSymbolRefExpr::create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +00001205
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001206 const X86FrameLowering* FrameLowering =
1207 MF->getSubtarget<X86Subtarget>().getFrameLowering();
1208 bool hasFP = FrameLowering->hasFP(*MF);
Michael Kuperstein77ce9d32015-12-06 13:06:20 +00001209
1210 // TODO: This is needed only if we require precise CFA.
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001211 bool HasActiveDwarfFrame = OutStreamer->getNumFrameInfos() &&
1212 !OutStreamer->getDwarfFrameInfos().back().End;
1213
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001214 int stackGrowth = -RI->getSlotSize();
1215
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001216 if (HasActiveDwarfFrame && !hasFP) {
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001217 OutStreamer->EmitCFIAdjustCfaOffset(-stackGrowth);
1218 }
1219
Chris Lattner74f4ca72009-09-02 17:35:12 +00001220 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001221 OutStreamer->EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +00001222
Chris Lattner74f4ca72009-09-02 17:35:12 +00001223 // popl $reg
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001224 EmitAndCountInstruction(MCInstBuilder(X86::POP32r)
1225 .addReg(MI->getOperand(0).getReg()));
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001226
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001227 if (HasActiveDwarfFrame && !hasFP) {
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001228 OutStreamer->EmitCFIAdjustCfaOffset(stackGrowth);
1229 }
Chris Lattner74f4ca72009-09-02 17:35:12 +00001230 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001231 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001232
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001233 case X86::ADD32ri: {
1234 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
1235 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
1236 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001237
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001238 // Okay, we have something like:
1239 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +00001240
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001241 // For this, we want to print something like:
1242 // MYGLOBAL + (. - PICBASE)
1243 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +00001244 // to it.
Jim Grosbach6f482002015-05-18 18:43:14 +00001245 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001246 OutStreamer->EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +00001247
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001248 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +00001249 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +00001250
Jim Grosbach13760bd2015-05-30 01:25:56 +00001251 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001252 const MCExpr *PICBase =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001253 MCSymbolRefExpr::create(MF->getPICBaseSymbol(), OutContext);
1254 DotExpr = MCBinaryExpr::createSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001255
Jim Grosbach13760bd2015-05-30 01:25:56 +00001256 DotExpr = MCBinaryExpr::createAdd(MCSymbolRefExpr::create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001257 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001258
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001259 EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001260 .addReg(MI->getOperand(0).getReg())
1261 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001262 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001263 return;
1264 }
Philip Reames0365f1a2014-12-01 22:52:56 +00001265 case TargetOpcode::STATEPOINT:
Sanjoy Das2e0d29f2015-05-06 23:53:26 +00001266 return LowerSTATEPOINT(*MI, MCInstLowering);
Michael Liao5bf95782014-12-04 05:20:33 +00001267
Sanjoy Dasc63244d2015-06-15 18:44:08 +00001268 case TargetOpcode::FAULTING_LOAD_OP:
1269 return LowerFAULTING_LOAD_OP(*MI, MCInstLowering);
1270
Sanjoy Dasc0441c22016-04-19 05:24:47 +00001271 case TargetOpcode::PATCHABLE_OP:
1272 return LowerPATCHABLE_OP(*MI, MCInstLowering);
1273
Andrew Trick153ebe62013-10-31 22:11:56 +00001274 case TargetOpcode::STACKMAP:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001275 return LowerSTACKMAP(*MI);
Andrew Trick153ebe62013-10-31 22:11:56 +00001276
1277 case TargetOpcode::PATCHPOINT:
Lang Hames65613a62015-04-22 06:02:31 +00001278 return LowerPATCHPOINT(*MI, MCInstLowering);
Lang Hamesc2b77232013-11-11 23:00:41 +00001279
1280 case X86::MORESTACK_RET:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001281 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +00001282 return;
1283
1284 case X86::MORESTACK_RET_RESTORE_R10:
1285 // Return, then restore R10.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001286 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
1287 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
1288 .addReg(X86::R10)
1289 .addReg(X86::RAX));
Lang Hamesc2b77232013-11-11 23:00:41 +00001290 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001291
1292 case X86::SEH_PushReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001293 OutStreamer->EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm()));
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001294 return;
1295
1296 case X86::SEH_SaveReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001297 OutStreamer->EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
Saleem Abdulrasool7206a522014-06-29 01:52:01 +00001298 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001299 return;
1300
Lang Hames9ff69c82015-04-24 19:11:51 +00001301 case X86::SEH_SaveXMM:
1302 OutStreamer->EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1303 MI->getOperand(1).getImm());
1304 return;
1305
1306 case X86::SEH_StackAlloc:
1307 OutStreamer->EmitWinCFIAllocStack(MI->getOperand(0).getImm());
1308 return;
1309
1310 case X86::SEH_SetFrame:
1311 OutStreamer->EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1312 MI->getOperand(1).getImm());
1313 return;
1314
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001315 case X86::SEH_PushFrame:
Lang Hames9ff69c82015-04-24 19:11:51 +00001316 OutStreamer->EmitWinCFIPushFrame(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001317 return;
1318
1319 case X86::SEH_EndPrologue:
Lang Hames9ff69c82015-04-24 19:11:51 +00001320 OutStreamer->EmitWinCFIEndProlog();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001321 return;
Chandler Carruth185cc182014-07-25 23:47:11 +00001322
Reid Klecknere7040102014-08-04 21:05:27 +00001323 case X86::SEH_Epilogue: {
1324 MachineBasicBlock::const_iterator MBBI(MI);
1325 // Check if preceded by a call and emit nop if so.
1326 for (MBBI = PrevCrossBBInst(MBBI); MBBI; MBBI = PrevCrossBBInst(MBBI)) {
1327 // Conservatively assume that pseudo instructions don't emit code and keep
1328 // looking for a call. We may emit an unnecessary nop in some cases.
1329 if (!MBBI->isPseudo()) {
1330 if (MBBI->isCall())
1331 EmitAndCountInstruction(MCInstBuilder(X86::NOOP));
1332 break;
1333 }
1334 }
1335 return;
1336 }
1337
Craig Topper7e3ba152015-12-26 19:48:43 +00001338 // Lower PSHUFB and VPERMILP normally but add a comment if we can find
1339 // a constant shuffle mask. We won't be able to do this at the MC layer
1340 // because the mask isn't an immediate.
Chandler Carruth185cc182014-07-25 23:47:11 +00001341 case X86::PSHUFBrm:
Chandler Carruth98443d82014-09-25 00:24:19 +00001342 case X86::VPSHUFBrm:
Craig Topper7e3ba152015-12-26 19:48:43 +00001343 case X86::VPSHUFBYrm:
1344 case X86::VPSHUFBZ128rm:
1345 case X86::VPSHUFBZ128rmk:
1346 case X86::VPSHUFBZ128rmkz:
1347 case X86::VPSHUFBZ256rm:
1348 case X86::VPSHUFBZ256rmk:
1349 case X86::VPSHUFBZ256rmkz:
1350 case X86::VPSHUFBZrm:
1351 case X86::VPSHUFBZrmk:
1352 case X86::VPSHUFBZrmkz: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001353 if (!OutStreamer->isVerboseAsm())
Chandler Carruthedf50212014-09-24 03:06:34 +00001354 break;
Craig Topper7e3ba152015-12-26 19:48:43 +00001355 unsigned SrcIdx, MaskIdx;
1356 switch (MI->getOpcode()) {
1357 default: llvm_unreachable("Invalid opcode");
1358 case X86::PSHUFBrm:
1359 case X86::VPSHUFBrm:
1360 case X86::VPSHUFBYrm:
1361 case X86::VPSHUFBZ128rm:
1362 case X86::VPSHUFBZ256rm:
1363 case X86::VPSHUFBZrm:
1364 SrcIdx = 1; MaskIdx = 5; break;
1365 case X86::VPSHUFBZ128rmkz:
1366 case X86::VPSHUFBZ256rmkz:
1367 case X86::VPSHUFBZrmkz:
1368 SrcIdx = 2; MaskIdx = 6; break;
1369 case X86::VPSHUFBZ128rmk:
1370 case X86::VPSHUFBZ256rmk:
1371 case X86::VPSHUFBZrmk:
1372 SrcIdx = 3; MaskIdx = 7; break;
1373 }
1374
1375 assert(MI->getNumOperands() >= 6 &&
1376 "We should always have at least 6 operands!");
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001377 const MachineOperand &DstOp = MI->getOperand(0);
Craig Topper7e3ba152015-12-26 19:48:43 +00001378 const MachineOperand &SrcOp = MI->getOperand(SrcIdx);
1379 const MachineOperand &MaskOp = MI->getOperand(MaskIdx);
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001380
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001381 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001382 SmallVector<int, 16> Mask;
David Majnemer14141f92015-01-11 07:29:51 +00001383 DecodePSHUFBMask(C, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001384 if (!Mask.empty())
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001385 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001386 }
1387 break;
1388 }
1389 case X86::VPERMILPSrm:
1390 case X86::VPERMILPDrm:
1391 case X86::VPERMILPSYrm:
1392 case X86::VPERMILPDYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001393 if (!OutStreamer->isVerboseAsm())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001394 break;
1395 assert(MI->getNumOperands() > 5 &&
1396 "We should always have at least 5 operands!");
1397 const MachineOperand &DstOp = MI->getOperand(0);
1398 const MachineOperand &SrcOp = MI->getOperand(1);
1399 const MachineOperand &MaskOp = MI->getOperand(5);
1400
Craig Topperd4000192015-12-26 04:50:07 +00001401 unsigned ElSize;
1402 switch (MI->getOpcode()) {
1403 default: llvm_unreachable("Invalid opcode");
1404 case X86::VPERMILPSrm: case X86::VPERMILPSYrm: ElSize = 32; break;
1405 case X86::VPERMILPDrm: case X86::VPERMILPDYrm: ElSize = 64; break;
1406 }
1407
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001408 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001409 SmallVector<int, 16> Mask;
Craig Topperd4000192015-12-26 04:50:07 +00001410 DecodeVPERMILPMask(C, ElSize, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001411 if (!Mask.empty())
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001412 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, SrcOp, Mask));
1413 }
1414 break;
1415 }
1416 case X86::VPPERMrrm: {
1417 if (!OutStreamer->isVerboseAsm())
1418 break;
1419 assert(MI->getNumOperands() > 6 &&
1420 "We should always have at least 6 operands!");
1421 const MachineOperand &DstOp = MI->getOperand(0);
1422 const MachineOperand &SrcOp1 = MI->getOperand(1);
1423 const MachineOperand &SrcOp2 = MI->getOperand(2);
1424 const MachineOperand &MaskOp = MI->getOperand(6);
1425
1426 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
1427 SmallVector<int, 16> Mask;
1428 DecodeVPPERMMask(C, Mask);
1429 if (!Mask.empty())
1430 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp1, SrcOp2, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001431 }
Chandler Carruth185cc182014-07-25 23:47:11 +00001432 break;
Chris Lattner74f4ca72009-09-02 17:35:12 +00001433 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001434
Elena Demikhovskye88038f2015-09-08 06:38:21 +00001435#define MOV_CASE(Prefix, Suffix) \
1436 case X86::Prefix##MOVAPD##Suffix##rm: \
1437 case X86::Prefix##MOVAPS##Suffix##rm: \
1438 case X86::Prefix##MOVUPD##Suffix##rm: \
1439 case X86::Prefix##MOVUPS##Suffix##rm: \
1440 case X86::Prefix##MOVDQA##Suffix##rm: \
1441 case X86::Prefix##MOVDQU##Suffix##rm:
1442
1443#define MOV_AVX512_CASE(Suffix) \
1444 case X86::VMOVDQA64##Suffix##rm: \
1445 case X86::VMOVDQA32##Suffix##rm: \
1446 case X86::VMOVDQU64##Suffix##rm: \
1447 case X86::VMOVDQU32##Suffix##rm: \
1448 case X86::VMOVDQU16##Suffix##rm: \
1449 case X86::VMOVDQU8##Suffix##rm: \
1450 case X86::VMOVAPS##Suffix##rm: \
1451 case X86::VMOVAPD##Suffix##rm: \
1452 case X86::VMOVUPS##Suffix##rm: \
1453 case X86::VMOVUPD##Suffix##rm:
1454
1455#define CASE_ALL_MOV_RM() \
1456 MOV_CASE(, ) /* SSE */ \
1457 MOV_CASE(V, ) /* AVX-128 */ \
1458 MOV_CASE(V, Y) /* AVX-256 */ \
1459 MOV_AVX512_CASE(Z) \
1460 MOV_AVX512_CASE(Z256) \
1461 MOV_AVX512_CASE(Z128)
1462
1463 // For loads from a constant pool to a vector register, print the constant
1464 // loaded.
1465 CASE_ALL_MOV_RM()
Lang Hames9ff69c82015-04-24 19:11:51 +00001466 if (!OutStreamer->isVerboseAsm())
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001467 break;
1468 if (MI->getNumOperands() > 4)
1469 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
1470 std::string Comment;
1471 raw_string_ostream CS(Comment);
1472 const MachineOperand &DstOp = MI->getOperand(0);
1473 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
1474 if (auto *CDS = dyn_cast<ConstantDataSequential>(C)) {
1475 CS << "[";
1476 for (int i = 0, NumElements = CDS->getNumElements(); i < NumElements; ++i) {
1477 if (i != 0)
1478 CS << ",";
1479 if (CDS->getElementType()->isIntegerTy())
1480 CS << CDS->getElementAsInteger(i);
1481 else if (CDS->getElementType()->isFloatTy())
1482 CS << CDS->getElementAsFloat(i);
1483 else if (CDS->getElementType()->isDoubleTy())
1484 CS << CDS->getElementAsDouble(i);
1485 else
1486 CS << "?";
1487 }
1488 CS << "]";
Lang Hames9ff69c82015-04-24 19:11:51 +00001489 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001490 } else if (auto *CV = dyn_cast<ConstantVector>(C)) {
1491 CS << "<";
1492 for (int i = 0, NumOperands = CV->getNumOperands(); i < NumOperands; ++i) {
1493 if (i != 0)
1494 CS << ",";
1495 Constant *COp = CV->getOperand(i);
1496 if (isa<UndefValue>(COp)) {
1497 CS << "u";
1498 } else if (auto *CI = dyn_cast<ConstantInt>(COp)) {
Chih-Hung Hsiehed7d81e2015-12-03 22:02:40 +00001499 if (CI->getBitWidth() <= 64) {
1500 CS << CI->getZExtValue();
1501 } else {
1502 // print multi-word constant as (w0,w1)
1503 auto Val = CI->getValue();
1504 CS << "(";
1505 for (int i = 0, N = Val.getNumWords(); i < N; ++i) {
1506 if (i > 0)
1507 CS << ",";
1508 CS << Val.getRawData()[i];
1509 }
1510 CS << ")";
1511 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001512 } else if (auto *CF = dyn_cast<ConstantFP>(COp)) {
1513 SmallString<32> Str;
1514 CF->getValueAPF().toString(Str);
1515 CS << Str;
1516 } else {
1517 CS << "?";
1518 }
1519 }
1520 CS << ">";
Lang Hames9ff69c82015-04-24 19:11:51 +00001521 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001522 }
1523 }
1524 break;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001525 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001526
Chris Lattner31722082009-09-12 20:34:57 +00001527 MCInst TmpInst;
1528 MCInstLowering.Lower(MI, TmpInst);
Pete Cooper3c0af3522014-10-27 19:40:35 +00001529
1530 // Stackmap shadows cannot include branch targets, so we can count the bytes
Pete Cooper7c801dc2014-10-27 22:38:45 +00001531 // in a call towards the shadow, but must ensure that the no thread returns
1532 // in to the stackmap shadow. The only way to achieve this is if the call
1533 // is at the end of the shadow.
1534 if (MI->isCall()) {
1535 // Count then size of the call towards the shadow
Sanjoy Dasc0441c22016-04-19 05:24:47 +00001536 SMShadowTracker.count(TmpInst, getSubtargetInfo(), CodeEmitter.get());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001537 // Then flush the shadow so that we fill with nops before the call, not
1538 // after it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001539 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001540 // Then emit the call
Lang Hames9ff69c82015-04-24 19:11:51 +00001541 OutStreamer->EmitInstruction(TmpInst, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001542 return;
1543 }
1544
1545 EmitAndCountInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +00001546}