blob: 029943519c024f270f7c9c66a9e322419b7b515b [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIMachineFunctionInfo.cpp - SI Machine Function Info ---------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000011#include "AMDGPUArgumentUsageInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000012#include "AMDGPUSubtarget.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000013#include "SIRegisterInfo.h"
14#include "Utils/AMDGPUBaseInfo.h"
15#include "llvm/ADT/Optional.h"
16#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000018#include "llvm/CodeGen/MachineFunction.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000020#include "llvm/IR/CallingConv.h"
Tom Stellardeba61072014-05-02 15:41:42 +000021#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000022#include <cassert>
23#include <vector>
Tom Stellardc149dc02013-11-27 21:23:35 +000024
25#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
29SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000031 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 DispatchPtr(false),
33 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000034 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000035 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000036 FlatScratchInit(false),
37 GridWorkgroupCountX(false),
38 GridWorkgroupCountY(false),
39 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000040 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000041 WorkGroupIDY(false),
42 WorkGroupIDZ(false),
43 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000044 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000045 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000046 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000047 WorkItemIDZ(false),
Matt Arsenault817c2532017-08-03 23:12:44 +000048 ImplicitBufferPtr(false),
49 ImplicitArgPtr(false) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000050 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000051 const Function *F = MF.getFunction();
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000052 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(*F);
53 WavesPerEU = ST.getWavesPerEU(*F);
Matt Arsenault49affb82015-11-25 20:55:12 +000054
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000055 if (!isEntryFunction()) {
56 // Non-entry functions have no special inputs for now, other registers
57 // required for scratch access.
58 ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3;
59 ScratchWaveOffsetReg = AMDGPU::SGPR4;
60 FrameOffsetReg = AMDGPU::SGPR5;
Matt Arsenaultf28683c2017-06-26 17:53:59 +000061 StackPtrOffsetReg = AMDGPU::SGPR32;
Matt Arsenault1cc47f82017-07-18 16:44:56 +000062
Matt Arsenault8623e8d2017-08-03 23:00:29 +000063 ArgInfo.PrivateSegmentBuffer =
64 ArgDescriptor::createRegister(ScratchRSrcReg);
65 ArgInfo.PrivateSegmentWaveByteOffset =
66 ArgDescriptor::createRegister(ScratchWaveOffsetReg);
67
Matt Arsenault9166ce82017-07-28 15:52:08 +000068 if (F->hasFnAttribute("amdgpu-implicitarg-ptr"))
69 ImplicitArgPtr = true;
70 } else {
71 if (F->hasFnAttribute("amdgpu-implicitarg-ptr"))
72 KernargSegmentPtr = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000073 }
Marek Olsakfccabaf2016-01-13 11:45:36 +000074
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000075 CallingConv::ID CC = F->getCallingConv();
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000076 if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) {
Matt Arsenault9166ce82017-07-28 15:52:08 +000077 if (!F->arg_empty())
78 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000079 WorkGroupIDX = true;
80 WorkItemIDX = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000081 } else if (CC == CallingConv::AMDGPU_PS) {
82 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
Tom Stellardf110f8f2016-04-14 16:27:03 +000083 }
Matt Arsenault49affb82015-11-25 20:55:12 +000084
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000085 if (ST.debuggerEmitPrologue()) {
86 // Enable everything.
Matt Arsenaulte15855d2017-07-17 22:35:50 +000087 WorkGroupIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000088 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000089 WorkGroupIDZ = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +000090 WorkItemIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000091 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000092 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000093 } else {
Matt Arsenaulte15855d2017-07-17 22:35:50 +000094 if (F->hasFnAttribute("amdgpu-work-group-id-x"))
95 WorkGroupIDX = true;
96
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000097 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
98 WorkGroupIDY = true;
99
100 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
101 WorkGroupIDZ = true;
102
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000103 if (F->hasFnAttribute("amdgpu-work-item-id-x"))
104 WorkItemIDX = true;
105
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000106 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
107 WorkItemIDY = true;
108
109 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
110 WorkItemIDZ = true;
111 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000112
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000113 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000114 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000115 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000116
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000117 if (isEntryFunction()) {
118 // X, XY, and XYZ are the only supported combinations, so make sure Y is
119 // enabled if Z is.
120 if (WorkItemIDZ)
121 WorkItemIDY = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000122
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000123 if (HasStackObjects || MaySpill) {
124 PrivateSegmentWaveByteOffset = true;
125
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000126 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
127 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
128 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
129 ArgInfo.PrivateSegmentWaveByteOffset
130 = ArgDescriptor::createRegister(AMDGPU::SGPR5);
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000131 }
Marek Olsak584d2c02017-05-04 22:25:20 +0000132 }
133
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000134 bool IsCOV2 = ST.isAmdCodeObjectV2(MF);
135 if (IsCOV2) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000136 if (HasStackObjects || MaySpill)
137 PrivateSegmentBuffer = true;
138
139 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
140 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000141
142 if (F->hasFnAttribute("amdgpu-queue-ptr"))
143 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000144
145 if (F->hasFnAttribute("amdgpu-dispatch-id"))
146 DispatchID = true;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000147 } else if (ST.isMesaGfxShader(MF)) {
148 if (HasStackObjects || MaySpill)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000149 ImplicitBufferPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000150 }
151
Matt Arsenault23e4df62017-07-14 00:11:13 +0000152 if (F->hasFnAttribute("amdgpu-kernarg-segment-ptr"))
153 KernargSegmentPtr = true;
154
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000155 if (ST.hasFlatAddressSpace() && isEntryFunction() && IsCOV2) {
156 // TODO: This could be refined a lot. The attribute is a poor way of
157 // detecting calls that may require it before argument lowering.
158 if (HasStackObjects || F->hasFnAttribute("amdgpu-flat-scratch"))
159 FlatScratchInit = true;
160 }
Matt Arsenault49affb82015-11-25 20:55:12 +0000161}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000162
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000163unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
164 const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000165 ArgInfo.PrivateSegmentBuffer =
166 ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
167 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000168 NumUserSGPRs += 4;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000169 return ArgInfo.PrivateSegmentBuffer.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000170}
171
172unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000173 ArgInfo.DispatchPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
174 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000175 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000176 return ArgInfo.DispatchPtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000177}
178
179unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000180 ArgInfo.QueuePtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
181 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000182 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000183 return ArgInfo.QueuePtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000184}
185
186unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000187 ArgInfo.KernargSegmentPtr
188 = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
189 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000190 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000191 return ArgInfo.KernargSegmentPtr.getRegister();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000192}
193
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000194unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000195 ArgInfo.DispatchID = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
196 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000197 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000198 return ArgInfo.DispatchID.getRegister();
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000199}
200
Matt Arsenault296b8492016-02-12 06:31:30 +0000201unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000202 ArgInfo.FlatScratchInit = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
203 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault296b8492016-02-12 06:31:30 +0000204 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000205 return ArgInfo.FlatScratchInit.getRegister();
Matt Arsenault296b8492016-02-12 06:31:30 +0000206}
207
Matt Arsenault10fc0622017-06-26 03:01:31 +0000208unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000209 ArgInfo.ImplicitBufferPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
210 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Tom Stellard2f3f9852017-01-25 01:25:13 +0000211 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000212 return ArgInfo.ImplicitBufferPtr.getRegister();
Tom Stellard2f3f9852017-01-25 01:25:13 +0000213}
214
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000215static bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg) {
216 for (unsigned I = 0; CSRegs[I]; ++I) {
217 if (CSRegs[I] == Reg)
218 return true;
219 }
220
221 return false;
222}
223
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000224/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
225bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
226 int FI) {
227 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000228
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000229 // This has already been allocated.
230 if (!SpillLanes.empty())
231 return true;
232
233 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000234 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000235 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
236 MachineRegisterInfo &MRI = MF.getRegInfo();
237 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000238
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000239 unsigned Size = FrameInfo.getObjectSize(FI);
240 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
241 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000242
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000243 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000244
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000245 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
246
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000247 // Make sure to handle the case where a wide SGPR spill may span between two
248 // VGPRs.
249 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
250 unsigned LaneVGPR;
251 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000252
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000253 if (VGPRIndex == 0) {
254 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
255 if (LaneVGPR == AMDGPU::NoRegister) {
Tim Renouf6cb007f2017-09-11 08:31:32 +0000256 // We have no VGPRs left for spilling SGPRs. Reset because we will not
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000257 // partially spill the SGPR to VGPRs.
258 SGPRToVGPRSpills.erase(FI);
259 NumVGPRSpillLanes -= I;
260 return false;
261 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000262
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000263 Optional<int> CSRSpillFI;
264 if (FrameInfo.hasCalls() && CSRegs && isCalleeSavedReg(CSRegs, LaneVGPR)) {
265 // TODO: Should this be a CreateSpillStackObject? This is technically a
266 // weird CSR spill.
267 CSRSpillFI = FrameInfo.CreateStackObject(4, 4, false);
268 }
269
270 SpillVGPRs.push_back(SGPRSpillVGPRCSR(LaneVGPR, CSRSpillFI));
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000271
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000272 // Add this register as live-in to all blocks to avoid machine verifer
273 // complaining about use of an undefined physical register.
274 for (MachineBasicBlock &BB : MF)
275 BB.addLiveIn(LaneVGPR);
276 } else {
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000277 LaneVGPR = SpillVGPRs.back().VGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000278 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000279
280 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000281 }
282
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000283 return true;
284}
285
286void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
287 for (auto &R : SGPRToVGPRSpills)
288 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000289}