blob: adebb8c4a1c5b9aa252c1bc9b2be25aecd9b1007 [file] [log] [blame]
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +00001//===-- SIMachineFunctionInfo.cpp -------- SI Machine Function Info -------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000011#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000012#include "SIInstrInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000013#include "llvm/CodeGen/MachineFrameInfo.h"
NAKAMURA Takumif619b502016-06-27 10:26:36 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000016#include "llvm/IR/Function.h"
17#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000018
19#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000020
21using namespace llvm;
22
23SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000024 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000025 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000026 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000027 ScratchWaveOffsetReg(AMDGPU::NoRegister),
Matt Arsenault1c0ae392017-04-24 18:05:16 +000028 FrameOffsetReg(AMDGPU::NoRegister),
29 StackPtrOffsetReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000030 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
31 DispatchPtrUserSGPR(AMDGPU::NoRegister),
32 QueuePtrUserSGPR(AMDGPU::NoRegister),
33 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
34 DispatchIDUserSGPR(AMDGPU::NoRegister),
35 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
36 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
37 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
38 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
39 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
40 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
41 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
42 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
43 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
44 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000045 PSInputAddr(0),
Matt Arsenaulte622dc32017-04-11 22:29:24 +000046 PSInputEnable(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000047 ReturnsVoid(true),
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000048 FlatWorkGroupSizes(0, 0),
49 WavesPerEU(0, 0),
NAKAMURA Takumi5cbd41e2016-06-27 10:26:43 +000050 DebuggerWorkGroupIDStackObjectIndices({{0, 0, 0}}),
51 DebuggerWorkItemIDStackObjectIndices({{0, 0, 0}}),
Marek Olsakfccabaf2016-01-13 11:45:36 +000052 LDSWaveSpillSize(0),
Tom Stellard96468902014-09-24 01:33:17 +000053 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000054 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000055 HasSpilledSGPRs(false),
56 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000057 HasNonSpillStackObjects(false),
Marek Olsak0532c192016-07-13 17:35:15 +000058 NumSpilledSGPRs(0),
59 NumSpilledVGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000060 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000061 DispatchPtr(false),
62 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000063 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000064 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000065 FlatScratchInit(false),
66 GridWorkgroupCountX(false),
67 GridWorkgroupCountY(false),
68 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000069 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000070 WorkGroupIDY(false),
71 WorkGroupIDZ(false),
72 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000073 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000074 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000075 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000076 WorkItemIDZ(false),
77 PrivateMemoryInputPtr(false) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000078 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000079 const Function *F = MF.getFunction();
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000080 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(*F);
81 WavesPerEU = ST.getWavesPerEU(*F);
Matt Arsenault49affb82015-11-25 20:55:12 +000082
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000083 // Non-entry functions have no special inputs for now.
84 // TODO: Return early for non-entry CCs.
Marek Olsakfccabaf2016-01-13 11:45:36 +000085
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000086 CallingConv::ID CC = F->getCallingConv();
87 if (CC == CallingConv::AMDGPU_PS)
88 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000089
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000090 if (AMDGPU::isKernel(CC)) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000091 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000092 WorkGroupIDX = true;
93 WorkItemIDX = true;
94 }
Matt Arsenault49affb82015-11-25 20:55:12 +000095
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000096 if (ST.debuggerEmitPrologue()) {
97 // Enable everything.
Matt Arsenault49affb82015-11-25 20:55:12 +000098 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000099 WorkGroupIDZ = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000100 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000101 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000102 } else {
103 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
104 WorkGroupIDY = true;
105
106 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
107 WorkGroupIDZ = true;
108
109 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
110 WorkItemIDY = true;
111
112 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
113 WorkItemIDZ = true;
114 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000115
Matt Arsenault296b8492016-02-12 06:31:30 +0000116 // X, XY, and XYZ are the only supported combinations, so make sure Y is
117 // enabled if Z is.
118 if (WorkItemIDZ)
119 WorkItemIDY = true;
120
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000121 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000122 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matthias Braun941a7052016-07-28 18:40:00 +0000123 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000124
Marek Olsak584d2c02017-05-04 22:25:20 +0000125 if (HasStackObjects || MaySpill) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000126 PrivateSegmentWaveByteOffset = true;
127
Marek Olsak584d2c02017-05-04 22:25:20 +0000128 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
129 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
130 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
131 PrivateSegmentWaveByteOffsetSystemSGPR = AMDGPU::SGPR5;
132 }
133
Tom Stellard2f3f9852017-01-25 01:25:13 +0000134 if (ST.isAmdCodeObjectV2(MF)) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000135 if (HasStackObjects || MaySpill)
136 PrivateSegmentBuffer = true;
137
138 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
139 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000140
141 if (F->hasFnAttribute("amdgpu-queue-ptr"))
142 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000143
144 if (F->hasFnAttribute("amdgpu-dispatch-id"))
145 DispatchID = true;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000146 } else if (ST.isMesaGfxShader(MF)) {
147 if (HasStackObjects || MaySpill)
148 PrivateMemoryInputPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000149 }
150
Matt Arsenault296b8492016-02-12 06:31:30 +0000151 // We don't need to worry about accessing spills with flat instructions.
152 // TODO: On VI where we must use flat for global, we should be able to omit
153 // this if it is never used for generic access.
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000154 if (HasStackObjects && ST.hasFlatAddressSpace() && ST.isAmdHsaOS())
Matt Arsenault296b8492016-02-12 06:31:30 +0000155 FlatScratchInit = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000156}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000157
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000158unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
159 const SIRegisterInfo &TRI) {
160 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
161 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
162 NumUserSGPRs += 4;
163 return PrivateSegmentBufferUserSGPR;
164}
165
166unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
167 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
168 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
169 NumUserSGPRs += 2;
170 return DispatchPtrUserSGPR;
171}
172
173unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
174 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
175 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
176 NumUserSGPRs += 2;
177 return QueuePtrUserSGPR;
178}
179
180unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
181 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
182 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
183 NumUserSGPRs += 2;
184 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000185}
186
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000187unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
188 DispatchIDUserSGPR = TRI.getMatchingSuperReg(
189 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
190 NumUserSGPRs += 2;
191 return DispatchIDUserSGPR;
192}
193
Matt Arsenault296b8492016-02-12 06:31:30 +0000194unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
195 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
196 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
197 NumUserSGPRs += 2;
198 return FlatScratchInitUserSGPR;
199}
200
Tom Stellard2f3f9852017-01-25 01:25:13 +0000201unsigned SIMachineFunctionInfo::addPrivateMemoryPtr(const SIRegisterInfo &TRI) {
202 PrivateMemoryPtrUserSGPR = TRI.getMatchingSuperReg(
203 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
204 NumUserSGPRs += 2;
205 return PrivateMemoryPtrUserSGPR;
206}
207
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000208/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
209bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
210 int FI) {
211 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000212
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000213 // This has already been allocated.
214 if (!SpillLanes.empty())
215 return true;
216
217 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000218 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000219 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
220 MachineRegisterInfo &MRI = MF.getRegInfo();
221 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000222
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000223 unsigned Size = FrameInfo.getObjectSize(FI);
224 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
225 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000226
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000227 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000228
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000229 // Make sure to handle the case where a wide SGPR spill may span between two
230 // VGPRs.
231 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
232 unsigned LaneVGPR;
233 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000234
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000235 if (VGPRIndex == 0) {
236 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
237 if (LaneVGPR == AMDGPU::NoRegister) {
238 // We have no VGPRs left for spilling SGPRs. Reset because we won't
239 // partially spill the SGPR to VGPRs.
240 SGPRToVGPRSpills.erase(FI);
241 NumVGPRSpillLanes -= I;
242 return false;
243 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000244
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000245 SpillVGPRs.push_back(LaneVGPR);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000246
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000247 // Add this register as live-in to all blocks to avoid machine verifer
248 // complaining about use of an undefined physical register.
249 for (MachineBasicBlock &BB : MF)
250 BB.addLiveIn(LaneVGPR);
251 } else {
252 LaneVGPR = SpillVGPRs.back();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000253 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000254
255 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000256 }
257
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000258 return true;
259}
260
261void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
262 for (auto &R : SGPRToVGPRSpills)
263 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000264}