blob: 8e612d2ddfdae85f40b3d73712b79465609a38b7 [file] [log] [blame]
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +00001//===-- SIMachineFunctionInfo.cpp -------- SI Machine Function Info -------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000011#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000012#include "SIInstrInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000013#include "llvm/CodeGen/MachineFrameInfo.h"
NAKAMURA Takumif619b502016-06-27 10:26:36 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000016#include "llvm/IR/Function.h"
17#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000018
19#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000020
21using namespace llvm;
22
23SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000024 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000025 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000026 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000027 ScratchWaveOffsetReg(AMDGPU::NoRegister),
28 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
29 DispatchPtrUserSGPR(AMDGPU::NoRegister),
30 QueuePtrUserSGPR(AMDGPU::NoRegister),
31 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
32 DispatchIDUserSGPR(AMDGPU::NoRegister),
33 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
34 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
35 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
36 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
37 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
38 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
39 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
40 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
41 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
42 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000043 PSInputAddr(0),
Matt Arsenaulte622dc32017-04-11 22:29:24 +000044 PSInputEnable(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000045 ReturnsVoid(true),
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000046 FlatWorkGroupSizes(0, 0),
47 WavesPerEU(0, 0),
NAKAMURA Takumi5cbd41e2016-06-27 10:26:43 +000048 DebuggerWorkGroupIDStackObjectIndices({{0, 0, 0}}),
49 DebuggerWorkItemIDStackObjectIndices({{0, 0, 0}}),
Marek Olsakfccabaf2016-01-13 11:45:36 +000050 LDSWaveSpillSize(0),
Tom Stellard96468902014-09-24 01:33:17 +000051 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000052 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000053 HasSpilledSGPRs(false),
54 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000055 HasNonSpillStackObjects(false),
Marek Olsak0532c192016-07-13 17:35:15 +000056 NumSpilledSGPRs(0),
57 NumSpilledVGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000058 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000059 DispatchPtr(false),
60 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000061 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000062 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000063 FlatScratchInit(false),
64 GridWorkgroupCountX(false),
65 GridWorkgroupCountY(false),
66 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000067 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000068 WorkGroupIDY(false),
69 WorkGroupIDZ(false),
70 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000071 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000072 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000073 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000074 WorkItemIDZ(false),
75 PrivateMemoryInputPtr(false) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000076 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000077 const Function *F = MF.getFunction();
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000078 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(*F);
79 WavesPerEU = ST.getWavesPerEU(*F);
Matt Arsenault49affb82015-11-25 20:55:12 +000080
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000081 // Non-entry functions have no special inputs for now.
82 // TODO: Return early for non-entry CCs.
Marek Olsakfccabaf2016-01-13 11:45:36 +000083
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000084 CallingConv::ID CC = F->getCallingConv();
85 if (CC == CallingConv::AMDGPU_PS)
86 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000087
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000088 if (AMDGPU::isKernel(CC)) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000089 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000090 WorkGroupIDX = true;
91 WorkItemIDX = true;
92 }
Matt Arsenault49affb82015-11-25 20:55:12 +000093
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000094 if (ST.debuggerEmitPrologue()) {
95 // Enable everything.
Matt Arsenault49affb82015-11-25 20:55:12 +000096 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000097 WorkGroupIDZ = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000098 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000099 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000100 } else {
101 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
102 WorkGroupIDY = true;
103
104 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
105 WorkGroupIDZ = true;
106
107 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
108 WorkItemIDY = true;
109
110 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
111 WorkItemIDZ = true;
112 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000113
Matt Arsenault296b8492016-02-12 06:31:30 +0000114 // X, XY, and XYZ are the only supported combinations, so make sure Y is
115 // enabled if Z is.
116 if (WorkItemIDZ)
117 WorkItemIDY = true;
118
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000119 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000120 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matthias Braun941a7052016-07-28 18:40:00 +0000121 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000122
123 if (HasStackObjects || MaySpill)
124 PrivateSegmentWaveByteOffset = true;
125
Tom Stellard2f3f9852017-01-25 01:25:13 +0000126 if (ST.isAmdCodeObjectV2(MF)) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000127 if (HasStackObjects || MaySpill)
128 PrivateSegmentBuffer = true;
129
130 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
131 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000132
133 if (F->hasFnAttribute("amdgpu-queue-ptr"))
134 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000135
136 if (F->hasFnAttribute("amdgpu-dispatch-id"))
137 DispatchID = true;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000138 } else if (ST.isMesaGfxShader(MF)) {
139 if (HasStackObjects || MaySpill)
140 PrivateMemoryInputPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000141 }
142
Matt Arsenault296b8492016-02-12 06:31:30 +0000143 // We don't need to worry about accessing spills with flat instructions.
144 // TODO: On VI where we must use flat for global, we should be able to omit
145 // this if it is never used for generic access.
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000146 if (HasStackObjects && ST.hasFlatAddressSpace() && ST.isAmdHsaOS())
Matt Arsenault296b8492016-02-12 06:31:30 +0000147 FlatScratchInit = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000148}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000149
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000150unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
151 const SIRegisterInfo &TRI) {
152 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
153 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
154 NumUserSGPRs += 4;
155 return PrivateSegmentBufferUserSGPR;
156}
157
158unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
159 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
160 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
161 NumUserSGPRs += 2;
162 return DispatchPtrUserSGPR;
163}
164
165unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
166 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
167 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
168 NumUserSGPRs += 2;
169 return QueuePtrUserSGPR;
170}
171
172unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
173 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
174 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
175 NumUserSGPRs += 2;
176 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000177}
178
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000179unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
180 DispatchIDUserSGPR = TRI.getMatchingSuperReg(
181 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
182 NumUserSGPRs += 2;
183 return DispatchIDUserSGPR;
184}
185
Matt Arsenault296b8492016-02-12 06:31:30 +0000186unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
187 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
188 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
189 NumUserSGPRs += 2;
190 return FlatScratchInitUserSGPR;
191}
192
Tom Stellard2f3f9852017-01-25 01:25:13 +0000193unsigned SIMachineFunctionInfo::addPrivateMemoryPtr(const SIRegisterInfo &TRI) {
194 PrivateMemoryPtrUserSGPR = TRI.getMatchingSuperReg(
195 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
196 NumUserSGPRs += 2;
197 return PrivateMemoryPtrUserSGPR;
198}
199
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000200/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
201bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
202 int FI) {
203 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000204
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000205 // This has already been allocated.
206 if (!SpillLanes.empty())
207 return true;
208
209 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000210 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000211 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
212 MachineRegisterInfo &MRI = MF.getRegInfo();
213 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000214
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000215 unsigned Size = FrameInfo.getObjectSize(FI);
216 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
217 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000218
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000219 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000220
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000221 // Make sure to handle the case where a wide SGPR spill may span between two
222 // VGPRs.
223 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
224 unsigned LaneVGPR;
225 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000226
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000227 if (VGPRIndex == 0) {
228 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
229 if (LaneVGPR == AMDGPU::NoRegister) {
230 // We have no VGPRs left for spilling SGPRs. Reset because we won't
231 // partially spill the SGPR to VGPRs.
232 SGPRToVGPRSpills.erase(FI);
233 NumVGPRSpillLanes -= I;
234 return false;
235 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000236
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000237 SpillVGPRs.push_back(LaneVGPR);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000238
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000239 // Add this register as live-in to all blocks to avoid machine verifer
240 // complaining about use of an undefined physical register.
241 for (MachineBasicBlock &BB : MF)
242 BB.addLiveIn(LaneVGPR);
243 } else {
244 LaneVGPR = SpillVGPRs.back();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000245 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000246
247 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000248 }
249
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000250 return true;
251}
252
253void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
254 for (auto &R : SGPRToVGPRSpills)
255 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000256}