blob: 6daebbaa0e4583f1c6949fb46336abc54d0a7550 [file] [log] [blame]
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +00001//===-- SIMachineFunctionInfo.cpp -------- SI Machine Function Info -------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
10
11#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000012#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000013#include "SIInstrInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000015#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000016#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000017#include "llvm/IR/Function.h"
18#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019
20#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000021
22using namespace llvm;
23
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +000024static cl::opt<bool> EnableSpillSGPRToVGPR(
25 "amdgpu-spill-sgpr-to-vgpr",
26 cl::desc("Enable spilling VGPRs to SGPRs"),
27 cl::ReallyHidden,
28 cl::init(true));
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000029
30// Pin the vtable to this file.
31void SIMachineFunctionInfo::anchor() {}
32
Tom Stellard75aadc22012-12-11 21:25:42 +000033SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000034 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000035 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000036 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000037 ScratchWaveOffsetReg(AMDGPU::NoRegister),
38 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
39 DispatchPtrUserSGPR(AMDGPU::NoRegister),
40 QueuePtrUserSGPR(AMDGPU::NoRegister),
41 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
42 DispatchIDUserSGPR(AMDGPU::NoRegister),
43 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
44 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
45 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
46 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
47 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
48 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
49 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
50 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
51 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
52 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000053 PSInputAddr(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000054 ReturnsVoid(true),
Tom Stellard79a1fd72016-04-14 16:27:07 +000055 MaximumWorkGroupSize(0),
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +000056 DebuggerReservedVGPRCount(0),
Marek Olsakfccabaf2016-01-13 11:45:36 +000057 LDSWaveSpillSize(0),
58 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000059 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000060 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000061 HasSpilledSGPRs(false),
62 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000063 HasNonSpillStackObjects(false),
64 HasFlatInstructions(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000065 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000066 DispatchPtr(false),
67 QueuePtr(false),
68 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000069 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000070 FlatScratchInit(false),
71 GridWorkgroupCountX(false),
72 GridWorkgroupCountY(false),
73 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000074 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000075 WorkGroupIDY(false),
76 WorkGroupIDZ(false),
77 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000078 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000079 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000080 WorkItemIDY(false),
81 WorkItemIDZ(false) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000082 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000083 const Function *F = MF.getFunction();
84
Marek Olsakfccabaf2016-01-13 11:45:36 +000085 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
86
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000087 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
88
Tom Stellardf110f8f2016-04-14 16:27:03 +000089 if (!AMDGPU::isShader(F->getCallingConv())) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000090 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000091 WorkGroupIDX = true;
92 WorkItemIDX = true;
93 }
Matt Arsenault49affb82015-11-25 20:55:12 +000094
95 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
96 WorkGroupIDY = true;
97
98 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
99 WorkGroupIDZ = true;
100
101 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
102 WorkItemIDY = true;
103
104 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
105 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000106
Matt Arsenault296b8492016-02-12 06:31:30 +0000107 // X, XY, and XYZ are the only supported combinations, so make sure Y is
108 // enabled if Z is.
109 if (WorkItemIDZ)
110 WorkItemIDY = true;
111
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000112 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000113 bool HasStackObjects = FrameInfo->hasStackObjects();
114
115 if (HasStackObjects || MaySpill)
116 PrivateSegmentWaveByteOffset = true;
117
118 if (ST.isAmdHsaOS()) {
119 if (HasStackObjects || MaySpill)
120 PrivateSegmentBuffer = true;
121
122 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
123 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000124
125 if (F->hasFnAttribute("amdgpu-queue-ptr"))
126 QueuePtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000127 }
128
Matt Arsenault296b8492016-02-12 06:31:30 +0000129 // We don't need to worry about accessing spills with flat instructions.
130 // TODO: On VI where we must use flat for global, we should be able to omit
131 // this if it is never used for generic access.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000132 if (HasStackObjects && ST.getGeneration() >= SISubtarget::SEA_ISLANDS &&
Matt Arsenault296b8492016-02-12 06:31:30 +0000133 ST.isAmdHsaOS())
134 FlatScratchInit = true;
Tom Stellard79a1fd72016-04-14 16:27:07 +0000135
136 if (AMDGPU::isCompute(F->getCallingConv()))
137 MaximumWorkGroupSize = AMDGPU::getMaximumWorkGroupSize(*F);
138 else
139 MaximumWorkGroupSize = ST.getWavefrontSize();
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +0000140
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000141 if (ST.debuggerReserveRegs())
142 DebuggerReservedVGPRCount = 4;
Matt Arsenault49affb82015-11-25 20:55:12 +0000143}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000144
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000145unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
146 const SIRegisterInfo &TRI) {
147 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
148 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
149 NumUserSGPRs += 4;
150 return PrivateSegmentBufferUserSGPR;
151}
152
153unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
154 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
155 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
156 NumUserSGPRs += 2;
157 return DispatchPtrUserSGPR;
158}
159
160unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
161 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
162 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
163 NumUserSGPRs += 2;
164 return QueuePtrUserSGPR;
165}
166
167unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
168 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
169 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
170 NumUserSGPRs += 2;
171 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000172}
173
Matt Arsenault296b8492016-02-12 06:31:30 +0000174unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
175 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
176 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
177 NumUserSGPRs += 2;
178 return FlatScratchInitUserSGPR;
179}
180
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000181SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg (
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000182 MachineFunction *MF,
183 unsigned FrameIndex,
184 unsigned SubIdx) {
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000185 if (!EnableSpillSGPRToVGPR)
186 return SpilledReg();
187
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000188 const SISubtarget &ST = MF->getSubtarget<SISubtarget>();
189 const SIRegisterInfo *TRI = ST.getRegisterInfo();
190
Tom Stellard649b5db2016-03-04 18:31:18 +0000191 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000192 MachineRegisterInfo &MRI = MF->getRegInfo();
193 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
194 Offset += SubIdx * 4;
195
196 unsigned LaneVGPRIdx = Offset / (64 * 4);
197 unsigned Lane = (Offset / 4) % 64;
198
199 struct SpilledReg Spill;
Tom Stellard649b5db2016-03-04 18:31:18 +0000200 Spill.Lane = Lane;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000201
202 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000203 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000204
Tom Stellard649b5db2016-03-04 18:31:18 +0000205 if (LaneVGPR == AMDGPU::NoRegister)
206 // We have no VGPRs left for spilling SGPRs.
207 return Spill;
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000208
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000209
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000210 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000211
212 // Add this register as live-in to all blocks to avoid machine verifer
213 // complaining about use of an undefined physical register.
214 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
215 BI != BE; ++BI) {
216 BI->addLiveIn(LaneVGPR);
217 }
218 }
219
220 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000221 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000222}
Tom Stellard96468902014-09-24 01:33:17 +0000223
224unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
225 const MachineFunction &MF) const {
Tom Stellard79a1fd72016-04-14 16:27:07 +0000226 return MaximumWorkGroupSize;
Tom Stellard96468902014-09-24 01:33:17 +0000227}