blob: 49c8adc81fec7cd04a043a25ec92f352835e5234 [file] [log] [blame]
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +00001//===-- SIMachineFunctionInfo.cpp -------- SI Machine Function Info -------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000011#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000012#include "SIInstrInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000013#include "llvm/CodeGen/MachineFrameInfo.h"
NAKAMURA Takumif619b502016-06-27 10:26:36 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000016#include "llvm/IR/Function.h"
17#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000018
19#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000020
21using namespace llvm;
22
23SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000024 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000025 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000026 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000027 ScratchWaveOffsetReg(AMDGPU::NoRegister),
Matt Arsenault1c0ae392017-04-24 18:05:16 +000028 FrameOffsetReg(AMDGPU::NoRegister),
29 StackPtrOffsetReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000030 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
31 DispatchPtrUserSGPR(AMDGPU::NoRegister),
32 QueuePtrUserSGPR(AMDGPU::NoRegister),
33 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
34 DispatchIDUserSGPR(AMDGPU::NoRegister),
35 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
36 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
37 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
38 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
39 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
40 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
41 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
42 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
43 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
44 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Matt Arsenaulte15855d2017-07-17 22:35:50 +000045 WorkItemIDXVGPR(AMDGPU::NoRegister),
46 WorkItemIDYVGPR(AMDGPU::NoRegister),
47 WorkItemIDZVGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000048 PSInputAddr(0),
Matt Arsenaulte622dc32017-04-11 22:29:24 +000049 PSInputEnable(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000050 ReturnsVoid(true),
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000051 FlatWorkGroupSizes(0, 0),
52 WavesPerEU(0, 0),
NAKAMURA Takumi5cbd41e2016-06-27 10:26:43 +000053 DebuggerWorkGroupIDStackObjectIndices({{0, 0, 0}}),
54 DebuggerWorkItemIDStackObjectIndices({{0, 0, 0}}),
Marek Olsakfccabaf2016-01-13 11:45:36 +000055 LDSWaveSpillSize(0),
Tom Stellard96468902014-09-24 01:33:17 +000056 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000057 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000058 HasSpilledSGPRs(false),
59 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000060 HasNonSpillStackObjects(false),
Marek Olsak0532c192016-07-13 17:35:15 +000061 NumSpilledSGPRs(0),
62 NumSpilledVGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000063 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000064 DispatchPtr(false),
65 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000066 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000067 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000068 FlatScratchInit(false),
69 GridWorkgroupCountX(false),
70 GridWorkgroupCountY(false),
71 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000072 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000073 WorkGroupIDY(false),
74 WorkGroupIDZ(false),
75 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000076 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000077 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000078 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000079 WorkItemIDZ(false),
Matt Arsenault10fc0622017-06-26 03:01:31 +000080 ImplicitBufferPtr(false) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000081 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000082 const Function *F = MF.getFunction();
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000083 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(*F);
84 WavesPerEU = ST.getWavesPerEU(*F);
Matt Arsenault49affb82015-11-25 20:55:12 +000085
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000086 if (!isEntryFunction()) {
87 // Non-entry functions have no special inputs for now, other registers
88 // required for scratch access.
89 ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3;
90 ScratchWaveOffsetReg = AMDGPU::SGPR4;
91 FrameOffsetReg = AMDGPU::SGPR5;
Matt Arsenaultf28683c2017-06-26 17:53:59 +000092 StackPtrOffsetReg = AMDGPU::SGPR32;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000093 }
Marek Olsakfccabaf2016-01-13 11:45:36 +000094
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000095 CallingConv::ID CC = F->getCallingConv();
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000096 if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) {
Matt Arsenault23e4df62017-07-14 00:11:13 +000097 KernargSegmentPtr = !F->arg_empty();
Tom Stellardf110f8f2016-04-14 16:27:03 +000098 WorkGroupIDX = true;
99 WorkItemIDX = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000100 } else if (CC == CallingConv::AMDGPU_PS) {
101 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
Tom Stellardf110f8f2016-04-14 16:27:03 +0000102 }
Matt Arsenault49affb82015-11-25 20:55:12 +0000103
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000104 if (ST.debuggerEmitPrologue()) {
105 // Enable everything.
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000106 WorkGroupIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000107 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000108 WorkGroupIDZ = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000109 WorkItemIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000110 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000111 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000112 } else {
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000113 if (F->hasFnAttribute("amdgpu-work-group-id-x"))
114 WorkGroupIDX = true;
115
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000116 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
117 WorkGroupIDY = true;
118
119 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
120 WorkGroupIDZ = true;
121
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000122 if (F->hasFnAttribute("amdgpu-work-item-id-x"))
123 WorkItemIDX = true;
124
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000125 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
126 WorkItemIDY = true;
127
128 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
129 WorkItemIDZ = true;
130 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000131
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000132 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000133 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000134 bool HasStackObjects = FrameInfo.hasStackObjects() || FrameInfo.hasCalls();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000135
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000136 if (isEntryFunction()) {
137 // X, XY, and XYZ are the only supported combinations, so make sure Y is
138 // enabled if Z is.
139 if (WorkItemIDZ)
140 WorkItemIDY = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000141
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000142 if (HasStackObjects || MaySpill) {
143 PrivateSegmentWaveByteOffset = true;
144
145 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
146 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
147 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
148 PrivateSegmentWaveByteOffsetSystemSGPR = AMDGPU::SGPR5;
149 }
Marek Olsak584d2c02017-05-04 22:25:20 +0000150 }
151
Tom Stellard2f3f9852017-01-25 01:25:13 +0000152 if (ST.isAmdCodeObjectV2(MF)) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000153 if (HasStackObjects || MaySpill)
154 PrivateSegmentBuffer = true;
155
156 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
157 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000158
159 if (F->hasFnAttribute("amdgpu-queue-ptr"))
160 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000161
162 if (F->hasFnAttribute("amdgpu-dispatch-id"))
163 DispatchID = true;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000164 } else if (ST.isMesaGfxShader(MF)) {
165 if (HasStackObjects || MaySpill)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000166 ImplicitBufferPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000167 }
168
Matt Arsenault23e4df62017-07-14 00:11:13 +0000169 if (F->hasFnAttribute("amdgpu-kernarg-segment-ptr"))
170 KernargSegmentPtr = true;
171
Matt Arsenault296b8492016-02-12 06:31:30 +0000172 // We don't need to worry about accessing spills with flat instructions.
173 // TODO: On VI where we must use flat for global, we should be able to omit
174 // this if it is never used for generic access.
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000175 if (HasStackObjects && ST.hasFlatAddressSpace() && ST.isAmdHsaOS() &&
176 isEntryFunction())
Matt Arsenault296b8492016-02-12 06:31:30 +0000177 FlatScratchInit = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000178}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000179
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000180unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
181 const SIRegisterInfo &TRI) {
182 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
183 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
184 NumUserSGPRs += 4;
185 return PrivateSegmentBufferUserSGPR;
186}
187
188unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
189 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
190 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
191 NumUserSGPRs += 2;
192 return DispatchPtrUserSGPR;
193}
194
195unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
196 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
197 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
198 NumUserSGPRs += 2;
199 return QueuePtrUserSGPR;
200}
201
202unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
203 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
204 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
205 NumUserSGPRs += 2;
206 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000207}
208
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000209unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
210 DispatchIDUserSGPR = TRI.getMatchingSuperReg(
211 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
212 NumUserSGPRs += 2;
213 return DispatchIDUserSGPR;
214}
215
Matt Arsenault296b8492016-02-12 06:31:30 +0000216unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
217 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
218 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
219 NumUserSGPRs += 2;
220 return FlatScratchInitUserSGPR;
221}
222
Matt Arsenault10fc0622017-06-26 03:01:31 +0000223unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) {
224 ImplicitBufferPtrUserSGPR = TRI.getMatchingSuperReg(
Tom Stellard2f3f9852017-01-25 01:25:13 +0000225 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
226 NumUserSGPRs += 2;
Matt Arsenault10fc0622017-06-26 03:01:31 +0000227 return ImplicitBufferPtrUserSGPR;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000228}
229
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000230/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
231bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
232 int FI) {
233 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000234
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000235 // This has already been allocated.
236 if (!SpillLanes.empty())
237 return true;
238
239 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000240 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000241 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
242 MachineRegisterInfo &MRI = MF.getRegInfo();
243 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000244
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000245 unsigned Size = FrameInfo.getObjectSize(FI);
246 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
247 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000248
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000249 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000250
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000251 // Make sure to handle the case where a wide SGPR spill may span between two
252 // VGPRs.
253 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
254 unsigned LaneVGPR;
255 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000256
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000257 if (VGPRIndex == 0) {
258 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
259 if (LaneVGPR == AMDGPU::NoRegister) {
260 // We have no VGPRs left for spilling SGPRs. Reset because we won't
261 // partially spill the SGPR to VGPRs.
262 SGPRToVGPRSpills.erase(FI);
263 NumVGPRSpillLanes -= I;
264 return false;
265 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000266
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000267 SpillVGPRs.push_back(LaneVGPR);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000268
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000269 // Add this register as live-in to all blocks to avoid machine verifer
270 // complaining about use of an undefined physical register.
271 for (MachineBasicBlock &BB : MF)
272 BB.addLiveIn(LaneVGPR);
273 } else {
274 LaneVGPR = SpillVGPRs.back();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000275 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000276
277 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000278 }
279
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000280 return true;
281}
282
283void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
284 for (auto &R : SGPRToVGPRSpills)
285 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000286}