Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef X86ISELLOWERING_H |
| 16 | #define X86ISELLOWERING_H |
| 17 | |
Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 18 | #include "X86Subtarget.h" |
Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 20 | #include "X86MachineFunctionInfo.h" |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | 8703c41 | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetOptions.h" |
Ted Kremenek | 2175b55 | 2008-09-03 02:54:11 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/FastISel.h" |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/SelectionDAG.h" |
Rafael Espindola | e636fc0 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/CallingConvLower.h" |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 26 | |
| 27 | namespace llvm { |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 | namespace X86ISD { |
Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 29 | // X86 Specific DAG Nodes |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 30 | enum NodeType { |
| 31 | // Start the numbering where the builtin ops leave off. |
Dan Gohman | ed1cf1a | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 32 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 33 | |
Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 34 | /// BSF - Bit scan forward. |
| 35 | /// BSR - Bit scan reverse. |
| 36 | BSF, |
| 37 | BSR, |
| 38 | |
Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 39 | /// SHLD, SHRD - Double shift instructions. These correspond to |
| 40 | /// X86::SHLDxx and X86::SHRDxx instructions. |
| 41 | SHLD, |
| 42 | SHRD, |
| 43 | |
Evan Cheng | 2dd217b | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 44 | /// FAND - Bitwise logical AND of floating point values. This corresponds |
| 45 | /// to X86::ANDPS or X86::ANDPD. |
| 46 | FAND, |
| 47 | |
Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 48 | /// FOR - Bitwise logical OR of floating point values. This corresponds |
| 49 | /// to X86::ORPS or X86::ORPD. |
| 50 | FOR, |
| 51 | |
Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 52 | /// FXOR - Bitwise logical XOR of floating point values. This corresponds |
| 53 | /// to X86::XORPS or X86::XORPD. |
| 54 | FXOR, |
| 55 | |
Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 56 | /// FSRL - Bitwise logical right shift of floating point values. These |
| 57 | /// corresponds to X86::PSRLDQ. |
Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 58 | FSRL, |
| 59 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 60 | /// CALL - These operations represent an abstract X86 call |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 61 | /// instruction, which includes a bunch of information. In particular the |
| 62 | /// operands of these node are: |
| 63 | /// |
| 64 | /// #0 - The incoming token chain |
| 65 | /// #1 - The callee |
| 66 | /// #2 - The number of arg bytes the caller pushes on the stack. |
| 67 | /// #3 - The number of arg bytes the callee pops off the stack. |
| 68 | /// #4 - The value to pass in AL/AX/EAX (optional) |
| 69 | /// #5 - The value to pass in DL/DX/EDX (optional) |
| 70 | /// |
| 71 | /// The result values of these nodes are: |
| 72 | /// |
| 73 | /// #0 - The outgoing token chain |
| 74 | /// #1 - The first register result value (optional) |
| 75 | /// #2 - The second register result value (optional) |
| 76 | /// |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 77 | CALL, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 78 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 79 | /// RDTSC_DAG - This operation implements the lowering for |
Andrew Lenharth | 0bf68ae | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 80 | /// readcyclecounter |
| 81 | RDTSC_DAG, |
Evan Cheng | 225a4d0 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 82 | |
| 83 | /// X86 compare and logical compare instructions. |
Evan Cheng | 8070099 | 2007-09-17 17:42:53 +0000 | [diff] [blame] | 84 | CMP, COMI, UCOMI, |
Evan Cheng | 225a4d0 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 85 | |
Dan Gohman | 25a767d | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 86 | /// X86 bit-test instructions. |
| 87 | BT, |
| 88 | |
Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 89 | /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS |
| 90 | /// operand, usually produced by a CMP instruction. |
Evan Cheng | c1583db | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 91 | SETCC, |
| 92 | |
Evan Cheng | 0e8b9e3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 93 | // Same as SETCC except it's materialized with a sbb and the value is all |
| 94 | // one's or all zero's. |
Chris Lattner | 9edf3f5 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 95 | SETCC_CARRY, // R = carry_bit ? ~0 : 0 |
Evan Cheng | 0e8b9e3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 96 | |
Stuart Hastings | be60549 | 2011-06-03 23:53:54 +0000 | [diff] [blame] | 97 | /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD. |
| 98 | /// Operands are two FP values to compare; result is a mask of |
| 99 | /// 0s or 1s. Generally DTRT for C/C++ with NaNs. |
| 100 | FSETCCss, FSETCCsd, |
| 101 | |
Stuart Hastings | 9f20804 | 2011-06-01 04:39:42 +0000 | [diff] [blame] | 102 | /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values, |
| 103 | /// result in an integer GPR. Needs masking for scalar result. |
| 104 | FGETSIGNx86, |
| 105 | |
Chris Lattner | a492d29 | 2009-03-12 06:46:02 +0000 | [diff] [blame] | 106 | /// X86 conditional moves. Operand 0 and operand 1 are the two values |
| 107 | /// to select from. Operand 2 is the condition code, and operand 3 is the |
| 108 | /// flag operand produced by a CMP or TEST instruction. It also writes a |
| 109 | /// flag result. |
Evan Cheng | 225a4d0 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 110 | CMOV, |
Evan Cheng | 6fc3104 | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 111 | |
Dan Gohman | 4a68347 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 112 | /// X86 conditional branches. Operand 0 is the chain operand, operand 1 |
| 113 | /// is the block to branch if condition is true, operand 2 is the |
| 114 | /// condition code, and operand 3 is the flag operand produced by a CMP |
Evan Cheng | c1583db | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 115 | /// or TEST instruction. |
Evan Cheng | 6fc3104 | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 116 | BRCOND, |
Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 117 | |
Dan Gohman | 4a68347 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 118 | /// Return with a flag operand. Operand 0 is the chain operand, operand |
| 119 | /// 1 is the number of bytes of stack to pop. |
Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 120 | RET_FLAG, |
Evan Cheng | ae986f1 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 121 | |
| 122 | /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx. |
| 123 | REP_STOS, |
| 124 | |
| 125 | /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx. |
| 126 | REP_MOVS, |
Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 127 | |
Evan Cheng | 5588de9 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 128 | /// GlobalBaseReg - On Darwin, this node represents the result of the popl |
| 129 | /// at function entry, used for PIC code. |
| 130 | GlobalBaseReg, |
Evan Cheng | 1f342c2 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 131 | |
Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 132 | /// Wrapper - A wrapper node for TargetConstantPool, |
| 133 | /// TargetExternalSymbol, and TargetGlobalAddress. |
Evan Cheng | e0ed6ec | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 134 | Wrapper, |
Evan Cheng | d5e905d | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 135 | |
Evan Cheng | ae1cd75 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 136 | /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP |
| 137 | /// relative displacements. |
| 138 | WrapperRIP, |
| 139 | |
Dale Johannesen | dd224d2 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 140 | /// MOVQ2DQ - Copies a 64-bit value from an MMX vector to the low word |
| 141 | /// of an XMM vector, with the high word zero filled. |
Mon P Wang | 586d997 | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 142 | MOVQ2DQ, |
| 143 | |
Dale Johannesen | dd224d2 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 144 | /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector |
| 145 | /// to an MMX vector. If you think this is too close to the previous |
| 146 | /// mnemonic, so do I; blame Intel. |
| 147 | MOVDQ2Q, |
| 148 | |
Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 149 | /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to |
| 150 | /// i32, corresponds to X86::PEXTRB. |
| 151 | PEXTRB, |
| 152 | |
Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 153 | /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to |
Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 154 | /// i32, corresponds to X86::PEXTRW. |
Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 155 | PEXTRW, |
Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 156 | |
Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 157 | /// INSERTPS - Insert any element of a 4 x float vector into any element |
| 158 | /// of a destination 4 x floatvector. |
| 159 | INSERTPS, |
| 160 | |
| 161 | /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector, |
| 162 | /// corresponds to X86::PINSRB. |
| 163 | PINSRB, |
| 164 | |
Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 165 | /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector, |
| 166 | /// corresponds to X86::PINSRW. |
Chris Lattner | a828850 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 167 | PINSRW, MMX_PINSRW, |
Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 168 | |
Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 169 | /// PSHUFB - Shuffle 16 8-bit values within a vector. |
| 170 | PSHUFB, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 171 | |
Bruno Cardoso Lopes | 7ba479d | 2011-07-13 21:36:47 +0000 | [diff] [blame] | 172 | /// ANDNP - Bitwise Logical AND NOT of Packed FP values. |
| 173 | ANDNP, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 174 | |
Craig Topper | 81390be | 2011-11-19 07:33:10 +0000 | [diff] [blame] | 175 | /// PSIGN - Copy integer sign. |
| 176 | PSIGN, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 177 | |
Nadav Rotem | 9bc178a | 2012-04-11 06:40:27 +0000 | [diff] [blame] | 178 | /// BLENDV - Blend where the selector is an XMM. |
Nadav Rotem | de838da | 2011-09-09 20:29:17 +0000 | [diff] [blame] | 179 | BLENDV, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 180 | |
Nadav Rotem | 9bc178a | 2012-04-11 06:40:27 +0000 | [diff] [blame] | 181 | /// BLENDxx - Blend where the selector is an immediate. |
| 182 | BLENDPW, |
| 183 | BLENDPS, |
| 184 | BLENDPD, |
| 185 | |
Craig Topper | f984efb | 2011-11-19 09:02:40 +0000 | [diff] [blame] | 186 | /// HADD - Integer horizontal add. |
| 187 | HADD, |
| 188 | |
| 189 | /// HSUB - Integer horizontal sub. |
| 190 | HSUB, |
| 191 | |
Duncan Sands | 0e4fcb8 | 2011-09-22 20:15:48 +0000 | [diff] [blame] | 192 | /// FHADD - Floating point horizontal add. |
| 193 | FHADD, |
| 194 | |
| 195 | /// FHSUB - Floating point horizontal sub. |
| 196 | FHSUB, |
| 197 | |
Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 198 | /// FMAX, FMIN - Floating point max and min. |
| 199 | /// |
Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 200 | FMAX, FMIN, |
Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 201 | |
| 202 | /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal |
| 203 | /// approximation. Note that these typically require refinement |
| 204 | /// in order to obtain suitable precision. |
| 205 | FRSQRT, FRCP, |
| 206 | |
Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 207 | // TLSADDR - Thread Local Storage. |
| 208 | TLSADDR, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 209 | |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 210 | // TLSBASEADDR - Thread Local Storage. A call to get the start address |
| 211 | // of the TLS block for the current module. |
| 212 | TLSBASEADDR, |
| 213 | |
Eric Christopher | b0e1a45 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 214 | // TLSCALL - Thread Local Storage. When calling to an OS provided |
| 215 | // thunk at the address from an earlier relocation. |
| 216 | TLSCALL, |
Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 217 | |
Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 218 | // EH_RETURN - Exception Handling helpers. |
Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 219 | EH_RETURN, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 220 | |
Arnold Schwaighofer | 7da2bce | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 221 | /// TC_RETURN - Tail call return. |
| 222 | /// operand #0 chain |
| 223 | /// operand #1 callee (register or absolute) |
| 224 | /// operand #2 stack adjustment |
| 225 | /// operand #3 optional in flag |
Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 226 | TC_RETURN, |
| 227 | |
Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 228 | // VZEXT_MOVL - Vector move low and zero extend. |
| 229 | VZEXT_MOVL, |
| 230 | |
Craig Topper | 1d471e3 | 2012-02-05 03:14:49 +0000 | [diff] [blame] | 231 | // VSEXT_MOVL - Vector move low and sign extend. |
Elena Demikhovsky | fb44980 | 2012-02-02 09:10:43 +0000 | [diff] [blame] | 232 | VSEXT_MOVL, |
| 233 | |
Craig Topper | 0946264 | 2012-01-22 19:15:14 +0000 | [diff] [blame] | 234 | // VSHL, VSRL - 128-bit vector logical left / right shift |
| 235 | VSHLDQ, VSRLDQ, |
| 236 | |
| 237 | // VSHL, VSRL, VSRA - Vector shift elements |
| 238 | VSHL, VSRL, VSRA, |
| 239 | |
| 240 | // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate |
| 241 | VSHLI, VSRLI, VSRAI, |
Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 242 | |
Craig Topper | 0b7ad76 | 2012-01-22 23:36:02 +0000 | [diff] [blame] | 243 | // CMPP - Vector packed double/float comparison. |
| 244 | CMPP, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 245 | |
Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 246 | // PCMP* - Vector integer comparisons. |
Craig Topper | bd488437 | 2012-01-22 22:42:16 +0000 | [diff] [blame] | 247 | PCMPEQ, PCMPGT, |
Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 248 | |
Chris Lattner | 364bb0a | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 249 | // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results. |
Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 250 | ADD, SUB, ADC, SBB, SMUL, |
Dan Gohman | 722b1ee | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 251 | INC, DEC, OR, XOR, AND, |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 252 | |
Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 253 | ANDN, // ANDN - Bitwise AND NOT with FLAGS results. |
| 254 | |
Craig Topper | 039a790 | 2011-10-21 06:55:01 +0000 | [diff] [blame] | 255 | BLSI, // BLSI - Extract lowest set isolated bit |
| 256 | BLSMSK, // BLSMSK - Get mask up to lowest set bit |
| 257 | BLSR, // BLSR - Reset lowest set bit |
| 258 | |
Chris Lattner | 364bb0a | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 259 | UMUL, // LOW, HI, FLAGS = umul LHS, RHS |
Evan Cheng | a84a318 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 260 | |
| 261 | // MUL_IMM - X86 specific multiply by immediate. |
Eric Christopher | f7802a3 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 262 | MUL_IMM, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 263 | |
Eric Christopher | f7802a3 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 264 | // PTEST - Vector bitwise comparisons |
Dan Gohman | 0700a56 | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 265 | PTEST, |
| 266 | |
Bruno Cardoso Lopes | 91d61df | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 267 | // TESTP - Vector packed fp sign bitwise comparisons |
| 268 | TESTP, |
| 269 | |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 270 | // Several flavors of instructions with vector shuffle behaviors. |
| 271 | PALIGN, |
| 272 | PSHUFD, |
| 273 | PSHUFHW, |
| 274 | PSHUFLW, |
Craig Topper | 6e54ba7 | 2011-12-31 23:50:21 +0000 | [diff] [blame] | 275 | SHUFP, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 276 | MOVDDUP, |
| 277 | MOVSHDUP, |
| 278 | MOVSLDUP, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 279 | MOVLHPS, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 280 | MOVLHPD, |
Bruno Cardoso Lopes | 03e4c35 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 281 | MOVHLPS, |
Bruno Cardoso Lopes | b382521 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 282 | MOVLPS, |
| 283 | MOVLPD, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 284 | MOVSD, |
| 285 | MOVSS, |
Craig Topper | 8d4ba19 | 2011-12-06 08:21:25 +0000 | [diff] [blame] | 286 | UNPCKL, |
| 287 | UNPCKH, |
Craig Topper | bafd224 | 2011-11-30 06:25:25 +0000 | [diff] [blame] | 288 | VPERMILP, |
Craig Topper | b86fa40 | 2012-04-16 00:41:45 +0000 | [diff] [blame] | 289 | VPERMV, |
| 290 | VPERMI, |
Craig Topper | 0a672ea | 2011-11-30 07:47:51 +0000 | [diff] [blame] | 291 | VPERM2X128, |
Bruno Cardoso Lopes | be5e987 | 2011-08-17 02:29:19 +0000 | [diff] [blame] | 292 | VBROADCAST, |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 293 | |
Craig Topper | 1d471e3 | 2012-02-05 03:14:49 +0000 | [diff] [blame] | 294 | // PMULUDQ - Vector multiply packed unsigned doubleword integers |
| 295 | PMULUDQ, |
| 296 | |
Dan Gohman | 0700a56 | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 297 | // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack, |
| 298 | // according to %al. An operator is needed so that this can be expanded |
| 299 | // with control flow. |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 300 | VASTART_SAVE_XMM_REGS, |
| 301 | |
Michael J. Spencer | f509c6c | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 302 | // WIN_ALLOCA - Windows's _chkstk call to do stack probing. |
| 303 | WIN_ALLOCA, |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 304 | |
Rafael Espindola | 3353017 | 2011-08-30 19:43:21 +0000 | [diff] [blame] | 305 | // SEG_ALLOCA - For allocating variable amounts of stack space when using |
| 306 | // segmented stacks. Check if the current stacklet has enough space, and |
Rafael Espindola | 9d96c94 | 2011-09-06 19:29:31 +0000 | [diff] [blame] | 307 | // falls back to heap allocation if not. |
Rafael Espindola | 3353017 | 2011-08-30 19:43:21 +0000 | [diff] [blame] | 308 | SEG_ALLOCA, |
| 309 | |
Michael J. Spencer | 248d65e | 2012-02-24 19:01:22 +0000 | [diff] [blame] | 310 | // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui. |
| 311 | WIN_FTOL, |
| 312 | |
Duncan Sands | 7c601de | 2010-11-20 11:25:00 +0000 | [diff] [blame] | 313 | // Memory barrier |
| 314 | MEMBARRIER, |
| 315 | MFENCE, |
| 316 | SFENCE, |
| 317 | LFENCE, |
| 318 | |
Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 319 | // FNSTSW16r - Store FP status word into i16 register. |
| 320 | FNSTSW16r, |
| 321 | |
| 322 | // SAHF - Store contents of %ah into %eflags. |
| 323 | SAHF, |
| 324 | |
Benjamin Kramer | 0ab2794 | 2012-07-12 09:31:43 +0000 | [diff] [blame] | 325 | // RDRAND - Get a random integer and indicate whether it is valid in CF. |
| 326 | RDRAND, |
| 327 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 328 | // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG, |
| 329 | // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG - |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 330 | // Atomic 64-bit binary operations. |
| 331 | ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 332 | ATOMSUB64_DAG, |
| 333 | ATOMOR64_DAG, |
| 334 | ATOMXOR64_DAG, |
| 335 | ATOMAND64_DAG, |
| 336 | ATOMNAND64_DAG, |
Eric Christopher | 9a77382 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 337 | ATOMSWAP64_DAG, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 338 | |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 339 | // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap. |
Chris Lattner | e479e96 | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 340 | LCMPXCHG_DAG, |
Chris Lattner | 54e5329 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 341 | LCMPXCHG8_DAG, |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 342 | LCMPXCHG16_DAG, |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 343 | |
Chris Lattner | 54e5329 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 344 | // VZEXT_LOAD - Load, scalar_to_vector, and zero extend. |
Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 345 | VZEXT_LOAD, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 346 | |
Chris Lattner | ed85da5 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 347 | // FNSTCW16m - Store FP control world into i16 memory. |
| 348 | FNSTCW16m, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 349 | |
Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 350 | /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the |
| 351 | /// integer destination in memory and a FP reg source. This corresponds |
| 352 | /// to the X86::FIST*m instructions and the rounding mode change stuff. It |
| 353 | /// has two inputs (token chain and address) and two outputs (int value |
| 354 | /// and token chain). |
| 355 | FP_TO_INT16_IN_MEM, |
| 356 | FP_TO_INT32_IN_MEM, |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 357 | FP_TO_INT64_IN_MEM, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 358 | |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 359 | /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the |
| 360 | /// integer source in memory and FP reg result. This corresponds to the |
| 361 | /// X86::FILD*m instructions. It has three inputs (token chain, address, |
| 362 | /// and source type) and two outputs (FP value and token chain). FILD_FLAG |
| 363 | /// also produces a flag). |
| 364 | FILD, |
| 365 | FILD_FLAG, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 366 | |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 367 | /// FLD - This instruction implements an extending load to FP stack slots. |
| 368 | /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain |
| 369 | /// operand, ptr to load from, and a ValueType node indicating the type |
| 370 | /// to load to. |
| 371 | FLD, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 372 | |
Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 373 | /// FST - This instruction implements a truncating store to FP stack |
| 374 | /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a |
| 375 | /// chain operand, value to store, address, and a ValueType to store it |
| 376 | /// as. |
Dan Gohman | 395a898 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 377 | FST, |
| 378 | |
| 379 | /// VAARG_64 - This instruction grabs the address of the next argument |
| 380 | /// from a va_list. (reads and modifies the va_list in memory) |
| 381 | VAARG_64 |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 382 | |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 383 | // WARNING: Do not add anything in the end unless you want the node to |
| 384 | // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be |
| 385 | // thought as target memory ops! |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 386 | }; |
| 387 | } |
| 388 | |
Evan Cheng | 084a1cd | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 389 | /// Define some predicates that are used for node matching. |
| 390 | namespace X86 { |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 391 | /// isVEXTRACTF128Index - Return true if the specified |
| 392 | /// EXTRACT_SUBVECTOR operand specifies a vector extract that is |
| 393 | /// suitable for input to VEXTRACTF128. |
| 394 | bool isVEXTRACTF128Index(SDNode *N); |
| 395 | |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 396 | /// isVINSERTF128Index - Return true if the specified |
| 397 | /// INSERT_SUBVECTOR operand specifies a subvector insert that is |
| 398 | /// suitable for input to VINSERTF128. |
| 399 | bool isVINSERTF128Index(SDNode *N); |
| 400 | |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 401 | /// getExtractVEXTRACTF128Immediate - Return the appropriate |
| 402 | /// immediate to extract the specified EXTRACT_SUBVECTOR index |
| 403 | /// with VEXTRACTF128 instructions. |
| 404 | unsigned getExtractVEXTRACTF128Immediate(SDNode *N); |
| 405 | |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 406 | /// getInsertVINSERTF128Immediate - Return the appropriate |
| 407 | /// immediate to insert at the specified INSERT_SUBVECTOR index |
| 408 | /// with VINSERTF128 instructions. |
| 409 | unsigned getInsertVINSERTF128Immediate(SDNode *N); |
| 410 | |
Evan Cheng | e62288f | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 411 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 412 | /// constant +0.0. |
| 413 | bool isZeroNode(SDValue Elt); |
Anton Korobeynikov | 741ea0d | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 414 | |
| 415 | /// isOffsetSuitableForCodeModel - Returns true of the given offset can be |
| 416 | /// fit into displacement field of the instruction. |
| 417 | bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
| 418 | bool hasSymbolicDisplacement = true); |
Evan Cheng | 3a0c5e5 | 2011-06-23 17:54:54 +0000 | [diff] [blame] | 419 | |
| 420 | |
| 421 | /// isCalleePop - Determines whether the callee is required to pop its |
| 422 | /// own arguments. Callee pop is necessary to support tail calls. |
| 423 | bool isCalleePop(CallingConv::ID CallingConv, |
| 424 | bool is64Bit, bool IsVarArg, bool TailCallOpt); |
Evan Cheng | 084a1cd | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 425 | } |
| 426 | |
Chris Lattner | f4aeff0 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 427 | //===--------------------------------------------------------------------===// |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 428 | // X86TargetLowering - X86 Implementation of the TargetLowering interface |
| 429 | class X86TargetLowering : public TargetLowering { |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 430 | public: |
Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 431 | explicit X86TargetLowering(X86TargetMachine &TM); |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 432 | |
Chris Lattner | 4bfbe93 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 433 | virtual unsigned getJumpTableEncoding() const; |
Chris Lattner | 9c1efcd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 434 | |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 435 | virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i8; } |
| 436 | |
Chris Lattner | 4bfbe93 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 437 | virtual const MCExpr * |
| 438 | LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, |
| 439 | const MachineBasicBlock *MBB, unsigned uid, |
| 440 | MCContext &Ctx) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 441 | |
Evan Cheng | 797d56f | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 442 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 443 | /// jumptable. |
Chris Lattner | 4bfbe93 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 444 | virtual SDValue getPICJumpTableRelocBase(SDValue Table, |
| 445 | SelectionDAG &DAG) const; |
Chris Lattner | 8a785d7 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 446 | virtual const MCExpr * |
| 447 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, |
| 448 | unsigned JTI, MCContext &Ctx) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 449 | |
Chris Lattner | 74f5bcf | 2007-02-26 04:01:25 +0000 | [diff] [blame] | 450 | /// getStackPtrReg - Return the stack pointer register we are using: either |
| 451 | /// ESP or RSP. |
| 452 | unsigned getStackPtrReg() const { return X86StackPtr; } |
Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 453 | |
| 454 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 455 | /// function arguments in the caller parameter area. For X86, aggregates |
| 456 | /// that contains are placed at 16-byte boundaries while the rest are at |
| 457 | /// 4-byte boundaries. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 458 | virtual unsigned getByValTypeAlignment(Type *Ty) const; |
Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 459 | |
| 460 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 461 | /// and store operations as a result of memset, memcpy, and memmove |
| 462 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 463 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 464 | /// means there isn't a need to check it against alignment requirement, |
| 465 | /// probably because the source does not need to be loaded. If |
Lang Hames | 58dba01 | 2011-10-26 23:50:43 +0000 | [diff] [blame] | 466 | /// 'IsZeroVal' is true, that means it's safe to return a |
Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 467 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded |
Evan Cheng | ebe47c8 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 468 | /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is |
| 469 | /// constant so it does not need to be loaded. |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 470 | /// It returns EVT::Other if the type should be determined using generic |
| 471 | /// target-independent logic. |
Evan Cheng | 6139937 | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 472 | virtual EVT |
Evan Cheng | ebe47c8 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 473 | getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign, |
Lang Hames | 58dba01 | 2011-10-26 23:50:43 +0000 | [diff] [blame] | 474 | bool IsZeroVal, bool MemcpyStrSrc, |
Dan Gohman | 148c69a | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 475 | MachineFunction &MF) const; |
Bill Wendling | bae6b2c | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 476 | |
| 477 | /// allowsUnalignedMemoryAccesses - Returns true if the target allows |
| 478 | /// unaligned memory accesses. of the specified type. |
| 479 | virtual bool allowsUnalignedMemoryAccesses(EVT VT) const { |
| 480 | return true; |
| 481 | } |
Bill Wendling | 31ceb1b | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 482 | |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 483 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 484 | /// |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 485 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const; |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 486 | |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 487 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 488 | /// type with new values built out of custom code. |
Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 489 | /// |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 490 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 491 | SelectionDAG &DAG) const; |
Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 492 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 493 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 494 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 495 | |
Evan Cheng | f1bd5fc | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 496 | /// isTypeDesirableForOp - Return true if the target has native support for |
| 497 | /// the specified value type and it is 'desirable' to use the type for the |
| 498 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 |
| 499 | /// instruction encodings are longer and some i16 instructions are slow. |
| 500 | virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const; |
| 501 | |
| 502 | /// isTypeDesirable - Return true if the target has native support for the |
| 503 | /// specified value type and it is 'desirable' to use the type. e.g. On x86 |
| 504 | /// i16 is legal, but undesirable since i16 instruction encodings are longer |
| 505 | /// and some i16 instructions are slow. |
| 506 | virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const; |
Evan Cheng | af56fac | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 507 | |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 508 | virtual MachineBasicBlock * |
| 509 | EmitInstrWithCustomInserter(MachineInstr *MI, |
| 510 | MachineBasicBlock *MBB) const; |
Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 511 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 512 | |
Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 513 | /// getTargetNodeName - This method returns the name of a target specific |
| 514 | /// DAG node. |
| 515 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 516 | |
Duncan Sands | f2641e1 | 2011-09-06 19:07:46 +0000 | [diff] [blame] | 517 | /// getSetCCResultType - Return the value type to use for ISD::SETCC. |
| 518 | virtual EVT getSetCCResultType(EVT VT) const; |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 519 | |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 520 | /// computeMaskedBitsForTargetNode - Determine which of the bits specified |
| 521 | /// in Mask are known to be either zero or one and return them in the |
Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 522 | /// KnownZero/KnownOne bitsets. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 523 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 524 | APInt &KnownZero, |
Dan Gohman | f990faf | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 525 | APInt &KnownOne, |
Dan Gohman | 309d3d5 | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 526 | const SelectionDAG &DAG, |
Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 527 | unsigned Depth = 0) const; |
Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 528 | |
Owen Anderson | 5e65dfb | 2010-09-21 20:42:50 +0000 | [diff] [blame] | 529 | // ComputeNumSignBitsForTargetNode - Determine the number of bits in the |
| 530 | // operation that are sign bits. |
| 531 | virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op, |
| 532 | unsigned Depth) const; |
| 533 | |
Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 534 | virtual bool |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 535 | isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 536 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 537 | SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const; |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 538 | |
Chris Lattner | 5849d22 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 539 | virtual bool ExpandInlineAsm(CallInst *CI) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 540 | |
Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 541 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 542 | |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 543 | /// Examine constraint string and operand type and determine a weight value. |
John Thompson | 1094c80 | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 544 | /// The operand object must already have been set up with the operand type. |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 545 | virtual ConstraintWeight getSingleConstraintMatchWeight( |
John Thompson | 1094c80 | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 546 | AsmOperandInfo &info, const char *constraint) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 547 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 548 | virtual const char *LowerXConstraint(EVT ConstraintVT) const; |
Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 549 | |
Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 550 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 551 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 552 | /// true it means one of the asm constraint of the inline asm instruction |
| 553 | /// being processed is 'm'. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 554 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
Eric Christopher | de9399b | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 555 | std::string &Constraint, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 556 | std::vector<SDValue> &Ops, |
Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 557 | SelectionDAG &DAG) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 558 | |
Chris Lattner | f4aeff0 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 559 | /// getRegForInlineAsmConstraint - Given a physical register constraint |
| 560 | /// (e.g. {edx}), return the register number and the register class for the |
| 561 | /// register. This should only be used for C_Register constraints. On |
| 562 | /// error, this returns a register number of 0. |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 563 | std::pair<unsigned, const TargetRegisterClass*> |
Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 564 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 565 | EVT VT) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 566 | |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 567 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 568 | /// by AM is legal for this target, for a load/store of the specified type. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 569 | virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const; |
Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 570 | |
Evan Cheng | f579bec | 2012-07-17 06:53:39 +0000 | [diff] [blame] | 571 | /// isLegalICmpImmediate - Return true if the specified immediate is legal |
| 572 | /// icmp immediate, that is the target has icmp instructions which can |
| 573 | /// compare a register against the immediate without having to materialize |
| 574 | /// the immediate into a register. |
| 575 | virtual bool isLegalICmpImmediate(int64_t Imm) const; |
| 576 | |
| 577 | /// isLegalAddImmediate - Return true if the specified immediate is legal |
| 578 | /// add immediate, that is the target has add instructions which can |
| 579 | /// add a register and the immediate without having to materialize |
| 580 | /// the immediate into a register. |
| 581 | virtual bool isLegalAddImmediate(int64_t Imm) const; |
| 582 | |
Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 583 | /// isTruncateFree - Return true if it's free to truncate a value of |
| 584 | /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in |
| 585 | /// register EAX to i16 by referencing its sub-register AX. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 586 | virtual bool isTruncateFree(Type *Ty1, Type *Ty2) const; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 587 | virtual bool isTruncateFree(EVT VT1, EVT VT2) const; |
Dan Gohman | ad3e549 | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 588 | |
| 589 | /// isZExtFree - Return true if any actual instruction that defines a |
| 590 | /// value of type Ty1 implicit zero-extends the value to Ty2 in the result |
| 591 | /// register. This does not necessarily include registers defined in |
| 592 | /// unknown ways, such as incoming arguments, or copies from unknown |
| 593 | /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this |
| 594 | /// does not necessarily apply to truncate instructions. e.g. on x86-64, |
| 595 | /// all instructions that define 32-bit values implicit zero-extend the |
| 596 | /// result out to 64 bits. |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 597 | virtual bool isZExtFree(Type *Ty1, Type *Ty2) const; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 598 | virtual bool isZExtFree(EVT VT1, EVT VT2) const; |
Dan Gohman | ad3e549 | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 599 | |
Evan Cheng | a9cda8a | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 600 | /// isNarrowingProfitable - Return true if it's profitable to narrow |
| 601 | /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow |
| 602 | /// from i32 to i8 but not from i32 to i16. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 603 | virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const; |
Evan Cheng | a9cda8a | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 604 | |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 605 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 606 | /// specified FP immediate natively. If false, the legalizer will |
| 607 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | 83896a5 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 608 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 609 | |
Evan Cheng | 68ad48b | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 610 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 611 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
Chris Lattner | f4aeff0 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 612 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask |
| 613 | /// values are assumed to be legal. |
Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 614 | virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 615 | EVT VT) const; |
Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 616 | |
| 617 | /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is |
| 618 | /// used by Targets can use this to indicate if there is a suitable |
| 619 | /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant |
| 620 | /// pool entry. |
Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 621 | virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 622 | EVT VT) const; |
Evan Cheng | 0a62cb4 | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 623 | |
| 624 | /// ShouldShrinkFPConstant - If true, then instruction selection should |
| 625 | /// seek to shrink the FP constant of the specified type to a smaller type |
| 626 | /// in order to save space and / or reduce runtime. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 627 | virtual bool ShouldShrinkFPConstant(EVT VT) const { |
Evan Cheng | 0a62cb4 | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 628 | // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more |
| 629 | // expensive than a straight movsd. On the other hand, it's important to |
| 630 | // shrink long double fp constant since fldt is very slow. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 631 | return !X86ScalarSSEf64 || VT == MVT::f80; |
Evan Cheng | 0a62cb4 | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 632 | } |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 633 | |
Dan Gohman | 4df9d9c | 2010-05-11 16:21:03 +0000 | [diff] [blame] | 634 | const X86Subtarget* getSubtarget() const { |
Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 635 | return Subtarget; |
Rafael Espindola | fa0df55 | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 636 | } |
| 637 | |
Chris Lattner | 7dc00e8 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 638 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 639 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 640 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 641 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 642 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Chris Lattner | 7dc00e8 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 643 | } |
Dan Gohman | 4619e93 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 644 | |
Michael J. Spencer | 248d65e | 2012-02-24 19:01:22 +0000 | [diff] [blame] | 645 | /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine |
| 646 | /// for fptoui. |
| 647 | bool isTargetFTOL() const { |
| 648 | return Subtarget->isTargetWindows() && !Subtarget->is64Bit(); |
| 649 | } |
| 650 | |
| 651 | /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be |
| 652 | /// used for fptoui to the given type. |
| 653 | bool isIntegerTypeFTOL(EVT VT) const { |
| 654 | return isTargetFTOL() && VT == MVT::i64; |
| 655 | } |
| 656 | |
Dan Gohman | 4619e93 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 657 | /// createFastISel - This method returns a target specific FastISel object, |
| 658 | /// or null if the target does not support "fast" ISel. |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 659 | virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const; |
Bill Wendling | 31ceb1b | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 660 | |
Eric Christopher | 2ad0c77 | 2010-07-06 05:18:56 +0000 | [diff] [blame] | 661 | /// getStackCookieLocation - Return true if the target stores stack |
| 662 | /// protector cookies at a fixed offset in some non-standard address |
| 663 | /// space, and populates the address space and offset as |
| 664 | /// appropriate. |
| 665 | virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const; |
| 666 | |
Stuart Hastings | e0d3426 | 2011-06-06 23:15:58 +0000 | [diff] [blame] | 667 | SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot, |
| 668 | SelectionDAG &DAG) const; |
| 669 | |
Evan Cheng | d4218b8 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 670 | protected: |
| 671 | std::pair<const TargetRegisterClass*, uint8_t> |
| 672 | findRepresentativeClass(EVT VT) const; |
| 673 | |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 674 | private: |
Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 675 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 676 | /// make the right decision when generating code for different targets. |
| 677 | const X86Subtarget *Subtarget; |
Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 678 | const X86RegisterInfo *RegInfo; |
Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 679 | const TargetData *TD; |
Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 680 | |
Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 681 | /// X86StackPtr - X86 physical register used as stack ptr. |
| 682 | unsigned X86StackPtr; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 683 | |
| 684 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 685 | /// floating point ops. |
| 686 | /// When SSE is available, use it for f32 operations. |
| 687 | /// When SSE2 is available, use it for f64 operations. |
| 688 | bool X86ScalarSSEf32; |
| 689 | bool X86ScalarSSEf64; |
Evan Cheng | 084a1cd | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 690 | |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 691 | /// LegalFPImmediates - A list of legal fp immediates. |
| 692 | std::vector<APFloat> LegalFPImmediates; |
| 693 | |
| 694 | /// addLegalFPImmediate - Indicate that this x86 target can instruction |
| 695 | /// select the specified FP immediate natively. |
| 696 | void addLegalFPImmediate(const APFloat& Imm) { |
| 697 | LegalFPImmediates.push_back(Imm); |
| 698 | } |
| 699 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 700 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 701 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 702 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 703 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 704 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 705 | SDValue LowerMemArgument(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 706 | CallingConv::ID CallConv, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 707 | const SmallVectorImpl<ISD::InputArg> &ArgInfo, |
| 708 | DebugLoc dl, SelectionDAG &DAG, |
| 709 | const CCValAssign &VA, MachineFrameInfo *MFI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 710 | unsigned i) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 711 | SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, |
| 712 | DebugLoc dl, SelectionDAG &DAG, |
| 713 | const CCValAssign &VA, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 714 | ISD::ArgFlagsTy Flags) const; |
Rafael Espindola | e636fc0 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 715 | |
Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 716 | // Call lowering helpers. |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 717 | |
| 718 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 719 | /// for tail call optimization. Targets which want to do tail call |
| 720 | /// optimization should implement this function. |
Evan Cheng | 6f36a08 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 721 | bool IsEligibleForTailCallOptimization(SDValue Callee, |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 722 | CallingConv::ID CalleeCC, |
| 723 | bool isVarArg, |
Evan Cheng | ae5edee | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 724 | bool isCalleeStructRet, |
| 725 | bool isCallerStructRet, |
Evan Cheng | 85476f3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 726 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 727 | const SmallVectorImpl<SDValue> &OutVals, |
Evan Cheng | 85476f3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 728 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 729 | SelectionDAG& DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 730 | bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const; |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 731 | SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr, |
| 732 | SDValue Chain, bool IsTailCall, bool Is64Bit, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 733 | int FPDiff, DebugLoc dl) const; |
Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 734 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 735 | unsigned GetAlignedArgumentStackSize(unsigned StackSize, |
| 736 | SelectionDAG &DAG) const; |
Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 737 | |
Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 738 | std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, |
NAKAMURA Takumi | bdf9487 | 2012-02-25 03:37:25 +0000 | [diff] [blame] | 739 | bool isSigned, |
| 740 | bool isReplace) const; |
Evan Cheng | 493b882 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 741 | |
| 742 | SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 743 | SelectionDAG &DAG) const; |
| 744 | SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
| 745 | SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const; |
| 746 | SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const; |
| 747 | SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
| 748 | SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const; |
| 749 | SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
| 750 | SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const; |
| 751 | SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
David Greene | b6f1611 | 2011-01-26 15:38:49 +0000 | [diff] [blame] | 752 | SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const; |
David Greene | bab5e6e | 2011-01-26 19:13:22 +0000 | [diff] [blame] | 753 | SDValue LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 754 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const; |
| 755 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; |
Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 756 | SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
| 757 | int64_t Offset, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 758 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; |
| 759 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; |
| 760 | SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 8f971c2 | 2011-05-11 08:12:09 +0000 | [diff] [blame] | 761 | SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 762 | SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 763 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 764 | SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 765 | SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const; |
| 766 | SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const; |
| 767 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
| 768 | SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const; |
| 769 | SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const; |
| 770 | SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const; |
| 771 | SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; |
Stuart Hastings | 9f20804 | 2011-06-01 04:39:42 +0000 | [diff] [blame] | 772 | SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const; |
Evan Cheng | 9c8cd8c | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 773 | SDValue LowerToBT(SDValue And, ISD::CondCode CC, |
| 774 | DebugLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 775 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 776 | SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 777 | SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
| 778 | SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
| 779 | SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const; |
| 780 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const; |
| 781 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const; |
| 782 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const; |
| 783 | SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const; |
| 784 | SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const; |
| 785 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
Benjamin Kramer | 0ab2794 | 2012-07-12 09:31:43 +0000 | [diff] [blame] | 786 | SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 787 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; |
| 788 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; |
| 789 | SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const; |
| 790 | SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; |
Duncan Sands | a098436 | 2011-09-06 13:37:06 +0000 | [diff] [blame] | 791 | SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; |
| 792 | SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 793 | SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const; |
| 794 | SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const; |
Chandler Carruth | 7e9453e | 2011-12-24 10:55:54 +0000 | [diff] [blame] | 795 | SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 796 | SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const; |
Craig Topper | de92622 | 2011-08-24 06:14:18 +0000 | [diff] [blame] | 797 | SDValue LowerADD(SDValue Op, SelectionDAG &DAG) const; |
| 798 | SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) const; |
| 799 | SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 8f971c2 | 2011-05-11 08:12:09 +0000 | [diff] [blame] | 800 | SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 801 | SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const; |
Bill Wendling | 6683547 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 802 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 803 | SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const; |
| 804 | SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const; |
| 805 | SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const; |
Eric Christopher | 9a77382 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 806 | SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const; |
Eli Friedman | 26a4848 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 807 | SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | 771f296 | 2011-07-14 11:11:14 +0000 | [diff] [blame] | 808 | SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const; |
Elena Demikhovsky | 0e48c70 | 2012-02-01 07:56:44 +0000 | [diff] [blame] | 809 | SDValue PerformTruncateCombine(SDNode* N, SelectionDAG &DAG, DAGCombinerInfo &DCI) const; |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 810 | |
Bruno Cardoso Lopes | 9f20e7a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 811 | // Utility functions to help LowerVECTOR_SHUFFLE |
| 812 | SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const; |
Nadav Rotem | b801ca3 | 2012-04-09 07:45:58 +0000 | [diff] [blame] | 813 | SDValue LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const; |
| 814 | SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 9f20e7a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 815 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 816 | virtual SDValue |
| 817 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 818 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 819 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 820 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 821 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 822 | virtual SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 823 | LowerCall(CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 824 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 825 | |
| 826 | virtual SDValue |
| 827 | LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 828 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 829 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 830 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 831 | DebugLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 832 | |
Evan Cheng | f8bad08 | 2012-04-10 01:51:00 +0000 | [diff] [blame] | 833 | virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const; |
Evan Cheng | d4b0873 | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 834 | |
Evan Cheng | 0663f23 | 2011-03-21 01:19:09 +0000 | [diff] [blame] | 835 | virtual bool mayBeEmittedAsTailCall(CallInst *CI) const; |
| 836 | |
Cameron Zwarich | 2ef0c69 | 2011-03-17 14:53:37 +0000 | [diff] [blame] | 837 | virtual EVT |
| 838 | getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT, |
| 839 | ISD::NodeType ExtendKind) const; |
Cameron Zwarich | ac10627 | 2011-03-16 22:20:18 +0000 | [diff] [blame] | 840 | |
Kenneth Uildriks | 0711973 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 841 | virtual bool |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 842 | CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, |
Bill Wendling | 318f03f | 2012-07-19 00:15:11 +0000 | [diff] [blame^] | 843 | bool isVarArg, |
| 844 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 845 | LLVMContext &Context) const; |
Kenneth Uildriks | 0711973 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 846 | |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 847 | void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 848 | SelectionDAG &DAG, unsigned NewOp) const; |
Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 849 | |
Eric Christopher | 9fe912d | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 850 | /// Utility function to emit string processing sse4.2 instructions |
| 851 | /// that return in xmm0. |
Evan Cheng | b82b551 | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 852 | /// This takes the instruction to expand, the associated machine basic |
| 853 | /// block, the number of args, and whether or not the second arg is |
| 854 | /// in memory or not. |
Eric Christopher | 9fe912d | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 855 | MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB, |
Mon P Wang | c576ee9 | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 856 | unsigned argNum, bool inMem) const; |
Eric Christopher | 9fe912d | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 857 | |
Eric Christopher | fa6657c | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 858 | /// Utility functions to emit monitor and mwait instructions. These |
| 859 | /// need to make sure that the arguments to the intrinsic are in the |
| 860 | /// correct registers. |
Eric Christopher | 1a86e84 | 2010-11-30 08:10:28 +0000 | [diff] [blame] | 861 | MachineBasicBlock *EmitMonitor(MachineInstr *MI, |
| 862 | MachineBasicBlock *BB) const; |
Eric Christopher | fa6657c | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 863 | MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const; |
| 864 | |
Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 865 | /// Utility function to emit atomic bitwise operations (and, or, xor). |
Evan Cheng | b82b551 | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 866 | /// It takes the bitwise instruction to expand, the associated machine basic |
| 867 | /// block, and the associated X86 opcodes for reg/reg and reg/imm. |
Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 868 | MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter( |
| 869 | MachineInstr *BInstr, |
| 870 | MachineBasicBlock *BB, |
| 871 | unsigned regOpc, |
Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 872 | unsigned immOpc, |
Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 873 | unsigned loadOpc, |
| 874 | unsigned cxchgOpc, |
Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 875 | unsigned notOpc, |
| 876 | unsigned EAXreg, |
Craig Topper | 760b134 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 877 | const TargetRegisterClass *RC, |
Richard Smith | 3e8f1f6 | 2012-04-13 22:47:00 +0000 | [diff] [blame] | 878 | bool Invert = false) const; |
Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 879 | |
| 880 | MachineBasicBlock *EmitAtomicBit6432WithCustomInserter( |
| 881 | MachineInstr *BInstr, |
| 882 | MachineBasicBlock *BB, |
| 883 | unsigned regOpcL, |
| 884 | unsigned regOpcH, |
| 885 | unsigned immOpcL, |
| 886 | unsigned immOpcH, |
Richard Smith | 3e8f1f6 | 2012-04-13 22:47:00 +0000 | [diff] [blame] | 887 | bool Invert = false) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 888 | |
Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 889 | /// Utility function to emit atomic min and max. It takes the min/max |
Bill Wendling | 189d671 | 2009-03-26 01:46:56 +0000 | [diff] [blame] | 890 | /// instruction to expand, the associated basic block, and the associated |
| 891 | /// cmov opcode for moving the min or max value. |
Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 892 | MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr, |
| 893 | MachineBasicBlock *BB, |
Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 894 | unsigned cmovOpc) const; |
Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 895 | |
Dan Gohman | 395a898 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 896 | // Utility function to emit the low-level va_arg code for X86-64. |
| 897 | MachineBasicBlock *EmitVAARG64WithCustomInserter( |
| 898 | MachineInstr *MI, |
| 899 | MachineBasicBlock *MBB) const; |
| 900 | |
Dan Gohman | 0700a56 | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 901 | /// Utility function to emit the xmm reg save portion of va_start. |
| 902 | MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter( |
| 903 | MachineInstr *BInstr, |
| 904 | MachineBasicBlock *BB) const; |
| 905 | |
Chris Lattner | d5f4fcc | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 906 | MachineBasicBlock *EmitLoweredSelect(MachineInstr *I, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 907 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 908 | |
Michael J. Spencer | f509c6c | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 909 | MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 910 | MachineBasicBlock *BB) const; |
Michael J. Spencer | 9cafc87 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 911 | |
Rafael Espindola | 94d3253 | 2011-08-30 19:47:04 +0000 | [diff] [blame] | 912 | MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI, |
| 913 | MachineBasicBlock *BB, |
| 914 | bool Is64Bit) const; |
| 915 | |
Eric Christopher | b0e1a45 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 916 | MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI, |
| 917 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | d5e3fd6 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 918 | |
Rafael Espindola | 5d88289 | 2010-11-27 20:43:02 +0000 | [diff] [blame] | 919 | MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI, |
| 920 | MachineBasicBlock *BB) const; |
| 921 | |
Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 922 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 923 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 6e45f1d | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 924 | SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const; |
Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 925 | |
| 926 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 927 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 6e45f1d | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 928 | SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 929 | SelectionDAG &DAG) const; |
Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 930 | |
| 931 | /// Convert a comparison if required by the subtarget. |
| 932 | SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const; |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 933 | }; |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 934 | |
| 935 | namespace X86 { |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 936 | FastISel *createFastISel(FunctionLoweringInfo &funcInfo); |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 937 | } |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 938 | } |
| 939 | |
Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 940 | #endif // X86ISELLOWERING_H |