blob: e352a35ff7578f45c6173e99031b246e64328a29 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000013#include "ARM.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "ARMFrameLowering.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000015#include "ARMTargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000016#include "ARMTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000017#include "ARMTargetTransformInfo.h"
Evan Chengad3aac712007-05-16 02:01:49 +000018#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000019#include "llvm/CodeGen/TargetPassConfig.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000020#include "llvm/IR/Function.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000021#include "llvm/IR/LegacyPassManager.h"
Bill Wendling354ff9e2011-09-27 22:14:12 +000022#include "llvm/MC/MCAsmInfo.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000023#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000024#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng10043e22007-01-19 07:51:42 +000026#include "llvm/Target/TargetOptions.h"
Devang Patel76c85632011-10-17 17:17:43 +000027#include "llvm/Transforms/Scalar.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000028using namespace llvm;
29
Evan Chengf066b2f2011-08-25 01:00:36 +000030static cl::opt<bool>
Silviu Baranga82dd6ac2013-03-15 18:28:25 +000031DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
32 cl::desc("Inhibit optimization of S->D register accesses on A15"),
33 cl::init(false));
34
Tim Northoverb4ddc082014-05-30 10:09:59 +000035static cl::opt<bool>
36EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden,
37 cl::desc("Run SimplifyCFG after expanding atomic operations"
38 " to make use of cmpxchg flow-based information"),
39 cl::init(true));
40
Renato Golin4c871392015-03-26 18:38:04 +000041static cl::opt<bool>
42EnableARMLoadStoreOpt("arm-load-store-opt", cl::Hidden,
43 cl::desc("Enable ARM load/store optimization pass"),
44 cl::init(true));
45
Ahmed Bougachab96444e2015-04-11 00:06:36 +000046// FIXME: Unify control over GlobalMerge.
47static cl::opt<cl::boolOrDefault>
48EnableGlobalMerge("arm-global-merge", cl::Hidden,
49 cl::desc("Enable the global merge pass"));
50
Jim Grosbachf24f9d92009-08-11 15:33:49 +000051extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000052 // Register the target.
Christian Pirkerdc9ff752014-04-01 15:19:30 +000053 RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget);
54 RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget);
55 RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget);
56 RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000057}
Douglas Gregor1b731d52009-06-16 20:12:29 +000058
Aditya Nandakumara2719322014-11-13 09:26:31 +000059static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
60 if (TT.isOSBinFormatMachO())
61 return make_unique<TargetLoweringObjectFileMachO>();
62 if (TT.isOSWindows())
63 return make_unique<TargetLoweringObjectFileCOFF>();
64 return make_unique<ARMElfTargetObjectFile>();
65}
66
Eric Christopher661f2d12014-12-18 02:20:58 +000067static ARMBaseTargetMachine::ARMABI
68computeTargetABI(const Triple &TT, StringRef CPU,
69 const TargetOptions &Options) {
Tim Northovere0ccdc62015-10-28 22:46:43 +000070 if (Options.MCOptions.getABIName() == "aapcs16")
71 return ARMBaseTargetMachine::ARM_ABI_AAPCS16;
72 else if (Options.MCOptions.getABIName().startswith("aapcs"))
Eric Christopher661f2d12014-12-18 02:20:58 +000073 return ARMBaseTargetMachine::ARM_ABI_AAPCS;
Eric Christopher6e30cd92015-01-14 00:50:31 +000074 else if (Options.MCOptions.getABIName().startswith("apcs"))
Eric Christopher661f2d12014-12-18 02:20:58 +000075 return ARMBaseTargetMachine::ARM_ABI_APCS;
76
Eric Christopher6e30cd92015-01-14 00:50:31 +000077 assert(Options.MCOptions.getABIName().empty() &&
78 "Unknown target-abi option!");
Eric Christopher661f2d12014-12-18 02:20:58 +000079
80 ARMBaseTargetMachine::ARMABI TargetABI =
81 ARMBaseTargetMachine::ARM_ABI_UNKNOWN;
82
83 // FIXME: This is duplicated code from the front end and should be unified.
84 if (TT.isOSBinFormatMachO()) {
85 if (TT.getEnvironment() == llvm::Triple::EABI ||
Daniel Sandersfbdab432015-07-06 16:33:18 +000086 (TT.getOS() == llvm::Triple::UnknownOS && TT.isOSBinFormatMachO()) ||
Eric Christopher661f2d12014-12-18 02:20:58 +000087 CPU.startswith("cortex-m")) {
88 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
Tim Northover042a6c12016-01-27 19:32:29 +000089 } else if (TT.isWatchABI()) {
Tim Northovere0ccdc62015-10-28 22:46:43 +000090 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS16;
Eric Christopher661f2d12014-12-18 02:20:58 +000091 } else {
92 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
93 }
94 } else if (TT.isOSWindows()) {
95 // FIXME: this is invalid for WindowsCE
96 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
97 } else {
98 // Select the default based on the platform.
99 switch (TT.getEnvironment()) {
100 case llvm::Triple::Android:
101 case llvm::Triple::GNUEABI:
102 case llvm::Triple::GNUEABIHF:
103 case llvm::Triple::EABIHF:
104 case llvm::Triple::EABI:
105 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
106 break;
107 case llvm::Triple::GNU:
108 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
109 break;
110 default:
Daniel Sandersfbdab432015-07-06 16:33:18 +0000111 if (TT.isOSNetBSD())
112 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
Eric Christopher661f2d12014-12-18 02:20:58 +0000113 else
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000114 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
Eric Christopher661f2d12014-12-18 02:20:58 +0000115 break;
116 }
117 }
118
119 return TargetABI;
120}
121
Daniel Sandersed64d622015-06-11 15:34:59 +0000122static std::string computeDataLayout(const Triple &TT, StringRef CPU,
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000123 const TargetOptions &Options,
Eric Christopher8b770652015-01-26 19:03:15 +0000124 bool isLittle) {
Daniel Sandersed64d622015-06-11 15:34:59 +0000125 auto ABI = computeTargetABI(TT, CPU, Options);
Eric Christopher8b770652015-01-26 19:03:15 +0000126 std::string Ret = "";
127
128 if (isLittle)
129 // Little endian.
130 Ret += "e";
131 else
132 // Big endian.
133 Ret += "E";
134
Daniel Sandersed64d622015-06-11 15:34:59 +0000135 Ret += DataLayout::getManglingComponent(TT);
Eric Christopher8b770652015-01-26 19:03:15 +0000136
137 // Pointers are 32 bits and aligned to 32 bits.
138 Ret += "-p:32:32";
139
140 // ABIs other than APCS have 64 bit integers with natural alignment.
141 if (ABI != ARMBaseTargetMachine::ARM_ABI_APCS)
142 Ret += "-i64:64";
143
144 // We have 64 bits floats. The APCS ABI requires them to be aligned to 32
145 // bits, others to 64 bits. We always try to align to 64 bits.
146 if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS)
147 Ret += "-f64:32:64";
148
149 // We have 128 and 64 bit vectors. The APCS ABI aligns them to 32 bits, others
150 // to 64. We always ty to give them natural alignment.
151 if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS)
152 Ret += "-v64:32:64-v128:32:128";
Tim Northovere0ccdc62015-10-28 22:46:43 +0000153 else if (ABI != ARMBaseTargetMachine::ARM_ABI_AAPCS16)
Eric Christopher8b770652015-01-26 19:03:15 +0000154 Ret += "-v128:64:128";
155
156 // Try to align aggregates to 32 bits (the default is 64 bits, which has no
157 // particular hardware support on 32-bit ARM).
158 Ret += "-a:0:32";
159
160 // Integer registers are 32 bits.
161 Ret += "-n32";
162
163 // The stack is 128 bit aligned on NaCl, 64 bit aligned on AAPCS and 32 bit
164 // aligned everywhere else.
Tim Northovere0ccdc62015-10-28 22:46:43 +0000165 if (TT.isOSNaCl() || ABI == ARMBaseTargetMachine::ARM_ABI_AAPCS16)
Eric Christopher8b770652015-01-26 19:03:15 +0000166 Ret += "-S128";
167 else if (ABI == ARMBaseTargetMachine::ARM_ABI_AAPCS)
168 Ret += "-S64";
169 else
170 Ret += "-S32";
171
172 return Ret;
173}
174
Evan Cheng9f830142007-02-23 03:14:31 +0000175/// TargetMachine ctor - Create an ARM architecture model.
176///
Daniel Sanders3e5de882015-06-11 19:41:26 +0000177ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, const Triple &TT,
Evan Cheng2129f592011-07-19 06:37:02 +0000178 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000179 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000180 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000181 CodeGenOpt::Level OL, bool isLittle)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000182 : LLVMTargetMachine(T, computeDataLayout(TT, CPU, Options, isLittle), TT,
183 CPU, FS, Options, RM, CM, OL),
184 TargetABI(computeTargetABI(TT, CPU, Options)),
Daniel Sandersc81f4502015-06-16 15:44:21 +0000185 TLOF(createTLOF(getTargetTriple())),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000186 Subtarget(TT, CPU, FS, *this, isLittle), isLittle(isLittle) {
Tim Northoverf1c31b92013-12-18 14:18:36 +0000187
188 // Default to triple-appropriate float ABI
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000189 if (Options.FloatABIType == FloatABI::Default)
Tim Northover44594ad2013-12-18 09:27:33 +0000190 this->Options.FloatABIType =
191 Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft;
Renato Golin6d435f12015-11-09 12:40:30 +0000192
193 // Default to triple-appropriate EABI
194 if (Options.EABIVersion == EABI::Default ||
195 Options.EABIVersion == EABI::Unknown) {
196 if (Subtarget.isTargetGNUAEABI())
197 this->Options.EABIVersion = EABI::GNU;
198 else
199 this->Options.EABIVersion = EABI::EABI5;
200 }
Evan Cheng66cff402008-10-30 16:10:54 +0000201}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000202
Reid Kleckner357600e2014-11-20 23:37:18 +0000203ARMBaseTargetMachine::~ARMBaseTargetMachine() {}
204
Eric Christopher3faf2f12014-10-06 06:45:36 +0000205const ARMSubtarget *
206ARMBaseTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +0000207 Attribute CPUAttr = F.getFnAttribute("target-cpu");
208 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000209
210 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
211 ? CPUAttr.getValueAsString().str()
212 : TargetCPU;
213 std::string FS = !FSAttr.hasAttribute(Attribute::None)
214 ? FSAttr.getValueAsString().str()
215 : TargetFS;
216
217 // FIXME: This is related to the code below to reset the target options,
218 // we need to know whether or not the soft float flag is set on the
219 // function before we can generate a subtarget. We also need to use
220 // it as a key for the subtarget since that can be the only difference
221 // between two functions.
Eric Christopher824f42f2015-05-12 01:26:05 +0000222 bool SoftFloat =
Eric Christopher824f42f2015-05-12 01:26:05 +0000223 F.getFnAttribute("use-soft-float").getValueAsString() == "true";
224 // If the soft float attribute is set on the function turn on the soft float
225 // subtarget feature.
226 if (SoftFloat)
227 FS += FS.empty() ? "+soft-float" : ",+soft-float";
Eric Christopher3faf2f12014-10-06 06:45:36 +0000228
Eric Christopher824f42f2015-05-12 01:26:05 +0000229 auto &I = SubtargetMap[CPU + FS];
Eric Christopher3faf2f12014-10-06 06:45:36 +0000230 if (!I) {
231 // This needs to be done before we create a new subtarget since any
232 // creation will depend on the TM and the code generation flags on the
233 // function that reside in TargetOptions.
234 resetTargetOptions(F);
Daniel Sandersc81f4502015-06-16 15:44:21 +0000235 I = llvm::make_unique<ARMSubtarget>(TargetTriple, CPU, FS, *this, isLittle);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000236 }
237 return I.get();
238}
239
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000240TargetIRAnalysis ARMBaseTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000241 return TargetIRAnalysis([this](const Function &F) {
242 return TargetTransformInfo(ARMTTIImpl(this, F));
243 });
Chandler Carruth664e3542013-01-07 01:37:14 +0000244}
245
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000246void ARMTargetMachine::anchor() {}
David Blaikiea379b1812011-12-20 02:50:00 +0000247
Daniel Sanders3e5de882015-06-11 19:41:26 +0000248ARMTargetMachine::ARMTargetMachine(const Target &T, const Triple &TT,
249 StringRef CPU, StringRef FS,
250 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000251 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000252 CodeGenOpt::Level OL, bool isLittle)
253 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000254 initAsmInfo();
Evan Cheng5190f092010-08-11 07:17:46 +0000255 if (!Subtarget.hasARMOps())
256 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
257 "support ARM mode execution!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000258}
259
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000260void ARMLETargetMachine::anchor() {}
Christian Pirker2a111602014-03-28 14:35:30 +0000261
Daniel Sanders3e5de882015-06-11 19:41:26 +0000262ARMLETargetMachine::ARMLETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000263 StringRef CPU, StringRef FS,
264 const TargetOptions &Options,
265 Reloc::Model RM, CodeModel::Model CM,
266 CodeGenOpt::Level OL)
267 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000268
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000269void ARMBETargetMachine::anchor() {}
Christian Pirker2a111602014-03-28 14:35:30 +0000270
Daniel Sanders3e5de882015-06-11 19:41:26 +0000271ARMBETargetMachine::ARMBETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000272 StringRef CPU, StringRef FS,
273 const TargetOptions &Options,
274 Reloc::Model RM, CodeModel::Model CM,
275 CodeGenOpt::Level OL)
276 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000277
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000278void ThumbTargetMachine::anchor() {}
David Blaikiea379b1812011-12-20 02:50:00 +0000279
Daniel Sanders3e5de882015-06-11 19:41:26 +0000280ThumbTargetMachine::ThumbTargetMachine(const Target &T, const Triple &TT,
Evan Cheng2129f592011-07-19 06:37:02 +0000281 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000282 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000283 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000284 CodeGenOpt::Level OL, bool isLittle)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000285 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000286 initAsmInfo();
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000287}
288
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000289void ThumbLETargetMachine::anchor() {}
Christian Pirker2a111602014-03-28 14:35:30 +0000290
Daniel Sanders3e5de882015-06-11 19:41:26 +0000291ThumbLETargetMachine::ThumbLETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000292 StringRef CPU, StringRef FS,
293 const TargetOptions &Options,
294 Reloc::Model RM, CodeModel::Model CM,
295 CodeGenOpt::Level OL)
296 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000297
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000298void ThumbBETargetMachine::anchor() {}
Christian Pirker2a111602014-03-28 14:35:30 +0000299
Daniel Sanders3e5de882015-06-11 19:41:26 +0000300ThumbBETargetMachine::ThumbBETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000301 StringRef CPU, StringRef FS,
302 const TargetOptions &Options,
303 Reloc::Model RM, CodeModel::Model CM,
304 CodeGenOpt::Level OL)
305 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000306
Andrew Trickccb67362012-02-03 05:12:41 +0000307namespace {
308/// ARM Code Generator Pass Configuration Options.
309class ARMPassConfig : public TargetPassConfig {
310public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000311 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
312 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000313
314 ARMBaseTargetMachine &getARMTargetMachine() const {
315 return getTM<ARMBaseTargetMachine>();
316 }
317
Tim Northoverb4ddc082014-05-30 10:09:59 +0000318 void addIRPasses() override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000319 bool addPreISel() override;
320 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000321 void addPreRegAlloc() override;
322 void addPreSched2() override;
323 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000324};
325} // namespace
326
Andrew Trickf8ea1082012-02-04 02:56:59 +0000327TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
328 return new ARMPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000329}
330
Tim Northoverb4ddc082014-05-30 10:09:59 +0000331void ARMPassConfig::addIRPasses() {
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000332 if (TM->Options.ThreadModel == ThreadModel::Single)
333 addPass(createLowerAtomicPass());
334 else
Robin Morisset59c23cd2014-08-21 21:50:01 +0000335 addPass(createAtomicExpandPass(TM));
Tim Northoverc882eb02014-04-03 11:44:58 +0000336
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000337 // Cmpxchg instructions are often used with a subsequent comparison to
338 // determine whether it succeeded. We can exploit existing control-flow in
339 // ldrex/strex loops to simplify this, but it needs tidying up.
Akira Hatanaka4a616192015-06-08 18:50:43 +0000340 if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
341 addPass(createCFGSimplificationPass(-1, [this](const Function &F) {
342 const auto &ST = this->TM->getSubtarget<ARMSubtarget>(F);
343 return ST.hasAnyDataBarrier() && !ST.isThumb1Only();
344 }));
Tim Northoverb4ddc082014-05-30 10:09:59 +0000345
346 TargetPassConfig::addIRPasses();
Hao Liu2cd34bb2015-06-26 02:45:36 +0000347
348 // Match interleaved memory accesses to ldN/stN intrinsics.
349 if (TM->getOptLevel() != CodeGenOpt::None)
350 addPass(createInterleavedAccessPass(TM));
Tim Northoverb4ddc082014-05-30 10:09:59 +0000351}
352
353bool ARMPassConfig::addPreISel() {
Ahmed Bougacha82076412015-06-04 20:39:23 +0000354 if ((TM->getOptLevel() != CodeGenOpt::None &&
Ahmed Bougachab96444e2015-04-11 00:06:36 +0000355 EnableGlobalMerge == cl::BOU_UNSET) ||
Ahmed Bougacha82076412015-06-04 20:39:23 +0000356 EnableGlobalMerge == cl::BOU_TRUE) {
Eric Christophered47b222015-02-23 19:28:45 +0000357 // FIXME: This is using the thumb1 only constant value for
358 // maximal global offset for merging globals. We may want
359 // to look into using the old value for non-thumb1 code of
360 // 4095 based on the TargetMachine, but this starts to become
361 // tricky when doing code gen per function.
Ahmed Bougacha82076412015-06-04 20:39:23 +0000362 bool OnlyOptimizeForSize = (TM->getOptLevel() < CodeGenOpt::Aggressive) &&
363 (EnableGlobalMerge == cl::BOU_UNSET);
John Brawnf3324cf2015-08-03 12:13:33 +0000364 // Merging of extern globals is enabled by default on non-Mach-O as we
365 // expect it to be generally either beneficial or harmless. On Mach-O it
366 // is disabled as we emit the .subsections_via_symbols directive which
367 // means that merging extern globals is not safe.
368 bool MergeExternalByDefault = !TM->getTargetTriple().isOSBinFormatMachO();
369 addPass(createGlobalMergePass(TM, 127, OnlyOptimizeForSize,
370 MergeExternalByDefault));
Ahmed Bougacha82076412015-06-04 20:39:23 +0000371 }
Anton Korobeynikov19edda02010-07-24 21:52:08 +0000372
373 return false;
374}
375
Andrew Trickccb67362012-02-03 05:12:41 +0000376bool ARMPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000377 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Chris Lattner12e97302006-09-04 04:14:57 +0000378 return false;
379}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000380
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000381void ARMPassConfig::addPreRegAlloc() {
Renato Golin4c871392015-03-26 18:38:04 +0000382 if (getOptLevel() != CodeGenOpt::None) {
Matthias Braunb2f23882014-12-11 23:18:03 +0000383 addPass(createMLxExpansionPass());
Renato Golin4c871392015-03-26 18:38:04 +0000384
385 if (EnableARMLoadStoreOpt)
386 addPass(createARMLoadStoreOptimizationPass(/* pre-register alloc */ true));
387
388 if (!DisableA15SDOptimization)
389 addPass(createA15SDOptimizerPass());
Silviu Baranga82dd6ac2013-03-15 18:28:25 +0000390 }
Evan Cheng185c9ef2009-06-13 09:12:55 +0000391}
392
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000393void ARMPassConfig::addPreSched2() {
Evan Chengecb29082011-11-16 08:38:26 +0000394 if (getOptLevel() != CodeGenOpt::None) {
Renato Golin4c871392015-03-26 18:38:04 +0000395 if (EnableARMLoadStoreOpt)
396 addPass(createARMLoadStoreOptimizationPass());
397
Eric Christopher7e70aba2015-03-07 00:12:22 +0000398 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher7ae11c62010-11-11 20:50:14 +0000399 }
Evan Chengce5a8ca2009-09-30 08:53:01 +0000400
Evan Cheng207b2462009-11-06 23:52:48 +0000401 // Expand some pseudo instructions into multiple instructions to allow
402 // proper scheduling.
Matthias Braunb2f23882014-12-11 23:18:03 +0000403 addPass(createARMExpandPseudoPass());
Evan Cheng207b2462009-11-06 23:52:48 +0000404
Evan Chengecb29082011-11-16 08:38:26 +0000405 if (getOptLevel() != CodeGenOpt::None) {
Eric Christopher63b44882015-03-05 00:23:40 +0000406 // in v8, IfConversion depends on Thumb instruction widths
Akira Hatanaka4a616192015-06-08 18:50:43 +0000407 addPass(createThumb2SizeReductionPass([this](const Function &F) {
408 return this->TM->getSubtarget<ARMSubtarget>(F).restrictIT();
409 }));
410
411 addPass(createIfConverter([this](const Function &F) {
412 return !this->TM->getSubtarget<ARMSubtarget>(F).isThumb1Only();
413 }));
Renato Golin4c871392015-03-26 18:38:04 +0000414 }
Eric Christopher63b44882015-03-05 00:23:40 +0000415 addPass(createThumb2ITBlockPass());
Evan Chengce5a8ca2009-09-30 08:53:01 +0000416}
417
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000418void ARMPassConfig::addPreEmitPass() {
Eric Christopher63b44882015-03-05 00:23:40 +0000419 addPass(createThumb2SizeReductionPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000420
Eric Christopher63b44882015-03-05 00:23:40 +0000421 // Constant island pass work on unbundled instructions.
Akira Hatanaka4a616192015-06-08 18:50:43 +0000422 addPass(createUnpackMachineBundles([this](const Function &F) {
423 return this->TM->getSubtarget<ARMSubtarget>(F).isThumb2();
424 }));
Evan Cheng0f9cce72009-07-10 01:54:42 +0000425
Davide Italiano141b28912015-05-20 21:40:38 +0000426 // Don't optimize barriers at -O0.
427 if (getOptLevel() != CodeGenOpt::None)
428 addPass(createARMOptimizeBarriersPass());
429
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000430 addPass(createARMConstantIslandPass());
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000431}