blob: 52205cc5c72cc971a7b555326baef36a57e7b2d8 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
Tom Stellard3d0823f2013-06-14 22:12:09 +000015include "R600InstrFormats.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000016
17class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000018 InstR600 <outs, ins, asm, pattern, NullALU> {
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21}
22
23def MEMxi : Operand<iPTR> {
24 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
25 let PrintMethod = "printMemOperand";
26}
27
28def MEMrr : Operand<iPTR> {
29 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
30}
31
32// Operands for non-registers
33
34class InstFlag<string PM = "printOperand", int Default = 0>
35 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
36 let PrintMethod = PM;
37}
38
Vincent Lejeune44bf8152013-02-10 17:57:33 +000039// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard365366f2013-01-23 02:09:06 +000040def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
41 let PrintMethod = "printSel";
42}
Vincent Lejeune22c42482013-04-30 00:14:08 +000043def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> {
Vincent Lejeunef97af792013-05-02 21:52:30 +000044 let PrintMethod = "printBankSwizzle";
Vincent Lejeune22c42482013-04-30 00:14:08 +000045}
Tom Stellard365366f2013-01-23 02:09:06 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047def LITERAL : InstFlag<"printLiteral">;
48
49def WRITE : InstFlag <"printWrite", 1>;
50def OMOD : InstFlag <"printOMOD">;
51def REL : InstFlag <"printRel">;
52def CLAMP : InstFlag <"printClamp">;
53def NEG : InstFlag <"printNeg">;
54def ABS : InstFlag <"printAbs">;
55def UEM : InstFlag <"printUpdateExecMask">;
56def UP : InstFlag <"printUpdatePred">;
57
58// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
59// Once we start using the packetizer in this backend we should have this
60// default to 0.
61def LAST : InstFlag<"printLast", 1>;
Vincent Lejeuned3eed662013-05-17 16:50:20 +000062def RSel : Operand<i32> {
63 let PrintMethod = "printRSel";
64}
65def CT: Operand<i32> {
66 let PrintMethod = "printCT";
67}
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000069def FRAMEri : Operand<iPTR> {
70 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
71}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
74def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
75def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard365366f2013-01-23 02:09:06 +000076def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
77def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000078def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000079
Tom Stellard75aadc22012-12-11 21:25:42 +000080
81def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
82 (ops PRED_SEL_OFF)>;
83
84
85let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
86
87// Class for instructions with only one source register.
88// If you add new ins to this instruction, make sure they are listed before
89// $literal, because the backend currently assumes that the last operand is
90// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
91// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
92// and R600InstrInfo::getOperandIdx().
93class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
94 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000095 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +000096 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +000097 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +000098 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
99 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000100 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000101 "$clamp $last $dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000102 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000103 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000104 pattern,
105 itin>,
106 R600ALU_Word0,
107 R600ALU_Word1_OP2 <inst> {
108
109 let src1 = 0;
110 let src1_rel = 0;
111 let src1_neg = 0;
112 let src1_abs = 0;
113 let update_exec_mask = 0;
114 let update_pred = 0;
115 let HasNativeOperands = 1;
116 let Op1 = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000117 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000118 let DisableEncoding = "$literal";
Tom Stellard02661d92013-06-25 21:22:18 +0000119 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000120
121 let Inst{31-0} = Word0;
122 let Inst{63-32} = Word1;
123}
124
125class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
126 InstrItinClass itin = AnyALU> :
127 R600_1OP <inst, opName,
128 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
129>;
130
Aaron Watry52a72c92013-06-24 16:57:57 +0000131// If you add or change the operands for R600_2OP instructions, you must
Tom Stellard75aadc22012-12-11 21:25:42 +0000132// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
133// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
134class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
135 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000136 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000137 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
138 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000139 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
140 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000141 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
142 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000143 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000144 "$clamp $last $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000145 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
146 "$src1_neg$src1_abs$src1$src1_abs$src1_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000147 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000148 pattern,
149 itin>,
150 R600ALU_Word0,
151 R600ALU_Word1_OP2 <inst> {
152
153 let HasNativeOperands = 1;
154 let Op2 = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000155 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 let DisableEncoding = "$literal";
Tom Stellard02661d92013-06-25 21:22:18 +0000157 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
159 let Inst{31-0} = Word0;
160 let Inst{63-32} = Word1;
161}
162
163class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
164 InstrItinClass itim = AnyALU> :
165 R600_2OP <inst, opName,
166 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
167 R600_Reg32:$src1))]
168>;
169
170// If you add our change the operands for R600_3OP instructions, you must
171// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
172// R600InstrInfo::buildDefaultInstruction(), and
173// R600InstrInfo::getOperandIdx().
174class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
175 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000176 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000177 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000178 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
179 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
180 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000181 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
182 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune709e0162013-05-17 16:49:49 +0000183 !strconcat(" ", opName, "$clamp $last $dst$dst_rel, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000184 "$src0_neg$src0$src0_rel, "
185 "$src1_neg$src1$src1_rel, "
186 "$src2_neg$src2$src2_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000187 "$pred_sel"
188 "$bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000189 pattern,
190 itin>,
191 R600ALU_Word0,
192 R600ALU_Word1_OP3<inst>{
193
194 let HasNativeOperands = 1;
195 let DisableEncoding = "$literal";
196 let Op3 = 1;
Tom Stellard02661d92013-06-25 21:22:18 +0000197 let UseNamedOperandTable = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000198 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000199
200 let Inst{31-0} = Word0;
201 let Inst{63-32} = Word1;
202}
203
204class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
205 InstrItinClass itin = VecALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000206 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000207 ins,
208 asm,
209 pattern,
210 itin>;
211
Vincent Lejeune53f35252013-03-31 19:33:04 +0000212
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
214} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
215
216def TEX_SHADOW : PatLeaf<
217 (imm),
218 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer3bb17eb2013-02-12 12:11:23 +0000219 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellard75aadc22012-12-11 21:25:42 +0000220 }]
221>;
222
Tom Stellardc9b90312013-01-21 15:40:48 +0000223def TEX_RECT : PatLeaf<
224 (imm),
225 [{uint32_t TType = (uint32_t)N->getZExtValue();
226 return TType == 5;
227 }]
228>;
229
Tom Stellard462516b2013-02-07 17:02:14 +0000230def TEX_ARRAY : PatLeaf<
231 (imm),
232 [{uint32_t TType = (uint32_t)N->getZExtValue();
Tom Stellard3494b7e2013-08-14 22:22:14 +0000233 return TType == 9 || TType == 10 || TType == 16;
Tom Stellard462516b2013-02-07 17:02:14 +0000234 }]
235>;
236
237def TEX_SHADOW_ARRAY : PatLeaf<
238 (imm),
239 [{uint32_t TType = (uint32_t)N->getZExtValue();
240 return TType == 11 || TType == 12 || TType == 17;
241 }]
242>;
243
Tom Stellard3494b7e2013-08-14 22:22:14 +0000244def TEX_MSAA : PatLeaf<
245 (imm),
246 [{uint32_t TType = (uint32_t)N->getZExtValue();
247 return TType == 14;
248 }]
249>;
250
251def TEX_ARRAY_MSAA : PatLeaf<
252 (imm),
253 [{uint32_t TType = (uint32_t)N->getZExtValue();
254 return TType == 15;
255 }]
256>;
257
Tom Stellard6aa0d552013-06-14 22:12:24 +0000258class EG_CF_RAT <bits <8> cfinst, bits <6> ratinst, bits<4> mask, dag outs,
Tom Stellard75aadc22012-12-11 21:25:42 +0000259 dag ins, string asm, list<dag> pattern> :
Tom Stellardd99b7932013-06-14 22:12:19 +0000260 InstR600ISA <outs, ins, asm, pattern>,
261 CF_ALLOC_EXPORT_WORD0_RAT, CF_ALLOC_EXPORT_WORD1_BUF {
Tom Stellard75aadc22012-12-11 21:25:42 +0000262
Tom Stellard6aa0d552013-06-14 22:12:24 +0000263 let rat_id = 0;
Tom Stellardd99b7932013-06-14 22:12:19 +0000264 let rat_inst = ratinst;
Tom Stellard6aa0d552013-06-14 22:12:24 +0000265 let rim = 0;
266 // XXX: Have a separate instruction for non-indexed writes.
267 let type = 1;
268 let rw_rel = 0;
269 let elem_size = 0;
270
271 let array_size = 0;
272 let comp_mask = mask;
273 let burst_count = 0;
274 let vpm = 0;
275 let cf_inst = cfinst;
276 let mark = 0;
277 let barrier = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000278
Tom Stellardd99b7932013-06-14 22:12:19 +0000279 let Inst{31-0} = Word0;
280 let Inst{63-32} = Word1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000281
Tom Stellard75aadc22012-12-11 21:25:42 +0000282}
283
Tom Stellardecf9d862013-06-14 22:12:30 +0000284class VTX_READ <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
285 : InstR600ISA <outs, (ins MEMxi:$src_gpr), name, pattern>,
286 VTX_WORD1_GPR {
287
288 // Static fields
289 let DST_REL = 0;
290 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
291 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
292 // however, based on my testing if USE_CONST_FIELDS is set, then all
293 // these fields need to be set to 0.
294 let USE_CONST_FIELDS = 0;
295 let NUM_FORMAT_ALL = 1;
296 let FORMAT_COMP_ALL = 0;
297 let SRF_MODE_ALL = 0;
298
299 let Inst{63-32} = Word1;
300 // LLVM can only encode 64-bit instructions, so these fields are manually
301 // encoded in R600CodeEmitter
302 //
303 // bits<16> OFFSET;
304 // bits<2> ENDIAN_SWAP = 0;
305 // bits<1> CONST_BUF_NO_STRIDE = 0;
306 // bits<1> MEGA_FETCH = 0;
307 // bits<1> ALT_CONST = 0;
308 // bits<2> BUFFER_INDEX_MODE = 0;
309
310 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
311 // is done in R600CodeEmitter
312 //
313 // Inst{79-64} = OFFSET;
314 // Inst{81-80} = ENDIAN_SWAP;
315 // Inst{82} = CONST_BUF_NO_STRIDE;
316 // Inst{83} = MEGA_FETCH;
317 // Inst{84} = ALT_CONST;
318 // Inst{86-85} = BUFFER_INDEX_MODE;
319 // Inst{95-86} = 0; Reserved
320
321 // VTX_WORD3 (Padding)
322 //
323 // Inst{127-96} = 0;
324
325 let VTXInst = 1;
326}
327
Tom Stellard75aadc22012-12-11 21:25:42 +0000328class LoadParamFrag <PatFrag load_type> : PatFrag <
329 (ops node:$ptr), (load_type node:$ptr),
Tom Stellard1e803092013-07-23 01:48:18 +0000330 [{ return isConstantLoad(dyn_cast<LoadSDNode>(N), 0); }]
Tom Stellard75aadc22012-12-11 21:25:42 +0000331>;
332
333def load_param : LoadParamFrag<load>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000334def load_param_exti8 : LoadParamFrag<az_extloadi8>;
335def load_param_exti16 : LoadParamFrag<az_extloadi16>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000336
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000337def isR600 : Predicate<"Subtarget.getGeneration() <= AMDGPUSubtarget::R700">;
338def isR700 : Predicate<"Subtarget.getGeneration() == AMDGPUSubtarget::R700">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000339def isEG : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000340 "Subtarget.getGeneration() >= AMDGPUSubtarget::EVERGREEN && "
341 "Subtarget.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS && "
342 "!Subtarget.hasCaymanISA()">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000343
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000344def isCayman : Predicate<"Subtarget.hasCaymanISA()">;
345def isEGorCayman : Predicate<"Subtarget.getGeneration() == "
346 "AMDGPUSubtarget::EVERGREEN"
347 "|| Subtarget.getGeneration() =="
348 "AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000349
350def isR600toCayman : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000351 "Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000352
353//===----------------------------------------------------------------------===//
Tom Stellardff62c352013-01-23 02:09:03 +0000354// R600 SDNodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000355//===----------------------------------------------------------------------===//
356
Tom Stellard41afe6a2013-02-05 17:09:14 +0000357def INTERP_PAIR_XY : AMDGPUShaderInst <
358 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000359 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000360 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
361 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000362
Tom Stellard41afe6a2013-02-05 17:09:14 +0000363def INTERP_PAIR_ZW : AMDGPUShaderInst <
364 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000365 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000366 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
367 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000368
Tom Stellardff62c352013-01-23 02:09:03 +0000369def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune743dca02013-03-05 15:04:29 +0000370 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune10a5e472013-03-05 15:04:42 +0000371 [SDNPVariadic]
Tom Stellardff62c352013-01-23 02:09:03 +0000372>;
373
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000374def DOT4 : SDNode<"AMDGPUISD::DOT4",
375 SDTypeProfile<1, 8, [SDTCisFP<0>, SDTCisVT<1, f32>, SDTCisVT<2, f32>,
376 SDTCisVT<3, f32>, SDTCisVT<4, f32>, SDTCisVT<5, f32>,
377 SDTCisVT<6, f32>, SDTCisVT<7, f32>, SDTCisVT<8, f32>]>,
378 []
379>;
380
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000381def COS_HW : SDNode<"AMDGPUISD::COS_HW",
382 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>
383>;
384
385def SIN_HW : SDNode<"AMDGPUISD::SIN_HW",
386 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>
387>;
388
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000389def TEXTURE_FETCH_Type : SDTypeProfile<1, 19, [SDTCisFP<0>]>;
390
391def TEXTURE_FETCH: SDNode<"AMDGPUISD::TEXTURE_FETCH", TEXTURE_FETCH_Type, []>;
392
393multiclass TexPattern<bits<32> TextureOp, Instruction inst, ValueType vt = v4f32> {
394def : Pat<(TEXTURE_FETCH (i32 TextureOp), vt:$SRC_GPR,
395 (i32 imm:$srcx), (i32 imm:$srcy), (i32 imm:$srcz), (i32 imm:$srcw),
396 (i32 imm:$offsetx), (i32 imm:$offsety), (i32 imm:$offsetz),
397 (i32 imm:$DST_SEL_X), (i32 imm:$DST_SEL_Y), (i32 imm:$DST_SEL_Z),
398 (i32 imm:$DST_SEL_W),
399 (i32 imm:$RESOURCE_ID), (i32 imm:$SAMPLER_ID),
400 (i32 imm:$COORD_TYPE_X), (i32 imm:$COORD_TYPE_Y), (i32 imm:$COORD_TYPE_Z),
401 (i32 imm:$COORD_TYPE_W)),
402 (inst R600_Reg128:$SRC_GPR,
403 imm:$srcx, imm:$srcy, imm:$srcz, imm:$srcw,
404 imm:$offsetx, imm:$offsety, imm:$offsetz,
405 imm:$DST_SEL_X, imm:$DST_SEL_Y, imm:$DST_SEL_Z,
406 imm:$DST_SEL_W,
407 imm:$RESOURCE_ID, imm:$SAMPLER_ID,
408 imm:$COORD_TYPE_X, imm:$COORD_TYPE_Y, imm:$COORD_TYPE_Z,
409 imm:$COORD_TYPE_W)>;
410}
411
Tom Stellardff62c352013-01-23 02:09:03 +0000412//===----------------------------------------------------------------------===//
413// Interpolation Instructions
414//===----------------------------------------------------------------------===//
415
Tom Stellard41afe6a2013-02-05 17:09:14 +0000416def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellard75aadc22012-12-11 21:25:42 +0000417 (outs R600_Reg128:$dst),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000418 (ins i32imm:$src0),
419 "INTERP_LOAD $src0 : $dst",
420 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000421
422def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
423 let bank_swizzle = 5;
424}
425
426def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
427 let bank_swizzle = 5;
428}
429
430def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
431
432//===----------------------------------------------------------------------===//
433// Export Instructions
434//===----------------------------------------------------------------------===//
435
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000436def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000437
438def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
439 [SDNPHasChain, SDNPSideEffect]>;
440
441class ExportWord0 {
442 field bits<32> Word0;
443
444 bits<13> arraybase;
445 bits<2> type;
446 bits<7> gpr;
447 bits<2> elem_size;
448
449 let Word0{12-0} = arraybase;
450 let Word0{14-13} = type;
451 let Word0{21-15} = gpr;
452 let Word0{22} = 0; // RW_REL
453 let Word0{29-23} = 0; // INDEX_GPR
454 let Word0{31-30} = elem_size;
455}
456
457class ExportSwzWord1 {
458 field bits<32> Word1;
459
460 bits<3> sw_x;
461 bits<3> sw_y;
462 bits<3> sw_z;
463 bits<3> sw_w;
464 bits<1> eop;
465 bits<8> inst;
466
467 let Word1{2-0} = sw_x;
468 let Word1{5-3} = sw_y;
469 let Word1{8-6} = sw_z;
470 let Word1{11-9} = sw_w;
471}
472
473class ExportBufWord1 {
474 field bits<32> Word1;
475
476 bits<12> arraySize;
477 bits<4> compMask;
478 bits<1> eop;
479 bits<8> inst;
480
481 let Word1{11-0} = arraySize;
482 let Word1{15-12} = compMask;
483}
484
485multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
486 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
487 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000488 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000489 0, 61, 0, 7, 7, 7, cf_inst, 0)
490 >;
491
492 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
493 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000494 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000495 0, 61, 7, 0, 7, 7, cf_inst, 0)
496 >;
497
Tom Stellardaf1bce72013-01-31 22:11:46 +0000498 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000499 (ExportInst
Tom Stellardaf1bce72013-01-31 22:11:46 +0000500 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
501 >;
502
503 def : Pat<(int_R600_store_dummy 1),
504 (ExportInst
505 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +0000506 >;
507
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000508 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
509 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
510 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
511 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard6f1b8652013-01-23 21:39:49 +0000512 >;
513
Tom Stellard75aadc22012-12-11 21:25:42 +0000514}
515
516multiclass SteamOutputExportPattern<Instruction ExportInst,
517 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
518// Stream0
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000519 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
520 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
521 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000522 4095, imm:$mask, buf0inst, 0)>;
523// Stream1
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000524 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
525 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
526 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000527 4095, imm:$mask, buf1inst, 0)>;
528// Stream2
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000529 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
530 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
531 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000532 4095, imm:$mask, buf2inst, 0)>;
533// Stream3
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000534 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
535 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
536 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000537 4095, imm:$mask, buf3inst, 0)>;
538}
539
Vincent Lejeune2d5c3412013-04-17 15:17:39 +0000540// Export Instructions should not be duplicated by TailDuplication pass
541// (which assumes that duplicable instruction are affected by exec mask)
542let usesCustomInserter = 1, isNotDuplicable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
544class ExportSwzInst : InstR600ISA<(
545 outs),
546 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
Vincent Lejeunef10d1cd2013-07-09 15:03:03 +0000547 RSel:$sw_x, RSel:$sw_y, RSel:$sw_z, RSel:$sw_w, i32imm:$inst,
Tom Stellard75aadc22012-12-11 21:25:42 +0000548 i32imm:$eop),
Vincent Lejeunef10d1cd2013-07-09 15:03:03 +0000549 !strconcat("EXPORT", " $gpr.$sw_x$sw_y$sw_z$sw_w"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000550 []>, ExportWord0, ExportSwzWord1 {
551 let elem_size = 3;
552 let Inst{31-0} = Word0;
553 let Inst{63-32} = Word1;
554}
555
Vincent Lejeuneea710fe2013-02-14 16:55:11 +0000556} // End usesCustomInserter = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000557
558class ExportBufInst : InstR600ISA<(
559 outs),
560 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
561 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
562 !strconcat("EXPORT", " $gpr"),
563 []>, ExportWord0, ExportBufWord1 {
564 let elem_size = 0;
565 let Inst{31-0} = Word0;
566 let Inst{63-32} = Word1;
567}
568
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000569//===----------------------------------------------------------------------===//
570// Control Flow Instructions
571//===----------------------------------------------------------------------===//
572
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000573
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000574def KCACHE : InstFlag<"printKCache">;
575
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000576class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs),
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000577(ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1,
578KCACHE:$KCACHE_MODE0, KCACHE:$KCACHE_MODE1,
579i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1,
Vincent Lejeunece499742013-07-09 15:03:33 +0000580i32imm:$COUNT, i32imm:$Enabled),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000581!strconcat(OpName, " $COUNT, @$ADDR, "
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000582"KC0[$KCACHE_MODE0], KC1[$KCACHE_MODE1]"),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000583[] >, CF_ALU_WORD0, CF_ALU_WORD1 {
584 field bits<64> Inst;
585
586 let CF_INST = inst;
587 let ALT_CONST = 0;
588 let WHOLE_QUAD_MODE = 0;
589 let BARRIER = 1;
590
591 let Inst{31-0} = Word0;
592 let Inst{63-32} = Word1;
593}
594
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000595class CF_WORD0_R600 {
596 field bits<32> Word0;
597
598 bits<32> ADDR;
599
600 let Word0 = ADDR;
601}
602
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000603class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
604ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 {
605 field bits<64> Inst;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000606 bits<4> CNT;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000607
608 let CF_INST = inst;
609 let BARRIER = 1;
610 let CF_CONST = 0;
611 let VALID_PIXEL_MODE = 0;
612 let COND = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000613 let COUNT = CNT{2-0};
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000614 let CALL_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000615 let COUNT_3 = CNT{3};
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000616 let END_OF_PROGRAM = 0;
617 let WHOLE_QUAD_MODE = 0;
618
619 let Inst{31-0} = Word0;
620 let Inst{63-32} = Word1;
621}
622
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000623class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
624ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000625 field bits<64> Inst;
626
627 let CF_INST = inst;
628 let BARRIER = 1;
629 let JUMPTABLE_SEL = 0;
630 let CF_CONST = 0;
631 let VALID_PIXEL_MODE = 0;
632 let COND = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000633 let END_OF_PROGRAM = 0;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000634
635 let Inst{31-0} = Word0;
636 let Inst{63-32} = Word1;
637}
638
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000639def CF_ALU : ALU_CLAUSE<8, "ALU">;
640def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000641def CF_ALU_POP_AFTER : ALU_CLAUSE<10, "ALU_POP_AFTER">;
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000642
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000643def FETCH_CLAUSE : AMDGPUInst <(outs),
644(ins i32imm:$addr), "Fetch clause starting at $addr:", [] > {
645 field bits<8> Inst;
646 bits<8> num;
647 let Inst = num;
648}
649
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000650def ALU_CLAUSE : AMDGPUInst <(outs),
651(ins i32imm:$addr), "ALU clause starting at $addr:", [] > {
652 field bits<8> Inst;
653 bits<8> num;
654 let Inst = num;
655}
656
657def LITERALS : AMDGPUInst <(outs),
658(ins LITERAL:$literal1, LITERAL:$literal2), "$literal1, $literal2", [] > {
659 field bits<64> Inst;
660 bits<32> literal1;
661 bits<32> literal2;
662
663 let Inst{31-0} = literal1;
664 let Inst{63-32} = literal2;
665}
666
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000667def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > {
668 field bits<64> Inst;
669}
670
Vincent Lejeune44bf8152013-02-10 17:57:33 +0000671let Predicates = [isR600toCayman] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000672
673//===----------------------------------------------------------------------===//
674// Common Instructions R600, R700, Evergreen, Cayman
675//===----------------------------------------------------------------------===//
676
677def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
678// Non-IEEE MUL: 0 * anything = 0
679def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
680def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
681def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
682def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
683
684// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
685// so some of the instruction names don't match the asm string.
686// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
687def SETE : R600_2OP <
688 0x08, "SETE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000689 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000690>;
691
692def SGT : R600_2OP <
693 0x09, "SETGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000694 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000695>;
696
697def SGE : R600_2OP <
698 0xA, "SETGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000699 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000700>;
701
702def SNE : R600_2OP <
703 0xB, "SETNE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000704 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_NE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000705>;
706
Tom Stellarde06163a2013-02-07 14:02:35 +0000707def SETE_DX10 : R600_2OP <
708 0xC, "SETE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000709 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_EQ))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000710>;
711
712def SETGT_DX10 : R600_2OP <
713 0xD, "SETGT_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000714 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GT))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000715>;
716
717def SETGE_DX10 : R600_2OP <
718 0xE, "SETGE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000719 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000720>;
721
722def SETNE_DX10 : R600_2OP <
723 0xF, "SETNE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000724 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_NE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000725>;
726
Tom Stellard75aadc22012-12-11 21:25:42 +0000727def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
728def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
729def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
730def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
731def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
732
733def MOV : R600_1OP <0x19, "MOV", []>;
734
735let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
736
737class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
738 (outs R600_Reg32:$dst),
739 (ins immType:$imm),
740 "",
741 []
742>;
743
744} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
745
746def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
747def : Pat <
748 (imm:$val),
749 (MOV_IMM_I32 imm:$val)
750>;
751
752def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
753def : Pat <
754 (fpimm:$val),
755 (MOV_IMM_F32 fpimm:$val)
756>;
757
758def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
759def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
760def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
761def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
762
763let hasSideEffects = 1 in {
764
765def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
766
767} // end hasSideEffects
768
769def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
770def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
771def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
772def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
773def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
774def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
775def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
776def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellard41398022012-12-21 20:12:01 +0000777def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000778def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
779
780def SETE_INT : R600_2OP <
781 0x3A, "SETE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000782 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000783>;
784
785def SETGT_INT : R600_2OP <
Tom Stellardb40ada92013-02-07 14:02:27 +0000786 0x3B, "SETGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000787 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000788>;
789
790def SETGE_INT : R600_2OP <
791 0x3C, "SETGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000792 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000793>;
794
795def SETNE_INT : R600_2OP <
796 0x3D, "SETNE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000797 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETNE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000798>;
799
800def SETGT_UINT : R600_2OP <
801 0x3E, "SETGT_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000802 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000803>;
804
805def SETGE_UINT : R600_2OP <
806 0x3F, "SETGE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000807 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000808>;
809
810def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
811def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
812def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
813def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
814
815def CNDE_INT : R600_3OP <
816 0x1C, "CNDE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000817 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000818>;
819
820def CNDGE_INT : R600_3OP <
821 0x1E, "CNDGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000822 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000823>;
824
825def CNDGT_INT : R600_3OP <
826 0x1D, "CNDGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000827 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000828>;
829
830//===----------------------------------------------------------------------===//
831// Texture instructions
832//===----------------------------------------------------------------------===//
833
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000834let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
835
836class R600_TEX <bits<11> inst, string opName> :
837 InstR600 <(outs R600_Reg128:$DST_GPR),
838 (ins R600_Reg128:$SRC_GPR,
839 RSel:$srcx, RSel:$srcy, RSel:$srcz, RSel:$srcw,
840 i32imm:$offsetx, i32imm:$offsety, i32imm:$offsetz,
841 RSel:$DST_SEL_X, RSel:$DST_SEL_Y, RSel:$DST_SEL_Z, RSel:$DST_SEL_W,
842 i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
843 CT:$COORD_TYPE_X, CT:$COORD_TYPE_Y, CT:$COORD_TYPE_Z,
844 CT:$COORD_TYPE_W),
845 !strconcat(opName,
846 " $DST_GPR.$DST_SEL_X$DST_SEL_Y$DST_SEL_Z$DST_SEL_W, "
847 "$SRC_GPR.$srcx$srcy$srcz$srcw "
848 "RID:$RESOURCE_ID SID:$SAMPLER_ID "
849 "CT:$COORD_TYPE_X$COORD_TYPE_Y$COORD_TYPE_Z$COORD_TYPE_W"),
850 [],
851 NullALU>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
852 let Inst{31-0} = Word0;
853 let Inst{63-32} = Word1;
854
855 let TEX_INST = inst{4-0};
856 let SRC_REL = 0;
857 let DST_REL = 0;
858 let LOD_BIAS = 0;
859
860 let INST_MOD = 0;
861 let FETCH_WHOLE_QUAD = 0;
862 let ALT_CONST = 0;
863 let SAMPLER_INDEX_MODE = 0;
864 let RESOURCE_INDEX_MODE = 0;
865
866 let TEXInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000867}
868
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000869} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
Tom Stellard75aadc22012-12-11 21:25:42 +0000870
Tom Stellard75aadc22012-12-11 21:25:42 +0000871
Tom Stellard75aadc22012-12-11 21:25:42 +0000872
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000873def TEX_SAMPLE : R600_TEX <0x10, "TEX_SAMPLE">;
874def TEX_SAMPLE_C : R600_TEX <0x18, "TEX_SAMPLE_C">;
875def TEX_SAMPLE_L : R600_TEX <0x11, "TEX_SAMPLE_L">;
876def TEX_SAMPLE_C_L : R600_TEX <0x19, "TEX_SAMPLE_C_L">;
877def TEX_SAMPLE_LB : R600_TEX <0x12, "TEX_SAMPLE_LB">;
878def TEX_SAMPLE_C_LB : R600_TEX <0x1A, "TEX_SAMPLE_C_LB">;
879def TEX_LD : R600_TEX <0x03, "TEX_LD">;
880def TEX_GET_TEXTURE_RESINFO : R600_TEX <0x04, "TEX_GET_TEXTURE_RESINFO">;
881def TEX_GET_GRADIENTS_H : R600_TEX <0x07, "TEX_GET_GRADIENTS_H">;
882def TEX_GET_GRADIENTS_V : R600_TEX <0x08, "TEX_GET_GRADIENTS_V">;
883def TEX_SET_GRADIENTS_H : R600_TEX <0x0B, "TEX_SET_GRADIENTS_H">;
884def TEX_SET_GRADIENTS_V : R600_TEX <0x0C, "TEX_SET_GRADIENTS_V">;
885def TEX_SAMPLE_G : R600_TEX <0x14, "TEX_SAMPLE_G">;
886def TEX_SAMPLE_C_G : R600_TEX <0x1C, "TEX_SAMPLE_C_G">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000887
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000888defm : TexPattern<0, TEX_SAMPLE>;
889defm : TexPattern<1, TEX_SAMPLE_C>;
890defm : TexPattern<2, TEX_SAMPLE_L>;
891defm : TexPattern<3, TEX_SAMPLE_C_L>;
892defm : TexPattern<4, TEX_SAMPLE_LB>;
893defm : TexPattern<5, TEX_SAMPLE_C_LB>;
894defm : TexPattern<6, TEX_LD, v4i32>;
895defm : TexPattern<7, TEX_GET_TEXTURE_RESINFO, v4i32>;
896defm : TexPattern<8, TEX_GET_GRADIENTS_H>;
897defm : TexPattern<9, TEX_GET_GRADIENTS_V>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000898
899//===----------------------------------------------------------------------===//
900// Helper classes for common instructions
901//===----------------------------------------------------------------------===//
902
903class MUL_LIT_Common <bits<5> inst> : R600_3OP <
904 inst, "MUL_LIT",
905 []
906>;
907
908class MULADD_Common <bits<5> inst> : R600_3OP <
909 inst, "MULADD",
Vincent Lejeune1ce13f52013-02-18 14:11:28 +0000910 []
911>;
912
913class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
914 inst, "MULADD_IEEE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000915 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000916>;
917
918class CNDE_Common <bits<5> inst> : R600_3OP <
919 inst, "CNDE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000920 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000921>;
922
923class CNDGT_Common <bits<5> inst> : R600_3OP <
924 inst, "CNDGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000925 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GT))]
Tom Stellard4dd41842013-07-31 20:43:03 +0000926>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000927
928class CNDGE_Common <bits<5> inst> : R600_3OP <
929 inst, "CNDGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000930 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GE))]
Tom Stellard4dd41842013-07-31 20:43:03 +0000931>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000932
Tom Stellard75aadc22012-12-11 21:25:42 +0000933
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000934let isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
935class R600_VEC2OP<list<dag> pattern> : InstR600 <(outs R600_Reg32:$dst), (ins
936// Slot X
937 UEM:$update_exec_mask_X, UP:$update_pred_X, WRITE:$write_X,
938 OMOD:$omod_X, REL:$dst_rel_X, CLAMP:$clamp_X,
939 R600_TReg32_X:$src0_X, NEG:$src0_neg_X, REL:$src0_rel_X, ABS:$src0_abs_X, SEL:$src0_sel_X,
940 R600_TReg32_X:$src1_X, NEG:$src1_neg_X, REL:$src1_rel_X, ABS:$src1_abs_X, SEL:$src1_sel_X,
941 R600_Pred:$pred_sel_X,
942// Slot Y
943 UEM:$update_exec_mask_Y, UP:$update_pred_Y, WRITE:$write_Y,
944 OMOD:$omod_Y, REL:$dst_rel_Y, CLAMP:$clamp_Y,
945 R600_TReg32_Y:$src0_Y, NEG:$src0_neg_Y, REL:$src0_rel_Y, ABS:$src0_abs_Y, SEL:$src0_sel_Y,
946 R600_TReg32_Y:$src1_Y, NEG:$src1_neg_Y, REL:$src1_rel_Y, ABS:$src1_abs_Y, SEL:$src1_sel_Y,
947 R600_Pred:$pred_sel_Y,
948// Slot Z
949 UEM:$update_exec_mask_Z, UP:$update_pred_Z, WRITE:$write_Z,
950 OMOD:$omod_Z, REL:$dst_rel_Z, CLAMP:$clamp_Z,
951 R600_TReg32_Z:$src0_Z, NEG:$src0_neg_Z, REL:$src0_rel_Z, ABS:$src0_abs_Z, SEL:$src0_sel_Z,
952 R600_TReg32_Z:$src1_Z, NEG:$src1_neg_Z, REL:$src1_rel_Z, ABS:$src1_abs_Z, SEL:$src1_sel_Z,
953 R600_Pred:$pred_sel_Z,
954// Slot W
955 UEM:$update_exec_mask_W, UP:$update_pred_W, WRITE:$write_W,
956 OMOD:$omod_W, REL:$dst_rel_W, CLAMP:$clamp_W,
957 R600_TReg32_W:$src0_W, NEG:$src0_neg_W, REL:$src0_rel_W, ABS:$src0_abs_W, SEL:$src0_sel_W,
958 R600_TReg32_W:$src1_W, NEG:$src1_neg_W, REL:$src1_rel_W, ABS:$src1_abs_W, SEL:$src1_sel_W,
959 R600_Pred:$pred_sel_W,
960 LITERAL:$literal0, LITERAL:$literal1),
961 "",
962 pattern,
Tom Stellard02661d92013-06-25 21:22:18 +0000963 AnyALU> {
964
965 let UseNamedOperandTable = 1;
966
967}
Tom Stellard75aadc22012-12-11 21:25:42 +0000968}
969
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000970def DOT_4 : R600_VEC2OP<[(set R600_Reg32:$dst, (DOT4
971 R600_TReg32_X:$src0_X, R600_TReg32_X:$src1_X,
972 R600_TReg32_Y:$src0_Y, R600_TReg32_Y:$src1_Y,
973 R600_TReg32_Z:$src0_Z, R600_TReg32_Z:$src1_Z,
974 R600_TReg32_W:$src0_W, R600_TReg32_W:$src1_W))]>;
975
976
977class DOT4_Common <bits<11> inst> : R600_2OP <inst, "DOT4", []>;
978
979
Tom Stellard75aadc22012-12-11 21:25:42 +0000980let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
981multiclass CUBE_Common <bits<11> inst> {
982
983 def _pseudo : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +0000984 (outs R600_Reg128:$dst),
Tom Stellard02661d92013-06-25 21:22:18 +0000985 (ins R600_Reg128:$src0),
986 "CUBE $dst $src0",
987 [(set v4f32:$dst, (int_AMDGPU_cube v4f32:$src0))],
Tom Stellard75aadc22012-12-11 21:25:42 +0000988 VecALU
989 > {
990 let isPseudo = 1;
Tom Stellard02661d92013-06-25 21:22:18 +0000991 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000992 }
993
994 def _real : R600_2OP <inst, "CUBE", []>;
995}
996} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
997
998class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
999 inst, "EXP_IEEE", fexp2
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001000> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001001 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001002 let Itinerary = TransALU;
1003}
Tom Stellard75aadc22012-12-11 21:25:42 +00001004
1005class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
1006 inst, "FLT_TO_INT", fp_to_sint
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001007> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001008 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001009 let Itinerary = TransALU;
1010}
Tom Stellard75aadc22012-12-11 21:25:42 +00001011
1012class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1013 inst, "INT_TO_FLT", sint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001014> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001015 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001016 let Itinerary = TransALU;
1017}
Tom Stellard75aadc22012-12-11 21:25:42 +00001018
1019class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1020 inst, "FLT_TO_UINT", fp_to_uint
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001021> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001022 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001023 let Itinerary = TransALU;
1024}
Tom Stellard75aadc22012-12-11 21:25:42 +00001025
1026class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1027 inst, "UINT_TO_FLT", uint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001028> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001029 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001030 let Itinerary = TransALU;
1031}
Tom Stellard75aadc22012-12-11 21:25:42 +00001032
1033class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
1034 inst, "LOG_CLAMPED", []
1035>;
1036
1037class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1038 inst, "LOG_IEEE", flog2
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001039> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001040 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001041 let Itinerary = TransALU;
1042}
Tom Stellard75aadc22012-12-11 21:25:42 +00001043
1044class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1045class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1046class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1047class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1048 inst, "MULHI_INT", mulhs
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001049> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001050 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001051 let Itinerary = TransALU;
1052}
Tom Stellard75aadc22012-12-11 21:25:42 +00001053class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1054 inst, "MULHI", mulhu
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001055> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001056 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001057 let Itinerary = TransALU;
1058}
Tom Stellard75aadc22012-12-11 21:25:42 +00001059class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1060 inst, "MULLO_INT", mul
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001061> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001062 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001063 let Itinerary = TransALU;
1064}
1065class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001066 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001067 let Itinerary = TransALU;
1068}
Tom Stellard75aadc22012-12-11 21:25:42 +00001069
1070class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1071 inst, "RECIP_CLAMPED", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001072> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001073 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001074 let Itinerary = TransALU;
1075}
Tom Stellard75aadc22012-12-11 21:25:42 +00001076
1077class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001078 inst, "RECIP_IEEE", [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001079> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001080 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001081 let Itinerary = TransALU;
1082}
Tom Stellard75aadc22012-12-11 21:25:42 +00001083
1084class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1085 inst, "RECIP_UINT", AMDGPUurecip
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001086> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001087 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001088 let Itinerary = TransALU;
1089}
Tom Stellard75aadc22012-12-11 21:25:42 +00001090
1091class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1092 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001093> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001094 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001095 let Itinerary = TransALU;
1096}
Tom Stellard75aadc22012-12-11 21:25:42 +00001097
1098class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1099 inst, "RECIPSQRT_IEEE", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001100> {
Tom Stellard4dd41842013-07-31 20:43:03 +00001101 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001102 let Itinerary = TransALU;
1103}
Tom Stellard75aadc22012-12-11 21:25:42 +00001104
1105class SIN_Common <bits<11> inst> : R600_1OP <
Vincent Lejeuneb55940c2013-07-09 15:03:11 +00001106 inst, "SIN", [(set f32:$dst, (SIN_HW f32:$src0))]>{
Tom Stellard75aadc22012-12-11 21:25:42 +00001107 let Trig = 1;
Tom Stellard4dd41842013-07-31 20:43:03 +00001108 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001109 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001110}
1111
1112class COS_Common <bits<11> inst> : R600_1OP <
Vincent Lejeuneb55940c2013-07-09 15:03:11 +00001113 inst, "COS", [(set f32:$dst, (COS_HW f32:$src0))]> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001114 let Trig = 1;
Tom Stellard4dd41842013-07-31 20:43:03 +00001115 let TransOnly = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001116 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001117}
1118
1119//===----------------------------------------------------------------------===//
1120// Helper patterns for complex intrinsics
1121//===----------------------------------------------------------------------===//
1122
1123multiclass DIV_Common <InstR600 recip_ieee> {
1124def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001125 (int_AMDGPU_div f32:$src0, f32:$src1),
1126 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001127>;
1128
1129def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001130 (fdiv f32:$src0, f32:$src1),
1131 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001132>;
1133}
1134
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001135class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee>
1136 : Pat <
1137 (int_TGSI_lit_z f32:$src_x, f32:$src_y, f32:$src_w),
1138 (exp_ieee (mul_lit (log_clamped (MAX $src_y, (f32 ZERO))), $src_w, $src_x))
Tom Stellard75aadc22012-12-11 21:25:42 +00001139>;
1140
1141//===----------------------------------------------------------------------===//
1142// R600 / R700 Instructions
1143//===----------------------------------------------------------------------===//
1144
1145let Predicates = [isR600] in {
1146
1147 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1148 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001149 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001150 def CNDE_r600 : CNDE_Common<0x18>;
1151 def CNDGT_r600 : CNDGT_Common<0x19>;
1152 def CNDGE_r600 : CNDGE_Common<0x1A>;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001153 def DOT4_r600 : DOT4_Common<0x50>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001154 defm CUBE_r600 : CUBE_Common<0x52>;
1155 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1156 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1157 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1158 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1159 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1160 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1161 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1162 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1163 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1164 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1165 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1166 def SIN_r600 : SIN_Common<0x6E>;
1167 def COS_r600 : COS_Common<0x6F>;
1168 def ASHR_r600 : ASHR_Common<0x70>;
1169 def LSHR_r600 : LSHR_Common<0x71>;
1170 def LSHL_r600 : LSHL_Common<0x72>;
1171 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1172 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1173 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1174 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1175 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1176
1177 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001178 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001179 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1180
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001181 def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_r600 $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001182
1183 def R600_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001184 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001185 let Word1{21} = eop;
1186 let Word1{22} = 1; // VALID_PIXEL_MODE
1187 let Word1{30-23} = inst;
1188 let Word1{31} = 1; // BARRIER
1189 }
1190 defm : ExportPattern<R600_ExportSwz, 39>;
1191
1192 def R600_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001193 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001194 let Word1{21} = eop;
1195 let Word1{22} = 1; // VALID_PIXEL_MODE
1196 let Word1{30-23} = inst;
1197 let Word1{31} = 1; // BARRIER
1198 }
1199 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001200
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001201 def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$CNT),
1202 "TEX $CNT @$ADDR"> {
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001203 let POP_COUNT = 0;
1204 }
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001205 def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$CNT),
1206 "VTX $CNT @$ADDR"> {
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001207 let POP_COUNT = 0;
1208 }
1209 def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR),
1210 "LOOP_START_DX10 @$ADDR"> {
1211 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001212 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001213 }
1214 def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1215 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001216 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001217 }
1218 def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR),
1219 "LOOP_BREAK @$ADDR"> {
1220 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001221 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001222 }
1223 def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR),
1224 "CONTINUE @$ADDR"> {
1225 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001226 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001227 }
1228 def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1229 "JUMP @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001230 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001231 }
1232 def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1233 "ELSE @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001234 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001235 }
1236 def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> {
1237 let ADDR = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001238 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001239 let POP_COUNT = 0;
1240 }
1241 def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1242 "POP @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001243 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001244 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001245 def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001246 let CNT = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001247 let POP_COUNT = 0;
1248 let ADDR = 0;
1249 let END_OF_PROGRAM = 1;
1250 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001251
Tom Stellard75aadc22012-12-11 21:25:42 +00001252}
1253
Tom Stellard75aadc22012-12-11 21:25:42 +00001254//===----------------------------------------------------------------------===//
1255// R700 Only instructions
1256//===----------------------------------------------------------------------===//
1257
1258let Predicates = [isR700] in {
1259 def SIN_r700 : SIN_Common<0x6E>;
1260 def COS_r700 : COS_Common<0x6F>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001261}
1262
1263//===----------------------------------------------------------------------===//
1264// Evergreen Only instructions
1265//===----------------------------------------------------------------------===//
1266
1267let Predicates = [isEG] in {
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001268
Tom Stellard75aadc22012-12-11 21:25:42 +00001269def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1270defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1271
1272def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1273def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1274def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1275def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1276def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1277def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1278def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1279def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1280def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1281def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1282def SIN_eg : SIN_Common<0x8D>;
1283def COS_eg : COS_Common<0x8E>;
1284
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001285def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001286def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_eg $src))>;
Tom Stellard6aa0d552013-06-14 22:12:24 +00001287
1288//===----------------------------------------------------------------------===//
1289// Memory read/write instructions
1290//===----------------------------------------------------------------------===//
1291let usesCustomInserter = 1 in {
1292
1293class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> mask, string name,
1294 list<dag> pattern>
1295 : EG_CF_RAT <0x57, 0x2, mask, (outs), ins, name, pattern> {
1296}
1297
1298} // End usesCustomInserter = 1
1299
1300// 32-bit store
1301def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg <
1302 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1303 0x1, "RAT_WRITE_CACHELESS_32_eg $rw_gpr, $index_gpr, $eop",
1304 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1305>;
1306
Tom Stellard0344cdf2013-08-01 15:23:42 +00001307// 64-bit store
1308def RAT_WRITE_CACHELESS_64_eg : RAT_WRITE_CACHELESS_eg <
1309 (ins R600_Reg64:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1310 0x3, "RAT_WRITE_CACHELESS_64_eg $rw_gpr.XY, $index_gpr, $eop",
1311 [(global_store v2i32:$rw_gpr, i32:$index_gpr)]
1312>;
1313
Tom Stellard6aa0d552013-06-14 22:12:24 +00001314//128-bit store
1315def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg <
1316 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1317 0xf, "RAT_WRITE_CACHELESS_128 $rw_gpr.XYZW, $index_gpr, $eop",
1318 [(global_store v4i32:$rw_gpr, i32:$index_gpr)]
1319>;
1320
Tom Stellardecf9d862013-06-14 22:12:30 +00001321class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1322 : VTX_WORD0_eg, VTX_READ<name, buffer_id, outs, pattern> {
1323
1324 // Static fields
1325 let VC_INST = 0;
1326 let FETCH_TYPE = 2;
1327 let FETCH_WHOLE_QUAD = 0;
1328 let BUFFER_ID = buffer_id;
1329 let SRC_REL = 0;
1330 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1331 // to store vertex addresses in any channel, not just X.
1332 let SRC_SEL_X = 0;
1333
1334 let Inst{31-0} = Word0;
1335}
1336
1337class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1338 : VTX_READ_eg <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1339 (outs R600_TReg32_X:$dst_gpr), pattern> {
1340
1341 let MEGA_FETCH_COUNT = 1;
1342 let DST_SEL_X = 0;
1343 let DST_SEL_Y = 7; // Masked
1344 let DST_SEL_Z = 7; // Masked
1345 let DST_SEL_W = 7; // Masked
1346 let DATA_FORMAT = 1; // FMT_8
1347}
1348
1349class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1350 : VTX_READ_eg <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1351 (outs R600_TReg32_X:$dst_gpr), pattern> {
1352 let MEGA_FETCH_COUNT = 2;
1353 let DST_SEL_X = 0;
1354 let DST_SEL_Y = 7; // Masked
1355 let DST_SEL_Z = 7; // Masked
1356 let DST_SEL_W = 7; // Masked
1357 let DATA_FORMAT = 5; // FMT_16
1358
1359}
1360
1361class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1362 : VTX_READ_eg <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1363 (outs R600_TReg32_X:$dst_gpr), pattern> {
1364
1365 let MEGA_FETCH_COUNT = 4;
1366 let DST_SEL_X = 0;
1367 let DST_SEL_Y = 7; // Masked
1368 let DST_SEL_Z = 7; // Masked
1369 let DST_SEL_W = 7; // Masked
1370 let DATA_FORMAT = 0xD; // COLOR_32
1371
1372 // This is not really necessary, but there were some GPU hangs that appeared
1373 // to be caused by ALU instructions in the next instruction group that wrote
1374 // to the $src_gpr registers of the VTX_READ.
1375 // e.g.
1376 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1377 // %T2_X<def> = MOV %ZERO
1378 //Adding this constraint prevents this from happening.
1379 let Constraints = "$src_gpr.ptr = $dst_gpr";
1380}
1381
Tom Stellard0344cdf2013-08-01 15:23:42 +00001382class VTX_READ_64_eg <bits<8> buffer_id, list<dag> pattern>
1383 : VTX_READ_eg <"VTX_READ_64 $dst_gpr.XY, $src_gpr", buffer_id,
1384 (outs R600_Reg64:$dst_gpr), pattern> {
1385
1386 let MEGA_FETCH_COUNT = 8;
1387 let DST_SEL_X = 0;
1388 let DST_SEL_Y = 1;
1389 let DST_SEL_Z = 7;
1390 let DST_SEL_W = 7;
1391 let DATA_FORMAT = 0x1D; // COLOR_32_32
1392}
1393
Tom Stellardecf9d862013-06-14 22:12:30 +00001394class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1395 : VTX_READ_eg <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1396 (outs R600_Reg128:$dst_gpr), pattern> {
1397
1398 let MEGA_FETCH_COUNT = 16;
1399 let DST_SEL_X = 0;
1400 let DST_SEL_Y = 1;
1401 let DST_SEL_Z = 2;
1402 let DST_SEL_W = 3;
1403 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1404
1405 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1406 // that holds its buffer address to avoid potential hangs. We can't use
1407 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1408 // registers are different sizes.
1409}
1410
1411//===----------------------------------------------------------------------===//
1412// VTX Read from parameter memory space
1413//===----------------------------------------------------------------------===//
1414
1415def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001416 [(set i32:$dst_gpr, (load_param_exti8 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001417>;
1418
1419def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001420 [(set i32:$dst_gpr, (load_param_exti16 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001421>;
1422
1423def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1424 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1425>;
1426
Tom Stellard0344cdf2013-08-01 15:23:42 +00001427def VTX_READ_PARAM_64_eg : VTX_READ_64_eg <0,
1428 [(set v2i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1429>;
1430
Tom Stellardecf9d862013-06-14 22:12:30 +00001431def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1432 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1433>;
1434
1435//===----------------------------------------------------------------------===//
1436// VTX Read from global memory space
1437//===----------------------------------------------------------------------===//
1438
1439// 8-bit reads
1440def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001441 [(set i32:$dst_gpr, (az_extloadi8_global ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001442>;
1443
Tom Stellard9f950332013-07-23 01:48:35 +00001444def VTX_READ_GLOBAL_16_eg : VTX_READ_16_eg <1,
1445 [(set i32:$dst_gpr, (az_extloadi16_global ADDRVTX_READ:$src_gpr))]
1446>;
1447
Tom Stellardecf9d862013-06-14 22:12:30 +00001448// 32-bit reads
1449def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1450 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1451>;
1452
Tom Stellard0344cdf2013-08-01 15:23:42 +00001453// 64-bit reads
1454def VTX_READ_GLOBAL_64_eg : VTX_READ_64_eg <1,
1455 [(set v2i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1456>;
1457
Tom Stellardecf9d862013-06-14 22:12:30 +00001458// 128-bit reads
1459def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1460 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1461>;
1462
Tom Stellard75aadc22012-12-11 21:25:42 +00001463} // End Predicates = [isEG]
1464
1465//===----------------------------------------------------------------------===//
1466// Evergreen / Cayman Instructions
1467//===----------------------------------------------------------------------===//
1468
1469let Predicates = [isEGorCayman] in {
1470
1471 // BFE_UINT - bit_extract, an optimization for mask and shift
1472 // Src0 = Input
1473 // Src1 = Offset
1474 // Src2 = Width
1475 //
1476 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1477 //
1478 // Example Usage:
1479 // (Offset, Width)
1480 //
1481 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1482 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1483 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1484 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1485 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001486 [(set i32:$dst, (int_AMDIL_bit_extract_u32 i32:$src0, i32:$src1,
1487 i32:$src2))],
Tom Stellard75aadc22012-12-11 21:25:42 +00001488 VecALU
1489 >;
Tom Stellard2b971eb2013-05-10 02:09:45 +00001490 def : BFEPattern <BFE_UINT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001491
Tom Stellard6a6eced2013-05-03 17:21:24 +00001492 def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", [], VecALU>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001493 defm : BFIPatterns <BFI_INT_eg>;
1494
Tom Stellard52639482013-07-23 01:48:49 +00001495 def MULADD_UINT24_eg : R600_3OP <0x10, "MULADD_UINT24",
1496 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))], VecALU
1497 >;
Tom Stellard5643c4a2013-05-20 15:02:19 +00001498 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>;
1499 def : ROTRPattern <BIT_ALIGN_INT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001500
1501 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001502 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001503 def ASHR_eg : ASHR_Common<0x15>;
1504 def LSHR_eg : LSHR_Common<0x16>;
1505 def LSHL_eg : LSHL_Common<0x17>;
1506 def CNDE_eg : CNDE_Common<0x19>;
1507 def CNDGT_eg : CNDGT_Common<0x1A>;
1508 def CNDGE_eg : CNDGE_Common<0x1B>;
1509 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1510 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001511 def MUL_UINT24_eg : R600_2OP <0xB5, "MUL_UINT24",
1512 [(set i32:$dst, (mul U24:$src0, U24:$src1))], VecALU
1513 >;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001514 def DOT4_eg : DOT4_Common<0xBE>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001515 defm CUBE_eg : CUBE_Common<0xC0>;
1516
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001517let hasSideEffects = 1 in {
1518 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1519}
1520
Tom Stellard75aadc22012-12-11 21:25:42 +00001521 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1522
1523 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1524 let Pattern = [];
Tom Stellard4dd41842013-07-31 20:43:03 +00001525 let TransOnly = 0;
Vincent Lejeune77a83522013-06-29 19:32:43 +00001526 let Itinerary = AnyALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001527 }
1528
1529 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1530
1531 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1532 let Pattern = [];
1533 }
1534
1535 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1536
Tom Stellardce540332013-06-28 15:46:59 +00001537def GROUP_BARRIER : InstR600 <
1538 (outs), (ins), " GROUP_BARRIER", [(int_AMDGPU_barrier_local)], AnyALU>,
1539 R600ALU_Word0,
1540 R600ALU_Word1_OP2 <0x54> {
1541
1542 let dst = 0;
1543 let dst_rel = 0;
1544 let src0 = 0;
1545 let src0_rel = 0;
1546 let src0_neg = 0;
1547 let src0_abs = 0;
1548 let src1 = 0;
1549 let src1_rel = 0;
1550 let src1_neg = 0;
1551 let src1_abs = 0;
1552 let write = 0;
1553 let omod = 0;
1554 let clamp = 0;
1555 let last = 1;
1556 let bank_swizzle = 0;
1557 let pred_sel = 0;
1558 let update_exec_mask = 0;
1559 let update_pred = 0;
1560
1561 let Inst{31-0} = Word0;
1562 let Inst{63-32} = Word1;
1563
1564 let ALUInst = 1;
1565}
1566
Tom Stellardc026e8b2013-06-28 15:47:08 +00001567//===----------------------------------------------------------------------===//
1568// LDS Instructions
1569//===----------------------------------------------------------------------===//
1570class R600_LDS <bits<6> op, dag outs, dag ins, string asm,
1571 list<dag> pattern = []> :
1572
1573 InstR600 <outs, ins, asm, pattern, XALU>,
1574 R600_ALU_LDS_Word0,
1575 R600LDS_Word1 {
1576
1577 bits<6> offset = 0;
1578 let lds_op = op;
1579
1580 let Word1{27} = offset{0};
1581 let Word1{12} = offset{1};
1582 let Word1{28} = offset{2};
1583 let Word1{31} = offset{3};
1584 let Word0{12} = offset{4};
1585 let Word0{25} = offset{5};
1586
1587
1588 let Inst{31-0} = Word0;
1589 let Inst{63-32} = Word1;
1590
1591 let ALUInst = 1;
1592 let HasNativeOperands = 1;
1593 let UseNamedOperandTable = 1;
1594}
1595
1596class R600_LDS_1A <bits<6> lds_op, string name, list<dag> pattern> : R600_LDS <
1597 lds_op,
1598 (outs R600_Reg32:$dst),
1599 (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel,
1600 LAST:$last, R600_Pred:$pred_sel,
1601 BANK_SWIZZLE:$bank_swizzle),
1602 " "#name#" $last OQAP, $src0$src0_rel $pred_sel",
1603 pattern
1604 > {
1605
1606 let src1 = 0;
1607 let src1_rel = 0;
1608 let src2 = 0;
1609 let src2_rel = 0;
1610
1611 let Defs = [OQAP];
1612 let usesCustomInserter = 1;
1613 let LDS_1A = 1;
1614 let DisableEncoding = "$dst";
1615}
1616
1617class R600_LDS_1A1D <bits<6> lds_op, string name, list<dag> pattern> :
1618 R600_LDS <
1619 lds_op,
1620 (outs),
1621 (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel,
1622 R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel,
1623 LAST:$last, R600_Pred:$pred_sel,
1624 BANK_SWIZZLE:$bank_swizzle),
1625 " "#name#" $last $src0$src0_rel, $src1$src1_rel, $pred_sel",
1626 pattern
1627 > {
1628
1629 let src2 = 0;
1630 let src2_rel = 0;
1631 let LDS_1A1D = 1;
1632}
1633
1634def LDS_READ_RET : R600_LDS_1A <0x32, "LDS_READ_RET",
1635 [(set (i32 R600_Reg32:$dst), (local_load R600_Reg32:$src0))]
1636>;
1637
1638def LDS_WRITE : R600_LDS_1A1D <0xD, "LDS_WRITE",
1639 [(local_store (i32 R600_Reg32:$src1), R600_Reg32:$src0)]
1640>;
1641
Tom Stellard75aadc22012-12-11 21:25:42 +00001642 // TRUNC is used for the FLT_TO_INT instructions to work around a
1643 // perceived problem where the rounding modes are applied differently
1644 // depending on the instruction and the slot they are in.
1645 // See:
1646 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1647 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1648 //
1649 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1650 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1651 // We should look into handling these cases separately.
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001652 def : Pat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001653
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001654 def : Pat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001655
Tom Stellardeac65dd2013-05-03 17:21:20 +00001656 // SHA-256 Patterns
1657 def : SHA256MaPattern <BFI_INT_eg, XOR_INT>;
1658
Tom Stellard75aadc22012-12-11 21:25:42 +00001659 def EG_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001660 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001661 let Word1{20} = 1; // VALID_PIXEL_MODE
1662 let Word1{21} = eop;
1663 let Word1{29-22} = inst;
1664 let Word1{30} = 0; // MARK
1665 let Word1{31} = 1; // BARRIER
1666 }
1667 defm : ExportPattern<EG_ExportSwz, 83>;
1668
1669 def EG_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001670 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001671 let Word1{20} = 1; // VALID_PIXEL_MODE
1672 let Word1{21} = eop;
1673 let Word1{29-22} = inst;
1674 let Word1{30} = 0; // MARK
1675 let Word1{31} = 1; // BARRIER
1676 }
1677 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1678
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001679 def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1680 "TEX $COUNT @$ADDR"> {
1681 let POP_COUNT = 0;
1682 }
1683 def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1684 "VTX $COUNT @$ADDR"> {
1685 let POP_COUNT = 0;
1686 }
1687 def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR),
1688 "LOOP_START_DX10 @$ADDR"> {
1689 let POP_COUNT = 0;
1690 let COUNT = 0;
1691 }
1692 def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1693 let POP_COUNT = 0;
1694 let COUNT = 0;
1695 }
1696 def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR),
1697 "LOOP_BREAK @$ADDR"> {
1698 let POP_COUNT = 0;
1699 let COUNT = 0;
1700 }
1701 def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR),
1702 "CONTINUE @$ADDR"> {
1703 let POP_COUNT = 0;
1704 let COUNT = 0;
1705 }
1706 def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1707 "JUMP @$ADDR POP:$POP_COUNT"> {
1708 let COUNT = 0;
1709 }
1710 def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1711 "ELSE @$ADDR POP:$POP_COUNT"> {
1712 let COUNT = 0;
1713 }
1714 def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> {
1715 let ADDR = 0;
1716 let COUNT = 0;
1717 let POP_COUNT = 0;
1718 }
1719 def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1720 "POP @$ADDR POP:$POP_COUNT"> {
1721 let COUNT = 0;
1722 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001723 def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> {
1724 let COUNT = 0;
1725 let POP_COUNT = 0;
1726 let ADDR = 0;
1727 let END_OF_PROGRAM = 1;
1728 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001729
Tom Stellardecf9d862013-06-14 22:12:30 +00001730} // End Predicates = [isEGorCayman]
Tom Stellard75aadc22012-12-11 21:25:42 +00001731
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001732//===----------------------------------------------------------------------===//
1733// Regist loads and stores - for indirect addressing
1734//===----------------------------------------------------------------------===//
1735
1736defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1737
Tom Stellard6aa0d552013-06-14 22:12:24 +00001738//===----------------------------------------------------------------------===//
1739// Cayman Instructions
1740//===----------------------------------------------------------------------===//
1741
Tom Stellard75aadc22012-12-11 21:25:42 +00001742let Predicates = [isCayman] in {
1743
Tom Stellard52639482013-07-23 01:48:49 +00001744def MULADD_INT24_cm : R600_3OP <0x08, "MULADD_INT24",
1745 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))], VecALU
1746>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001747def MUL_INT24_cm : R600_2OP <0x5B, "MUL_INT24",
1748 [(set i32:$dst, (mul I24:$src0, I24:$src1))], VecALU
1749>;
1750
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001751let isVector = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001752
1753def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1754
1755def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1756def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1757def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1758def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1759def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1760def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzera2e28152013-03-22 14:09:10 +00001761def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001762def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1763def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1764def SIN_cm : SIN_Common<0x8D>;
1765def COS_cm : COS_Common<0x8E>;
1766} // End isVector = 1
1767
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001768def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001769
1770defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1771
1772// RECIP_UINT emulation for Cayman
Michel Danzer8caa9042013-04-10 17:17:56 +00001773// The multiplication scales from [0,1] to the unsigned integer range
Tom Stellard75aadc22012-12-11 21:25:42 +00001774def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001775 (AMDGPUurecip i32:$src0),
1776 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg $src0)),
Michel Danzer8caa9042013-04-10 17:17:56 +00001777 (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1)))
Tom Stellard75aadc22012-12-11 21:25:42 +00001778>;
1779
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001780 def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> {
1781 let ADDR = 0;
1782 let POP_COUNT = 0;
1783 let COUNT = 0;
1784 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001785
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001786def : Pat<(fsqrt f32:$src), (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001787
Tom Stellard6aa0d552013-06-14 22:12:24 +00001788
Tom Stellard0344cdf2013-08-01 15:23:42 +00001789class RAT_STORE_DWORD_cm <bits<4> mask, dag ins, list<dag> pat> : EG_CF_RAT <
1790 0x57, 0x14, mask, (outs), ins,
1791 "EXPORT_RAT_INST_STORE_DWORD $rw_gpr, $index_gpr", pat
Tom Stellard6aa0d552013-06-14 22:12:24 +00001792> {
1793 let eop = 0; // This bit is not used on Cayman.
1794}
1795
Tom Stellard0344cdf2013-08-01 15:23:42 +00001796def RAT_STORE_DWORD32_cm : RAT_STORE_DWORD_cm <0x1,
1797 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr),
1798 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1799>;
1800
1801def RAT_STORE_DWORD64_cm : RAT_STORE_DWORD_cm <0x3,
1802 (ins R600_Reg64:$rw_gpr, R600_TReg32_X:$index_gpr),
1803 [(global_store v2i32:$rw_gpr, i32:$index_gpr)]
1804>;
1805
Tom Stellardecf9d862013-06-14 22:12:30 +00001806class VTX_READ_cm <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1807 : VTX_WORD0_cm, VTX_READ<name, buffer_id, outs, pattern> {
1808
1809 // Static fields
1810 let VC_INST = 0;
1811 let FETCH_TYPE = 2;
1812 let FETCH_WHOLE_QUAD = 0;
1813 let BUFFER_ID = buffer_id;
1814 let SRC_REL = 0;
1815 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1816 // to store vertex addresses in any channel, not just X.
1817 let SRC_SEL_X = 0;
1818 let SRC_SEL_Y = 0;
1819 let STRUCTURED_READ = 0;
1820 let LDS_REQ = 0;
1821 let COALESCED_READ = 0;
1822
1823 let Inst{31-0} = Word0;
1824}
1825
1826class VTX_READ_8_cm <bits<8> buffer_id, list<dag> pattern>
1827 : VTX_READ_cm <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1828 (outs R600_TReg32_X:$dst_gpr), pattern> {
1829
1830 let DST_SEL_X = 0;
1831 let DST_SEL_Y = 7; // Masked
1832 let DST_SEL_Z = 7; // Masked
1833 let DST_SEL_W = 7; // Masked
1834 let DATA_FORMAT = 1; // FMT_8
1835}
1836
1837class VTX_READ_16_cm <bits<8> buffer_id, list<dag> pattern>
1838 : VTX_READ_cm <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1839 (outs R600_TReg32_X:$dst_gpr), pattern> {
1840 let DST_SEL_X = 0;
1841 let DST_SEL_Y = 7; // Masked
1842 let DST_SEL_Z = 7; // Masked
1843 let DST_SEL_W = 7; // Masked
1844 let DATA_FORMAT = 5; // FMT_16
1845
1846}
1847
1848class VTX_READ_32_cm <bits<8> buffer_id, list<dag> pattern>
1849 : VTX_READ_cm <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1850 (outs R600_TReg32_X:$dst_gpr), pattern> {
1851
1852 let DST_SEL_X = 0;
1853 let DST_SEL_Y = 7; // Masked
1854 let DST_SEL_Z = 7; // Masked
1855 let DST_SEL_W = 7; // Masked
1856 let DATA_FORMAT = 0xD; // COLOR_32
1857
1858 // This is not really necessary, but there were some GPU hangs that appeared
1859 // to be caused by ALU instructions in the next instruction group that wrote
1860 // to the $src_gpr registers of the VTX_READ.
1861 // e.g.
1862 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1863 // %T2_X<def> = MOV %ZERO
1864 //Adding this constraint prevents this from happening.
1865 let Constraints = "$src_gpr.ptr = $dst_gpr";
1866}
1867
Tom Stellard0344cdf2013-08-01 15:23:42 +00001868class VTX_READ_64_cm <bits<8> buffer_id, list<dag> pattern>
1869 : VTX_READ_cm <"VTX_READ_64 $dst_gpr, $src_gpr", buffer_id,
1870 (outs R600_Reg64:$dst_gpr), pattern> {
1871
1872 let DST_SEL_X = 0;
1873 let DST_SEL_Y = 1;
1874 let DST_SEL_Z = 7;
1875 let DST_SEL_W = 7;
1876 let DATA_FORMAT = 0x1D; // COLOR_32_32
1877}
1878
Tom Stellardecf9d862013-06-14 22:12:30 +00001879class VTX_READ_128_cm <bits<8> buffer_id, list<dag> pattern>
1880 : VTX_READ_cm <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1881 (outs R600_Reg128:$dst_gpr), pattern> {
1882
1883 let DST_SEL_X = 0;
1884 let DST_SEL_Y = 1;
1885 let DST_SEL_Z = 2;
1886 let DST_SEL_W = 3;
1887 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1888
1889 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1890 // that holds its buffer address to avoid potential hangs. We can't use
1891 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1892 // registers are different sizes.
1893}
1894
1895//===----------------------------------------------------------------------===//
1896// VTX Read from parameter memory space
1897//===----------------------------------------------------------------------===//
1898def VTX_READ_PARAM_8_cm : VTX_READ_8_cm <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001899 [(set i32:$dst_gpr, (load_param_exti8 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001900>;
1901
1902def VTX_READ_PARAM_16_cm : VTX_READ_16_cm <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001903 [(set i32:$dst_gpr, (load_param_exti16 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001904>;
1905
1906def VTX_READ_PARAM_32_cm : VTX_READ_32_cm <0,
1907 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1908>;
1909
Tom Stellard0344cdf2013-08-01 15:23:42 +00001910def VTX_READ_PARAM_64_cm : VTX_READ_64_cm <0,
1911 [(set v2i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1912>;
1913
Tom Stellardecf9d862013-06-14 22:12:30 +00001914def VTX_READ_PARAM_128_cm : VTX_READ_128_cm <0,
1915 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1916>;
1917
1918//===----------------------------------------------------------------------===//
1919// VTX Read from global memory space
1920//===----------------------------------------------------------------------===//
1921
1922// 8-bit reads
1923def VTX_READ_GLOBAL_8_cm : VTX_READ_8_cm <1,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001924 [(set i32:$dst_gpr, (az_extloadi8_global ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001925>;
1926
Tom Stellard9f950332013-07-23 01:48:35 +00001927def VTX_READ_GLOBAL_16_cm : VTX_READ_16_cm <1,
1928 [(set i32:$dst_gpr, (az_extloadi16_global ADDRVTX_READ:$src_gpr))]
1929>;
1930
Tom Stellardecf9d862013-06-14 22:12:30 +00001931// 32-bit reads
1932def VTX_READ_GLOBAL_32_cm : VTX_READ_32_cm <1,
1933 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1934>;
1935
Tom Stellard0344cdf2013-08-01 15:23:42 +00001936// 64-bit reads
1937def VTX_READ_GLOBAL_64_cm : VTX_READ_64_cm <1,
1938 [(set v2i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1939>;
1940
Tom Stellardecf9d862013-06-14 22:12:30 +00001941// 128-bit reads
1942def VTX_READ_GLOBAL_128_cm : VTX_READ_128_cm <1,
1943 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1944>;
1945
Tom Stellard75aadc22012-12-11 21:25:42 +00001946} // End isCayman
1947
1948//===----------------------------------------------------------------------===//
1949// Branch Instructions
1950//===----------------------------------------------------------------------===//
1951
1952
1953def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
1954 "IF_PREDICATE_SET $src", []>;
1955
Tom Stellard75aadc22012-12-11 21:25:42 +00001956//===----------------------------------------------------------------------===//
1957// Pseudo instructions
1958//===----------------------------------------------------------------------===//
1959
1960let isPseudo = 1 in {
1961
1962def PRED_X : InstR600 <
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001963 (outs R600_Predicate_Bit:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001964 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
1965 "", [], NullALU> {
1966 let FlagOperandIdx = 3;
1967}
1968
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001969let isTerminator = 1, isBranch = 1 in {
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001970def JUMP_COND : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001971 (outs),
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001972 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellard75aadc22012-12-11 21:25:42 +00001973 "JUMP $target ($p)",
1974 [], AnyALU
1975 >;
1976
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001977def JUMP : InstR600 <
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001978 (outs),
1979 (ins brtarget:$target),
1980 "JUMP $target",
1981 [], AnyALU
1982 >
1983{
1984 let isPredicable = 1;
1985 let isBarrier = 1;
1986}
1987
1988} // End isTerminator = 1, isBranch = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001989
1990let usesCustomInserter = 1 in {
1991
1992let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
1993
1994def MASK_WRITE : AMDGPUShaderInst <
1995 (outs),
1996 (ins R600_Reg32:$src),
1997 "MASK_WRITE $src",
1998 []
1999>;
2000
2001} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
2002
Tom Stellard75aadc22012-12-11 21:25:42 +00002003
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002004def TXD: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00002005 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002006 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
2007 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00002008 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002009 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
2010 imm:$resourceId, imm:$samplerId, imm:$textureTarget))],
2011 NullALU > {
Vincent Lejeunec2991642013-04-30 00:13:39 +00002012 let TEXInst = 1;
2013}
Tom Stellard75aadc22012-12-11 21:25:42 +00002014
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002015def TXD_SHADOW: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00002016 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002017 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
2018 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00002019 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002020 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
2021 imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))],
2022 NullALU
Vincent Lejeunec2991642013-04-30 00:13:39 +00002023> {
2024 let TEXInst = 1;
2025}
Tom Stellard75aadc22012-12-11 21:25:42 +00002026} // End isPseudo = 1
2027} // End usesCustomInserter = 1
2028
2029def CLAMP_R600 : CLAMP <R600_Reg32>;
2030def FABS_R600 : FABS<R600_Reg32>;
2031def FNEG_R600 : FNEG<R600_Reg32>;
2032
2033//===---------------------------------------------------------------------===//
2034// Return instruction
2035//===---------------------------------------------------------------------===//
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00002036let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesenfdc37672013-02-05 17:53:52 +00002037 usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00002038 def RETURN : ILFormat<(outs), (ins variable_ops),
2039 "RETURN", [(IL_retflag)]>;
2040}
2041
Tom Stellard365366f2013-01-23 02:09:06 +00002042
2043//===----------------------------------------------------------------------===//
2044// Constant Buffer Addressing Support
2045//===----------------------------------------------------------------------===//
2046
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002047let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard365366f2013-01-23 02:09:06 +00002048def CONST_COPY : Instruction {
2049 let OutOperandList = (outs R600_Reg32:$dst);
2050 let InOperandList = (ins i32imm:$src);
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002051 let Pattern =
2052 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard365366f2013-01-23 02:09:06 +00002053 let AsmString = "CONST_COPY";
2054 let neverHasSideEffects = 1;
2055 let isAsCheapAsAMove = 1;
2056 let Itinerary = NullALU;
2057}
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002058} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard365366f2013-01-23 02:09:06 +00002059
2060def TEX_VTX_CONSTBUF :
Vincent Lejeune743dca02013-03-05 15:04:29 +00002061 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002062 [(set v4i32:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00002063 VTX_WORD1_GPR, VTX_WORD0_eg {
Tom Stellard365366f2013-01-23 02:09:06 +00002064
2065 let VC_INST = 0;
2066 let FETCH_TYPE = 2;
2067 let FETCH_WHOLE_QUAD = 0;
Tom Stellard365366f2013-01-23 02:09:06 +00002068 let SRC_REL = 0;
2069 let SRC_SEL_X = 0;
2070 let DST_REL = 0;
2071 let USE_CONST_FIELDS = 0;
2072 let NUM_FORMAT_ALL = 2;
2073 let FORMAT_COMP_ALL = 1;
2074 let SRF_MODE_ALL = 1;
2075 let MEGA_FETCH_COUNT = 16;
2076 let DST_SEL_X = 0;
2077 let DST_SEL_Y = 1;
2078 let DST_SEL_Z = 2;
2079 let DST_SEL_W = 3;
2080 let DATA_FORMAT = 35;
2081
2082 let Inst{31-0} = Word0;
2083 let Inst{63-32} = Word1;
2084
2085// LLVM can only encode 64-bit instructions, so these fields are manually
2086// encoded in R600CodeEmitter
2087//
2088// bits<16> OFFSET;
2089// bits<2> ENDIAN_SWAP = 0;
2090// bits<1> CONST_BUF_NO_STRIDE = 0;
2091// bits<1> MEGA_FETCH = 0;
2092// bits<1> ALT_CONST = 0;
2093// bits<2> BUFFER_INDEX_MODE = 0;
2094
2095
2096
2097// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2098// is done in R600CodeEmitter
2099//
2100// Inst{79-64} = OFFSET;
2101// Inst{81-80} = ENDIAN_SWAP;
2102// Inst{82} = CONST_BUF_NO_STRIDE;
2103// Inst{83} = MEGA_FETCH;
2104// Inst{84} = ALT_CONST;
2105// Inst{86-85} = BUFFER_INDEX_MODE;
2106// Inst{95-86} = 0; Reserved
2107
2108// VTX_WORD3 (Padding)
2109//
2110// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00002111 let VTXInst = 1;
Tom Stellard365366f2013-01-23 02:09:06 +00002112}
2113
Vincent Lejeune68501802013-02-18 14:11:19 +00002114def TEX_VTX_TEXBUF:
2115 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002116 [(set v4f32:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00002117VTX_WORD1_GPR, VTX_WORD0_eg {
Vincent Lejeune68501802013-02-18 14:11:19 +00002118
2119let VC_INST = 0;
2120let FETCH_TYPE = 2;
2121let FETCH_WHOLE_QUAD = 0;
2122let SRC_REL = 0;
2123let SRC_SEL_X = 0;
2124let DST_REL = 0;
2125let USE_CONST_FIELDS = 1;
2126let NUM_FORMAT_ALL = 0;
2127let FORMAT_COMP_ALL = 0;
2128let SRF_MODE_ALL = 1;
2129let MEGA_FETCH_COUNT = 16;
2130let DST_SEL_X = 0;
2131let DST_SEL_Y = 1;
2132let DST_SEL_Z = 2;
2133let DST_SEL_W = 3;
2134let DATA_FORMAT = 0;
2135
2136let Inst{31-0} = Word0;
2137let Inst{63-32} = Word1;
2138
2139// LLVM can only encode 64-bit instructions, so these fields are manually
2140// encoded in R600CodeEmitter
2141//
2142// bits<16> OFFSET;
2143// bits<2> ENDIAN_SWAP = 0;
2144// bits<1> CONST_BUF_NO_STRIDE = 0;
2145// bits<1> MEGA_FETCH = 0;
2146// bits<1> ALT_CONST = 0;
2147// bits<2> BUFFER_INDEX_MODE = 0;
2148
2149
2150
2151// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2152// is done in R600CodeEmitter
2153//
2154// Inst{79-64} = OFFSET;
2155// Inst{81-80} = ENDIAN_SWAP;
2156// Inst{82} = CONST_BUF_NO_STRIDE;
2157// Inst{83} = MEGA_FETCH;
2158// Inst{84} = ALT_CONST;
2159// Inst{86-85} = BUFFER_INDEX_MODE;
2160// Inst{95-86} = 0; Reserved
2161
2162// VTX_WORD3 (Padding)
2163//
2164// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00002165 let VTXInst = 1;
Vincent Lejeune68501802013-02-18 14:11:19 +00002166}
2167
2168
Tom Stellard365366f2013-01-23 02:09:06 +00002169
Tom Stellardf8794352012-12-19 22:10:31 +00002170//===--------------------------------------------------------------------===//
2171// Instructions support
2172//===--------------------------------------------------------------------===//
2173//===---------------------------------------------------------------------===//
2174// Custom Inserter for Branches and returns, this eventually will be a
2175// seperate pass
2176//===---------------------------------------------------------------------===//
2177let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
2178 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
2179 "; Pseudo unconditional branch instruction",
2180 [(br bb:$target)]>;
2181 defm BRANCH_COND : BranchConditional<IL_brcond>;
2182}
2183
2184//===---------------------------------------------------------------------===//
2185// Flow and Program control Instructions
2186//===---------------------------------------------------------------------===//
2187let isTerminator=1 in {
2188 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
2189 !strconcat("SWITCH", " $src"), []>;
2190 def CASE : ILFormat< (outs), (ins GPRI32:$src),
2191 !strconcat("CASE", " $src"), []>;
2192 def BREAK : ILFormat< (outs), (ins),
2193 "BREAK", []>;
2194 def CONTINUE : ILFormat< (outs), (ins),
2195 "CONTINUE", []>;
2196 def DEFAULT : ILFormat< (outs), (ins),
2197 "DEFAULT", []>;
2198 def ELSE : ILFormat< (outs), (ins),
2199 "ELSE", []>;
2200 def ENDSWITCH : ILFormat< (outs), (ins),
2201 "ENDSWITCH", []>;
2202 def ENDMAIN : ILFormat< (outs), (ins),
2203 "ENDMAIN", []>;
2204 def END : ILFormat< (outs), (ins),
2205 "END", []>;
2206 def ENDFUNC : ILFormat< (outs), (ins),
2207 "ENDFUNC", []>;
2208 def ENDIF : ILFormat< (outs), (ins),
2209 "ENDIF", []>;
2210 def WHILELOOP : ILFormat< (outs), (ins),
2211 "WHILE", []>;
2212 def ENDLOOP : ILFormat< (outs), (ins),
2213 "ENDLOOP", []>;
2214 def FUNC : ILFormat< (outs), (ins),
2215 "FUNC", []>;
2216 def RETDYN : ILFormat< (outs), (ins),
2217 "RET_DYN", []>;
2218 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2219 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
2220 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2221 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
2222 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2223 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
2224 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2225 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
2226 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2227 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
2228 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2229 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
2230 defm IFC : BranchInstr2<"IFC">;
2231 defm BREAKC : BranchInstr2<"BREAKC">;
2232 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
2233}
2234
Tom Stellard75aadc22012-12-11 21:25:42 +00002235//===----------------------------------------------------------------------===//
2236// ISel Patterns
2237//===----------------------------------------------------------------------===//
2238
Tom Stellard2add82d2013-03-08 15:37:09 +00002239// CND*_INT Pattterns for f32 True / False values
2240
2241class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002242 (selectcc i32:$src0, 0, f32:$src1, f32:$src2, cc),
2243 (cnd $src0, $src1, $src2)
Tom Stellard2add82d2013-03-08 15:37:09 +00002244>;
2245
2246def : CND_INT_f32 <CNDE_INT, SETEQ>;
2247def : CND_INT_f32 <CNDGT_INT, SETGT>;
2248def : CND_INT_f32 <CNDGE_INT, SETGE>;
2249
Tom Stellard75aadc22012-12-11 21:25:42 +00002250//CNDGE_INT extra pattern
2251def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002252 (selectcc i32:$src0, -1, i32:$src1, i32:$src2, COND_GT),
2253 (CNDGE_INT $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00002254>;
2255
2256// KIL Patterns
2257def KILP : Pat <
2258 (int_AMDGPU_kilp),
2259 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
2260>;
2261
2262def KIL : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002263 (int_AMDGPU_kill f32:$src0),
2264 (MASK_WRITE (KILLGT (f32 ZERO), $src0))
Tom Stellard75aadc22012-12-11 21:25:42 +00002265>;
2266
2267// SGT Reverse args
2268def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002269 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LT),
2270 (SGT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002271>;
2272
2273// SGE Reverse args
2274def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002275 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LE),
2276 (SGE $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002277>;
2278
Tom Stellarde06163a2013-02-07 14:02:35 +00002279// SETGT_DX10 reverse args
2280def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002281 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LT),
2282 (SETGT_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00002283>;
2284
2285// SETGE_DX10 reverse args
2286def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002287 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LE),
2288 (SETGE_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00002289>;
2290
Tom Stellard75aadc22012-12-11 21:25:42 +00002291// SETGT_INT reverse args
2292def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002293 (selectcc i32:$src0, i32:$src1, -1, 0, SETLT),
2294 (SETGT_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002295>;
2296
2297// SETGE_INT reverse args
2298def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002299 (selectcc i32:$src0, i32:$src1, -1, 0, SETLE),
2300 (SETGE_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002301>;
2302
2303// SETGT_UINT reverse args
2304def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002305 (selectcc i32:$src0, i32:$src1, -1, 0, SETULT),
2306 (SETGT_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002307>;
2308
2309// SETGE_UINT reverse args
2310def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002311 (selectcc i32:$src0, i32:$src1, -1, 0, SETULE),
2312 (SETGE_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002313>;
2314
2315// The next two patterns are special cases for handling 'true if ordered' and
2316// 'true if unordered' conditionals. The assumption here is that the behavior of
2317// SETE and SNE conforms to the Direct3D 10 rules for floating point values
2318// described here:
2319// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
2320// We assume that SETE returns false when one of the operands is NAN and
2321// SNE returns true when on of the operands is NAN
2322
2323//SETE - 'true if ordered'
2324def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002325 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETO),
2326 (SETE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002327>;
2328
Tom Stellarde06163a2013-02-07 14:02:35 +00002329//SETE_DX10 - 'true if ordered'
2330def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002331 (selectcc f32:$src0, f32:$src1, -1, 0, SETO),
2332 (SETE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002333>;
2334
Tom Stellard75aadc22012-12-11 21:25:42 +00002335//SNE - 'true if unordered'
2336def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002337 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETUO),
2338 (SNE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002339>;
2340
Tom Stellarde06163a2013-02-07 14:02:35 +00002341//SETNE_DX10 - 'true if ordered'
2342def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002343 (selectcc f32:$src0, f32:$src1, -1, 0, SETUO),
2344 (SETNE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002345>;
2346
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002347def : Extract_Element <f32, v4f32, 0, sub0>;
2348def : Extract_Element <f32, v4f32, 1, sub1>;
2349def : Extract_Element <f32, v4f32, 2, sub2>;
2350def : Extract_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002351
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002352def : Insert_Element <f32, v4f32, 0, sub0>;
2353def : Insert_Element <f32, v4f32, 1, sub1>;
2354def : Insert_Element <f32, v4f32, 2, sub2>;
2355def : Insert_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002356
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002357def : Extract_Element <i32, v4i32, 0, sub0>;
2358def : Extract_Element <i32, v4i32, 1, sub1>;
2359def : Extract_Element <i32, v4i32, 2, sub2>;
2360def : Extract_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002361
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002362def : Insert_Element <i32, v4i32, 0, sub0>;
2363def : Insert_Element <i32, v4i32, 1, sub1>;
2364def : Insert_Element <i32, v4i32, 2, sub2>;
2365def : Insert_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002366
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002367def : Vector4_Build <v4f32, f32>;
2368def : Vector4_Build <v4i32, i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002369
Tom Stellard0344cdf2013-08-01 15:23:42 +00002370def : Extract_Element <f32, v2f32, 0, sub0>;
2371def : Extract_Element <f32, v2f32, 1, sub1>;
2372
2373def : Insert_Element <f32, v2f32, 0, sub0>;
2374def : Insert_Element <f32, v2f32, 1, sub1>;
2375
2376def : Extract_Element <i32, v2i32, 0, sub0>;
2377def : Extract_Element <i32, v2i32, 1, sub1>;
2378
2379def : Insert_Element <i32, v2i32, 0, sub0>;
2380def : Insert_Element <i32, v2i32, 1, sub1>;
2381
Tom Stellard75aadc22012-12-11 21:25:42 +00002382// bitconvert patterns
2383
2384def : BitConvert <i32, f32, R600_Reg32>;
2385def : BitConvert <f32, i32, R600_Reg32>;
Tom Stellard0344cdf2013-08-01 15:23:42 +00002386def : BitConvert <v2f32, v2i32, R600_Reg64>;
2387def : BitConvert <v2i32, v2f32, R600_Reg64>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002388def : BitConvert <v4f32, v4i32, R600_Reg128>;
2389def : BitConvert <v4i32, v4f32, R600_Reg128>;
2390
2391// DWORDADDR pattern
2392def : DwordAddrPat <i32, R600_Reg32>;
2393
2394} // End isR600toCayman Predicate