blob: 0538eb1a5f3f7625cafd9703c96828b465549d86 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//
2// The LLVM Compiler Infrastructure
3//
4// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that NVPTX uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
Justin Holewinskiae556d32012-05-04 20:18:50 +000014#include "NVPTXISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000016#include "NVPTXTargetMachine.h"
17#include "NVPTXTargetObjectFile.h"
18#include "NVPTXUtilities.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/CodeGen/Analysis.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000025#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/GlobalValue.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Module.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/MC/MCSectionELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
Justin Holewinski9982f062014-06-27 19:36:25 +000036#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include <sstream>
39
40#undef DEBUG_TYPE
41#define DEBUG_TYPE "nvptx-lower"
42
43using namespace llvm;
44
45static unsigned int uniqueCallSite = 0;
46
Justin Holewinski0497ab12013-03-30 14:29:21 +000047static cl::opt<bool> sched4reg(
48 "nvptx-sched4reg",
49 cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false));
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinski428cf0e2014-07-17 18:10:09 +000051static cl::opt<unsigned>
52FMAContractLevelOpt("nvptx-fma-level", cl::ZeroOrMore, cl::Hidden,
53 cl::desc("NVPTX Specific: FMA contraction (0: don't do it"
54 " 1: do it 2: do it aggressively"),
55 cl::init(2));
56
Justin Holewinskibe8dc642013-02-12 14:18:49 +000057static bool IsPTXVectorType(MVT VT) {
58 switch (VT.SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +000059 default:
60 return false;
Justin Holewinskif8f70912013-06-28 17:57:59 +000061 case MVT::v2i1:
62 case MVT::v4i1:
Justin Holewinskibe8dc642013-02-12 14:18:49 +000063 case MVT::v2i8:
64 case MVT::v4i8:
65 case MVT::v2i16:
66 case MVT::v4i16:
67 case MVT::v2i32:
68 case MVT::v4i32:
69 case MVT::v2i64:
70 case MVT::v2f32:
71 case MVT::v4f32:
72 case MVT::v2f64:
Justin Holewinski0497ab12013-03-30 14:29:21 +000073 return true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +000074 }
75}
76
Justin Holewinskif8f70912013-06-28 17:57:59 +000077/// ComputePTXValueVTs - For the given Type \p Ty, returns the set of primitive
78/// EVTs that compose it. Unlike ComputeValueVTs, this will break apart vectors
79/// into their primitive components.
80/// NOTE: This is a band-aid for code that expects ComputeValueVTs to return the
81/// same number of types as the Ins/Outs arrays in LowerFormalArguments,
82/// LowerCall, and LowerReturn.
Mehdi Amini56228da2015-07-09 01:57:34 +000083static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL,
84 Type *Ty, SmallVectorImpl<EVT> &ValueVTs,
Craig Topper062a2ba2014-04-25 05:30:21 +000085 SmallVectorImpl<uint64_t> *Offsets = nullptr,
Justin Holewinskif8f70912013-06-28 17:57:59 +000086 uint64_t StartingOffset = 0) {
87 SmallVector<EVT, 16> TempVTs;
88 SmallVector<uint64_t, 16> TempOffsets;
89
Mehdi Amini56228da2015-07-09 01:57:34 +000090 ComputeValueVTs(TLI, DL, Ty, TempVTs, &TempOffsets, StartingOffset);
Justin Holewinskif8f70912013-06-28 17:57:59 +000091 for (unsigned i = 0, e = TempVTs.size(); i != e; ++i) {
92 EVT VT = TempVTs[i];
93 uint64_t Off = TempOffsets[i];
94 if (VT.isVector())
95 for (unsigned j = 0, je = VT.getVectorNumElements(); j != je; ++j) {
96 ValueVTs.push_back(VT.getVectorElementType());
97 if (Offsets)
98 Offsets->push_back(Off+j*VT.getVectorElementType().getStoreSize());
99 }
100 else {
101 ValueVTs.push_back(VT);
102 if (Offsets)
103 Offsets->push_back(Off);
104 }
105 }
106}
107
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108// NVPTXTargetLowering Constructor.
Eric Christopherbef0a372015-01-30 01:50:07 +0000109NVPTXTargetLowering::NVPTXTargetLowering(const NVPTXTargetMachine &TM,
110 const NVPTXSubtarget &STI)
111 : TargetLowering(TM), nvTM(&TM), STI(STI) {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112
113 // always lower memset, memcpy, and memmove intrinsics to load/store
114 // instructions, rather
115 // then generating calls to memset, mempcy or memmove.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000116 MaxStoresPerMemset = (unsigned) 0xFFFFFFFF;
117 MaxStoresPerMemcpy = (unsigned) 0xFFFFFFFF;
118 MaxStoresPerMemmove = (unsigned) 0xFFFFFFFF;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000119
120 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskid7d8fe02014-06-27 18:35:42 +0000121 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123 // Jump is Expensive. Don't create extra control flow for 'and', 'or'
124 // condition branches.
125 setJumpIsExpensive(true);
126
Mark Heffernan438ffe52015-08-11 22:16:34 +0000127 // Wide divides are _very_ slow. Try to reduce the width of the divide if
128 // possible.
129 addBypassSlowDiv(64, 32);
130
Justin Holewinskiae556d32012-05-04 20:18:50 +0000131 // By default, use the Source scheduling
132 if (sched4reg)
133 setSchedulingPreference(Sched::RegPressure);
134 else
135 setSchedulingPreference(Sched::Source);
136
137 addRegisterClass(MVT::i1, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000138 addRegisterClass(MVT::i16, &NVPTX::Int16RegsRegClass);
139 addRegisterClass(MVT::i32, &NVPTX::Int32RegsRegClass);
140 addRegisterClass(MVT::i64, &NVPTX::Int64RegsRegClass);
141 addRegisterClass(MVT::f32, &NVPTX::Float32RegsRegClass);
142 addRegisterClass(MVT::f64, &NVPTX::Float64RegsRegClass);
143
Justin Holewinskiae556d32012-05-04 20:18:50 +0000144 // Operations not directly supported by NVPTX.
Tom Stellard3787b122014-06-10 16:01:29 +0000145 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
146 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
147 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
148 setOperationAction(ISD::SELECT_CC, MVT::i8, Expand);
149 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
150 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
151 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000152 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
153 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
154 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
155 setOperationAction(ISD::BR_CC, MVT::i8, Expand);
156 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
157 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
158 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Justin Holewinski318c6252013-07-01 12:58:56 +0000159 // Some SIGN_EXTEND_INREG can be done using cvt instruction.
160 // For others we will expand to a SHL/SRA pair.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i64, Legal);
162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000166
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000167 setOperationAction(ISD::SHL_PARTS, MVT::i32 , Custom);
168 setOperationAction(ISD::SRA_PARTS, MVT::i32 , Custom);
169 setOperationAction(ISD::SRL_PARTS, MVT::i32 , Custom);
170 setOperationAction(ISD::SHL_PARTS, MVT::i64 , Custom);
171 setOperationAction(ISD::SRA_PARTS, MVT::i64 , Custom);
172 setOperationAction(ISD::SRL_PARTS, MVT::i64 , Custom);
173
Eric Christopherbef0a372015-01-30 01:50:07 +0000174 if (STI.hasROT64()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000175 setOperationAction(ISD::ROTL, MVT::i64, Legal);
176 setOperationAction(ISD::ROTR, MVT::i64, Legal);
177 } else {
178 setOperationAction(ISD::ROTL, MVT::i64, Expand);
179 setOperationAction(ISD::ROTR, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000180 }
Eric Christopherbef0a372015-01-30 01:50:07 +0000181 if (STI.hasROT32()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000182 setOperationAction(ISD::ROTL, MVT::i32, Legal);
183 setOperationAction(ISD::ROTR, MVT::i32, Legal);
184 } else {
185 setOperationAction(ISD::ROTL, MVT::i32, Expand);
186 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000187 }
188
Justin Holewinski0497ab12013-03-30 14:29:21 +0000189 setOperationAction(ISD::ROTL, MVT::i16, Expand);
190 setOperationAction(ISD::ROTR, MVT::i16, Expand);
191 setOperationAction(ISD::ROTL, MVT::i8, Expand);
192 setOperationAction(ISD::ROTR, MVT::i8, Expand);
193 setOperationAction(ISD::BSWAP, MVT::i16, Expand);
194 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
195 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000196
197 // Indirect branch is not supported.
198 // This also disables Jump Table creation.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000201
Justin Holewinski0497ab12013-03-30 14:29:21 +0000202 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
203 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000204
205 // We want to legalize constant related memmove and memcopy
206 // intrinsics.
207 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
208
209 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000210 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
211 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
212 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
Jingyue Wua0a56602015-07-01 21:32:42 +0000213 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
214 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
215 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
216 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
217 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
218 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000219 // Turn FP truncstore into trunc + store.
Jingyue Wua0a56602015-07-01 21:32:42 +0000220 // FIXME: vector types should also be expanded
Tim Northover9e108a02014-07-18 13:01:43 +0000221 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
222 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
224
225 // PTX does not support load / store predicate registers
Justin Holewinskic6462aa2012-11-14 19:19:16 +0000226 setOperationAction(ISD::LOAD, MVT::i1, Custom);
227 setOperationAction(ISD::STORE, MVT::i1, Custom);
228
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000229 for (MVT VT : MVT::integer_valuetypes()) {
230 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
231 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
232 setTruncStoreAction(VT, MVT::i1, Expand);
233 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000234
235 // This is legal in NVPTX
Justin Holewinski0497ab12013-03-30 14:29:21 +0000236 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
237 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000238
239 // TRAP can be lowered to PTX trap
Justin Holewinski0497ab12013-03-30 14:29:21 +0000240 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000241
Justin Holewinski51cb1342013-07-01 12:59:04 +0000242 setOperationAction(ISD::ADDC, MVT::i64, Expand);
243 setOperationAction(ISD::ADDE, MVT::i64, Expand);
244
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000245 // Register custom handling for vector loads/stores
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000246 for (MVT VT : MVT::vector_valuetypes()) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000247 if (IsPTXVectorType(VT)) {
248 setOperationAction(ISD::LOAD, VT, Custom);
249 setOperationAction(ISD::STORE, VT, Custom);
250 setOperationAction(ISD::INTRINSIC_W_CHAIN, VT, Custom);
251 }
252 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000253
Justin Holewinskif8f70912013-06-28 17:57:59 +0000254 // Custom handling for i8 intrinsics
255 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i8, Custom);
256
Justin Holewinskidc372df2013-06-28 17:58:07 +0000257 setOperationAction(ISD::CTLZ, MVT::i16, Legal);
258 setOperationAction(ISD::CTLZ, MVT::i32, Legal);
259 setOperationAction(ISD::CTLZ, MVT::i64, Legal);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000260 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
261 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
262 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000263 setOperationAction(ISD::CTPOP, MVT::i16, Legal);
264 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
265 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
266
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +0000267 // PTX does not directly support SELP of i1, so promote to i32 first
268 setOperationAction(ISD::SELECT, MVT::i1, Custom);
269
Jingyue Wu585ec862016-01-22 19:47:26 +0000270 // PTX cannot multiply two i64s in a single instruction.
271 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000274 // We have some custom DAG combine patterns for these nodes
275 setTargetDAGCombine(ISD::ADD);
276 setTargetDAGCombine(ISD::AND);
277 setTargetDAGCombine(ISD::FADD);
278 setTargetDAGCombine(ISD::MUL);
279 setTargetDAGCombine(ISD::SHL);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +0000280 setTargetDAGCombine(ISD::SELECT);
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000281
Justin Holewinskiae556d32012-05-04 20:18:50 +0000282 // Now deduce the information based on the above mentioned
283 // actions
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000284 computeRegisterProperties(STI.getRegisterInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +0000285}
286
Justin Holewinskiae556d32012-05-04 20:18:50 +0000287const char *NVPTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000288 switch ((NVPTXISD::NodeType)Opcode) {
289 case NVPTXISD::FIRST_NUMBER:
290 break;
Justin Holewinski0497ab12013-03-30 14:29:21 +0000291 case NVPTXISD::CALL:
292 return "NVPTXISD::CALL";
293 case NVPTXISD::RET_FLAG:
294 return "NVPTXISD::RET_FLAG";
Matthias Braund04893f2015-05-07 21:33:59 +0000295 case NVPTXISD::LOAD_PARAM:
296 return "NVPTXISD::LOAD_PARAM";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000297 case NVPTXISD::Wrapper:
298 return "NVPTXISD::Wrapper";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000299 case NVPTXISD::DeclareParam:
300 return "NVPTXISD::DeclareParam";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000301 case NVPTXISD::DeclareScalarParam:
302 return "NVPTXISD::DeclareScalarParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000303 case NVPTXISD::DeclareRet:
304 return "NVPTXISD::DeclareRet";
Matthias Braund04893f2015-05-07 21:33:59 +0000305 case NVPTXISD::DeclareScalarRet:
306 return "NVPTXISD::DeclareScalarRet";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000307 case NVPTXISD::DeclareRetParam:
308 return "NVPTXISD::DeclareRetParam";
309 case NVPTXISD::PrintCall:
310 return "NVPTXISD::PrintCall";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000311 case NVPTXISD::PrintConvergentCall:
312 return "NVPTXISD::PrintConvergentCall";
Matthias Braund04893f2015-05-07 21:33:59 +0000313 case NVPTXISD::PrintCallUni:
314 return "NVPTXISD::PrintCallUni";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000315 case NVPTXISD::PrintConvergentCallUni:
316 return "NVPTXISD::PrintConvergentCallUni";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000317 case NVPTXISD::LoadParam:
318 return "NVPTXISD::LoadParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000319 case NVPTXISD::LoadParamV2:
320 return "NVPTXISD::LoadParamV2";
321 case NVPTXISD::LoadParamV4:
322 return "NVPTXISD::LoadParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000323 case NVPTXISD::StoreParam:
324 return "NVPTXISD::StoreParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000325 case NVPTXISD::StoreParamV2:
326 return "NVPTXISD::StoreParamV2";
327 case NVPTXISD::StoreParamV4:
328 return "NVPTXISD::StoreParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000329 case NVPTXISD::StoreParamS32:
330 return "NVPTXISD::StoreParamS32";
331 case NVPTXISD::StoreParamU32:
332 return "NVPTXISD::StoreParamU32";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000333 case NVPTXISD::CallArgBegin:
334 return "NVPTXISD::CallArgBegin";
335 case NVPTXISD::CallArg:
336 return "NVPTXISD::CallArg";
337 case NVPTXISD::LastCallArg:
338 return "NVPTXISD::LastCallArg";
339 case NVPTXISD::CallArgEnd:
340 return "NVPTXISD::CallArgEnd";
341 case NVPTXISD::CallVoid:
342 return "NVPTXISD::CallVoid";
343 case NVPTXISD::CallVal:
344 return "NVPTXISD::CallVal";
345 case NVPTXISD::CallSymbol:
346 return "NVPTXISD::CallSymbol";
347 case NVPTXISD::Prototype:
348 return "NVPTXISD::Prototype";
349 case NVPTXISD::MoveParam:
350 return "NVPTXISD::MoveParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000351 case NVPTXISD::StoreRetval:
352 return "NVPTXISD::StoreRetval";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000353 case NVPTXISD::StoreRetvalV2:
354 return "NVPTXISD::StoreRetvalV2";
355 case NVPTXISD::StoreRetvalV4:
356 return "NVPTXISD::StoreRetvalV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000357 case NVPTXISD::PseudoUseParam:
358 return "NVPTXISD::PseudoUseParam";
359 case NVPTXISD::RETURN:
360 return "NVPTXISD::RETURN";
361 case NVPTXISD::CallSeqBegin:
362 return "NVPTXISD::CallSeqBegin";
363 case NVPTXISD::CallSeqEnd:
364 return "NVPTXISD::CallSeqEnd";
Justin Holewinski3d49e5c2013-11-15 12:30:04 +0000365 case NVPTXISD::CallPrototype:
366 return "NVPTXISD::CallPrototype";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000367 case NVPTXISD::LoadV2:
368 return "NVPTXISD::LoadV2";
369 case NVPTXISD::LoadV4:
370 return "NVPTXISD::LoadV4";
371 case NVPTXISD::LDGV2:
372 return "NVPTXISD::LDGV2";
373 case NVPTXISD::LDGV4:
374 return "NVPTXISD::LDGV4";
375 case NVPTXISD::LDUV2:
376 return "NVPTXISD::LDUV2";
377 case NVPTXISD::LDUV4:
378 return "NVPTXISD::LDUV4";
379 case NVPTXISD::StoreV2:
380 return "NVPTXISD::StoreV2";
381 case NVPTXISD::StoreV4:
382 return "NVPTXISD::StoreV4";
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000383 case NVPTXISD::FUN_SHFL_CLAMP:
384 return "NVPTXISD::FUN_SHFL_CLAMP";
385 case NVPTXISD::FUN_SHFR_CLAMP:
386 return "NVPTXISD::FUN_SHFR_CLAMP";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000387 case NVPTXISD::IMAD:
388 return "NVPTXISD::IMAD";
Matthias Braund04893f2015-05-07 21:33:59 +0000389 case NVPTXISD::Dummy:
390 return "NVPTXISD::Dummy";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000391 case NVPTXISD::MUL_WIDE_SIGNED:
392 return "NVPTXISD::MUL_WIDE_SIGNED";
393 case NVPTXISD::MUL_WIDE_UNSIGNED:
394 return "NVPTXISD::MUL_WIDE_UNSIGNED";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000395 case NVPTXISD::Tex1DFloatS32: return "NVPTXISD::Tex1DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000396 case NVPTXISD::Tex1DFloatFloat: return "NVPTXISD::Tex1DFloatFloat";
397 case NVPTXISD::Tex1DFloatFloatLevel:
398 return "NVPTXISD::Tex1DFloatFloatLevel";
399 case NVPTXISD::Tex1DFloatFloatGrad:
400 return "NVPTXISD::Tex1DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000401 case NVPTXISD::Tex1DS32S32: return "NVPTXISD::Tex1DS32S32";
402 case NVPTXISD::Tex1DS32Float: return "NVPTXISD::Tex1DS32Float";
403 case NVPTXISD::Tex1DS32FloatLevel:
404 return "NVPTXISD::Tex1DS32FloatLevel";
405 case NVPTXISD::Tex1DS32FloatGrad:
406 return "NVPTXISD::Tex1DS32FloatGrad";
407 case NVPTXISD::Tex1DU32S32: return "NVPTXISD::Tex1DU32S32";
408 case NVPTXISD::Tex1DU32Float: return "NVPTXISD::Tex1DU32Float";
409 case NVPTXISD::Tex1DU32FloatLevel:
410 return "NVPTXISD::Tex1DU32FloatLevel";
411 case NVPTXISD::Tex1DU32FloatGrad:
412 return "NVPTXISD::Tex1DU32FloatGrad";
413 case NVPTXISD::Tex1DArrayFloatS32: return "NVPTXISD::Tex1DArrayFloatS32";
414 case NVPTXISD::Tex1DArrayFloatFloat: return "NVPTXISD::Tex1DArrayFloatFloat";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000415 case NVPTXISD::Tex1DArrayFloatFloatLevel:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000416 return "NVPTXISD::Tex1DArrayFloatFloatLevel";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000417 case NVPTXISD::Tex1DArrayFloatFloatGrad:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000418 return "NVPTXISD::Tex1DArrayFloatFloatGrad";
419 case NVPTXISD::Tex1DArrayS32S32: return "NVPTXISD::Tex1DArrayS32S32";
420 case NVPTXISD::Tex1DArrayS32Float: return "NVPTXISD::Tex1DArrayS32Float";
421 case NVPTXISD::Tex1DArrayS32FloatLevel:
422 return "NVPTXISD::Tex1DArrayS32FloatLevel";
423 case NVPTXISD::Tex1DArrayS32FloatGrad:
424 return "NVPTXISD::Tex1DArrayS32FloatGrad";
425 case NVPTXISD::Tex1DArrayU32S32: return "NVPTXISD::Tex1DArrayU32S32";
426 case NVPTXISD::Tex1DArrayU32Float: return "NVPTXISD::Tex1DArrayU32Float";
427 case NVPTXISD::Tex1DArrayU32FloatLevel:
428 return "NVPTXISD::Tex1DArrayU32FloatLevel";
429 case NVPTXISD::Tex1DArrayU32FloatGrad:
430 return "NVPTXISD::Tex1DArrayU32FloatGrad";
431 case NVPTXISD::Tex2DFloatS32: return "NVPTXISD::Tex2DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000432 case NVPTXISD::Tex2DFloatFloat: return "NVPTXISD::Tex2DFloatFloat";
433 case NVPTXISD::Tex2DFloatFloatLevel:
434 return "NVPTXISD::Tex2DFloatFloatLevel";
435 case NVPTXISD::Tex2DFloatFloatGrad:
436 return "NVPTXISD::Tex2DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000437 case NVPTXISD::Tex2DS32S32: return "NVPTXISD::Tex2DS32S32";
438 case NVPTXISD::Tex2DS32Float: return "NVPTXISD::Tex2DS32Float";
439 case NVPTXISD::Tex2DS32FloatLevel:
440 return "NVPTXISD::Tex2DS32FloatLevel";
441 case NVPTXISD::Tex2DS32FloatGrad:
442 return "NVPTXISD::Tex2DS32FloatGrad";
443 case NVPTXISD::Tex2DU32S32: return "NVPTXISD::Tex2DU32S32";
444 case NVPTXISD::Tex2DU32Float: return "NVPTXISD::Tex2DU32Float";
445 case NVPTXISD::Tex2DU32FloatLevel:
446 return "NVPTXISD::Tex2DU32FloatLevel";
447 case NVPTXISD::Tex2DU32FloatGrad:
448 return "NVPTXISD::Tex2DU32FloatGrad";
449 case NVPTXISD::Tex2DArrayFloatS32: return "NVPTXISD::Tex2DArrayFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000450 case NVPTXISD::Tex2DArrayFloatFloat: return "NVPTXISD::Tex2DArrayFloatFloat";
451 case NVPTXISD::Tex2DArrayFloatFloatLevel:
452 return "NVPTXISD::Tex2DArrayFloatFloatLevel";
453 case NVPTXISD::Tex2DArrayFloatFloatGrad:
454 return "NVPTXISD::Tex2DArrayFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000455 case NVPTXISD::Tex2DArrayS32S32: return "NVPTXISD::Tex2DArrayS32S32";
456 case NVPTXISD::Tex2DArrayS32Float: return "NVPTXISD::Tex2DArrayS32Float";
457 case NVPTXISD::Tex2DArrayS32FloatLevel:
458 return "NVPTXISD::Tex2DArrayS32FloatLevel";
459 case NVPTXISD::Tex2DArrayS32FloatGrad:
460 return "NVPTXISD::Tex2DArrayS32FloatGrad";
461 case NVPTXISD::Tex2DArrayU32S32: return "NVPTXISD::Tex2DArrayU32S32";
462 case NVPTXISD::Tex2DArrayU32Float: return "NVPTXISD::Tex2DArrayU32Float";
463 case NVPTXISD::Tex2DArrayU32FloatLevel:
464 return "NVPTXISD::Tex2DArrayU32FloatLevel";
465 case NVPTXISD::Tex2DArrayU32FloatGrad:
466 return "NVPTXISD::Tex2DArrayU32FloatGrad";
467 case NVPTXISD::Tex3DFloatS32: return "NVPTXISD::Tex3DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000468 case NVPTXISD::Tex3DFloatFloat: return "NVPTXISD::Tex3DFloatFloat";
469 case NVPTXISD::Tex3DFloatFloatLevel:
470 return "NVPTXISD::Tex3DFloatFloatLevel";
471 case NVPTXISD::Tex3DFloatFloatGrad:
472 return "NVPTXISD::Tex3DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000473 case NVPTXISD::Tex3DS32S32: return "NVPTXISD::Tex3DS32S32";
474 case NVPTXISD::Tex3DS32Float: return "NVPTXISD::Tex3DS32Float";
475 case NVPTXISD::Tex3DS32FloatLevel:
476 return "NVPTXISD::Tex3DS32FloatLevel";
477 case NVPTXISD::Tex3DS32FloatGrad:
478 return "NVPTXISD::Tex3DS32FloatGrad";
479 case NVPTXISD::Tex3DU32S32: return "NVPTXISD::Tex3DU32S32";
480 case NVPTXISD::Tex3DU32Float: return "NVPTXISD::Tex3DU32Float";
481 case NVPTXISD::Tex3DU32FloatLevel:
482 return "NVPTXISD::Tex3DU32FloatLevel";
483 case NVPTXISD::Tex3DU32FloatGrad:
484 return "NVPTXISD::Tex3DU32FloatGrad";
485 case NVPTXISD::TexCubeFloatFloat: return "NVPTXISD::TexCubeFloatFloat";
486 case NVPTXISD::TexCubeFloatFloatLevel:
487 return "NVPTXISD::TexCubeFloatFloatLevel";
488 case NVPTXISD::TexCubeS32Float: return "NVPTXISD::TexCubeS32Float";
489 case NVPTXISD::TexCubeS32FloatLevel:
490 return "NVPTXISD::TexCubeS32FloatLevel";
491 case NVPTXISD::TexCubeU32Float: return "NVPTXISD::TexCubeU32Float";
492 case NVPTXISD::TexCubeU32FloatLevel:
493 return "NVPTXISD::TexCubeU32FloatLevel";
494 case NVPTXISD::TexCubeArrayFloatFloat:
495 return "NVPTXISD::TexCubeArrayFloatFloat";
496 case NVPTXISD::TexCubeArrayFloatFloatLevel:
497 return "NVPTXISD::TexCubeArrayFloatFloatLevel";
498 case NVPTXISD::TexCubeArrayS32Float:
499 return "NVPTXISD::TexCubeArrayS32Float";
500 case NVPTXISD::TexCubeArrayS32FloatLevel:
501 return "NVPTXISD::TexCubeArrayS32FloatLevel";
502 case NVPTXISD::TexCubeArrayU32Float:
503 return "NVPTXISD::TexCubeArrayU32Float";
504 case NVPTXISD::TexCubeArrayU32FloatLevel:
505 return "NVPTXISD::TexCubeArrayU32FloatLevel";
506 case NVPTXISD::Tld4R2DFloatFloat:
507 return "NVPTXISD::Tld4R2DFloatFloat";
508 case NVPTXISD::Tld4G2DFloatFloat:
509 return "NVPTXISD::Tld4G2DFloatFloat";
510 case NVPTXISD::Tld4B2DFloatFloat:
511 return "NVPTXISD::Tld4B2DFloatFloat";
512 case NVPTXISD::Tld4A2DFloatFloat:
513 return "NVPTXISD::Tld4A2DFloatFloat";
514 case NVPTXISD::Tld4R2DS64Float:
515 return "NVPTXISD::Tld4R2DS64Float";
516 case NVPTXISD::Tld4G2DS64Float:
517 return "NVPTXISD::Tld4G2DS64Float";
518 case NVPTXISD::Tld4B2DS64Float:
519 return "NVPTXISD::Tld4B2DS64Float";
520 case NVPTXISD::Tld4A2DS64Float:
521 return "NVPTXISD::Tld4A2DS64Float";
522 case NVPTXISD::Tld4R2DU64Float:
523 return "NVPTXISD::Tld4R2DU64Float";
524 case NVPTXISD::Tld4G2DU64Float:
525 return "NVPTXISD::Tld4G2DU64Float";
526 case NVPTXISD::Tld4B2DU64Float:
527 return "NVPTXISD::Tld4B2DU64Float";
528 case NVPTXISD::Tld4A2DU64Float:
529 return "NVPTXISD::Tld4A2DU64Float";
530
531 case NVPTXISD::TexUnified1DFloatS32:
532 return "NVPTXISD::TexUnified1DFloatS32";
533 case NVPTXISD::TexUnified1DFloatFloat:
534 return "NVPTXISD::TexUnified1DFloatFloat";
535 case NVPTXISD::TexUnified1DFloatFloatLevel:
536 return "NVPTXISD::TexUnified1DFloatFloatLevel";
537 case NVPTXISD::TexUnified1DFloatFloatGrad:
538 return "NVPTXISD::TexUnified1DFloatFloatGrad";
539 case NVPTXISD::TexUnified1DS32S32:
540 return "NVPTXISD::TexUnified1DS32S32";
541 case NVPTXISD::TexUnified1DS32Float:
542 return "NVPTXISD::TexUnified1DS32Float";
543 case NVPTXISD::TexUnified1DS32FloatLevel:
544 return "NVPTXISD::TexUnified1DS32FloatLevel";
545 case NVPTXISD::TexUnified1DS32FloatGrad:
546 return "NVPTXISD::TexUnified1DS32FloatGrad";
547 case NVPTXISD::TexUnified1DU32S32:
548 return "NVPTXISD::TexUnified1DU32S32";
549 case NVPTXISD::TexUnified1DU32Float:
550 return "NVPTXISD::TexUnified1DU32Float";
551 case NVPTXISD::TexUnified1DU32FloatLevel:
552 return "NVPTXISD::TexUnified1DU32FloatLevel";
553 case NVPTXISD::TexUnified1DU32FloatGrad:
554 return "NVPTXISD::TexUnified1DU32FloatGrad";
555 case NVPTXISD::TexUnified1DArrayFloatS32:
556 return "NVPTXISD::TexUnified1DArrayFloatS32";
557 case NVPTXISD::TexUnified1DArrayFloatFloat:
558 return "NVPTXISD::TexUnified1DArrayFloatFloat";
559 case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
560 return "NVPTXISD::TexUnified1DArrayFloatFloatLevel";
561 case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
562 return "NVPTXISD::TexUnified1DArrayFloatFloatGrad";
563 case NVPTXISD::TexUnified1DArrayS32S32:
564 return "NVPTXISD::TexUnified1DArrayS32S32";
565 case NVPTXISD::TexUnified1DArrayS32Float:
566 return "NVPTXISD::TexUnified1DArrayS32Float";
567 case NVPTXISD::TexUnified1DArrayS32FloatLevel:
568 return "NVPTXISD::TexUnified1DArrayS32FloatLevel";
569 case NVPTXISD::TexUnified1DArrayS32FloatGrad:
570 return "NVPTXISD::TexUnified1DArrayS32FloatGrad";
571 case NVPTXISD::TexUnified1DArrayU32S32:
572 return "NVPTXISD::TexUnified1DArrayU32S32";
573 case NVPTXISD::TexUnified1DArrayU32Float:
574 return "NVPTXISD::TexUnified1DArrayU32Float";
575 case NVPTXISD::TexUnified1DArrayU32FloatLevel:
576 return "NVPTXISD::TexUnified1DArrayU32FloatLevel";
577 case NVPTXISD::TexUnified1DArrayU32FloatGrad:
578 return "NVPTXISD::TexUnified1DArrayU32FloatGrad";
579 case NVPTXISD::TexUnified2DFloatS32:
580 return "NVPTXISD::TexUnified2DFloatS32";
581 case NVPTXISD::TexUnified2DFloatFloat:
582 return "NVPTXISD::TexUnified2DFloatFloat";
583 case NVPTXISD::TexUnified2DFloatFloatLevel:
584 return "NVPTXISD::TexUnified2DFloatFloatLevel";
585 case NVPTXISD::TexUnified2DFloatFloatGrad:
586 return "NVPTXISD::TexUnified2DFloatFloatGrad";
587 case NVPTXISD::TexUnified2DS32S32:
588 return "NVPTXISD::TexUnified2DS32S32";
589 case NVPTXISD::TexUnified2DS32Float:
590 return "NVPTXISD::TexUnified2DS32Float";
591 case NVPTXISD::TexUnified2DS32FloatLevel:
592 return "NVPTXISD::TexUnified2DS32FloatLevel";
593 case NVPTXISD::TexUnified2DS32FloatGrad:
594 return "NVPTXISD::TexUnified2DS32FloatGrad";
595 case NVPTXISD::TexUnified2DU32S32:
596 return "NVPTXISD::TexUnified2DU32S32";
597 case NVPTXISD::TexUnified2DU32Float:
598 return "NVPTXISD::TexUnified2DU32Float";
599 case NVPTXISD::TexUnified2DU32FloatLevel:
600 return "NVPTXISD::TexUnified2DU32FloatLevel";
601 case NVPTXISD::TexUnified2DU32FloatGrad:
602 return "NVPTXISD::TexUnified2DU32FloatGrad";
603 case NVPTXISD::TexUnified2DArrayFloatS32:
604 return "NVPTXISD::TexUnified2DArrayFloatS32";
605 case NVPTXISD::TexUnified2DArrayFloatFloat:
606 return "NVPTXISD::TexUnified2DArrayFloatFloat";
607 case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
608 return "NVPTXISD::TexUnified2DArrayFloatFloatLevel";
609 case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
610 return "NVPTXISD::TexUnified2DArrayFloatFloatGrad";
611 case NVPTXISD::TexUnified2DArrayS32S32:
612 return "NVPTXISD::TexUnified2DArrayS32S32";
613 case NVPTXISD::TexUnified2DArrayS32Float:
614 return "NVPTXISD::TexUnified2DArrayS32Float";
615 case NVPTXISD::TexUnified2DArrayS32FloatLevel:
616 return "NVPTXISD::TexUnified2DArrayS32FloatLevel";
617 case NVPTXISD::TexUnified2DArrayS32FloatGrad:
618 return "NVPTXISD::TexUnified2DArrayS32FloatGrad";
619 case NVPTXISD::TexUnified2DArrayU32S32:
620 return "NVPTXISD::TexUnified2DArrayU32S32";
621 case NVPTXISD::TexUnified2DArrayU32Float:
622 return "NVPTXISD::TexUnified2DArrayU32Float";
623 case NVPTXISD::TexUnified2DArrayU32FloatLevel:
624 return "NVPTXISD::TexUnified2DArrayU32FloatLevel";
625 case NVPTXISD::TexUnified2DArrayU32FloatGrad:
626 return "NVPTXISD::TexUnified2DArrayU32FloatGrad";
627 case NVPTXISD::TexUnified3DFloatS32:
628 return "NVPTXISD::TexUnified3DFloatS32";
629 case NVPTXISD::TexUnified3DFloatFloat:
630 return "NVPTXISD::TexUnified3DFloatFloat";
631 case NVPTXISD::TexUnified3DFloatFloatLevel:
632 return "NVPTXISD::TexUnified3DFloatFloatLevel";
633 case NVPTXISD::TexUnified3DFloatFloatGrad:
634 return "NVPTXISD::TexUnified3DFloatFloatGrad";
635 case NVPTXISD::TexUnified3DS32S32:
636 return "NVPTXISD::TexUnified3DS32S32";
637 case NVPTXISD::TexUnified3DS32Float:
638 return "NVPTXISD::TexUnified3DS32Float";
639 case NVPTXISD::TexUnified3DS32FloatLevel:
640 return "NVPTXISD::TexUnified3DS32FloatLevel";
641 case NVPTXISD::TexUnified3DS32FloatGrad:
642 return "NVPTXISD::TexUnified3DS32FloatGrad";
643 case NVPTXISD::TexUnified3DU32S32:
644 return "NVPTXISD::TexUnified3DU32S32";
645 case NVPTXISD::TexUnified3DU32Float:
646 return "NVPTXISD::TexUnified3DU32Float";
647 case NVPTXISD::TexUnified3DU32FloatLevel:
648 return "NVPTXISD::TexUnified3DU32FloatLevel";
649 case NVPTXISD::TexUnified3DU32FloatGrad:
650 return "NVPTXISD::TexUnified3DU32FloatGrad";
651 case NVPTXISD::TexUnifiedCubeFloatFloat:
652 return "NVPTXISD::TexUnifiedCubeFloatFloat";
653 case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
654 return "NVPTXISD::TexUnifiedCubeFloatFloatLevel";
655 case NVPTXISD::TexUnifiedCubeS32Float:
656 return "NVPTXISD::TexUnifiedCubeS32Float";
657 case NVPTXISD::TexUnifiedCubeS32FloatLevel:
658 return "NVPTXISD::TexUnifiedCubeS32FloatLevel";
659 case NVPTXISD::TexUnifiedCubeU32Float:
660 return "NVPTXISD::TexUnifiedCubeU32Float";
661 case NVPTXISD::TexUnifiedCubeU32FloatLevel:
662 return "NVPTXISD::TexUnifiedCubeU32FloatLevel";
663 case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
664 return "NVPTXISD::TexUnifiedCubeArrayFloatFloat";
665 case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
666 return "NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel";
667 case NVPTXISD::TexUnifiedCubeArrayS32Float:
668 return "NVPTXISD::TexUnifiedCubeArrayS32Float";
669 case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
670 return "NVPTXISD::TexUnifiedCubeArrayS32FloatLevel";
671 case NVPTXISD::TexUnifiedCubeArrayU32Float:
672 return "NVPTXISD::TexUnifiedCubeArrayU32Float";
673 case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
674 return "NVPTXISD::TexUnifiedCubeArrayU32FloatLevel";
675 case NVPTXISD::Tld4UnifiedR2DFloatFloat:
676 return "NVPTXISD::Tld4UnifiedR2DFloatFloat";
677 case NVPTXISD::Tld4UnifiedG2DFloatFloat:
678 return "NVPTXISD::Tld4UnifiedG2DFloatFloat";
679 case NVPTXISD::Tld4UnifiedB2DFloatFloat:
680 return "NVPTXISD::Tld4UnifiedB2DFloatFloat";
681 case NVPTXISD::Tld4UnifiedA2DFloatFloat:
682 return "NVPTXISD::Tld4UnifiedA2DFloatFloat";
683 case NVPTXISD::Tld4UnifiedR2DS64Float:
684 return "NVPTXISD::Tld4UnifiedR2DS64Float";
685 case NVPTXISD::Tld4UnifiedG2DS64Float:
686 return "NVPTXISD::Tld4UnifiedG2DS64Float";
687 case NVPTXISD::Tld4UnifiedB2DS64Float:
688 return "NVPTXISD::Tld4UnifiedB2DS64Float";
689 case NVPTXISD::Tld4UnifiedA2DS64Float:
690 return "NVPTXISD::Tld4UnifiedA2DS64Float";
691 case NVPTXISD::Tld4UnifiedR2DU64Float:
692 return "NVPTXISD::Tld4UnifiedR2DU64Float";
693 case NVPTXISD::Tld4UnifiedG2DU64Float:
694 return "NVPTXISD::Tld4UnifiedG2DU64Float";
695 case NVPTXISD::Tld4UnifiedB2DU64Float:
696 return "NVPTXISD::Tld4UnifiedB2DU64Float";
697 case NVPTXISD::Tld4UnifiedA2DU64Float:
698 return "NVPTXISD::Tld4UnifiedA2DU64Float";
699
700 case NVPTXISD::Suld1DI8Clamp: return "NVPTXISD::Suld1DI8Clamp";
701 case NVPTXISD::Suld1DI16Clamp: return "NVPTXISD::Suld1DI16Clamp";
702 case NVPTXISD::Suld1DI32Clamp: return "NVPTXISD::Suld1DI32Clamp";
703 case NVPTXISD::Suld1DI64Clamp: return "NVPTXISD::Suld1DI64Clamp";
704 case NVPTXISD::Suld1DV2I8Clamp: return "NVPTXISD::Suld1DV2I8Clamp";
705 case NVPTXISD::Suld1DV2I16Clamp: return "NVPTXISD::Suld1DV2I16Clamp";
706 case NVPTXISD::Suld1DV2I32Clamp: return "NVPTXISD::Suld1DV2I32Clamp";
707 case NVPTXISD::Suld1DV2I64Clamp: return "NVPTXISD::Suld1DV2I64Clamp";
708 case NVPTXISD::Suld1DV4I8Clamp: return "NVPTXISD::Suld1DV4I8Clamp";
709 case NVPTXISD::Suld1DV4I16Clamp: return "NVPTXISD::Suld1DV4I16Clamp";
710 case NVPTXISD::Suld1DV4I32Clamp: return "NVPTXISD::Suld1DV4I32Clamp";
711
712 case NVPTXISD::Suld1DArrayI8Clamp: return "NVPTXISD::Suld1DArrayI8Clamp";
713 case NVPTXISD::Suld1DArrayI16Clamp: return "NVPTXISD::Suld1DArrayI16Clamp";
714 case NVPTXISD::Suld1DArrayI32Clamp: return "NVPTXISD::Suld1DArrayI32Clamp";
715 case NVPTXISD::Suld1DArrayI64Clamp: return "NVPTXISD::Suld1DArrayI64Clamp";
716 case NVPTXISD::Suld1DArrayV2I8Clamp: return "NVPTXISD::Suld1DArrayV2I8Clamp";
717 case NVPTXISD::Suld1DArrayV2I16Clamp:return "NVPTXISD::Suld1DArrayV2I16Clamp";
718 case NVPTXISD::Suld1DArrayV2I32Clamp:return "NVPTXISD::Suld1DArrayV2I32Clamp";
719 case NVPTXISD::Suld1DArrayV2I64Clamp:return "NVPTXISD::Suld1DArrayV2I64Clamp";
720 case NVPTXISD::Suld1DArrayV4I8Clamp: return "NVPTXISD::Suld1DArrayV4I8Clamp";
721 case NVPTXISD::Suld1DArrayV4I16Clamp:return "NVPTXISD::Suld1DArrayV4I16Clamp";
722 case NVPTXISD::Suld1DArrayV4I32Clamp:return "NVPTXISD::Suld1DArrayV4I32Clamp";
723
724 case NVPTXISD::Suld2DI8Clamp: return "NVPTXISD::Suld2DI8Clamp";
725 case NVPTXISD::Suld2DI16Clamp: return "NVPTXISD::Suld2DI16Clamp";
726 case NVPTXISD::Suld2DI32Clamp: return "NVPTXISD::Suld2DI32Clamp";
727 case NVPTXISD::Suld2DI64Clamp: return "NVPTXISD::Suld2DI64Clamp";
728 case NVPTXISD::Suld2DV2I8Clamp: return "NVPTXISD::Suld2DV2I8Clamp";
729 case NVPTXISD::Suld2DV2I16Clamp: return "NVPTXISD::Suld2DV2I16Clamp";
730 case NVPTXISD::Suld2DV2I32Clamp: return "NVPTXISD::Suld2DV2I32Clamp";
731 case NVPTXISD::Suld2DV2I64Clamp: return "NVPTXISD::Suld2DV2I64Clamp";
732 case NVPTXISD::Suld2DV4I8Clamp: return "NVPTXISD::Suld2DV4I8Clamp";
733 case NVPTXISD::Suld2DV4I16Clamp: return "NVPTXISD::Suld2DV4I16Clamp";
734 case NVPTXISD::Suld2DV4I32Clamp: return "NVPTXISD::Suld2DV4I32Clamp";
735
736 case NVPTXISD::Suld2DArrayI8Clamp: return "NVPTXISD::Suld2DArrayI8Clamp";
737 case NVPTXISD::Suld2DArrayI16Clamp: return "NVPTXISD::Suld2DArrayI16Clamp";
738 case NVPTXISD::Suld2DArrayI32Clamp: return "NVPTXISD::Suld2DArrayI32Clamp";
739 case NVPTXISD::Suld2DArrayI64Clamp: return "NVPTXISD::Suld2DArrayI64Clamp";
740 case NVPTXISD::Suld2DArrayV2I8Clamp: return "NVPTXISD::Suld2DArrayV2I8Clamp";
741 case NVPTXISD::Suld2DArrayV2I16Clamp:return "NVPTXISD::Suld2DArrayV2I16Clamp";
742 case NVPTXISD::Suld2DArrayV2I32Clamp:return "NVPTXISD::Suld2DArrayV2I32Clamp";
743 case NVPTXISD::Suld2DArrayV2I64Clamp:return "NVPTXISD::Suld2DArrayV2I64Clamp";
744 case NVPTXISD::Suld2DArrayV4I8Clamp: return "NVPTXISD::Suld2DArrayV4I8Clamp";
745 case NVPTXISD::Suld2DArrayV4I16Clamp:return "NVPTXISD::Suld2DArrayV4I16Clamp";
746 case NVPTXISD::Suld2DArrayV4I32Clamp:return "NVPTXISD::Suld2DArrayV4I32Clamp";
747
748 case NVPTXISD::Suld3DI8Clamp: return "NVPTXISD::Suld3DI8Clamp";
749 case NVPTXISD::Suld3DI16Clamp: return "NVPTXISD::Suld3DI16Clamp";
750 case NVPTXISD::Suld3DI32Clamp: return "NVPTXISD::Suld3DI32Clamp";
751 case NVPTXISD::Suld3DI64Clamp: return "NVPTXISD::Suld3DI64Clamp";
752 case NVPTXISD::Suld3DV2I8Clamp: return "NVPTXISD::Suld3DV2I8Clamp";
753 case NVPTXISD::Suld3DV2I16Clamp: return "NVPTXISD::Suld3DV2I16Clamp";
754 case NVPTXISD::Suld3DV2I32Clamp: return "NVPTXISD::Suld3DV2I32Clamp";
755 case NVPTXISD::Suld3DV2I64Clamp: return "NVPTXISD::Suld3DV2I64Clamp";
756 case NVPTXISD::Suld3DV4I8Clamp: return "NVPTXISD::Suld3DV4I8Clamp";
757 case NVPTXISD::Suld3DV4I16Clamp: return "NVPTXISD::Suld3DV4I16Clamp";
758 case NVPTXISD::Suld3DV4I32Clamp: return "NVPTXISD::Suld3DV4I32Clamp";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000759
760 case NVPTXISD::Suld1DI8Trap: return "NVPTXISD::Suld1DI8Trap";
761 case NVPTXISD::Suld1DI16Trap: return "NVPTXISD::Suld1DI16Trap";
762 case NVPTXISD::Suld1DI32Trap: return "NVPTXISD::Suld1DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000763 case NVPTXISD::Suld1DI64Trap: return "NVPTXISD::Suld1DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000764 case NVPTXISD::Suld1DV2I8Trap: return "NVPTXISD::Suld1DV2I8Trap";
765 case NVPTXISD::Suld1DV2I16Trap: return "NVPTXISD::Suld1DV2I16Trap";
766 case NVPTXISD::Suld1DV2I32Trap: return "NVPTXISD::Suld1DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000767 case NVPTXISD::Suld1DV2I64Trap: return "NVPTXISD::Suld1DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000768 case NVPTXISD::Suld1DV4I8Trap: return "NVPTXISD::Suld1DV4I8Trap";
769 case NVPTXISD::Suld1DV4I16Trap: return "NVPTXISD::Suld1DV4I16Trap";
770 case NVPTXISD::Suld1DV4I32Trap: return "NVPTXISD::Suld1DV4I32Trap";
771
772 case NVPTXISD::Suld1DArrayI8Trap: return "NVPTXISD::Suld1DArrayI8Trap";
773 case NVPTXISD::Suld1DArrayI16Trap: return "NVPTXISD::Suld1DArrayI16Trap";
774 case NVPTXISD::Suld1DArrayI32Trap: return "NVPTXISD::Suld1DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000775 case NVPTXISD::Suld1DArrayI64Trap: return "NVPTXISD::Suld1DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000776 case NVPTXISD::Suld1DArrayV2I8Trap: return "NVPTXISD::Suld1DArrayV2I8Trap";
777 case NVPTXISD::Suld1DArrayV2I16Trap: return "NVPTXISD::Suld1DArrayV2I16Trap";
778 case NVPTXISD::Suld1DArrayV2I32Trap: return "NVPTXISD::Suld1DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000779 case NVPTXISD::Suld1DArrayV2I64Trap: return "NVPTXISD::Suld1DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000780 case NVPTXISD::Suld1DArrayV4I8Trap: return "NVPTXISD::Suld1DArrayV4I8Trap";
781 case NVPTXISD::Suld1DArrayV4I16Trap: return "NVPTXISD::Suld1DArrayV4I16Trap";
782 case NVPTXISD::Suld1DArrayV4I32Trap: return "NVPTXISD::Suld1DArrayV4I32Trap";
783
784 case NVPTXISD::Suld2DI8Trap: return "NVPTXISD::Suld2DI8Trap";
785 case NVPTXISD::Suld2DI16Trap: return "NVPTXISD::Suld2DI16Trap";
786 case NVPTXISD::Suld2DI32Trap: return "NVPTXISD::Suld2DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000787 case NVPTXISD::Suld2DI64Trap: return "NVPTXISD::Suld2DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000788 case NVPTXISD::Suld2DV2I8Trap: return "NVPTXISD::Suld2DV2I8Trap";
789 case NVPTXISD::Suld2DV2I16Trap: return "NVPTXISD::Suld2DV2I16Trap";
790 case NVPTXISD::Suld2DV2I32Trap: return "NVPTXISD::Suld2DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000791 case NVPTXISD::Suld2DV2I64Trap: return "NVPTXISD::Suld2DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000792 case NVPTXISD::Suld2DV4I8Trap: return "NVPTXISD::Suld2DV4I8Trap";
793 case NVPTXISD::Suld2DV4I16Trap: return "NVPTXISD::Suld2DV4I16Trap";
794 case NVPTXISD::Suld2DV4I32Trap: return "NVPTXISD::Suld2DV4I32Trap";
795
796 case NVPTXISD::Suld2DArrayI8Trap: return "NVPTXISD::Suld2DArrayI8Trap";
797 case NVPTXISD::Suld2DArrayI16Trap: return "NVPTXISD::Suld2DArrayI16Trap";
798 case NVPTXISD::Suld2DArrayI32Trap: return "NVPTXISD::Suld2DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000799 case NVPTXISD::Suld2DArrayI64Trap: return "NVPTXISD::Suld2DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000800 case NVPTXISD::Suld2DArrayV2I8Trap: return "NVPTXISD::Suld2DArrayV2I8Trap";
801 case NVPTXISD::Suld2DArrayV2I16Trap: return "NVPTXISD::Suld2DArrayV2I16Trap";
802 case NVPTXISD::Suld2DArrayV2I32Trap: return "NVPTXISD::Suld2DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000803 case NVPTXISD::Suld2DArrayV2I64Trap: return "NVPTXISD::Suld2DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000804 case NVPTXISD::Suld2DArrayV4I8Trap: return "NVPTXISD::Suld2DArrayV4I8Trap";
805 case NVPTXISD::Suld2DArrayV4I16Trap: return "NVPTXISD::Suld2DArrayV4I16Trap";
806 case NVPTXISD::Suld2DArrayV4I32Trap: return "NVPTXISD::Suld2DArrayV4I32Trap";
807
808 case NVPTXISD::Suld3DI8Trap: return "NVPTXISD::Suld3DI8Trap";
809 case NVPTXISD::Suld3DI16Trap: return "NVPTXISD::Suld3DI16Trap";
810 case NVPTXISD::Suld3DI32Trap: return "NVPTXISD::Suld3DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000811 case NVPTXISD::Suld3DI64Trap: return "NVPTXISD::Suld3DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000812 case NVPTXISD::Suld3DV2I8Trap: return "NVPTXISD::Suld3DV2I8Trap";
813 case NVPTXISD::Suld3DV2I16Trap: return "NVPTXISD::Suld3DV2I16Trap";
814 case NVPTXISD::Suld3DV2I32Trap: return "NVPTXISD::Suld3DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000815 case NVPTXISD::Suld3DV2I64Trap: return "NVPTXISD::Suld3DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000816 case NVPTXISD::Suld3DV4I8Trap: return "NVPTXISD::Suld3DV4I8Trap";
817 case NVPTXISD::Suld3DV4I16Trap: return "NVPTXISD::Suld3DV4I16Trap";
818 case NVPTXISD::Suld3DV4I32Trap: return "NVPTXISD::Suld3DV4I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000819
820 case NVPTXISD::Suld1DI8Zero: return "NVPTXISD::Suld1DI8Zero";
821 case NVPTXISD::Suld1DI16Zero: return "NVPTXISD::Suld1DI16Zero";
822 case NVPTXISD::Suld1DI32Zero: return "NVPTXISD::Suld1DI32Zero";
823 case NVPTXISD::Suld1DI64Zero: return "NVPTXISD::Suld1DI64Zero";
824 case NVPTXISD::Suld1DV2I8Zero: return "NVPTXISD::Suld1DV2I8Zero";
825 case NVPTXISD::Suld1DV2I16Zero: return "NVPTXISD::Suld1DV2I16Zero";
826 case NVPTXISD::Suld1DV2I32Zero: return "NVPTXISD::Suld1DV2I32Zero";
827 case NVPTXISD::Suld1DV2I64Zero: return "NVPTXISD::Suld1DV2I64Zero";
828 case NVPTXISD::Suld1DV4I8Zero: return "NVPTXISD::Suld1DV4I8Zero";
829 case NVPTXISD::Suld1DV4I16Zero: return "NVPTXISD::Suld1DV4I16Zero";
830 case NVPTXISD::Suld1DV4I32Zero: return "NVPTXISD::Suld1DV4I32Zero";
831
832 case NVPTXISD::Suld1DArrayI8Zero: return "NVPTXISD::Suld1DArrayI8Zero";
833 case NVPTXISD::Suld1DArrayI16Zero: return "NVPTXISD::Suld1DArrayI16Zero";
834 case NVPTXISD::Suld1DArrayI32Zero: return "NVPTXISD::Suld1DArrayI32Zero";
835 case NVPTXISD::Suld1DArrayI64Zero: return "NVPTXISD::Suld1DArrayI64Zero";
836 case NVPTXISD::Suld1DArrayV2I8Zero: return "NVPTXISD::Suld1DArrayV2I8Zero";
837 case NVPTXISD::Suld1DArrayV2I16Zero: return "NVPTXISD::Suld1DArrayV2I16Zero";
838 case NVPTXISD::Suld1DArrayV2I32Zero: return "NVPTXISD::Suld1DArrayV2I32Zero";
839 case NVPTXISD::Suld1DArrayV2I64Zero: return "NVPTXISD::Suld1DArrayV2I64Zero";
840 case NVPTXISD::Suld1DArrayV4I8Zero: return "NVPTXISD::Suld1DArrayV4I8Zero";
841 case NVPTXISD::Suld1DArrayV4I16Zero: return "NVPTXISD::Suld1DArrayV4I16Zero";
842 case NVPTXISD::Suld1DArrayV4I32Zero: return "NVPTXISD::Suld1DArrayV4I32Zero";
843
844 case NVPTXISD::Suld2DI8Zero: return "NVPTXISD::Suld2DI8Zero";
845 case NVPTXISD::Suld2DI16Zero: return "NVPTXISD::Suld2DI16Zero";
846 case NVPTXISD::Suld2DI32Zero: return "NVPTXISD::Suld2DI32Zero";
847 case NVPTXISD::Suld2DI64Zero: return "NVPTXISD::Suld2DI64Zero";
848 case NVPTXISD::Suld2DV2I8Zero: return "NVPTXISD::Suld2DV2I8Zero";
849 case NVPTXISD::Suld2DV2I16Zero: return "NVPTXISD::Suld2DV2I16Zero";
850 case NVPTXISD::Suld2DV2I32Zero: return "NVPTXISD::Suld2DV2I32Zero";
851 case NVPTXISD::Suld2DV2I64Zero: return "NVPTXISD::Suld2DV2I64Zero";
852 case NVPTXISD::Suld2DV4I8Zero: return "NVPTXISD::Suld2DV4I8Zero";
853 case NVPTXISD::Suld2DV4I16Zero: return "NVPTXISD::Suld2DV4I16Zero";
854 case NVPTXISD::Suld2DV4I32Zero: return "NVPTXISD::Suld2DV4I32Zero";
855
856 case NVPTXISD::Suld2DArrayI8Zero: return "NVPTXISD::Suld2DArrayI8Zero";
857 case NVPTXISD::Suld2DArrayI16Zero: return "NVPTXISD::Suld2DArrayI16Zero";
858 case NVPTXISD::Suld2DArrayI32Zero: return "NVPTXISD::Suld2DArrayI32Zero";
859 case NVPTXISD::Suld2DArrayI64Zero: return "NVPTXISD::Suld2DArrayI64Zero";
860 case NVPTXISD::Suld2DArrayV2I8Zero: return "NVPTXISD::Suld2DArrayV2I8Zero";
861 case NVPTXISD::Suld2DArrayV2I16Zero: return "NVPTXISD::Suld2DArrayV2I16Zero";
862 case NVPTXISD::Suld2DArrayV2I32Zero: return "NVPTXISD::Suld2DArrayV2I32Zero";
863 case NVPTXISD::Suld2DArrayV2I64Zero: return "NVPTXISD::Suld2DArrayV2I64Zero";
864 case NVPTXISD::Suld2DArrayV4I8Zero: return "NVPTXISD::Suld2DArrayV4I8Zero";
865 case NVPTXISD::Suld2DArrayV4I16Zero: return "NVPTXISD::Suld2DArrayV4I16Zero";
866 case NVPTXISD::Suld2DArrayV4I32Zero: return "NVPTXISD::Suld2DArrayV4I32Zero";
867
868 case NVPTXISD::Suld3DI8Zero: return "NVPTXISD::Suld3DI8Zero";
869 case NVPTXISD::Suld3DI16Zero: return "NVPTXISD::Suld3DI16Zero";
870 case NVPTXISD::Suld3DI32Zero: return "NVPTXISD::Suld3DI32Zero";
871 case NVPTXISD::Suld3DI64Zero: return "NVPTXISD::Suld3DI64Zero";
872 case NVPTXISD::Suld3DV2I8Zero: return "NVPTXISD::Suld3DV2I8Zero";
873 case NVPTXISD::Suld3DV2I16Zero: return "NVPTXISD::Suld3DV2I16Zero";
874 case NVPTXISD::Suld3DV2I32Zero: return "NVPTXISD::Suld3DV2I32Zero";
875 case NVPTXISD::Suld3DV2I64Zero: return "NVPTXISD::Suld3DV2I64Zero";
876 case NVPTXISD::Suld3DV4I8Zero: return "NVPTXISD::Suld3DV4I8Zero";
877 case NVPTXISD::Suld3DV4I16Zero: return "NVPTXISD::Suld3DV4I16Zero";
878 case NVPTXISD::Suld3DV4I32Zero: return "NVPTXISD::Suld3DV4I32Zero";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000879 }
Matthias Braund04893f2015-05-07 21:33:59 +0000880 return nullptr;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000881}
882
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000883TargetLoweringBase::LegalizeTypeAction
884NVPTXTargetLowering::getPreferredVectorAction(EVT VT) const {
885 if (VT.getVectorNumElements() != 1 && VT.getScalarType() == MVT::i1)
886 return TypeSplitVector;
887
888 return TargetLoweringBase::getPreferredVectorAction(VT);
Justin Holewinskibc451192012-11-29 14:26:24 +0000889}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000890
891SDValue
892NVPTXTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000893 SDLoc dl(Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000894 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +0000895 auto PtrVT = getPointerTy(DAG.getDataLayout());
896 Op = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
897 return DAG.getNode(NVPTXISD::Wrapper, dl, PtrVT, Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000898}
899
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000900std::string NVPTXTargetLowering::getPrototype(
901 const DataLayout &DL, Type *retTy, const ArgListTy &Args,
902 const SmallVectorImpl<ISD::OutputArg> &Outs, unsigned retAlignment,
903 const ImmutableCallSite *CS) const {
904 auto PtrVT = getPointerTy(DL);
905
Eric Christopherbef0a372015-01-30 01:50:07 +0000906 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000907 assert(isABI && "Non-ABI compilation is not supported");
908 if (!isABI)
909 return "";
910
911 std::stringstream O;
912 O << "prototype_" << uniqueCallSite << " : .callprototype ";
913
914 if (retTy->getTypeID() == Type::VoidTyID) {
915 O << "()";
916 } else {
917 O << "(";
Rafael Espindola08013342013-12-07 19:34:20 +0000918 if (retTy->isFloatingPointTy() || retTy->isIntegerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000919 unsigned size = 0;
Craig Toppere3dcce92015-08-01 22:20:21 +0000920 if (auto *ITy = dyn_cast<IntegerType>(retTy)) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000921 size = ITy->getBitWidth();
922 if (size < 32)
923 size = 32;
924 } else {
925 assert(retTy->isFloatingPointTy() &&
926 "Floating point type expected here");
927 size = retTy->getPrimitiveSizeInBits();
928 }
929
930 O << ".param .b" << size << " _";
931 } else if (isa<PointerType>(retTy)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000932 O << ".param .b" << PtrVT.getSizeInBits() << " _";
Craig Topperd3c02f12015-01-05 10:15:49 +0000933 } else if ((retTy->getTypeID() == Type::StructTyID) ||
934 isa<VectorType>(retTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000935 auto &DL = CS->getCalledFunction()->getParent()->getDataLayout();
936 O << ".param .align " << retAlignment << " .b8 _["
937 << DL.getTypeAllocSize(retTy) << "]";
Justin Holewinskif8f70912013-06-28 17:57:59 +0000938 } else {
Craig Topperd3c02f12015-01-05 10:15:49 +0000939 llvm_unreachable("Unknown return type");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000940 }
941 O << ") ";
942 }
943 O << "_ (";
944
945 bool first = true;
Justin Holewinskif8f70912013-06-28 17:57:59 +0000946
947 unsigned OIdx = 0;
948 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
949 Type *Ty = Args[i].Ty;
950 if (!first) {
951 O << ", ";
952 }
953 first = false;
954
Eli Bendersky3e840192015-03-23 16:26:23 +0000955 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000956 if (Ty->isAggregateType() || Ty->isVectorTy()) {
957 unsigned align = 0;
958 const CallInst *CallI = cast<CallInst>(CS->getInstruction());
Justin Holewinskif8f70912013-06-28 17:57:59 +0000959 // +1 because index 0 is reserved for return type alignment
960 if (!llvm::getAlign(*CallI, i + 1, align))
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000961 align = DL.getABITypeAlignment(Ty);
962 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000963 O << ".param .align " << align << " .b8 ";
964 O << "_";
965 O << "[" << sz << "]";
966 // update the index for Outs
967 SmallVector<EVT, 16> vtparts;
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000968 ComputeValueVTs(*this, DL, Ty, vtparts);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000969 if (unsigned len = vtparts.size())
970 OIdx += len - 1;
971 continue;
972 }
Justin Holewinskidff28d22013-07-01 12:59:01 +0000973 // i8 types in IR will be i16 types in SDAG
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000974 assert((getValueType(DL, Ty) == Outs[OIdx].VT ||
975 (getValueType(DL, Ty) == MVT::i8 && Outs[OIdx].VT == MVT::i16)) &&
976 "type mismatch between callee prototype and arguments");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000977 // scalar type
978 unsigned sz = 0;
979 if (isa<IntegerType>(Ty)) {
980 sz = cast<IntegerType>(Ty)->getBitWidth();
981 if (sz < 32)
982 sz = 32;
983 } else if (isa<PointerType>(Ty))
Mehdi Amini44ede332015-07-09 02:09:04 +0000984 sz = PtrVT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +0000985 else
986 sz = Ty->getPrimitiveSizeInBits();
987 O << ".param .b" << sz << " ";
988 O << "_";
989 continue;
990 }
Craig Toppere3dcce92015-08-01 22:20:21 +0000991 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000992 assert(PTy && "Param with byval attribute should be a pointer type");
993 Type *ETy = PTy->getElementType();
994
995 unsigned align = Outs[OIdx].Flags.getByValAlign();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000996 unsigned sz = DL.getTypeAllocSize(ETy);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000997 O << ".param .align " << align << " .b8 ";
998 O << "_";
999 O << "[" << sz << "]";
1000 }
1001 O << ");";
1002 return O.str();
1003}
1004
1005unsigned
1006NVPTXTargetLowering::getArgumentAlignment(SDValue Callee,
1007 const ImmutableCallSite *CS,
1008 Type *Ty,
1009 unsigned Idx) const {
Justin Holewinski124e93d2013-11-11 19:28:19 +00001010 unsigned Align = 0;
1011 const Value *DirectCallee = CS->getCalledFunction();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001012
Justin Holewinski124e93d2013-11-11 19:28:19 +00001013 if (!DirectCallee) {
1014 // We don't have a direct function symbol, but that may be because of
1015 // constant cast instructions in the call.
1016 const Instruction *CalleeI = CS->getInstruction();
1017 assert(CalleeI && "Call target is not a function or derived value?");
1018
1019 // With bitcast'd call targets, the instruction will be the call
1020 if (isa<CallInst>(CalleeI)) {
1021 // Check if we have call alignment metadata
1022 if (llvm::getAlign(*cast<CallInst>(CalleeI), Idx, Align))
1023 return Align;
1024
1025 const Value *CalleeV = cast<CallInst>(CalleeI)->getCalledValue();
1026 // Ignore any bitcast instructions
1027 while(isa<ConstantExpr>(CalleeV)) {
1028 const ConstantExpr *CE = cast<ConstantExpr>(CalleeV);
1029 if (!CE->isCast())
1030 break;
1031 // Look through the bitcast
1032 CalleeV = cast<ConstantExpr>(CalleeV)->getOperand(0);
1033 }
1034
1035 // We have now looked past all of the bitcasts. Do we finally have a
1036 // Function?
1037 if (isa<Function>(CalleeV))
1038 DirectCallee = CalleeV;
1039 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001040 }
1041
Justin Holewinski124e93d2013-11-11 19:28:19 +00001042 // Check for function alignment information if we found that the
1043 // ultimate target is a Function
1044 if (DirectCallee)
1045 if (llvm::getAlign(*cast<Function>(DirectCallee), Idx, Align))
1046 return Align;
1047
1048 // Call is indirect or alignment information is not available, fall back to
1049 // the ABI type alignment
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001050 auto &DL = CS->getCaller()->getParent()->getDataLayout();
1051 return DL.getABITypeAlignment(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001052}
1053
Justin Holewinski0497ab12013-03-30 14:29:21 +00001054SDValue NVPTXTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
1055 SmallVectorImpl<SDValue> &InVals) const {
1056 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001057 SDLoc dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001058 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1059 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1060 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001061 SDValue Chain = CLI.Chain;
1062 SDValue Callee = CLI.Callee;
1063 bool &isTailCall = CLI.IsTailCall;
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00001064 ArgListTy &Args = CLI.getArgs();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001065 Type *retTy = CLI.RetTy;
1066 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001067
Eric Christopherbef0a372015-01-30 01:50:07 +00001068 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001069 assert(isABI && "Non-ABI compilation is not supported");
1070 if (!isABI)
1071 return Chain;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001072 MachineFunction &MF = DAG.getMachineFunction();
1073 const Function *F = MF.getFunction();
Mehdi Amini56228da2015-07-09 01:57:34 +00001074 auto &DL = MF.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00001075
1076 SDValue tempChain = Chain;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001077 Chain = DAG.getCALLSEQ_START(Chain,
1078 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1079 dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001080 SDValue InFlag = Chain.getValue(1);
1081
Justin Holewinskiae556d32012-05-04 20:18:50 +00001082 unsigned paramCount = 0;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001083 // Args.size() and Outs.size() need not match.
1084 // Outs.size() will be larger
1085 // * if there is an aggregate argument with multiple fields (each field
1086 // showing up separately in Outs)
1087 // * if there is a vector argument with more than typical vector-length
1088 // elements (generally if more than 4) where each vector element is
1089 // individually present in Outs.
1090 // So a different index should be used for indexing into Outs/OutVals.
1091 // See similar issue in LowerFormalArguments.
1092 unsigned OIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001093 // Declare the .params or .reg need to pass values
1094 // to the function
Justin Holewinskif8f70912013-06-28 17:57:59 +00001095 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
1096 EVT VT = Outs[OIdx].VT;
1097 Type *Ty = Args[i].Ty;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001098
Eli Bendersky3e840192015-03-23 16:26:23 +00001099 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001100 if (Ty->isAggregateType()) {
1101 // aggregate
1102 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001103 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001104 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &Offsets,
1105 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001106
1107 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1108 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001109 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001110 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001111 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, dl,
1112 MVT::i32),
1113 DAG.getConstant(paramCount, dl, MVT::i32),
1114 DAG.getConstant(sz, dl, MVT::i32),
1115 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001116 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001117 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001118 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001119 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001120 EVT elemtype = vtparts[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001121 unsigned ArgAlign = GreatestCommonDivisor64(align, Offsets[j]);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001122 if (elemtype.isInteger() && (sz < 8))
1123 sz = 8;
1124 SDValue StVal = OutVals[OIdx];
1125 if (elemtype.getSizeInBits() < 16) {
1126 StVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, StVal);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001127 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001128 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1129 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001130 DAG.getConstant(paramCount, dl, MVT::i32),
1131 DAG.getConstant(Offsets[j], dl, MVT::i32),
Justin Holewinski6e40f632014-06-27 18:35:44 +00001132 StVal, InFlag };
1133 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
1134 CopyParamVTs, CopyParamOps,
1135 elemtype, MachinePointerInfo(),
1136 ArgAlign);
1137 InFlag = Chain.getValue(1);
1138 ++OIdx;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001139 }
1140 if (vtparts.size() > 0)
1141 --OIdx;
1142 ++paramCount;
1143 continue;
1144 }
1145 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001146 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001147 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1148 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001149 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001150 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001151 SDValue DeclareParamOps[] = { Chain,
1152 DAG.getConstant(align, dl, MVT::i32),
1153 DAG.getConstant(paramCount, dl, MVT::i32),
1154 DAG.getConstant(sz, dl, MVT::i32),
1155 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001156 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001157 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001158 InFlag = Chain.getValue(1);
1159 unsigned NumElts = ObjectVT.getVectorNumElements();
1160 EVT EltVT = ObjectVT.getVectorElementType();
1161 EVT MemVT = EltVT;
1162 bool NeedExtend = false;
1163 if (EltVT.getSizeInBits() < 16) {
1164 NeedExtend = true;
1165 EltVT = MVT::i16;
1166 }
1167
1168 // V1 store
1169 if (NumElts == 1) {
1170 SDValue Elt = OutVals[OIdx++];
1171 if (NeedExtend)
1172 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt);
1173
1174 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1175 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001176 DAG.getConstant(paramCount, dl, MVT::i32),
1177 DAG.getConstant(0, dl, MVT::i32), Elt,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001178 InFlag };
1179 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001180 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001181 MemVT, MachinePointerInfo());
1182 InFlag = Chain.getValue(1);
1183 } else if (NumElts == 2) {
1184 SDValue Elt0 = OutVals[OIdx++];
1185 SDValue Elt1 = OutVals[OIdx++];
1186 if (NeedExtend) {
1187 Elt0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt0);
1188 Elt1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt1);
1189 }
1190
1191 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1192 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001193 DAG.getConstant(paramCount, dl, MVT::i32),
1194 DAG.getConstant(0, dl, MVT::i32), Elt0,
1195 Elt1, InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001196 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001197 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001198 MemVT, MachinePointerInfo());
1199 InFlag = Chain.getValue(1);
1200 } else {
1201 unsigned curOffset = 0;
1202 // V4 stores
1203 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
1204 // the
1205 // vector will be expanded to a power of 2 elements, so we know we can
1206 // always round up to the next multiple of 4 when creating the vector
1207 // stores.
1208 // e.g. 4 elem => 1 st.v4
1209 // 6 elem => 2 st.v4
1210 // 8 elem => 2 st.v4
1211 // 11 elem => 3 st.v4
1212 unsigned VecSize = 4;
1213 if (EltVT.getSizeInBits() == 64)
1214 VecSize = 2;
1215
1216 // This is potentially only part of a vector, so assume all elements
1217 // are packed together.
1218 unsigned PerStoreOffset = MemVT.getStoreSizeInBits() / 8 * VecSize;
1219
1220 for (unsigned i = 0; i < NumElts; i += VecSize) {
1221 // Get values
1222 SDValue StoreVal;
1223 SmallVector<SDValue, 8> Ops;
1224 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001225 Ops.push_back(DAG.getConstant(paramCount, dl, MVT::i32));
1226 Ops.push_back(DAG.getConstant(curOffset, dl, MVT::i32));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001227
1228 unsigned Opc = NVPTXISD::StoreParamV2;
1229
1230 StoreVal = OutVals[OIdx++];
1231 if (NeedExtend)
1232 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1233 Ops.push_back(StoreVal);
1234
1235 if (i + 1 < NumElts) {
1236 StoreVal = OutVals[OIdx++];
1237 if (NeedExtend)
1238 StoreVal =
1239 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1240 } else {
1241 StoreVal = DAG.getUNDEF(EltVT);
1242 }
1243 Ops.push_back(StoreVal);
1244
1245 if (VecSize == 4) {
1246 Opc = NVPTXISD::StoreParamV4;
1247 if (i + 2 < NumElts) {
1248 StoreVal = OutVals[OIdx++];
1249 if (NeedExtend)
1250 StoreVal =
1251 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1252 } else {
1253 StoreVal = DAG.getUNDEF(EltVT);
1254 }
1255 Ops.push_back(StoreVal);
1256
1257 if (i + 3 < NumElts) {
1258 StoreVal = OutVals[OIdx++];
1259 if (NeedExtend)
1260 StoreVal =
1261 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1262 } else {
1263 StoreVal = DAG.getUNDEF(EltVT);
1264 }
1265 Ops.push_back(StoreVal);
1266 }
1267
Justin Holewinskidff28d22013-07-01 12:59:01 +00001268 Ops.push_back(InFlag);
1269
Justin Holewinskif8f70912013-06-28 17:57:59 +00001270 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper206fcd42014-04-26 19:29:41 +00001271 Chain = DAG.getMemIntrinsicNode(Opc, dl, CopyParamVTs, Ops,
1272 MemVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001273 InFlag = Chain.getValue(1);
1274 curOffset += PerStoreOffset;
1275 }
1276 }
1277 ++paramCount;
1278 --OIdx;
1279 continue;
1280 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001281 // Plain scalar
1282 // for ABI, declare .param .b<size> .param<n>;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001283 unsigned sz = VT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001284 bool needExtend = false;
1285 if (VT.isInteger()) {
1286 if (sz < 16)
1287 needExtend = true;
1288 if (sz < 32)
1289 sz = 32;
1290 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001291 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1292 SDValue DeclareParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001293 DAG.getConstant(paramCount, dl, MVT::i32),
1294 DAG.getConstant(sz, dl, MVT::i32),
1295 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001296 Chain = DAG.getNode(NVPTXISD::DeclareScalarParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001297 DeclareParamOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001298 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001299 SDValue OutV = OutVals[OIdx];
1300 if (needExtend) {
1301 // zext/sext i1 to i16
1302 unsigned opc = ISD::ZERO_EXTEND;
1303 if (Outs[OIdx].Flags.isSExt())
1304 opc = ISD::SIGN_EXTEND;
1305 OutV = DAG.getNode(opc, dl, MVT::i16, OutV);
1306 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001307 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001308 SDValue CopyParamOps[] = { Chain,
1309 DAG.getConstant(paramCount, dl, MVT::i32),
1310 DAG.getConstant(0, dl, MVT::i32), OutV,
1311 InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001312
1313 unsigned opcode = NVPTXISD::StoreParam;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001314 if (Outs[OIdx].Flags.isZExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001315 opcode = NVPTXISD::StoreParamU32;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001316 else if (Outs[OIdx].Flags.isSExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001317 opcode = NVPTXISD::StoreParamS32;
Craig Topper206fcd42014-04-26 19:29:41 +00001318 Chain = DAG.getMemIntrinsicNode(opcode, dl, CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001319 VT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001320
1321 InFlag = Chain.getValue(1);
1322 ++paramCount;
1323 continue;
1324 }
1325 // struct or vector
1326 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001327 SmallVector<uint64_t, 16> Offsets;
Craig Toppere3dcce92015-08-01 22:20:21 +00001328 auto *PTy = dyn_cast<PointerType>(Args[i].Ty);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001329 assert(PTy && "Type of a byval parameter should be pointer");
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001330 ComputePTXValueVTs(*this, DAG.getDataLayout(), PTy->getElementType(),
1331 vtparts, &Offsets, 0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001332
Justin Holewinskif8f70912013-06-28 17:57:59 +00001333 // declare .param .align <align> .b8 .param<n>[<size>];
1334 unsigned sz = Outs[OIdx].Flags.getByValSize();
1335 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001336 unsigned ArgAlign = Outs[OIdx].Flags.getByValAlign();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001337 // The ByValAlign in the Outs[OIdx].Flags is alway set at this point,
1338 // so we don't need to worry about natural alignment or not.
1339 // See TargetLowering::LowerCallTo().
Artem Belevich052b1ed2016-07-18 19:54:56 +00001340
1341 // Enforce minumum alignment of 4 to work around ptxas miscompile
1342 // for sm_50+. See corresponding alignment adjustment in
1343 // emitFunctionParamList() for details.
Artem Belevich9f97dcb2016-07-18 21:58:48 +00001344 if (ArgAlign < 4)
Artem Belevich052b1ed2016-07-18 19:54:56 +00001345 ArgAlign = 4;
1346 SDValue DeclareParamOps[] = {Chain, DAG.getConstant(ArgAlign, dl, MVT::i32),
1347 DAG.getConstant(paramCount, dl, MVT::i32),
1348 DAG.getConstant(sz, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001349 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001350 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001351 InFlag = Chain.getValue(1);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001352 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001353 EVT elemtype = vtparts[j];
Justin Holewinski6e40f632014-06-27 18:35:44 +00001354 int curOffset = Offsets[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001355 unsigned PartAlign = GreatestCommonDivisor64(ArgAlign, curOffset);
Mehdi Amini44ede332015-07-09 02:09:04 +00001356 auto PtrVT = getPointerTy(DAG.getDataLayout());
1357 SDValue srcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, OutVals[OIdx],
1358 DAG.getConstant(curOffset, dl, PtrVT));
Justin Holewinski6e40f632014-06-27 18:35:44 +00001359 SDValue theVal = DAG.getLoad(elemtype, dl, tempChain, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00001360 MachinePointerInfo(), PartAlign);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001361 if (elemtype.getSizeInBits() < 16) {
1362 theVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, theVal);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001363 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001364 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001365 SDValue CopyParamOps[] = { Chain,
1366 DAG.getConstant(paramCount, dl, MVT::i32),
1367 DAG.getConstant(curOffset, dl, MVT::i32),
1368 theVal, InFlag };
Justin Holewinski6e40f632014-06-27 18:35:44 +00001369 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl, CopyParamVTs,
1370 CopyParamOps, elemtype,
1371 MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001372
Justin Holewinski6e40f632014-06-27 18:35:44 +00001373 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001374 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001375 ++paramCount;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001376 }
1377
1378 GlobalAddressSDNode *Func = dyn_cast<GlobalAddressSDNode>(Callee.getNode());
1379 unsigned retAlignment = 0;
1380
1381 // Handle Result
Justin Holewinskiae556d32012-05-04 20:18:50 +00001382 if (Ins.size() > 0) {
1383 SmallVector<EVT, 16> resvtparts;
Mehdi Amini56228da2015-07-09 01:57:34 +00001384 ComputeValueVTs(*this, DL, retTy, resvtparts);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001385
Justin Holewinskif8f70912013-06-28 17:57:59 +00001386 // Declare
1387 // .param .align 16 .b8 retval0[<size-in-bytes>], or
1388 // .param .b<size-in-bits> retval0
Mehdi Amini56228da2015-07-09 01:57:34 +00001389 unsigned resultsz = DL.getTypeAllocSizeInBits(retTy);
Jingyue Wuea511612014-10-25 03:46:16 +00001390 // Emit ".param .b<size-in-bits> retval0" instead of byte arrays only for
1391 // these three types to match the logic in
1392 // NVPTXAsmPrinter::printReturnValStr and NVPTXTargetLowering::getPrototype.
1393 // Plus, this behavior is consistent with nvcc's.
1394 if (retTy->isFloatingPointTy() || retTy->isIntegerTy() ||
1395 retTy->isPointerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001396 // Scalar needs to be at least 32bit wide
1397 if (resultsz < 32)
1398 resultsz = 32;
1399 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001400 SDValue DeclareRetOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1401 DAG.getConstant(resultsz, dl, MVT::i32),
1402 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001403 Chain = DAG.getNode(NVPTXISD::DeclareRet, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001404 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001405 InFlag = Chain.getValue(1);
1406 } else {
1407 retAlignment = getArgumentAlignment(Callee, CS, retTy, 0);
1408 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1409 SDValue DeclareRetOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001410 DAG.getConstant(retAlignment, dl, MVT::i32),
1411 DAG.getConstant(resultsz / 8, dl, MVT::i32),
1412 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001413 Chain = DAG.getNode(NVPTXISD::DeclareRetParam, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001414 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001415 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001416 }
1417 }
1418
1419 if (!Func) {
1420 // This is indirect function call case : PTX requires a prototype of the
1421 // form
1422 // proto_0 : .callprototype(.param .b32 _) _ (.param .b32 _);
1423 // to be emitted, and the label has to used as the last arg of call
1424 // instruction.
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001425 // The prototype is embedded in a string and put as the operand for a
1426 // CallPrototype SDNode which will print out to the value of the string.
1427 SDVTList ProtoVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001428 std::string Proto =
1429 getPrototype(DAG.getDataLayout(), retTy, Args, Outs, retAlignment, CS);
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001430 const char *ProtoStr =
1431 nvTM->getManagedStrPool()->getManagedString(Proto.c_str())->c_str();
1432 SDValue ProtoOps[] = {
1433 Chain, DAG.getTargetExternalSymbol(ProtoStr, MVT::i32), InFlag,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001434 };
Craig Topper48d114b2014-04-26 18:35:24 +00001435 Chain = DAG.getNode(NVPTXISD::CallPrototype, dl, ProtoVTs, ProtoOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001436 InFlag = Chain.getValue(1);
1437 }
1438 // Op to just print "call"
1439 SDVTList PrintCallVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001440 SDValue PrintCallOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001441 Chain, DAG.getConstant((Ins.size() == 0) ? 0 : 1, dl, MVT::i32), InFlag
Justin Holewinski0497ab12013-03-30 14:29:21 +00001442 };
Justin Lebarb5ca00a2016-03-01 19:24:03 +00001443 // We model convergent calls as separate opcodes.
1444 unsigned Opcode = Func ? NVPTXISD::PrintCallUni : NVPTXISD::PrintCall;
1445 if (CLI.IsConvergent)
1446 Opcode = Opcode == NVPTXISD::PrintCallUni ? NVPTXISD::PrintConvergentCallUni
1447 : NVPTXISD::PrintConvergentCall;
1448 Chain = DAG.getNode(Opcode, dl, PrintCallVTs, PrintCallOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001449 InFlag = Chain.getValue(1);
1450
1451 // Ops to print out the function name
1452 SDVTList CallVoidVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1453 SDValue CallVoidOps[] = { Chain, Callee, InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001454 Chain = DAG.getNode(NVPTXISD::CallVoid, dl, CallVoidVTs, CallVoidOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001455 InFlag = Chain.getValue(1);
1456
1457 // Ops to print out the param list
1458 SDVTList CallArgBeginVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1459 SDValue CallArgBeginOps[] = { Chain, InFlag };
1460 Chain = DAG.getNode(NVPTXISD::CallArgBegin, dl, CallArgBeginVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001461 CallArgBeginOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001462 InFlag = Chain.getValue(1);
1463
Justin Holewinski0497ab12013-03-30 14:29:21 +00001464 for (unsigned i = 0, e = paramCount; i != e; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001465 unsigned opcode;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001466 if (i == (e - 1))
Justin Holewinskiae556d32012-05-04 20:18:50 +00001467 opcode = NVPTXISD::LastCallArg;
1468 else
1469 opcode = NVPTXISD::CallArg;
1470 SDVTList CallArgVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001471 SDValue CallArgOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1472 DAG.getConstant(i, dl, MVT::i32), InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001473 Chain = DAG.getNode(opcode, dl, CallArgVTs, CallArgOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001474 InFlag = Chain.getValue(1);
1475 }
1476 SDVTList CallArgEndVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001477 SDValue CallArgEndOps[] = { Chain,
1478 DAG.getConstant(Func ? 1 : 0, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001479 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001480 Chain = DAG.getNode(NVPTXISD::CallArgEnd, dl, CallArgEndVTs, CallArgEndOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001481 InFlag = Chain.getValue(1);
1482
1483 if (!Func) {
1484 SDVTList PrototypeVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001485 SDValue PrototypeOps[] = { Chain,
1486 DAG.getConstant(uniqueCallSite, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001487 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001488 Chain = DAG.getNode(NVPTXISD::Prototype, dl, PrototypeVTs, PrototypeOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001489 InFlag = Chain.getValue(1);
1490 }
1491
1492 // Generate loads from param memory/moves from registers for result
1493 if (Ins.size() > 0) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001494 if (retTy && retTy->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001495 EVT ObjectVT = getValueType(DL, retTy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001496 unsigned NumElts = ObjectVT.getVectorNumElements();
1497 EVT EltVT = ObjectVT.getVectorElementType();
Eric Christopherbef0a372015-01-30 01:50:07 +00001498 assert(STI.getTargetLowering()->getNumRegisters(F->getContext(),
1499 ObjectVT) == NumElts &&
Justin Holewinskif8f70912013-06-28 17:57:59 +00001500 "Vector was not scalarized");
1501 unsigned sz = EltVT.getSizeInBits();
Eli Bendersky3e840192015-03-23 16:26:23 +00001502 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001503
1504 if (NumElts == 1) {
1505 // Just a simple load
Craig Topper59f626d2014-04-26 19:29:47 +00001506 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001507 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1508 // If loading i1/i8 result, generate
1509 // load.b8 i16
1510 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001511 // trunc i16 to i1
1512 LoadRetVTs.push_back(MVT::i16);
1513 } else
1514 LoadRetVTs.push_back(EltVT);
1515 LoadRetVTs.push_back(MVT::Other);
1516 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001517 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1518 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001519 SDValue retval = DAG.getMemIntrinsicNode(
1520 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001521 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001522 Chain = retval.getValue(1);
1523 InFlag = retval.getValue(2);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001524 SDValue Ret0 = retval;
1525 if (needTruncate)
1526 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Ret0);
1527 InVals.push_back(Ret0);
1528 } else if (NumElts == 2) {
1529 // LoadV2
Craig Topper59f626d2014-04-26 19:29:47 +00001530 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001531 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1532 // If loading i1/i8 result, generate
1533 // load.b8 i16
1534 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001535 // trunc i16 to i1
1536 LoadRetVTs.push_back(MVT::i16);
1537 LoadRetVTs.push_back(MVT::i16);
1538 } else {
1539 LoadRetVTs.push_back(EltVT);
1540 LoadRetVTs.push_back(EltVT);
1541 }
1542 LoadRetVTs.push_back(MVT::Other);
1543 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001544 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1545 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001546 SDValue retval = DAG.getMemIntrinsicNode(
1547 NVPTXISD::LoadParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001548 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001549 Chain = retval.getValue(2);
1550 InFlag = retval.getValue(3);
1551 SDValue Ret0 = retval.getValue(0);
1552 SDValue Ret1 = retval.getValue(1);
1553 if (needTruncate) {
1554 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret0);
1555 InVals.push_back(Ret0);
1556 Ret1 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret1);
1557 InVals.push_back(Ret1);
1558 } else {
1559 InVals.push_back(Ret0);
1560 InVals.push_back(Ret1);
1561 }
1562 } else {
1563 // Split into N LoadV4
1564 unsigned Ofst = 0;
1565 unsigned VecSize = 4;
1566 unsigned Opc = NVPTXISD::LoadParamV4;
1567 if (EltVT.getSizeInBits() == 64) {
1568 VecSize = 2;
1569 Opc = NVPTXISD::LoadParamV2;
1570 }
1571 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
1572 for (unsigned i = 0; i < NumElts; i += VecSize) {
1573 SmallVector<EVT, 8> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001574 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1575 // If loading i1/i8 result, generate
1576 // load.b8 i16
1577 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001578 // trunc i16 to i1
1579 for (unsigned j = 0; j < VecSize; ++j)
1580 LoadRetVTs.push_back(MVT::i16);
1581 } else {
1582 for (unsigned j = 0; j < VecSize; ++j)
1583 LoadRetVTs.push_back(EltVT);
1584 }
1585 LoadRetVTs.push_back(MVT::Other);
1586 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001587 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1588 DAG.getConstant(Ofst, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001589 SDValue retval = DAG.getMemIntrinsicNode(
Craig Topperabb4ac72014-04-16 06:10:51 +00001590 Opc, dl, DAG.getVTList(LoadRetVTs),
Craig Topper206fcd42014-04-26 19:29:41 +00001591 LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001592 if (VecSize == 2) {
1593 Chain = retval.getValue(2);
1594 InFlag = retval.getValue(3);
1595 } else {
1596 Chain = retval.getValue(4);
1597 InFlag = retval.getValue(5);
1598 }
1599
1600 for (unsigned j = 0; j < VecSize; ++j) {
1601 if (i + j >= NumElts)
1602 break;
1603 SDValue Elt = retval.getValue(j);
1604 if (needTruncate)
1605 Elt = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Elt);
1606 InVals.push_back(Elt);
1607 }
Mehdi Amini56228da2015-07-09 01:57:34 +00001608 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001609 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001610 }
Justin Holewinski0497ab12013-03-30 14:29:21 +00001611 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001612 SmallVector<EVT, 16> VTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001613 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001614 ComputePTXValueVTs(*this, DAG.getDataLayout(), retTy, VTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001615 assert(VTs.size() == Ins.size() && "Bad value decomposition");
Justin Holewinski6e40f632014-06-27 18:35:44 +00001616 unsigned RetAlign = getArgumentAlignment(Callee, CS, retTy, 0);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001617 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001618 unsigned sz = VTs[i].getSizeInBits();
Justin Holewinski9982f062014-06-27 19:36:25 +00001619 unsigned AlignI = GreatestCommonDivisor64(RetAlign, Offsets[i]);
Justin Lebar96418482016-04-01 01:09:10 +00001620 bool needTruncate = false;
1621 if (VTs[i].isInteger() && sz < 8) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001622 sz = 8;
Justin Lebar96418482016-04-01 01:09:10 +00001623 needTruncate = true;
1624 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001625
1626 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001627 EVT TheLoadType = VTs[i];
Mehdi Amini56228da2015-07-09 01:57:34 +00001628 if (retTy->isIntegerTy() && DL.getTypeAllocSizeInBits(retTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001629 // This is for integer types only, and specifically not for
1630 // aggregates.
1631 LoadRetVTs.push_back(MVT::i32);
1632 TheLoadType = MVT::i32;
Justin Lebar96418482016-04-01 01:09:10 +00001633 needTruncate = true;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001634 } else if (sz < 16) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001635 // If loading i1/i8 result, generate
1636 // load i8 (-> i16)
1637 // trunc i16 to i1/i8
Justin Lebar96418482016-04-01 01:09:10 +00001638
1639 // FIXME: Do we need to set needTruncate to true here, too? We could
1640 // not figure out what this branch is for in D17872, so we left it
1641 // alone. The comment above about loading i1/i8 may be wrong, as the
1642 // branch above seems to cover integers of size < 32.
Justin Holewinskif8f70912013-06-28 17:57:59 +00001643 LoadRetVTs.push_back(MVT::i16);
1644 } else
1645 LoadRetVTs.push_back(Ins[i].VT);
1646 LoadRetVTs.push_back(MVT::Other);
1647 LoadRetVTs.push_back(MVT::Glue);
1648
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001649 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1650 DAG.getConstant(Offsets[i], dl, MVT::i32),
1651 InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001652 SDValue retval = DAG.getMemIntrinsicNode(
1653 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001654 DAG.getVTList(LoadRetVTs), LoadRetOps,
Justin Holewinski6e40f632014-06-27 18:35:44 +00001655 TheLoadType, MachinePointerInfo(), AlignI);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001656 Chain = retval.getValue(1);
1657 InFlag = retval.getValue(2);
1658 SDValue Ret0 = retval.getValue(0);
1659 if (needTruncate)
1660 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, Ins[i].VT, Ret0);
1661 InVals.push_back(Ret0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001662 }
1663 }
1664 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001665
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001666 Chain = DAG.getCALLSEQ_END(Chain,
1667 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1668 DAG.getIntPtrConstant(uniqueCallSite + 1, dl,
1669 true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001670 InFlag, dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001671 uniqueCallSite++;
1672
1673 // set isTailCall to false for now, until we figure out how to express
1674 // tail call optimization in PTX
1675 isTailCall = false;
1676 return Chain;
1677}
Justin Holewinskiae556d32012-05-04 20:18:50 +00001678
1679// By default CONCAT_VECTORS is lowered by ExpandVectorBuildThroughStack()
1680// (see LegalizeDAG.cpp). This is slow and uses local memory.
1681// We use extract/insert/build vector just as what LegalizeOp() does in llvm 2.5
Justin Holewinski0497ab12013-03-30 14:29:21 +00001682SDValue
1683NVPTXTargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001684 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001685 SDLoc dl(Node);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001686 SmallVector<SDValue, 8> Ops;
1687 unsigned NumOperands = Node->getNumOperands();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001688 for (unsigned i = 0; i < NumOperands; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001689 SDValue SubOp = Node->getOperand(i);
1690 EVT VVT = SubOp.getNode()->getValueType(0);
1691 EVT EltVT = VVT.getVectorElementType();
1692 unsigned NumSubElem = VVT.getVectorNumElements();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001693 for (unsigned j = 0; j < NumSubElem; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001694 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001695 DAG.getIntPtrConstant(j, dl)));
Justin Holewinskiae556d32012-05-04 20:18:50 +00001696 }
1697 }
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001698 return DAG.getBuildVector(Node->getValueType(0), dl, Ops);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001699}
1700
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001701/// LowerShiftRightParts - Lower SRL_PARTS, SRA_PARTS, which
1702/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1703/// amount, or
1704/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1705/// amount.
1706SDValue NVPTXTargetLowering::LowerShiftRightParts(SDValue Op,
1707 SelectionDAG &DAG) const {
1708 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1709 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
1710
1711 EVT VT = Op.getValueType();
1712 unsigned VTBits = VT.getSizeInBits();
1713 SDLoc dl(Op);
1714 SDValue ShOpLo = Op.getOperand(0);
1715 SDValue ShOpHi = Op.getOperand(1);
1716 SDValue ShAmt = Op.getOperand(2);
1717 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
1718
Eric Christopherbef0a372015-01-30 01:50:07 +00001719 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001720
1721 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1722 // {dHi, dLo} = {aHi, aLo} >> Amt
1723 // dHi = aHi >> Amt
1724 // dLo = shf.r.clamp aLo, aHi, Amt
1725
1726 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1727 SDValue Lo = DAG.getNode(NVPTXISD::FUN_SHFR_CLAMP, dl, VT, ShOpLo, ShOpHi,
1728 ShAmt);
1729
1730 SDValue Ops[2] = { Lo, Hi };
1731 return DAG.getMergeValues(Ops, dl);
1732 }
1733 else {
1734
1735 // {dHi, dLo} = {aHi, aLo} >> Amt
1736 // - if (Amt>=size) then
1737 // dLo = aHi >> (Amt-size)
1738 // dHi = aHi >> Amt (this is either all 0 or all 1)
1739 // else
1740 // dLo = (aLo >>logic Amt) | (aHi << (size-Amt))
1741 // dHi = aHi >> Amt
1742
1743 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001744 DAG.getConstant(VTBits, dl, MVT::i32),
1745 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001746 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
1747 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001748 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001749 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
1750 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1751 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
1752
1753 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001754 DAG.getConstant(VTBits, dl, MVT::i32),
1755 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001756 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1757 SDValue Lo = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1758
1759 SDValue Ops[2] = { Lo, Hi };
1760 return DAG.getMergeValues(Ops, dl);
1761 }
1762}
1763
1764/// LowerShiftLeftParts - Lower SHL_PARTS, which
1765/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1766/// amount, or
1767/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1768/// amount.
1769SDValue NVPTXTargetLowering::LowerShiftLeftParts(SDValue Op,
1770 SelectionDAG &DAG) const {
1771 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1772 assert(Op.getOpcode() == ISD::SHL_PARTS);
1773
1774 EVT VT = Op.getValueType();
1775 unsigned VTBits = VT.getSizeInBits();
1776 SDLoc dl(Op);
1777 SDValue ShOpLo = Op.getOperand(0);
1778 SDValue ShOpHi = Op.getOperand(1);
1779 SDValue ShAmt = Op.getOperand(2);
1780
Eric Christopherbef0a372015-01-30 01:50:07 +00001781 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001782
1783 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1784 // {dHi, dLo} = {aHi, aLo} << Amt
1785 // dHi = shf.l.clamp aLo, aHi, Amt
1786 // dLo = aLo << Amt
1787
1788 SDValue Hi = DAG.getNode(NVPTXISD::FUN_SHFL_CLAMP, dl, VT, ShOpLo, ShOpHi,
1789 ShAmt);
1790 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1791
1792 SDValue Ops[2] = { Lo, Hi };
1793 return DAG.getMergeValues(Ops, dl);
1794 }
1795 else {
1796
1797 // {dHi, dLo} = {aHi, aLo} << Amt
1798 // - if (Amt>=size) then
1799 // dLo = aLo << Amt (all 0)
1800 // dLo = aLo << (Amt-size)
1801 // else
1802 // dLo = aLo << Amt
1803 // dHi = (aHi << Amt) | (aLo >> (size-Amt))
1804
1805 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001806 DAG.getConstant(VTBits, dl, MVT::i32),
1807 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001808 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
1809 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001810 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001811 SDValue Tmp2 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
1812 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1813 SDValue TrueVal = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
1814
1815 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001816 DAG.getConstant(VTBits, dl, MVT::i32),
1817 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001818 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1819 SDValue Hi = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1820
1821 SDValue Ops[2] = { Lo, Hi };
1822 return DAG.getMergeValues(Ops, dl);
1823 }
1824}
1825
Justin Holewinski0497ab12013-03-30 14:29:21 +00001826SDValue
1827NVPTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001828 switch (Op.getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001829 case ISD::RETURNADDR:
1830 return SDValue();
1831 case ISD::FRAMEADDR:
1832 return SDValue();
1833 case ISD::GlobalAddress:
1834 return LowerGlobalAddress(Op, DAG);
1835 case ISD::INTRINSIC_W_CHAIN:
1836 return Op;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001837 case ISD::BUILD_VECTOR:
1838 case ISD::EXTRACT_SUBVECTOR:
1839 return Op;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001840 case ISD::CONCAT_VECTORS:
1841 return LowerCONCAT_VECTORS(Op, DAG);
1842 case ISD::STORE:
1843 return LowerSTORE(Op, DAG);
1844 case ISD::LOAD:
1845 return LowerLOAD(Op, DAG);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001846 case ISD::SHL_PARTS:
1847 return LowerShiftLeftParts(Op, DAG);
1848 case ISD::SRA_PARTS:
1849 case ISD::SRL_PARTS:
1850 return LowerShiftRightParts(Op, DAG);
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001851 case ISD::SELECT:
1852 return LowerSelect(Op, DAG);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001853 default:
David Blaikie891d0a32012-05-04 22:34:16 +00001854 llvm_unreachable("Custom lowering not defined for operation");
Justin Holewinskiae556d32012-05-04 20:18:50 +00001855 }
1856}
1857
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001858SDValue NVPTXTargetLowering::LowerSelect(SDValue Op, SelectionDAG &DAG) const {
1859 SDValue Op0 = Op->getOperand(0);
1860 SDValue Op1 = Op->getOperand(1);
1861 SDValue Op2 = Op->getOperand(2);
1862 SDLoc DL(Op.getNode());
1863
1864 assert(Op.getValueType() == MVT::i1 && "Custom lowering enabled only for i1");
1865
1866 Op1 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op1);
1867 Op2 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op2);
1868 SDValue Select = DAG.getNode(ISD::SELECT, DL, MVT::i32, Op0, Op1, Op2);
1869 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Select);
1870
1871 return Trunc;
1872}
1873
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001874SDValue NVPTXTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1875 if (Op.getValueType() == MVT::i1)
1876 return LowerLOADi1(Op, DAG);
1877 else
1878 return SDValue();
1879}
1880
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001881// v = ld i1* addr
1882// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001883// v1 = ld i8* addr (-> i16)
1884// v = trunc i16 to i1
Justin Holewinski0497ab12013-03-30 14:29:21 +00001885SDValue NVPTXTargetLowering::LowerLOADi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001886 SDNode *Node = Op.getNode();
1887 LoadSDNode *LD = cast<LoadSDNode>(Node);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001888 SDLoc dl(Node);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001889 assert(LD->getExtensionType() == ISD::NON_EXTLOAD);
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001890 assert(Node->getValueType(0) == MVT::i1 &&
1891 "Custom lowering for i1 load only");
Justin Lebar9c375812016-07-15 18:27:10 +00001892 SDValue newLD = DAG.getLoad(MVT::i16, dl, LD->getChain(), LD->getBasePtr(),
1893 LD->getPointerInfo(), LD->getAlignment(),
1894 LD->getMemOperand()->getFlags());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001895 SDValue result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, newLD);
1896 // The legalizer (the caller) is expecting two values from the legalized
1897 // load, so we build a MergeValues node for it. See ExpandUnalignedLoad()
1898 // in LegalizeDAG.cpp which also uses MergeValues.
Justin Holewinski0497ab12013-03-30 14:29:21 +00001899 SDValue Ops[] = { result, LD->getChain() };
Craig Topper64941d92014-04-27 19:20:57 +00001900 return DAG.getMergeValues(Ops, dl);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001901}
1902
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001903SDValue NVPTXTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1904 EVT ValVT = Op.getOperand(1).getValueType();
1905 if (ValVT == MVT::i1)
1906 return LowerSTOREi1(Op, DAG);
1907 else if (ValVT.isVector())
1908 return LowerSTOREVector(Op, DAG);
1909 else
1910 return SDValue();
1911}
1912
1913SDValue
1914NVPTXTargetLowering::LowerSTOREVector(SDValue Op, SelectionDAG &DAG) const {
1915 SDNode *N = Op.getNode();
1916 SDValue Val = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001917 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001918 EVT ValVT = Val.getValueType();
1919
1920 if (ValVT.isVector()) {
1921 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
1922 // legal. We can (and should) split that into 2 stores of <2 x double> here
1923 // but I'm leaving that as a TODO for now.
1924 if (!ValVT.isSimple())
1925 return SDValue();
1926 switch (ValVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001927 default:
1928 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001929 case MVT::v2i8:
1930 case MVT::v2i16:
1931 case MVT::v2i32:
1932 case MVT::v2i64:
1933 case MVT::v2f32:
1934 case MVT::v2f64:
1935 case MVT::v4i8:
1936 case MVT::v4i16:
1937 case MVT::v4i32:
1938 case MVT::v4f32:
1939 // This is a "native" vector type
1940 break;
1941 }
1942
Justin Holewinskiac451062014-07-16 19:45:35 +00001943 MemSDNode *MemSD = cast<MemSDNode>(N);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001944 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00001945
1946 unsigned Align = MemSD->getAlignment();
1947 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001948 TD.getPrefTypeAlignment(ValVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00001949 if (Align < PrefAlign) {
1950 // This store is not sufficiently aligned, so bail out and let this vector
1951 // store be scalarized. Note that we may still be able to emit smaller
1952 // vector stores. For example, if we are storing a <4 x float> with an
1953 // alignment of 8, this check will fail but the legalizer will try again
1954 // with 2 x <2 x float>, which will succeed with an alignment of 8.
1955 return SDValue();
1956 }
1957
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001958 unsigned Opcode = 0;
1959 EVT EltVT = ValVT.getVectorElementType();
1960 unsigned NumElts = ValVT.getVectorNumElements();
1961
1962 // Since StoreV2 is a target node, we cannot rely on DAG type legalization.
1963 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00001964 // stored type to i16 and propagate the "real" type as the memory type.
Justin Holewinskia2911282013-07-01 12:58:58 +00001965 bool NeedExt = false;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001966 if (EltVT.getSizeInBits() < 16)
Justin Holewinskia2911282013-07-01 12:58:58 +00001967 NeedExt = true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001968
1969 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001970 default:
1971 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001972 case 2:
1973 Opcode = NVPTXISD::StoreV2;
1974 break;
1975 case 4: {
1976 Opcode = NVPTXISD::StoreV4;
1977 break;
1978 }
1979 }
1980
1981 SmallVector<SDValue, 8> Ops;
1982
1983 // First is the chain
1984 Ops.push_back(N->getOperand(0));
1985
1986 // Then the split values
1987 for (unsigned i = 0; i < NumElts; ++i) {
1988 SDValue ExtVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001989 DAG.getIntPtrConstant(i, DL));
Justin Holewinskia2911282013-07-01 12:58:58 +00001990 if (NeedExt)
1991 ExtVal = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i16, ExtVal);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001992 Ops.push_back(ExtVal);
1993 }
1994
1995 // Then any remaining arguments
Benjamin Kramer5fbfe2f2015-02-28 13:20:15 +00001996 Ops.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001997
Justin Holewinski0497ab12013-03-30 14:29:21 +00001998 SDValue NewSt = DAG.getMemIntrinsicNode(
Craig Topper206fcd42014-04-26 19:29:41 +00001999 Opcode, DL, DAG.getVTList(MVT::Other), Ops,
Justin Holewinski0497ab12013-03-30 14:29:21 +00002000 MemSD->getMemoryVT(), MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002001
2002 //return DCI.CombineTo(N, NewSt, true);
2003 return NewSt;
2004 }
2005
2006 return SDValue();
2007}
2008
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002009// st i1 v, addr
2010// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00002011// v1 = zxt v to i16
2012// st.u8 i16, addr
Justin Holewinski0497ab12013-03-30 14:29:21 +00002013SDValue NVPTXTargetLowering::LowerSTOREi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002014 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002015 SDLoc dl(Node);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002016 StoreSDNode *ST = cast<StoreSDNode>(Node);
2017 SDValue Tmp1 = ST->getChain();
2018 SDValue Tmp2 = ST->getBasePtr();
2019 SDValue Tmp3 = ST->getValue();
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00002020 assert(Tmp3.getValueType() == MVT::i1 && "Custom lowering for i1 store only");
Justin Holewinskif8f70912013-06-28 17:57:59 +00002021 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Tmp3);
Justin Lebar9c375812016-07-15 18:27:10 +00002022 SDValue Result =
2023 DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getPointerInfo(), MVT::i8,
2024 ST->getAlignment(), ST->getMemOperand()->getFlags());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002025 return Result;
2026}
2027
Justin Holewinskiae556d32012-05-04 20:18:50 +00002028SDValue
2029NVPTXTargetLowering::getParamSymbol(SelectionDAG &DAG, int idx, EVT v) const {
Justin Holewinskia2a63d22013-08-06 14:13:27 +00002030 std::string ParamSym;
2031 raw_string_ostream ParamStr(ParamSym);
2032
2033 ParamStr << DAG.getMachineFunction().getName() << "_param_" << idx;
2034 ParamStr.flush();
2035
2036 std::string *SavedStr =
2037 nvTM->getManagedStrPool()->getManagedString(ParamSym.c_str());
2038 return DAG.getTargetExternalSymbol(SavedStr->c_str(), v);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002039}
2040
Justin Holewinskiae556d32012-05-04 20:18:50 +00002041// Check to see if the kernel argument is image*_t or sampler_t
2042
Benjamin Kramer9415e062016-03-30 12:31:51 +00002043static bool isImageOrSamplerVal(const Value *arg, const Module *context) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00002044 static const char *const specialTypes[] = { "struct._image2d_t",
2045 "struct._image3d_t",
2046 "struct._sampler_t" };
Justin Holewinskiae556d32012-05-04 20:18:50 +00002047
Craig Toppere3dcce92015-08-01 22:20:21 +00002048 Type *Ty = arg->getType();
2049 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002050
2051 if (!PTy)
2052 return false;
2053
2054 if (!context)
2055 return false;
2056
Craig Toppere3dcce92015-08-01 22:20:21 +00002057 auto *STy = dyn_cast<StructType>(PTy->getElementType());
Benjamin Kramer9415e062016-03-30 12:31:51 +00002058 if (!STy || STy->isLiteral())
2059 return false;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002060
Craig Topperec15ea12015-10-17 21:32:28 +00002061 return std::find(std::begin(specialTypes), std::end(specialTypes),
Benjamin Kramer9415e062016-03-30 12:31:51 +00002062 STy->getName()) != std::end(specialTypes);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002063}
2064
Justin Holewinski0497ab12013-03-30 14:29:21 +00002065SDValue NVPTXTargetLowering::LowerFormalArguments(
2066 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002067 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
2068 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002069 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002070 const DataLayout &DL = DAG.getDataLayout();
2071 auto PtrVT = getPointerTy(DAG.getDataLayout());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002072
2073 const Function *F = MF.getFunction();
Bill Wendlinge94d8432012-12-07 23:16:57 +00002074 const AttributeSet &PAL = F->getAttributes();
Eric Christopherbef0a372015-01-30 01:50:07 +00002075 const TargetLowering *TLI = STI.getTargetLowering();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002076
2077 SDValue Root = DAG.getRoot();
2078 std::vector<SDValue> OutChains;
2079
Artem Belevich4d5d7be2016-06-29 20:51:15 +00002080 bool isKernel = llvm::isKernelFunction(*F);
Eric Christopherbef0a372015-01-30 01:50:07 +00002081 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002082 assert(isABI && "Non-ABI compilation is not supported");
2083 if (!isABI)
2084 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002085
2086 std::vector<Type *> argTypes;
2087 std::vector<const Argument *> theArgs;
Duncan P. N. Exon Smith61149b82015-10-20 00:54:09 +00002088 for (const Argument &I : F->args()) {
2089 theArgs.push_back(&I);
2090 argTypes.push_back(I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002091 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002092 // argTypes.size() (or theArgs.size()) and Ins.size() need not match.
2093 // Ins.size() will be larger
2094 // * if there is an aggregate argument with multiple fields (each field
2095 // showing up separately in Ins)
2096 // * if there is a vector argument with more than typical vector-length
2097 // elements (generally if more than 4) where each vector element is
2098 // individually present in Ins.
2099 // So a different index should be used for indexing into Ins.
2100 // See similar issue in LowerCall.
2101 unsigned InsIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002102
2103 int idx = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002104 for (unsigned i = 0, e = theArgs.size(); i != e; ++i, ++idx, ++InsIdx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002105 Type *Ty = argTypes[i];
Justin Holewinskiae556d32012-05-04 20:18:50 +00002106
2107 // If the kernel argument is image*_t or sampler_t, convert it to
2108 // a i32 constant holding the parameter position. This can later
2109 // matched in the AsmPrinter to output the correct mangled name.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002110 if (isImageOrSamplerVal(
2111 theArgs[i],
2112 (theArgs[i]->getParent() ? theArgs[i]->getParent()->getParent()
Craig Topper062a2ba2014-04-25 05:30:21 +00002113 : nullptr))) {
Artem Belevich4d5d7be2016-06-29 20:51:15 +00002114 assert(isKernel && "Only kernels can have image/sampler params");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002115 InVals.push_back(DAG.getConstant(i + 1, dl, MVT::i32));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002116 continue;
2117 }
2118
2119 if (theArgs[i]->use_empty()) {
2120 // argument is dead
Justin Holewinski44f5c602013-06-28 17:57:53 +00002121 if (Ty->isAggregateType()) {
2122 SmallVector<EVT, 16> vtparts;
2123
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002124 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002125 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2126 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2127 ++parti) {
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002128 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002129 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002130 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002131 if (vtparts.size() > 0)
2132 --InsIdx;
2133 continue;
Justin Holewinskie9884092013-03-24 21:17:47 +00002134 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002135 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002136 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002137 unsigned NumRegs = TLI->getNumRegisters(F->getContext(), ObjectVT);
2138 for (unsigned parti = 0; parti < NumRegs; ++parti) {
2139 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
2140 ++InsIdx;
2141 }
2142 if (NumRegs > 0)
2143 --InsIdx;
2144 continue;
2145 }
2146 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002147 continue;
2148 }
2149
2150 // In the following cases, assign a node order of "idx+1"
Justin Holewinski44f5c602013-06-28 17:57:53 +00002151 // to newly created nodes. The SDNodes for params have to
Justin Holewinskiae556d32012-05-04 20:18:50 +00002152 // appear in the same order as their order of appearance
2153 // in the original function. "idx+1" holds that order.
Eli Bendersky3e840192015-03-23 16:26:23 +00002154 if (!PAL.hasAttribute(i + 1, Attribute::ByVal)) {
Justin Holewinski44f5c602013-06-28 17:57:53 +00002155 if (Ty->isAggregateType()) {
2156 SmallVector<EVT, 16> vtparts;
2157 SmallVector<uint64_t, 16> offsets;
2158
Justin Holewinskif8f70912013-06-28 17:57:59 +00002159 // NOTE: Here, we lose the ability to issue vector loads for vectors
2160 // that are a part of a struct. This should be investigated in the
2161 // future.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002162 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &offsets,
2163 0);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002164 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2165 bool aggregateIsPacked = false;
2166 if (StructType *STy = llvm::dyn_cast<StructType>(Ty))
2167 aggregateIsPacked = STy->isPacked();
2168
Mehdi Amini44ede332015-07-09 02:09:04 +00002169 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002170 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2171 ++parti) {
2172 EVT partVT = vtparts[parti];
2173 Value *srcValue = Constant::getNullValue(
2174 PointerType::get(partVT.getTypeForEVT(F->getContext()),
2175 llvm::ADDRESS_SPACE_PARAM));
2176 SDValue srcAddr =
Mehdi Amini44ede332015-07-09 02:09:04 +00002177 DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2178 DAG.getConstant(offsets[parti], dl, PtrVT));
Mehdi Amini56228da2015-07-09 01:57:34 +00002179 unsigned partAlign = aggregateIsPacked
2180 ? 1
2181 : DL.getABITypeAlignment(
2182 partVT.getTypeForEVT(F->getContext()));
Justin Holewinskia2911282013-07-01 12:58:58 +00002183 SDValue p;
2184 if (Ins[InsIdx].VT.getSizeInBits() > partVT.getSizeInBits()) {
2185 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2186 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2187 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00002188 MachinePointerInfo(srcValue), partVT, partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002189 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002190 p = DAG.getLoad(partVT, dl, Root, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00002191 MachinePointerInfo(srcValue), partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002192 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002193 if (p.getNode())
2194 p.getNode()->setIROrder(idx + 1);
2195 InVals.push_back(p);
2196 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002197 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002198 if (vtparts.size() > 0)
2199 --InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002200 continue;
2201 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002202 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002203 EVT ObjectVT = getValueType(DL, Ty);
2204 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002205 unsigned NumElts = ObjectVT.getVectorNumElements();
2206 assert(TLI->getNumRegisters(F->getContext(), ObjectVT) == NumElts &&
2207 "Vector was not scalarized");
Justin Holewinski44f5c602013-06-28 17:57:53 +00002208 EVT EltVT = ObjectVT.getVectorElementType();
2209
2210 // V1 load
2211 // f32 = load ...
2212 if (NumElts == 1) {
2213 // We only have one element, so just directly load it
2214 Value *SrcValue = Constant::getNullValue(PointerType::get(
2215 EltVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002216 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002217 EltVT, dl, Root, Arg, MachinePointerInfo(SrcValue),
2218 DL.getABITypeAlignment(EltVT.getTypeForEVT(F->getContext())),
2219 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002220 if (P.getNode())
2221 P.getNode()->setIROrder(idx + 1);
2222
Justin Holewinskif8f70912013-06-28 17:57:59 +00002223 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002224 P = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002225 InVals.push_back(P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002226 ++InsIdx;
2227 } else if (NumElts == 2) {
2228 // V2 load
2229 // f32,f32 = load ...
2230 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, 2);
2231 Value *SrcValue = Constant::getNullValue(PointerType::get(
2232 VecVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002233 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002234 VecVT, dl, Root, Arg, MachinePointerInfo(SrcValue),
2235 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())),
2236 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002237 if (P.getNode())
2238 P.getNode()->setIROrder(idx + 1);
2239
2240 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002241 DAG.getIntPtrConstant(0, dl));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002242 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002243 DAG.getIntPtrConstant(1, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002244
2245 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits()) {
Justin Holewinskia2911282013-07-01 12:58:58 +00002246 Elt0 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt0);
2247 Elt1 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002248 }
2249
Justin Holewinski44f5c602013-06-28 17:57:53 +00002250 InVals.push_back(Elt0);
2251 InVals.push_back(Elt1);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002252 InsIdx += 2;
2253 } else {
2254 // V4 loads
2255 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
Justin Lebar9c375812016-07-15 18:27:10 +00002256 // the vector will be expanded to a power of 2 elements, so we know we
2257 // can always round up to the next multiple of 4 when creating the
2258 // vector loads.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002259 // e.g. 4 elem => 1 ld.v4
2260 // 6 elem => 2 ld.v4
2261 // 8 elem => 2 ld.v4
2262 // 11 elem => 3 ld.v4
2263 unsigned VecSize = 4;
2264 if (EltVT.getSizeInBits() == 64) {
2265 VecSize = 2;
2266 }
2267 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Tilmann Scheller383b4ff2014-10-02 15:12:48 +00002268 unsigned Ofst = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002269 for (unsigned i = 0; i < NumElts; i += VecSize) {
2270 Value *SrcValue = Constant::getNullValue(
2271 PointerType::get(VecVT.getTypeForEVT(F->getContext()),
2272 llvm::ADDRESS_SPACE_PARAM));
Mehdi Amini44ede332015-07-09 02:09:04 +00002273 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2274 DAG.getConstant(Ofst, dl, PtrVT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002275 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002276 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue),
2277 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())),
2278 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002279 if (P.getNode())
2280 P.getNode()->setIROrder(idx + 1);
2281
2282 for (unsigned j = 0; j < VecSize; ++j) {
2283 if (i + j >= NumElts)
2284 break;
2285 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002286 DAG.getIntPtrConstant(j, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002287 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002288 Elt = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002289 InVals.push_back(Elt);
2290 }
Mehdi Amini56228da2015-07-09 01:57:34 +00002291 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002292 }
Justin Holewinski4f5bc9b2013-11-11 19:28:16 +00002293 InsIdx += NumElts;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002294 }
2295
2296 if (NumElts > 0)
2297 --InsIdx;
2298 continue;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002299 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002300 // A plain scalar.
Mehdi Amini44ede332015-07-09 02:09:04 +00002301 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002302 // If ABI, load from the param symbol
Mehdi Amini44ede332015-07-09 02:09:04 +00002303 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002304 Value *srcValue = Constant::getNullValue(PointerType::get(
2305 ObjectVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002306 SDValue p;
Justin Holewinskia2911282013-07-01 12:58:58 +00002307 if (ObjectVT.getSizeInBits() < Ins[InsIdx].VT.getSizeInBits()) {
2308 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2309 ISD::SEXTLOAD : ISD::ZEXTLOAD;
Mehdi Amini56228da2015-07-09 01:57:34 +00002310 p = DAG.getExtLoad(
2311 ExtOp, dl, Ins[InsIdx].VT, Root, Arg, MachinePointerInfo(srcValue),
Justin Lebar9c375812016-07-15 18:27:10 +00002312 ObjectVT,
Mehdi Amini56228da2015-07-09 01:57:34 +00002313 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002314 } else {
Mehdi Amini56228da2015-07-09 01:57:34 +00002315 p = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002316 Ins[InsIdx].VT, dl, Root, Arg, MachinePointerInfo(srcValue),
Mehdi Amini56228da2015-07-09 01:57:34 +00002317 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002318 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002319 if (p.getNode())
2320 p.getNode()->setIROrder(idx + 1);
2321 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002322 continue;
2323 }
2324
2325 // Param has ByVal attribute
Justin Holewinski44f5c602013-06-28 17:57:53 +00002326 // Return MoveParam(param symbol).
2327 // Ideally, the param symbol can be returned directly,
2328 // but when SDNode builder decides to use it in a CopyToReg(),
2329 // machine instruction fails because TargetExternalSymbol
2330 // (not lowered) is target dependent, and CopyToReg assumes
2331 // the source is lowered.
Mehdi Amini44ede332015-07-09 02:09:04 +00002332 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002333 assert(ObjectVT == Ins[InsIdx].VT &&
2334 "Ins type did not match function type");
Mehdi Amini44ede332015-07-09 02:09:04 +00002335 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002336 SDValue p = DAG.getNode(NVPTXISD::MoveParam, dl, ObjectVT, Arg);
2337 if (p.getNode())
2338 p.getNode()->setIROrder(idx + 1);
Artem Belevich4d5d7be2016-06-29 20:51:15 +00002339 if (isKernel)
2340 InVals.push_back(p);
2341 else {
2342 SDValue p2 = DAG.getNode(
2343 ISD::INTRINSIC_WO_CHAIN, dl, ObjectVT,
2344 DAG.getConstant(Intrinsic::nvvm_ptr_local_to_gen, dl, MVT::i32), p);
2345 InVals.push_back(p2);
2346 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002347 }
2348
2349 // Clang will check explicit VarArg and issue error if any. However, Clang
2350 // will let code with
Justin Holewinski44f5c602013-06-28 17:57:53 +00002351 // implicit var arg like f() pass. See bug 617733.
Justin Holewinskiae556d32012-05-04 20:18:50 +00002352 // We treat this case as if the arg list is empty.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002353 // if (F.isVarArg()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002354 // assert(0 && "VarArg not supported yet!");
2355 //}
2356
2357 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002358 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002359
2360 return Chain;
2361}
2362
Justin Holewinski120baee2013-06-28 17:57:55 +00002363SDValue
2364NVPTXTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2365 bool isVarArg,
2366 const SmallVectorImpl<ISD::OutputArg> &Outs,
2367 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002368 const SDLoc &dl, SelectionDAG &DAG) const {
Justin Holewinski120baee2013-06-28 17:57:55 +00002369 MachineFunction &MF = DAG.getMachineFunction();
2370 const Function *F = MF.getFunction();
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002371 Type *RetTy = F->getReturnType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002372 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002373
Eric Christopherbef0a372015-01-30 01:50:07 +00002374 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski120baee2013-06-28 17:57:55 +00002375 assert(isABI && "Non-ABI compilation is not supported");
2376 if (!isABI)
2377 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002378
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002379 if (VectorType *VTy = dyn_cast<VectorType>(RetTy)) {
Justin Holewinski120baee2013-06-28 17:57:55 +00002380 // If we have a vector type, the OutVals array will be the scalarized
2381 // components and we have combine them into 1 or more vector stores.
2382 unsigned NumElts = VTy->getNumElements();
2383 assert(NumElts == Outs.size() && "Bad scalarization of return value");
2384
Justin Holewinskif8f70912013-06-28 17:57:59 +00002385 // const_cast can be removed in later LLVM versions
Mehdi Amini44ede332015-07-09 02:09:04 +00002386 EVT EltVT = getValueType(TD, RetTy).getVectorElementType();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002387 bool NeedExtend = false;
2388 if (EltVT.getSizeInBits() < 16)
2389 NeedExtend = true;
2390
Justin Holewinski120baee2013-06-28 17:57:55 +00002391 // V1 store
2392 if (NumElts == 1) {
2393 SDValue StoreVal = OutVals[0];
2394 // We only have one element, so just directly store it
Justin Holewinskif8f70912013-06-28 17:57:59 +00002395 if (NeedExtend)
2396 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002397 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002398 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002399 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002400 EltVT, MachinePointerInfo());
2401
Justin Holewinski120baee2013-06-28 17:57:55 +00002402 } else if (NumElts == 2) {
2403 // V2 store
2404 SDValue StoreVal0 = OutVals[0];
2405 SDValue StoreVal1 = OutVals[1];
2406
Justin Holewinskif8f70912013-06-28 17:57:59 +00002407 if (NeedExtend) {
2408 StoreVal0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal0);
2409 StoreVal1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal1);
Justin Holewinski120baee2013-06-28 17:57:55 +00002410 }
2411
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002412 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal0,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002413 StoreVal1 };
2414 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetvalV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002415 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002416 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002417 } else {
2418 // V4 stores
2419 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and the
2420 // vector will be expanded to a power of 2 elements, so we know we can
2421 // always round up to the next multiple of 4 when creating the vector
2422 // stores.
2423 // e.g. 4 elem => 1 st.v4
2424 // 6 elem => 2 st.v4
2425 // 8 elem => 2 st.v4
2426 // 11 elem => 3 st.v4
2427
2428 unsigned VecSize = 4;
2429 if (OutVals[0].getValueType().getSizeInBits() == 64)
2430 VecSize = 2;
2431
2432 unsigned Offset = 0;
2433
2434 EVT VecVT =
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002435 EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Justin Holewinski120baee2013-06-28 17:57:55 +00002436 unsigned PerStoreOffset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002437 TD.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski120baee2013-06-28 17:57:55 +00002438
Justin Holewinski120baee2013-06-28 17:57:55 +00002439 for (unsigned i = 0; i < NumElts; i += VecSize) {
2440 // Get values
2441 SDValue StoreVal;
2442 SmallVector<SDValue, 8> Ops;
2443 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002444 Ops.push_back(DAG.getConstant(Offset, dl, MVT::i32));
Justin Holewinski120baee2013-06-28 17:57:55 +00002445 unsigned Opc = NVPTXISD::StoreRetvalV2;
Justin Holewinskif8f70912013-06-28 17:57:59 +00002446 EVT ExtendedVT = (NeedExtend) ? MVT::i16 : OutVals[0].getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002447
2448 StoreVal = OutVals[i];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002449 if (NeedExtend)
2450 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002451 Ops.push_back(StoreVal);
2452
2453 if (i + 1 < NumElts) {
2454 StoreVal = OutVals[i + 1];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002455 if (NeedExtend)
2456 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002457 } else {
2458 StoreVal = DAG.getUNDEF(ExtendedVT);
2459 }
2460 Ops.push_back(StoreVal);
2461
2462 if (VecSize == 4) {
2463 Opc = NVPTXISD::StoreRetvalV4;
2464 if (i + 2 < NumElts) {
2465 StoreVal = OutVals[i + 2];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002466 if (NeedExtend)
2467 StoreVal =
2468 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002469 } else {
2470 StoreVal = DAG.getUNDEF(ExtendedVT);
2471 }
2472 Ops.push_back(StoreVal);
2473
2474 if (i + 3 < NumElts) {
2475 StoreVal = OutVals[i + 3];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002476 if (NeedExtend)
2477 StoreVal =
2478 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002479 } else {
2480 StoreVal = DAG.getUNDEF(ExtendedVT);
2481 }
2482 Ops.push_back(StoreVal);
2483 }
2484
Justin Holewinskif8f70912013-06-28 17:57:59 +00002485 // Chain = DAG.getNode(Opc, dl, MVT::Other, &Ops[0], Ops.size());
2486 Chain =
Craig Topper206fcd42014-04-26 19:29:41 +00002487 DAG.getMemIntrinsicNode(Opc, dl, DAG.getVTList(MVT::Other), Ops,
2488 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002489 Offset += PerStoreOffset;
2490 }
2491 }
2492 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002493 SmallVector<EVT, 16> ValVTs;
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002494 SmallVector<uint64_t, 16> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002495 ComputePTXValueVTs(*this, DAG.getDataLayout(), RetTy, ValVTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002496 assert(ValVTs.size() == OutVals.size() && "Bad return value decomposition");
2497
Justin Holewinski120baee2013-06-28 17:57:55 +00002498 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
2499 SDValue theVal = OutVals[i];
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002500 EVT TheValType = theVal.getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002501 unsigned numElems = 1;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002502 if (TheValType.isVector())
2503 numElems = TheValType.getVectorNumElements();
Justin Holewinski120baee2013-06-28 17:57:55 +00002504 for (unsigned j = 0, je = numElems; j != je; ++j) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002505 SDValue TmpVal = theVal;
2506 if (TheValType.isVector())
2507 TmpVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2508 TheValType.getVectorElementType(), TmpVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002509 DAG.getIntPtrConstant(j, dl));
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002510 EVT TheStoreType = ValVTs[i];
Mehdi Amini44ede332015-07-09 02:09:04 +00002511 if (RetTy->isIntegerTy() && TD.getTypeAllocSizeInBits(RetTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002512 // The following zero-extension is for integer types only, and
2513 // specifically not for aggregates.
2514 TmpVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, TmpVal);
2515 TheStoreType = MVT::i32;
2516 }
2517 else if (TmpVal.getValueType().getSizeInBits() < 16)
2518 TmpVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, TmpVal);
2519
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002520 SDValue Ops[] = {
2521 Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002522 DAG.getConstant(Offsets[i], dl, MVT::i32),
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002523 TmpVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002524 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002525 DAG.getVTList(MVT::Other), Ops,
2526 TheStoreType,
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002527 MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002528 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002529 }
2530 }
2531
2532 return DAG.getNode(NVPTXISD::RET_FLAG, dl, MVT::Other, Chain);
2533}
2534
Justin Holewinskif8f70912013-06-28 17:57:59 +00002535
Justin Holewinski0497ab12013-03-30 14:29:21 +00002536void NVPTXTargetLowering::LowerAsmOperandForConstraint(
2537 SDValue Op, std::string &Constraint, std::vector<SDValue> &Ops,
2538 SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002539 if (Constraint.length() > 1)
2540 return;
2541 else
2542 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2543}
2544
Justin Holewinski30d56a72014-04-09 15:39:15 +00002545static unsigned getOpcForTextureInstr(unsigned Intrinsic) {
2546 switch (Intrinsic) {
2547 default:
2548 return 0;
2549
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002550 case Intrinsic::nvvm_tex_1d_v4f32_s32:
2551 return NVPTXISD::Tex1DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002552 case Intrinsic::nvvm_tex_1d_v4f32_f32:
2553 return NVPTXISD::Tex1DFloatFloat;
2554 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
2555 return NVPTXISD::Tex1DFloatFloatLevel;
2556 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
2557 return NVPTXISD::Tex1DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002558 case Intrinsic::nvvm_tex_1d_v4s32_s32:
2559 return NVPTXISD::Tex1DS32S32;
2560 case Intrinsic::nvvm_tex_1d_v4s32_f32:
2561 return NVPTXISD::Tex1DS32Float;
2562 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
2563 return NVPTXISD::Tex1DS32FloatLevel;
2564 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
2565 return NVPTXISD::Tex1DS32FloatGrad;
2566 case Intrinsic::nvvm_tex_1d_v4u32_s32:
2567 return NVPTXISD::Tex1DU32S32;
2568 case Intrinsic::nvvm_tex_1d_v4u32_f32:
2569 return NVPTXISD::Tex1DU32Float;
2570 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
2571 return NVPTXISD::Tex1DU32FloatLevel;
2572 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
2573 return NVPTXISD::Tex1DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002574
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002575 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
2576 return NVPTXISD::Tex1DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002577 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
2578 return NVPTXISD::Tex1DArrayFloatFloat;
2579 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
2580 return NVPTXISD::Tex1DArrayFloatFloatLevel;
2581 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
2582 return NVPTXISD::Tex1DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002583 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
2584 return NVPTXISD::Tex1DArrayS32S32;
2585 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
2586 return NVPTXISD::Tex1DArrayS32Float;
2587 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
2588 return NVPTXISD::Tex1DArrayS32FloatLevel;
2589 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
2590 return NVPTXISD::Tex1DArrayS32FloatGrad;
2591 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
2592 return NVPTXISD::Tex1DArrayU32S32;
2593 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
2594 return NVPTXISD::Tex1DArrayU32Float;
2595 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
2596 return NVPTXISD::Tex1DArrayU32FloatLevel;
2597 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
2598 return NVPTXISD::Tex1DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002599
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002600 case Intrinsic::nvvm_tex_2d_v4f32_s32:
2601 return NVPTXISD::Tex2DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002602 case Intrinsic::nvvm_tex_2d_v4f32_f32:
2603 return NVPTXISD::Tex2DFloatFloat;
2604 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
2605 return NVPTXISD::Tex2DFloatFloatLevel;
2606 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
2607 return NVPTXISD::Tex2DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002608 case Intrinsic::nvvm_tex_2d_v4s32_s32:
2609 return NVPTXISD::Tex2DS32S32;
2610 case Intrinsic::nvvm_tex_2d_v4s32_f32:
2611 return NVPTXISD::Tex2DS32Float;
2612 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
2613 return NVPTXISD::Tex2DS32FloatLevel;
2614 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
2615 return NVPTXISD::Tex2DS32FloatGrad;
2616 case Intrinsic::nvvm_tex_2d_v4u32_s32:
2617 return NVPTXISD::Tex2DU32S32;
2618 case Intrinsic::nvvm_tex_2d_v4u32_f32:
2619 return NVPTXISD::Tex2DU32Float;
2620 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
2621 return NVPTXISD::Tex2DU32FloatLevel;
2622 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
2623 return NVPTXISD::Tex2DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002624
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002625 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
2626 return NVPTXISD::Tex2DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002627 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
2628 return NVPTXISD::Tex2DArrayFloatFloat;
2629 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
2630 return NVPTXISD::Tex2DArrayFloatFloatLevel;
2631 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
2632 return NVPTXISD::Tex2DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002633 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
2634 return NVPTXISD::Tex2DArrayS32S32;
2635 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
2636 return NVPTXISD::Tex2DArrayS32Float;
2637 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
2638 return NVPTXISD::Tex2DArrayS32FloatLevel;
2639 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
2640 return NVPTXISD::Tex2DArrayS32FloatGrad;
2641 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
2642 return NVPTXISD::Tex2DArrayU32S32;
2643 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
2644 return NVPTXISD::Tex2DArrayU32Float;
2645 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
2646 return NVPTXISD::Tex2DArrayU32FloatLevel;
2647 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
2648 return NVPTXISD::Tex2DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002649
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002650 case Intrinsic::nvvm_tex_3d_v4f32_s32:
2651 return NVPTXISD::Tex3DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002652 case Intrinsic::nvvm_tex_3d_v4f32_f32:
2653 return NVPTXISD::Tex3DFloatFloat;
2654 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
2655 return NVPTXISD::Tex3DFloatFloatLevel;
2656 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
2657 return NVPTXISD::Tex3DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002658 case Intrinsic::nvvm_tex_3d_v4s32_s32:
2659 return NVPTXISD::Tex3DS32S32;
2660 case Intrinsic::nvvm_tex_3d_v4s32_f32:
2661 return NVPTXISD::Tex3DS32Float;
2662 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
2663 return NVPTXISD::Tex3DS32FloatLevel;
2664 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
2665 return NVPTXISD::Tex3DS32FloatGrad;
2666 case Intrinsic::nvvm_tex_3d_v4u32_s32:
2667 return NVPTXISD::Tex3DU32S32;
2668 case Intrinsic::nvvm_tex_3d_v4u32_f32:
2669 return NVPTXISD::Tex3DU32Float;
2670 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
2671 return NVPTXISD::Tex3DU32FloatLevel;
2672 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
2673 return NVPTXISD::Tex3DU32FloatGrad;
2674
2675 case Intrinsic::nvvm_tex_cube_v4f32_f32:
2676 return NVPTXISD::TexCubeFloatFloat;
2677 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
2678 return NVPTXISD::TexCubeFloatFloatLevel;
2679 case Intrinsic::nvvm_tex_cube_v4s32_f32:
2680 return NVPTXISD::TexCubeS32Float;
2681 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
2682 return NVPTXISD::TexCubeS32FloatLevel;
2683 case Intrinsic::nvvm_tex_cube_v4u32_f32:
2684 return NVPTXISD::TexCubeU32Float;
2685 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
2686 return NVPTXISD::TexCubeU32FloatLevel;
2687
2688 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
2689 return NVPTXISD::TexCubeArrayFloatFloat;
2690 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
2691 return NVPTXISD::TexCubeArrayFloatFloatLevel;
2692 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
2693 return NVPTXISD::TexCubeArrayS32Float;
2694 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
2695 return NVPTXISD::TexCubeArrayS32FloatLevel;
2696 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
2697 return NVPTXISD::TexCubeArrayU32Float;
2698 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
2699 return NVPTXISD::TexCubeArrayU32FloatLevel;
2700
2701 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
2702 return NVPTXISD::Tld4R2DFloatFloat;
2703 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
2704 return NVPTXISD::Tld4G2DFloatFloat;
2705 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
2706 return NVPTXISD::Tld4B2DFloatFloat;
2707 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
2708 return NVPTXISD::Tld4A2DFloatFloat;
2709 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
2710 return NVPTXISD::Tld4R2DS64Float;
2711 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
2712 return NVPTXISD::Tld4G2DS64Float;
2713 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
2714 return NVPTXISD::Tld4B2DS64Float;
2715 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
2716 return NVPTXISD::Tld4A2DS64Float;
2717 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
2718 return NVPTXISD::Tld4R2DU64Float;
2719 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
2720 return NVPTXISD::Tld4G2DU64Float;
2721 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
2722 return NVPTXISD::Tld4B2DU64Float;
2723 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
2724 return NVPTXISD::Tld4A2DU64Float;
2725
2726 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
2727 return NVPTXISD::TexUnified1DFloatS32;
2728 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
2729 return NVPTXISD::TexUnified1DFloatFloat;
2730 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
2731 return NVPTXISD::TexUnified1DFloatFloatLevel;
2732 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
2733 return NVPTXISD::TexUnified1DFloatFloatGrad;
2734 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
2735 return NVPTXISD::TexUnified1DS32S32;
2736 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
2737 return NVPTXISD::TexUnified1DS32Float;
2738 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
2739 return NVPTXISD::TexUnified1DS32FloatLevel;
2740 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
2741 return NVPTXISD::TexUnified1DS32FloatGrad;
2742 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
2743 return NVPTXISD::TexUnified1DU32S32;
2744 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
2745 return NVPTXISD::TexUnified1DU32Float;
2746 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
2747 return NVPTXISD::TexUnified1DU32FloatLevel;
2748 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
2749 return NVPTXISD::TexUnified1DU32FloatGrad;
2750
2751 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
2752 return NVPTXISD::TexUnified1DArrayFloatS32;
2753 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
2754 return NVPTXISD::TexUnified1DArrayFloatFloat;
2755 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
2756 return NVPTXISD::TexUnified1DArrayFloatFloatLevel;
2757 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
2758 return NVPTXISD::TexUnified1DArrayFloatFloatGrad;
2759 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
2760 return NVPTXISD::TexUnified1DArrayS32S32;
2761 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
2762 return NVPTXISD::TexUnified1DArrayS32Float;
2763 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
2764 return NVPTXISD::TexUnified1DArrayS32FloatLevel;
2765 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
2766 return NVPTXISD::TexUnified1DArrayS32FloatGrad;
2767 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
2768 return NVPTXISD::TexUnified1DArrayU32S32;
2769 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
2770 return NVPTXISD::TexUnified1DArrayU32Float;
2771 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
2772 return NVPTXISD::TexUnified1DArrayU32FloatLevel;
2773 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
2774 return NVPTXISD::TexUnified1DArrayU32FloatGrad;
2775
2776 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
2777 return NVPTXISD::TexUnified2DFloatS32;
2778 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
2779 return NVPTXISD::TexUnified2DFloatFloat;
2780 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
2781 return NVPTXISD::TexUnified2DFloatFloatLevel;
2782 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
2783 return NVPTXISD::TexUnified2DFloatFloatGrad;
2784 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
2785 return NVPTXISD::TexUnified2DS32S32;
2786 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
2787 return NVPTXISD::TexUnified2DS32Float;
2788 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
2789 return NVPTXISD::TexUnified2DS32FloatLevel;
2790 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
2791 return NVPTXISD::TexUnified2DS32FloatGrad;
2792 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
2793 return NVPTXISD::TexUnified2DU32S32;
2794 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
2795 return NVPTXISD::TexUnified2DU32Float;
2796 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
2797 return NVPTXISD::TexUnified2DU32FloatLevel;
2798 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
2799 return NVPTXISD::TexUnified2DU32FloatGrad;
2800
2801 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
2802 return NVPTXISD::TexUnified2DArrayFloatS32;
2803 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
2804 return NVPTXISD::TexUnified2DArrayFloatFloat;
2805 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
2806 return NVPTXISD::TexUnified2DArrayFloatFloatLevel;
2807 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
2808 return NVPTXISD::TexUnified2DArrayFloatFloatGrad;
2809 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
2810 return NVPTXISD::TexUnified2DArrayS32S32;
2811 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
2812 return NVPTXISD::TexUnified2DArrayS32Float;
2813 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
2814 return NVPTXISD::TexUnified2DArrayS32FloatLevel;
2815 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
2816 return NVPTXISD::TexUnified2DArrayS32FloatGrad;
2817 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
2818 return NVPTXISD::TexUnified2DArrayU32S32;
2819 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
2820 return NVPTXISD::TexUnified2DArrayU32Float;
2821 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
2822 return NVPTXISD::TexUnified2DArrayU32FloatLevel;
2823 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
2824 return NVPTXISD::TexUnified2DArrayU32FloatGrad;
2825
2826 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
2827 return NVPTXISD::TexUnified3DFloatS32;
2828 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
2829 return NVPTXISD::TexUnified3DFloatFloat;
2830 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
2831 return NVPTXISD::TexUnified3DFloatFloatLevel;
2832 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
2833 return NVPTXISD::TexUnified3DFloatFloatGrad;
2834 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
2835 return NVPTXISD::TexUnified3DS32S32;
2836 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
2837 return NVPTXISD::TexUnified3DS32Float;
2838 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
2839 return NVPTXISD::TexUnified3DS32FloatLevel;
2840 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
2841 return NVPTXISD::TexUnified3DS32FloatGrad;
2842 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
2843 return NVPTXISD::TexUnified3DU32S32;
2844 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
2845 return NVPTXISD::TexUnified3DU32Float;
2846 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
2847 return NVPTXISD::TexUnified3DU32FloatLevel;
2848 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
2849 return NVPTXISD::TexUnified3DU32FloatGrad;
2850
2851 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
2852 return NVPTXISD::TexUnifiedCubeFloatFloat;
2853 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
2854 return NVPTXISD::TexUnifiedCubeFloatFloatLevel;
2855 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
2856 return NVPTXISD::TexUnifiedCubeS32Float;
2857 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
2858 return NVPTXISD::TexUnifiedCubeS32FloatLevel;
2859 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
2860 return NVPTXISD::TexUnifiedCubeU32Float;
2861 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
2862 return NVPTXISD::TexUnifiedCubeU32FloatLevel;
2863
2864 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
2865 return NVPTXISD::TexUnifiedCubeArrayFloatFloat;
2866 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
2867 return NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel;
2868 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
2869 return NVPTXISD::TexUnifiedCubeArrayS32Float;
2870 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
2871 return NVPTXISD::TexUnifiedCubeArrayS32FloatLevel;
2872 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
2873 return NVPTXISD::TexUnifiedCubeArrayU32Float;
2874 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
2875 return NVPTXISD::TexUnifiedCubeArrayU32FloatLevel;
2876
2877 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
2878 return NVPTXISD::Tld4UnifiedR2DFloatFloat;
2879 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
2880 return NVPTXISD::Tld4UnifiedG2DFloatFloat;
2881 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
2882 return NVPTXISD::Tld4UnifiedB2DFloatFloat;
2883 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
2884 return NVPTXISD::Tld4UnifiedA2DFloatFloat;
2885 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
2886 return NVPTXISD::Tld4UnifiedR2DS64Float;
2887 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
2888 return NVPTXISD::Tld4UnifiedG2DS64Float;
2889 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
2890 return NVPTXISD::Tld4UnifiedB2DS64Float;
2891 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
2892 return NVPTXISD::Tld4UnifiedA2DS64Float;
2893 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
2894 return NVPTXISD::Tld4UnifiedR2DU64Float;
2895 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
2896 return NVPTXISD::Tld4UnifiedG2DU64Float;
2897 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
2898 return NVPTXISD::Tld4UnifiedB2DU64Float;
2899 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
2900 return NVPTXISD::Tld4UnifiedA2DU64Float;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002901 }
2902}
2903
2904static unsigned getOpcForSurfaceInstr(unsigned Intrinsic) {
2905 switch (Intrinsic) {
2906 default:
2907 return 0;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002908 case Intrinsic::nvvm_suld_1d_i8_clamp:
2909 return NVPTXISD::Suld1DI8Clamp;
2910 case Intrinsic::nvvm_suld_1d_i16_clamp:
2911 return NVPTXISD::Suld1DI16Clamp;
2912 case Intrinsic::nvvm_suld_1d_i32_clamp:
2913 return NVPTXISD::Suld1DI32Clamp;
2914 case Intrinsic::nvvm_suld_1d_i64_clamp:
2915 return NVPTXISD::Suld1DI64Clamp;
2916 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
2917 return NVPTXISD::Suld1DV2I8Clamp;
2918 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
2919 return NVPTXISD::Suld1DV2I16Clamp;
2920 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
2921 return NVPTXISD::Suld1DV2I32Clamp;
2922 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
2923 return NVPTXISD::Suld1DV2I64Clamp;
2924 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
2925 return NVPTXISD::Suld1DV4I8Clamp;
2926 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
2927 return NVPTXISD::Suld1DV4I16Clamp;
2928 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
2929 return NVPTXISD::Suld1DV4I32Clamp;
2930 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
2931 return NVPTXISD::Suld1DArrayI8Clamp;
2932 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
2933 return NVPTXISD::Suld1DArrayI16Clamp;
2934 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
2935 return NVPTXISD::Suld1DArrayI32Clamp;
2936 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
2937 return NVPTXISD::Suld1DArrayI64Clamp;
2938 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
2939 return NVPTXISD::Suld1DArrayV2I8Clamp;
2940 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
2941 return NVPTXISD::Suld1DArrayV2I16Clamp;
2942 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
2943 return NVPTXISD::Suld1DArrayV2I32Clamp;
2944 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
2945 return NVPTXISD::Suld1DArrayV2I64Clamp;
2946 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
2947 return NVPTXISD::Suld1DArrayV4I8Clamp;
2948 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
2949 return NVPTXISD::Suld1DArrayV4I16Clamp;
2950 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
2951 return NVPTXISD::Suld1DArrayV4I32Clamp;
2952 case Intrinsic::nvvm_suld_2d_i8_clamp:
2953 return NVPTXISD::Suld2DI8Clamp;
2954 case Intrinsic::nvvm_suld_2d_i16_clamp:
2955 return NVPTXISD::Suld2DI16Clamp;
2956 case Intrinsic::nvvm_suld_2d_i32_clamp:
2957 return NVPTXISD::Suld2DI32Clamp;
2958 case Intrinsic::nvvm_suld_2d_i64_clamp:
2959 return NVPTXISD::Suld2DI64Clamp;
2960 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
2961 return NVPTXISD::Suld2DV2I8Clamp;
2962 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
2963 return NVPTXISD::Suld2DV2I16Clamp;
2964 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
2965 return NVPTXISD::Suld2DV2I32Clamp;
2966 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
2967 return NVPTXISD::Suld2DV2I64Clamp;
2968 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
2969 return NVPTXISD::Suld2DV4I8Clamp;
2970 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
2971 return NVPTXISD::Suld2DV4I16Clamp;
2972 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
2973 return NVPTXISD::Suld2DV4I32Clamp;
2974 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
2975 return NVPTXISD::Suld2DArrayI8Clamp;
2976 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
2977 return NVPTXISD::Suld2DArrayI16Clamp;
2978 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
2979 return NVPTXISD::Suld2DArrayI32Clamp;
2980 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
2981 return NVPTXISD::Suld2DArrayI64Clamp;
2982 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
2983 return NVPTXISD::Suld2DArrayV2I8Clamp;
2984 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
2985 return NVPTXISD::Suld2DArrayV2I16Clamp;
2986 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
2987 return NVPTXISD::Suld2DArrayV2I32Clamp;
2988 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
2989 return NVPTXISD::Suld2DArrayV2I64Clamp;
2990 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
2991 return NVPTXISD::Suld2DArrayV4I8Clamp;
2992 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
2993 return NVPTXISD::Suld2DArrayV4I16Clamp;
2994 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
2995 return NVPTXISD::Suld2DArrayV4I32Clamp;
2996 case Intrinsic::nvvm_suld_3d_i8_clamp:
2997 return NVPTXISD::Suld3DI8Clamp;
2998 case Intrinsic::nvvm_suld_3d_i16_clamp:
2999 return NVPTXISD::Suld3DI16Clamp;
3000 case Intrinsic::nvvm_suld_3d_i32_clamp:
3001 return NVPTXISD::Suld3DI32Clamp;
3002 case Intrinsic::nvvm_suld_3d_i64_clamp:
3003 return NVPTXISD::Suld3DI64Clamp;
3004 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3005 return NVPTXISD::Suld3DV2I8Clamp;
3006 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3007 return NVPTXISD::Suld3DV2I16Clamp;
3008 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3009 return NVPTXISD::Suld3DV2I32Clamp;
3010 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3011 return NVPTXISD::Suld3DV2I64Clamp;
3012 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
3013 return NVPTXISD::Suld3DV4I8Clamp;
3014 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
3015 return NVPTXISD::Suld3DV4I16Clamp;
3016 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
3017 return NVPTXISD::Suld3DV4I32Clamp;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003018 case Intrinsic::nvvm_suld_1d_i8_trap:
3019 return NVPTXISD::Suld1DI8Trap;
3020 case Intrinsic::nvvm_suld_1d_i16_trap:
3021 return NVPTXISD::Suld1DI16Trap;
3022 case Intrinsic::nvvm_suld_1d_i32_trap:
3023 return NVPTXISD::Suld1DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003024 case Intrinsic::nvvm_suld_1d_i64_trap:
3025 return NVPTXISD::Suld1DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003026 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3027 return NVPTXISD::Suld1DV2I8Trap;
3028 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3029 return NVPTXISD::Suld1DV2I16Trap;
3030 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3031 return NVPTXISD::Suld1DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003032 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3033 return NVPTXISD::Suld1DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003034 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3035 return NVPTXISD::Suld1DV4I8Trap;
3036 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3037 return NVPTXISD::Suld1DV4I16Trap;
3038 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3039 return NVPTXISD::Suld1DV4I32Trap;
3040 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3041 return NVPTXISD::Suld1DArrayI8Trap;
3042 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3043 return NVPTXISD::Suld1DArrayI16Trap;
3044 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3045 return NVPTXISD::Suld1DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003046 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3047 return NVPTXISD::Suld1DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003048 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3049 return NVPTXISD::Suld1DArrayV2I8Trap;
3050 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3051 return NVPTXISD::Suld1DArrayV2I16Trap;
3052 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3053 return NVPTXISD::Suld1DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003054 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3055 return NVPTXISD::Suld1DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003056 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3057 return NVPTXISD::Suld1DArrayV4I8Trap;
3058 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3059 return NVPTXISD::Suld1DArrayV4I16Trap;
3060 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3061 return NVPTXISD::Suld1DArrayV4I32Trap;
3062 case Intrinsic::nvvm_suld_2d_i8_trap:
3063 return NVPTXISD::Suld2DI8Trap;
3064 case Intrinsic::nvvm_suld_2d_i16_trap:
3065 return NVPTXISD::Suld2DI16Trap;
3066 case Intrinsic::nvvm_suld_2d_i32_trap:
3067 return NVPTXISD::Suld2DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003068 case Intrinsic::nvvm_suld_2d_i64_trap:
3069 return NVPTXISD::Suld2DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003070 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3071 return NVPTXISD::Suld2DV2I8Trap;
3072 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3073 return NVPTXISD::Suld2DV2I16Trap;
3074 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3075 return NVPTXISD::Suld2DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003076 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3077 return NVPTXISD::Suld2DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003078 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3079 return NVPTXISD::Suld2DV4I8Trap;
3080 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3081 return NVPTXISD::Suld2DV4I16Trap;
3082 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3083 return NVPTXISD::Suld2DV4I32Trap;
3084 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3085 return NVPTXISD::Suld2DArrayI8Trap;
3086 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3087 return NVPTXISD::Suld2DArrayI16Trap;
3088 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3089 return NVPTXISD::Suld2DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003090 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3091 return NVPTXISD::Suld2DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003092 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3093 return NVPTXISD::Suld2DArrayV2I8Trap;
3094 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3095 return NVPTXISD::Suld2DArrayV2I16Trap;
3096 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3097 return NVPTXISD::Suld2DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003098 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3099 return NVPTXISD::Suld2DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003100 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3101 return NVPTXISD::Suld2DArrayV4I8Trap;
3102 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3103 return NVPTXISD::Suld2DArrayV4I16Trap;
3104 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3105 return NVPTXISD::Suld2DArrayV4I32Trap;
3106 case Intrinsic::nvvm_suld_3d_i8_trap:
3107 return NVPTXISD::Suld3DI8Trap;
3108 case Intrinsic::nvvm_suld_3d_i16_trap:
3109 return NVPTXISD::Suld3DI16Trap;
3110 case Intrinsic::nvvm_suld_3d_i32_trap:
3111 return NVPTXISD::Suld3DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003112 case Intrinsic::nvvm_suld_3d_i64_trap:
3113 return NVPTXISD::Suld3DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003114 case Intrinsic::nvvm_suld_3d_v2i8_trap:
3115 return NVPTXISD::Suld3DV2I8Trap;
3116 case Intrinsic::nvvm_suld_3d_v2i16_trap:
3117 return NVPTXISD::Suld3DV2I16Trap;
3118 case Intrinsic::nvvm_suld_3d_v2i32_trap:
3119 return NVPTXISD::Suld3DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003120 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3121 return NVPTXISD::Suld3DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003122 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3123 return NVPTXISD::Suld3DV4I8Trap;
3124 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3125 return NVPTXISD::Suld3DV4I16Trap;
3126 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3127 return NVPTXISD::Suld3DV4I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003128 case Intrinsic::nvvm_suld_1d_i8_zero:
3129 return NVPTXISD::Suld1DI8Zero;
3130 case Intrinsic::nvvm_suld_1d_i16_zero:
3131 return NVPTXISD::Suld1DI16Zero;
3132 case Intrinsic::nvvm_suld_1d_i32_zero:
3133 return NVPTXISD::Suld1DI32Zero;
3134 case Intrinsic::nvvm_suld_1d_i64_zero:
3135 return NVPTXISD::Suld1DI64Zero;
3136 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3137 return NVPTXISD::Suld1DV2I8Zero;
3138 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3139 return NVPTXISD::Suld1DV2I16Zero;
3140 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3141 return NVPTXISD::Suld1DV2I32Zero;
3142 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3143 return NVPTXISD::Suld1DV2I64Zero;
3144 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3145 return NVPTXISD::Suld1DV4I8Zero;
3146 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3147 return NVPTXISD::Suld1DV4I16Zero;
3148 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3149 return NVPTXISD::Suld1DV4I32Zero;
3150 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3151 return NVPTXISD::Suld1DArrayI8Zero;
3152 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3153 return NVPTXISD::Suld1DArrayI16Zero;
3154 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3155 return NVPTXISD::Suld1DArrayI32Zero;
3156 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3157 return NVPTXISD::Suld1DArrayI64Zero;
3158 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3159 return NVPTXISD::Suld1DArrayV2I8Zero;
3160 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3161 return NVPTXISD::Suld1DArrayV2I16Zero;
3162 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3163 return NVPTXISD::Suld1DArrayV2I32Zero;
3164 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3165 return NVPTXISD::Suld1DArrayV2I64Zero;
3166 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3167 return NVPTXISD::Suld1DArrayV4I8Zero;
3168 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3169 return NVPTXISD::Suld1DArrayV4I16Zero;
3170 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3171 return NVPTXISD::Suld1DArrayV4I32Zero;
3172 case Intrinsic::nvvm_suld_2d_i8_zero:
3173 return NVPTXISD::Suld2DI8Zero;
3174 case Intrinsic::nvvm_suld_2d_i16_zero:
3175 return NVPTXISD::Suld2DI16Zero;
3176 case Intrinsic::nvvm_suld_2d_i32_zero:
3177 return NVPTXISD::Suld2DI32Zero;
3178 case Intrinsic::nvvm_suld_2d_i64_zero:
3179 return NVPTXISD::Suld2DI64Zero;
3180 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3181 return NVPTXISD::Suld2DV2I8Zero;
3182 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3183 return NVPTXISD::Suld2DV2I16Zero;
3184 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3185 return NVPTXISD::Suld2DV2I32Zero;
3186 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3187 return NVPTXISD::Suld2DV2I64Zero;
3188 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3189 return NVPTXISD::Suld2DV4I8Zero;
3190 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3191 return NVPTXISD::Suld2DV4I16Zero;
3192 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3193 return NVPTXISD::Suld2DV4I32Zero;
3194 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3195 return NVPTXISD::Suld2DArrayI8Zero;
3196 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3197 return NVPTXISD::Suld2DArrayI16Zero;
3198 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3199 return NVPTXISD::Suld2DArrayI32Zero;
3200 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3201 return NVPTXISD::Suld2DArrayI64Zero;
3202 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3203 return NVPTXISD::Suld2DArrayV2I8Zero;
3204 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3205 return NVPTXISD::Suld2DArrayV2I16Zero;
3206 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3207 return NVPTXISD::Suld2DArrayV2I32Zero;
3208 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3209 return NVPTXISD::Suld2DArrayV2I64Zero;
3210 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3211 return NVPTXISD::Suld2DArrayV4I8Zero;
3212 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3213 return NVPTXISD::Suld2DArrayV4I16Zero;
3214 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3215 return NVPTXISD::Suld2DArrayV4I32Zero;
3216 case Intrinsic::nvvm_suld_3d_i8_zero:
3217 return NVPTXISD::Suld3DI8Zero;
3218 case Intrinsic::nvvm_suld_3d_i16_zero:
3219 return NVPTXISD::Suld3DI16Zero;
3220 case Intrinsic::nvvm_suld_3d_i32_zero:
3221 return NVPTXISD::Suld3DI32Zero;
3222 case Intrinsic::nvvm_suld_3d_i64_zero:
3223 return NVPTXISD::Suld3DI64Zero;
3224 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3225 return NVPTXISD::Suld3DV2I8Zero;
3226 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3227 return NVPTXISD::Suld3DV2I16Zero;
3228 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3229 return NVPTXISD::Suld3DV2I32Zero;
3230 case Intrinsic::nvvm_suld_3d_v2i64_zero:
3231 return NVPTXISD::Suld3DV2I64Zero;
3232 case Intrinsic::nvvm_suld_3d_v4i8_zero:
3233 return NVPTXISD::Suld3DV4I8Zero;
3234 case Intrinsic::nvvm_suld_3d_v4i16_zero:
3235 return NVPTXISD::Suld3DV4I16Zero;
3236 case Intrinsic::nvvm_suld_3d_v4i32_zero:
3237 return NVPTXISD::Suld3DV4I32Zero;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003238 }
3239}
3240
Justin Holewinskiae556d32012-05-04 20:18:50 +00003241// llvm.ptx.memcpy.const and llvm.ptx.memmove.const need to be modeled as
3242// TgtMemIntrinsic
3243// because we need the information that is only available in the "Value" type
3244// of destination
3245// pointer. In particular, the address space information.
Justin Holewinski0497ab12013-03-30 14:29:21 +00003246bool NVPTXTargetLowering::getTgtMemIntrinsic(
3247 IntrinsicInfo &Info, const CallInst &I, unsigned Intrinsic) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003248 switch (Intrinsic) {
3249 default:
3250 return false;
3251
3252 case Intrinsic::nvvm_atomic_load_add_f32:
3253 Info.opc = ISD::INTRINSIC_W_CHAIN;
3254 Info.memVT = MVT::f32;
3255 Info.ptrVal = I.getArgOperand(0);
3256 Info.offset = 0;
3257 Info.vol = 0;
3258 Info.readMem = true;
3259 Info.writeMem = true;
3260 Info.align = 0;
3261 return true;
3262
3263 case Intrinsic::nvvm_atomic_load_inc_32:
3264 case Intrinsic::nvvm_atomic_load_dec_32:
3265 Info.opc = ISD::INTRINSIC_W_CHAIN;
3266 Info.memVT = MVT::i32;
3267 Info.ptrVal = I.getArgOperand(0);
3268 Info.offset = 0;
3269 Info.vol = 0;
3270 Info.readMem = true;
3271 Info.writeMem = true;
3272 Info.align = 0;
3273 return true;
3274
3275 case Intrinsic::nvvm_ldu_global_i:
3276 case Intrinsic::nvvm_ldu_global_f:
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003277 case Intrinsic::nvvm_ldu_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003278 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003279 Info.opc = ISD::INTRINSIC_W_CHAIN;
3280 if (Intrinsic == Intrinsic::nvvm_ldu_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003281 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003282 else if(Intrinsic == Intrinsic::nvvm_ldu_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003283 Info.memVT = getPointerTy(DL);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003284 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003285 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003286 Info.ptrVal = I.getArgOperand(0);
3287 Info.offset = 0;
3288 Info.vol = 0;
3289 Info.readMem = true;
3290 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003291 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003292
Justin Holewinskiae556d32012-05-04 20:18:50 +00003293 return true;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003294 }
3295 case Intrinsic::nvvm_ldg_global_i:
3296 case Intrinsic::nvvm_ldg_global_f:
3297 case Intrinsic::nvvm_ldg_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003298 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003299
3300 Info.opc = ISD::INTRINSIC_W_CHAIN;
3301 if (Intrinsic == Intrinsic::nvvm_ldg_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003302 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003303 else if(Intrinsic == Intrinsic::nvvm_ldg_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003304 Info.memVT = getPointerTy(DL);
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003305 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003306 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003307 Info.ptrVal = I.getArgOperand(0);
3308 Info.offset = 0;
3309 Info.vol = 0;
3310 Info.readMem = true;
3311 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003312 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003313
3314 return true;
3315 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003316
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003317 case Intrinsic::nvvm_tex_1d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003318 case Intrinsic::nvvm_tex_1d_v4f32_f32:
3319 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
3320 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003321 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003322 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
3323 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
3324 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003325 case Intrinsic::nvvm_tex_2d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003326 case Intrinsic::nvvm_tex_2d_v4f32_f32:
3327 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
3328 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003329 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003330 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
3331 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
3332 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003333 case Intrinsic::nvvm_tex_3d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003334 case Intrinsic::nvvm_tex_3d_v4f32_f32:
3335 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003336 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
3337 case Intrinsic::nvvm_tex_cube_v4f32_f32:
3338 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
3339 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
3340 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
3341 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
3342 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
3343 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
3344 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
3345 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
3346 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
3347 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
3348 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
3349 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
3350 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
3351 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
3352 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
3353 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
3354 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
3355 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
3356 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
3357 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
3358 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
3359 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
3360 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
3361 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
3362 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
3363 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
3364 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
3365 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
3366 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
3367 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
3368 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
3369 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
3370 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
3371 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
3372 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003373 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003374 Info.memVT = MVT::v4f32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003375 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003376 Info.offset = 0;
3377 Info.vol = 0;
3378 Info.readMem = true;
3379 Info.writeMem = false;
3380 Info.align = 16;
3381 return true;
3382 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003383 case Intrinsic::nvvm_tex_1d_v4s32_s32:
3384 case Intrinsic::nvvm_tex_1d_v4s32_f32:
3385 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
3386 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
3387 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
3388 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
3389 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
3390 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
3391 case Intrinsic::nvvm_tex_2d_v4s32_s32:
3392 case Intrinsic::nvvm_tex_2d_v4s32_f32:
3393 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
3394 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
3395 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
3396 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
3397 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
3398 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
3399 case Intrinsic::nvvm_tex_3d_v4s32_s32:
3400 case Intrinsic::nvvm_tex_3d_v4s32_f32:
3401 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
3402 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
3403 case Intrinsic::nvvm_tex_cube_v4s32_f32:
3404 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
3405 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
3406 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
3407 case Intrinsic::nvvm_tex_cube_v4u32_f32:
3408 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
3409 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
3410 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
3411 case Intrinsic::nvvm_tex_1d_v4u32_s32:
3412 case Intrinsic::nvvm_tex_1d_v4u32_f32:
3413 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
3414 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
3415 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
3416 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
3417 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
3418 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
3419 case Intrinsic::nvvm_tex_2d_v4u32_s32:
3420 case Intrinsic::nvvm_tex_2d_v4u32_f32:
3421 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
3422 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
3423 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
3424 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
3425 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
3426 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
3427 case Intrinsic::nvvm_tex_3d_v4u32_s32:
3428 case Intrinsic::nvvm_tex_3d_v4u32_f32:
3429 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
3430 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
3431 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
3432 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
3433 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
3434 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
3435 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
3436 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
3437 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
3438 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
3439 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
3440 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
3441 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
3442 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
3443 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
3444 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
3445 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
3446 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
3447 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
3448 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
3449 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
3450 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
3451 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
3452 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
3453 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
3454 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
3455 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
3456 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
3457 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
3458 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
3459 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
3460 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
3461 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
3462 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
3463 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
3464 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
3465 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
3466 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
3467 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
3468 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
3469 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
3470 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
3471 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
3472 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
3473 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
3474 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
3475 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
3476 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
3477 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
3478 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
3479 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
3480 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
3481 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
3482 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
3483 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
3484 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
3485 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
3486 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
3487 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
3488 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
3489 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
3490 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
3491 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
3492 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
3493 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
3494 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003495 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003496 Info.memVT = MVT::v4i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003497 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003498 Info.offset = 0;
3499 Info.vol = 0;
3500 Info.readMem = true;
3501 Info.writeMem = false;
3502 Info.align = 16;
3503 return true;
3504 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003505 case Intrinsic::nvvm_suld_1d_i8_clamp:
3506 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
3507 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
3508 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
3509 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
3510 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
3511 case Intrinsic::nvvm_suld_2d_i8_clamp:
3512 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
3513 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
3514 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
3515 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3516 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3517 case Intrinsic::nvvm_suld_3d_i8_clamp:
3518 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3519 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003520 case Intrinsic::nvvm_suld_1d_i8_trap:
3521 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3522 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3523 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3524 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3525 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3526 case Intrinsic::nvvm_suld_2d_i8_trap:
3527 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3528 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3529 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3530 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3531 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3532 case Intrinsic::nvvm_suld_3d_i8_trap:
3533 case Intrinsic::nvvm_suld_3d_v2i8_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003534 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3535 case Intrinsic::nvvm_suld_1d_i8_zero:
3536 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3537 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3538 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3539 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3540 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3541 case Intrinsic::nvvm_suld_2d_i8_zero:
3542 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3543 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3544 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3545 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3546 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3547 case Intrinsic::nvvm_suld_3d_i8_zero:
3548 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3549 case Intrinsic::nvvm_suld_3d_v4i8_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003550 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3551 Info.memVT = MVT::i8;
Craig Topper062a2ba2014-04-25 05:30:21 +00003552 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003553 Info.offset = 0;
3554 Info.vol = 0;
3555 Info.readMem = true;
3556 Info.writeMem = false;
3557 Info.align = 16;
3558 return true;
3559 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003560 case Intrinsic::nvvm_suld_1d_i16_clamp:
3561 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
3562 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
3563 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
3564 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
3565 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
3566 case Intrinsic::nvvm_suld_2d_i16_clamp:
3567 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
3568 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
3569 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3570 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3571 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3572 case Intrinsic::nvvm_suld_3d_i16_clamp:
3573 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3574 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003575 case Intrinsic::nvvm_suld_1d_i16_trap:
3576 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3577 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3578 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3579 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3580 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3581 case Intrinsic::nvvm_suld_2d_i16_trap:
3582 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3583 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3584 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3585 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3586 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3587 case Intrinsic::nvvm_suld_3d_i16_trap:
3588 case Intrinsic::nvvm_suld_3d_v2i16_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003589 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3590 case Intrinsic::nvvm_suld_1d_i16_zero:
3591 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3592 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3593 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3594 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3595 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3596 case Intrinsic::nvvm_suld_2d_i16_zero:
3597 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3598 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3599 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3600 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3601 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3602 case Intrinsic::nvvm_suld_3d_i16_zero:
3603 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3604 case Intrinsic::nvvm_suld_3d_v4i16_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003605 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3606 Info.memVT = MVT::i16;
Craig Topper062a2ba2014-04-25 05:30:21 +00003607 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003608 Info.offset = 0;
3609 Info.vol = 0;
3610 Info.readMem = true;
3611 Info.writeMem = false;
3612 Info.align = 16;
3613 return true;
3614 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003615 case Intrinsic::nvvm_suld_1d_i32_clamp:
3616 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
3617 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
3618 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
3619 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
3620 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
3621 case Intrinsic::nvvm_suld_2d_i32_clamp:
3622 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
3623 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
3624 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3625 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3626 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3627 case Intrinsic::nvvm_suld_3d_i32_clamp:
3628 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3629 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003630 case Intrinsic::nvvm_suld_1d_i32_trap:
3631 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3632 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3633 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3634 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3635 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3636 case Intrinsic::nvvm_suld_2d_i32_trap:
3637 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3638 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3639 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3640 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3641 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3642 case Intrinsic::nvvm_suld_3d_i32_trap:
3643 case Intrinsic::nvvm_suld_3d_v2i32_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003644 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3645 case Intrinsic::nvvm_suld_1d_i32_zero:
3646 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3647 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3648 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3649 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3650 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3651 case Intrinsic::nvvm_suld_2d_i32_zero:
3652 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3653 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3654 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3655 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3656 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3657 case Intrinsic::nvvm_suld_3d_i32_zero:
3658 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3659 case Intrinsic::nvvm_suld_3d_v4i32_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003660 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3661 Info.memVT = MVT::i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003662 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003663 Info.offset = 0;
3664 Info.vol = 0;
3665 Info.readMem = true;
3666 Info.writeMem = false;
3667 Info.align = 16;
3668 return true;
3669 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003670 case Intrinsic::nvvm_suld_1d_i64_clamp:
3671 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
3672 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
3673 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
3674 case Intrinsic::nvvm_suld_2d_i64_clamp:
3675 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
3676 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3677 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3678 case Intrinsic::nvvm_suld_3d_i64_clamp:
3679 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3680 case Intrinsic::nvvm_suld_1d_i64_trap:
3681 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3682 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3683 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3684 case Intrinsic::nvvm_suld_2d_i64_trap:
3685 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3686 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3687 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3688 case Intrinsic::nvvm_suld_3d_i64_trap:
3689 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3690 case Intrinsic::nvvm_suld_1d_i64_zero:
3691 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3692 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3693 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3694 case Intrinsic::nvvm_suld_2d_i64_zero:
3695 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3696 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3697 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3698 case Intrinsic::nvvm_suld_3d_i64_zero:
3699 case Intrinsic::nvvm_suld_3d_v2i64_zero: {
3700 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3701 Info.memVT = MVT::i64;
3702 Info.ptrVal = nullptr;
3703 Info.offset = 0;
3704 Info.vol = 0;
3705 Info.readMem = true;
3706 Info.writeMem = false;
3707 Info.align = 16;
3708 return true;
3709 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003710 }
3711 return false;
3712}
3713
3714/// isLegalAddressingMode - Return true if the addressing mode represented
3715/// by AM is legal for this target, for a load/store of the specified type.
3716/// Used to guide target specific optimizations, like loop strength reduction
3717/// (LoopStrengthReduce.cpp) and memory optimization for address mode
3718/// (CodeGenPrepare.cpp)
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003719bool NVPTXTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3720 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003721 unsigned AS) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003722
3723 // AddrMode - This represents an addressing mode of:
3724 // BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
3725 //
3726 // The legal address modes are
3727 // - [avar]
3728 // - [areg]
3729 // - [areg+immoff]
3730 // - [immAddr]
3731
3732 if (AM.BaseGV) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00003733 return !AM.BaseOffs && !AM.HasBaseReg && !AM.Scale;
Justin Holewinskiae556d32012-05-04 20:18:50 +00003734 }
3735
3736 switch (AM.Scale) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00003737 case 0: // "r", "r+i" or "i" is allowed
Justin Holewinskiae556d32012-05-04 20:18:50 +00003738 break;
3739 case 1:
Justin Holewinski0497ab12013-03-30 14:29:21 +00003740 if (AM.HasBaseReg) // "r+r+i" or "r+r" is not allowed.
Justin Holewinskiae556d32012-05-04 20:18:50 +00003741 return false;
3742 // Otherwise we have r+i.
3743 break;
3744 default:
3745 // No scale > 1 is allowed
3746 return false;
3747 }
3748 return true;
3749}
3750
3751//===----------------------------------------------------------------------===//
3752// NVPTX Inline Assembly Support
3753//===----------------------------------------------------------------------===//
3754
3755/// getConstraintType - Given a constraint letter, return the type of
3756/// constraint it is for this target.
3757NVPTXTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003758NVPTXTargetLowering::getConstraintType(StringRef Constraint) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003759 if (Constraint.size() == 1) {
3760 switch (Constraint[0]) {
3761 default:
3762 break;
Justin Holewinski2739c012014-06-27 18:36:06 +00003763 case 'b':
Justin Holewinskiae556d32012-05-04 20:18:50 +00003764 case 'r':
3765 case 'h':
3766 case 'c':
3767 case 'l':
3768 case 'f':
3769 case 'd':
3770 case '0':
3771 case 'N':
3772 return C_RegisterClass;
3773 }
3774 }
3775 return TargetLowering::getConstraintType(Constraint);
3776}
3777
Justin Holewinski0497ab12013-03-30 14:29:21 +00003778std::pair<unsigned, const TargetRegisterClass *>
Eric Christopher11e4df72015-02-26 22:38:43 +00003779NVPTXTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003780 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003781 MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003782 if (Constraint.size() == 1) {
3783 switch (Constraint[0]) {
Justin Holewinski2739c012014-06-27 18:36:06 +00003784 case 'b':
3785 return std::make_pair(0U, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003786 case 'c':
Justin Holewinskif8f70912013-06-28 17:57:59 +00003787 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003788 case 'h':
3789 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
3790 case 'r':
3791 return std::make_pair(0U, &NVPTX::Int32RegsRegClass);
3792 case 'l':
3793 case 'N':
3794 return std::make_pair(0U, &NVPTX::Int64RegsRegClass);
3795 case 'f':
3796 return std::make_pair(0U, &NVPTX::Float32RegsRegClass);
3797 case 'd':
3798 return std::make_pair(0U, &NVPTX::Float64RegsRegClass);
3799 }
3800 }
Eric Christopher11e4df72015-02-26 22:38:43 +00003801 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003802}
3803
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003804//===----------------------------------------------------------------------===//
3805// NVPTX DAG Combining
3806//===----------------------------------------------------------------------===//
3807
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003808bool NVPTXTargetLowering::allowFMA(MachineFunction &MF,
3809 CodeGenOpt::Level OptLevel) const {
3810 const Function *F = MF.getFunction();
3811 const TargetOptions &TO = MF.getTarget().Options;
3812
3813 // Always honor command-line argument
3814 if (FMAContractLevelOpt.getNumOccurrences() > 0) {
3815 return FMAContractLevelOpt > 0;
3816 } else if (OptLevel == 0) {
3817 // Do not contract if we're not optimizing the code
3818 return false;
3819 } else if (TO.AllowFPOpFusion == FPOpFusion::Fast || TO.UnsafeFPMath) {
3820 // Honor TargetOptions flags that explicitly say fusion is okay
3821 return true;
3822 } else if (F->hasFnAttribute("unsafe-fp-math")) {
3823 // Check for unsafe-fp-math=true coming from Clang
3824 Attribute Attr = F->getFnAttribute("unsafe-fp-math");
3825 StringRef Val = Attr.getValueAsString();
3826 if (Val == "true")
3827 return true;
3828 }
3829
3830 // We did not have a clear indication that fusion is allowed, so assume not
3831 return false;
3832}
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003833
3834/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
3835/// operands N0 and N1. This is a helper for PerformADDCombine that is
3836/// called with the default operands, and if that fails, with commuted
3837/// operands.
3838static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
3839 TargetLowering::DAGCombinerInfo &DCI,
3840 const NVPTXSubtarget &Subtarget,
3841 CodeGenOpt::Level OptLevel) {
3842 SelectionDAG &DAG = DCI.DAG;
3843 // Skip non-integer, non-scalar case
3844 EVT VT=N0.getValueType();
3845 if (VT.isVector())
3846 return SDValue();
3847
3848 // fold (add (mul a, b), c) -> (mad a, b, c)
3849 //
3850 if (N0.getOpcode() == ISD::MUL) {
3851 assert (VT.isInteger());
3852 // For integer:
3853 // Since integer multiply-add costs the same as integer multiply
3854 // but is more costly than integer add, do the fusion only when
3855 // the mul is only used in the add.
3856 if (OptLevel==CodeGenOpt::None || VT != MVT::i32 ||
3857 !N0.getNode()->hasOneUse())
3858 return SDValue();
3859
3860 // Do the folding
3861 return DAG.getNode(NVPTXISD::IMAD, SDLoc(N), VT,
3862 N0.getOperand(0), N0.getOperand(1), N1);
3863 }
3864 else if (N0.getOpcode() == ISD::FMUL) {
3865 if (VT == MVT::f32 || VT == MVT::f64) {
Aaron Ballman53201af2014-07-31 12:55:49 +00003866 const auto *TLI = static_cast<const NVPTXTargetLowering *>(
3867 &DAG.getTargetLoweringInfo());
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003868 if (!TLI->allowFMA(DAG.getMachineFunction(), OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003869 return SDValue();
3870
3871 // For floating point:
3872 // Do the fusion only when the mul has less than 5 uses and all
3873 // are add.
3874 // The heuristic is that if a use is not an add, then that use
3875 // cannot be fused into fma, therefore mul is still needed anyway.
3876 // If there are more than 4 uses, even if they are all add, fusing
3877 // them will increase register pressue.
3878 //
3879 int numUses = 0;
3880 int nonAddCount = 0;
3881 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
3882 UE = N0.getNode()->use_end();
3883 UI != UE; ++UI) {
3884 numUses++;
3885 SDNode *User = *UI;
3886 if (User->getOpcode() != ISD::FADD)
3887 ++nonAddCount;
3888 }
3889 if (numUses >= 5)
3890 return SDValue();
3891 if (nonAddCount) {
3892 int orderNo = N->getIROrder();
3893 int orderNo2 = N0.getNode()->getIROrder();
3894 // simple heuristics here for considering potential register
3895 // pressure, the logics here is that the differnce are used
3896 // to measure the distance between def and use, the longer distance
3897 // more likely cause register pressure.
3898 if (orderNo - orderNo2 < 500)
3899 return SDValue();
3900
3901 // Now, check if at least one of the FMUL's operands is live beyond the node N,
3902 // which guarantees that the FMA will not increase register pressure at node N.
3903 bool opIsLive = false;
3904 const SDNode *left = N0.getOperand(0).getNode();
3905 const SDNode *right = N0.getOperand(1).getNode();
3906
Benjamin Kramer619c4e52015-04-10 11:24:51 +00003907 if (isa<ConstantSDNode>(left) || isa<ConstantSDNode>(right))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003908 opIsLive = true;
3909
3910 if (!opIsLive)
3911 for (SDNode::use_iterator UI = left->use_begin(), UE = left->use_end(); UI != UE; ++UI) {
3912 SDNode *User = *UI;
3913 int orderNo3 = User->getIROrder();
3914 if (orderNo3 > orderNo) {
3915 opIsLive = true;
3916 break;
3917 }
3918 }
3919
3920 if (!opIsLive)
3921 for (SDNode::use_iterator UI = right->use_begin(), UE = right->use_end(); UI != UE; ++UI) {
3922 SDNode *User = *UI;
3923 int orderNo3 = User->getIROrder();
3924 if (orderNo3 > orderNo) {
3925 opIsLive = true;
3926 break;
3927 }
3928 }
3929
3930 if (!opIsLive)
3931 return SDValue();
3932 }
3933
3934 return DAG.getNode(ISD::FMA, SDLoc(N), VT,
3935 N0.getOperand(0), N0.getOperand(1), N1);
3936 }
3937 }
3938
3939 return SDValue();
3940}
3941
3942/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3943///
3944static SDValue PerformADDCombine(SDNode *N,
3945 TargetLowering::DAGCombinerInfo &DCI,
3946 const NVPTXSubtarget &Subtarget,
3947 CodeGenOpt::Level OptLevel) {
3948 SDValue N0 = N->getOperand(0);
3949 SDValue N1 = N->getOperand(1);
3950
3951 // First try with the default operand order.
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00003952 if (SDValue Result =
3953 PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget, OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003954 return Result;
3955
3956 // If that didn't work, try again with the operands commuted.
3957 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget, OptLevel);
3958}
3959
3960static SDValue PerformANDCombine(SDNode *N,
3961 TargetLowering::DAGCombinerInfo &DCI) {
3962 // The type legalizer turns a vector load of i8 values into a zextload to i16
3963 // registers, optionally ANY_EXTENDs it (if target type is integer),
3964 // and ANDs off the high 8 bits. Since we turn this load into a
3965 // target-specific DAG node, the DAG combiner fails to eliminate these AND
3966 // nodes. Do that here.
3967 SDValue Val = N->getOperand(0);
3968 SDValue Mask = N->getOperand(1);
3969
3970 if (isa<ConstantSDNode>(Val)) {
3971 std::swap(Val, Mask);
3972 }
3973
3974 SDValue AExt;
3975 // Generally, we will see zextload -> IMOV16rr -> ANY_EXTEND -> and
3976 if (Val.getOpcode() == ISD::ANY_EXTEND) {
3977 AExt = Val;
3978 Val = Val->getOperand(0);
3979 }
3980
3981 if (Val->isMachineOpcode() && Val->getMachineOpcode() == NVPTX::IMOV16rr) {
3982 Val = Val->getOperand(0);
3983 }
3984
3985 if (Val->getOpcode() == NVPTXISD::LoadV2 ||
3986 Val->getOpcode() == NVPTXISD::LoadV4) {
3987 ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(Mask);
3988 if (!MaskCnst) {
3989 // Not an AND with a constant
3990 return SDValue();
3991 }
3992
3993 uint64_t MaskVal = MaskCnst->getZExtValue();
3994 if (MaskVal != 0xff) {
3995 // Not an AND that chops off top 8 bits
3996 return SDValue();
3997 }
3998
3999 MemSDNode *Mem = dyn_cast<MemSDNode>(Val);
4000 if (!Mem) {
4001 // Not a MemSDNode?!?
4002 return SDValue();
4003 }
4004
4005 EVT MemVT = Mem->getMemoryVT();
4006 if (MemVT != MVT::v2i8 && MemVT != MVT::v4i8) {
4007 // We only handle the i8 case
4008 return SDValue();
4009 }
4010
4011 unsigned ExtType =
4012 cast<ConstantSDNode>(Val->getOperand(Val->getNumOperands()-1))->
4013 getZExtValue();
4014 if (ExtType == ISD::SEXTLOAD) {
4015 // If for some reason the load is a sextload, the and is needed to zero
4016 // out the high 8 bits
4017 return SDValue();
4018 }
4019
4020 bool AddTo = false;
4021 if (AExt.getNode() != 0) {
4022 // Re-insert the ext as a zext.
4023 Val = DCI.DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N),
4024 AExt.getValueType(), Val);
4025 AddTo = true;
4026 }
4027
4028 // If we get here, the AND is unnecessary. Just replace it with the load
4029 DCI.CombineTo(N, Val, AddTo);
4030 }
4031
4032 return SDValue();
4033}
4034
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004035static SDValue PerformSELECTCombine(SDNode *N,
4036 TargetLowering::DAGCombinerInfo &DCI) {
4037 // Currently this detects patterns for integer min and max and
4038 // lowers them to PTX-specific intrinsics that enable hardware
4039 // support.
4040
4041 const SDValue Cond = N->getOperand(0);
4042 if (Cond.getOpcode() != ISD::SETCC) return SDValue();
4043
4044 const SDValue LHS = Cond.getOperand(0);
4045 const SDValue RHS = Cond.getOperand(1);
4046 const SDValue True = N->getOperand(1);
4047 const SDValue False = N->getOperand(2);
4048 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
4049 return SDValue();
4050
4051 const EVT VT = N->getValueType(0);
4052 if (VT != MVT::i32 && VT != MVT::i64) return SDValue();
4053
4054 const ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
4055 SDValue Larger; // The larger of LHS and RHS when condition is true.
4056 switch (CC) {
4057 case ISD::SETULT:
4058 case ISD::SETULE:
4059 case ISD::SETLT:
4060 case ISD::SETLE:
4061 Larger = RHS;
4062 break;
4063
4064 case ISD::SETGT:
4065 case ISD::SETGE:
4066 case ISD::SETUGT:
4067 case ISD::SETUGE:
4068 Larger = LHS;
4069 break;
4070
4071 default:
4072 return SDValue();
4073 }
4074 const bool IsMax = (Larger == True);
4075 const bool IsSigned = ISD::isSignedIntSetCC(CC);
4076
4077 unsigned IntrinsicId;
4078 if (VT == MVT::i32) {
4079 if (IsSigned)
4080 IntrinsicId = IsMax ? Intrinsic::nvvm_max_i : Intrinsic::nvvm_min_i;
4081 else
4082 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ui : Intrinsic::nvvm_min_ui;
4083 } else {
4084 assert(VT == MVT::i64);
4085 if (IsSigned)
4086 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ll : Intrinsic::nvvm_min_ll;
4087 else
4088 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ull : Intrinsic::nvvm_min_ull;
4089 }
4090
4091 SDLoc DL(N);
4092 return DCI.DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
4093 DCI.DAG.getConstant(IntrinsicId, DL, VT), LHS, RHS);
4094}
4095
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004096enum OperandSignedness {
4097 Signed = 0,
4098 Unsigned,
4099 Unknown
4100};
4101
4102/// IsMulWideOperandDemotable - Checks if the provided DAG node is an operand
4103/// that can be demoted to \p OptSize bits without loss of information. The
4104/// signedness of the operand, if determinable, is placed in \p S.
4105static bool IsMulWideOperandDemotable(SDValue Op,
4106 unsigned OptSize,
4107 OperandSignedness &S) {
4108 S = Unknown;
4109
4110 if (Op.getOpcode() == ISD::SIGN_EXTEND ||
4111 Op.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4112 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004113 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004114 S = Signed;
4115 return true;
4116 }
4117 } else if (Op.getOpcode() == ISD::ZERO_EXTEND) {
4118 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004119 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004120 S = Unsigned;
4121 return true;
4122 }
4123 }
4124
4125 return false;
4126}
4127
4128/// AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can
4129/// be demoted to \p OptSize bits without loss of information. If the operands
4130/// contain a constant, it should appear as the RHS operand. The signedness of
4131/// the operands is placed in \p IsSigned.
4132static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS,
4133 unsigned OptSize,
4134 bool &IsSigned) {
4135
4136 OperandSignedness LHSSign;
4137
4138 // The LHS operand must be a demotable op
4139 if (!IsMulWideOperandDemotable(LHS, OptSize, LHSSign))
4140 return false;
4141
4142 // We should have been able to determine the signedness from the LHS
4143 if (LHSSign == Unknown)
4144 return false;
4145
4146 IsSigned = (LHSSign == Signed);
4147
4148 // The RHS can be a demotable op or a constant
4149 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(RHS)) {
Benjamin Kramer46e38f32016-06-08 10:01:20 +00004150 const APInt &Val = CI->getAPIntValue();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004151 if (LHSSign == Unsigned) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004152 return Val.isIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004153 } else {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004154 return Val.isSignedIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004155 }
4156 } else {
4157 OperandSignedness RHSSign;
4158 if (!IsMulWideOperandDemotable(RHS, OptSize, RHSSign))
4159 return false;
4160
Jingyue Wu4be014a2015-07-31 05:09:47 +00004161 return LHSSign == RHSSign;
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004162 }
4163}
4164
4165/// TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply
4166/// of M/2 bits that produces an M-bit result (i.e. mul.wide). This transform
4167/// works on both multiply DAG nodes and SHL DAG nodes with a constant shift
4168/// amount.
4169static SDValue TryMULWIDECombine(SDNode *N,
4170 TargetLowering::DAGCombinerInfo &DCI) {
4171 EVT MulType = N->getValueType(0);
4172 if (MulType != MVT::i32 && MulType != MVT::i64) {
4173 return SDValue();
4174 }
4175
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004176 SDLoc DL(N);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004177 unsigned OptSize = MulType.getSizeInBits() >> 1;
4178 SDValue LHS = N->getOperand(0);
4179 SDValue RHS = N->getOperand(1);
4180
4181 // Canonicalize the multiply so the constant (if any) is on the right
4182 if (N->getOpcode() == ISD::MUL) {
4183 if (isa<ConstantSDNode>(LHS)) {
4184 std::swap(LHS, RHS);
4185 }
4186 }
4187
4188 // If we have a SHL, determine the actual multiply amount
4189 if (N->getOpcode() == ISD::SHL) {
4190 ConstantSDNode *ShlRHS = dyn_cast<ConstantSDNode>(RHS);
4191 if (!ShlRHS) {
4192 return SDValue();
4193 }
4194
4195 APInt ShiftAmt = ShlRHS->getAPIntValue();
4196 unsigned BitWidth = MulType.getSizeInBits();
4197 if (ShiftAmt.sge(0) && ShiftAmt.slt(BitWidth)) {
4198 APInt MulVal = APInt(BitWidth, 1) << ShiftAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004199 RHS = DCI.DAG.getConstant(MulVal, DL, MulType);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004200 } else {
4201 return SDValue();
4202 }
4203 }
4204
4205 bool Signed;
4206 // Verify that our operands are demotable
4207 if (!AreMulWideOperandsDemotable(LHS, RHS, OptSize, Signed)) {
4208 return SDValue();
4209 }
4210
4211 EVT DemotedVT;
4212 if (MulType == MVT::i32) {
4213 DemotedVT = MVT::i16;
4214 } else {
4215 DemotedVT = MVT::i32;
4216 }
4217
4218 // Truncate the operands to the correct size. Note that these are just for
4219 // type consistency and will (likely) be eliminated in later phases.
4220 SDValue TruncLHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004221 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, LHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004222 SDValue TruncRHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004223 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, RHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004224
4225 unsigned Opc;
4226 if (Signed) {
4227 Opc = NVPTXISD::MUL_WIDE_SIGNED;
4228 } else {
4229 Opc = NVPTXISD::MUL_WIDE_UNSIGNED;
4230 }
4231
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004232 return DCI.DAG.getNode(Opc, DL, MulType, TruncLHS, TruncRHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004233}
4234
4235/// PerformMULCombine - Runs PTX-specific DAG combine patterns on MUL nodes.
4236static SDValue PerformMULCombine(SDNode *N,
4237 TargetLowering::DAGCombinerInfo &DCI,
4238 CodeGenOpt::Level OptLevel) {
4239 if (OptLevel > 0) {
4240 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004241 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004242 return Ret;
4243 }
4244
4245 return SDValue();
4246}
4247
4248/// PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
4249static SDValue PerformSHLCombine(SDNode *N,
4250 TargetLowering::DAGCombinerInfo &DCI,
4251 CodeGenOpt::Level OptLevel) {
4252 if (OptLevel > 0) {
4253 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004254 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004255 return Ret;
4256 }
4257
4258 return SDValue();
4259}
4260
4261SDValue NVPTXTargetLowering::PerformDAGCombine(SDNode *N,
4262 DAGCombinerInfo &DCI) const {
Justin Holewinski511664d2014-07-23 17:40:45 +00004263 CodeGenOpt::Level OptLevel = getTargetMachine().getOptLevel();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004264 switch (N->getOpcode()) {
4265 default: break;
4266 case ISD::ADD:
4267 case ISD::FADD:
Eric Christopherbef0a372015-01-30 01:50:07 +00004268 return PerformADDCombine(N, DCI, STI, OptLevel);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004269 case ISD::MUL:
4270 return PerformMULCombine(N, DCI, OptLevel);
4271 case ISD::SHL:
4272 return PerformSHLCombine(N, DCI, OptLevel);
4273 case ISD::AND:
4274 return PerformANDCombine(N, DCI);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004275 case ISD::SELECT:
4276 return PerformSELECTCombine(N, DCI);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004277 }
4278 return SDValue();
4279}
4280
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004281/// ReplaceVectorLoad - Convert vector loads into multi-output scalar loads.
4282static void ReplaceLoadVector(SDNode *N, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00004283 SmallVectorImpl<SDValue> &Results) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004284 EVT ResVT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004285 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004286
4287 assert(ResVT.isVector() && "Vector load must have vector type");
4288
4289 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
4290 // legal. We can (and should) split that into 2 loads of <2 x double> here
4291 // but I'm leaving that as a TODO for now.
4292 assert(ResVT.isSimple() && "Can only handle simple types");
4293 switch (ResVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004294 default:
4295 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004296 case MVT::v2i8:
4297 case MVT::v2i16:
4298 case MVT::v2i32:
4299 case MVT::v2i64:
4300 case MVT::v2f32:
4301 case MVT::v2f64:
4302 case MVT::v4i8:
4303 case MVT::v4i16:
4304 case MVT::v4i32:
4305 case MVT::v4f32:
4306 // This is a "native" vector type
4307 break;
4308 }
4309
Justin Holewinskiac451062014-07-16 19:45:35 +00004310 LoadSDNode *LD = cast<LoadSDNode>(N);
4311
4312 unsigned Align = LD->getAlignment();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004313 auto &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00004314 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004315 TD.getPrefTypeAlignment(ResVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00004316 if (Align < PrefAlign) {
4317 // This load is not sufficiently aligned, so bail out and let this vector
4318 // load be scalarized. Note that we may still be able to emit smaller
4319 // vector loads. For example, if we are loading a <4 x float> with an
4320 // alignment of 8, this check will fail but the legalizer will try again
4321 // with 2 x <2 x float>, which will succeed with an alignment of 8.
4322 return;
4323 }
4324
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004325 EVT EltVT = ResVT.getVectorElementType();
4326 unsigned NumElts = ResVT.getVectorNumElements();
4327
4328 // Since LoadV2 is a target node, we cannot rely on DAG type legalization.
4329 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004330 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004331 bool NeedTrunc = false;
4332 if (EltVT.getSizeInBits() < 16) {
4333 EltVT = MVT::i16;
4334 NeedTrunc = true;
4335 }
4336
4337 unsigned Opcode = 0;
4338 SDVTList LdResVTs;
4339
4340 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004341 default:
4342 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004343 case 2:
4344 Opcode = NVPTXISD::LoadV2;
4345 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4346 break;
4347 case 4: {
4348 Opcode = NVPTXISD::LoadV4;
4349 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004350 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004351 break;
4352 }
4353 }
4354
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004355 // Copy regular operands
Benjamin Kramerea68a942015-02-19 15:26:17 +00004356 SmallVector<SDValue, 8> OtherOps(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004357
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004358 // The select routine does not have access to the LoadSDNode instance, so
4359 // pass along the extension information
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004360 OtherOps.push_back(DAG.getIntPtrConstant(LD->getExtensionType(), DL));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004361
Craig Topper206fcd42014-04-26 19:29:41 +00004362 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4363 LD->getMemoryVT(),
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004364 LD->getMemOperand());
4365
4366 SmallVector<SDValue, 4> ScalarRes;
4367
4368 for (unsigned i = 0; i < NumElts; ++i) {
4369 SDValue Res = NewLD.getValue(i);
4370 if (NeedTrunc)
4371 Res = DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
4372 ScalarRes.push_back(Res);
4373 }
4374
4375 SDValue LoadChain = NewLD.getValue(NumElts);
4376
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004377 SDValue BuildVec = DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004378
4379 Results.push_back(BuildVec);
4380 Results.push_back(LoadChain);
4381}
4382
Justin Holewinski0497ab12013-03-30 14:29:21 +00004383static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG,
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004384 SmallVectorImpl<SDValue> &Results) {
4385 SDValue Chain = N->getOperand(0);
4386 SDValue Intrin = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004387 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004388
4389 // Get the intrinsic ID
4390 unsigned IntrinNo = cast<ConstantSDNode>(Intrin.getNode())->getZExtValue();
Justin Holewinski0497ab12013-03-30 14:29:21 +00004391 switch (IntrinNo) {
4392 default:
4393 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004394 case Intrinsic::nvvm_ldg_global_i:
4395 case Intrinsic::nvvm_ldg_global_f:
4396 case Intrinsic::nvvm_ldg_global_p:
4397 case Intrinsic::nvvm_ldu_global_i:
4398 case Intrinsic::nvvm_ldu_global_f:
4399 case Intrinsic::nvvm_ldu_global_p: {
4400 EVT ResVT = N->getValueType(0);
4401
4402 if (ResVT.isVector()) {
4403 // Vector LDG/LDU
4404
4405 unsigned NumElts = ResVT.getVectorNumElements();
4406 EVT EltVT = ResVT.getVectorElementType();
4407
Justin Holewinskif8f70912013-06-28 17:57:59 +00004408 // Since LDU/LDG are target nodes, we cannot rely on DAG type
4409 // legalization.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004410 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004411 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004412 bool NeedTrunc = false;
4413 if (EltVT.getSizeInBits() < 16) {
4414 EltVT = MVT::i16;
4415 NeedTrunc = true;
4416 }
4417
4418 unsigned Opcode = 0;
4419 SDVTList LdResVTs;
4420
4421 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004422 default:
4423 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004424 case 2:
Justin Holewinski0497ab12013-03-30 14:29:21 +00004425 switch (IntrinNo) {
4426 default:
4427 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004428 case Intrinsic::nvvm_ldg_global_i:
4429 case Intrinsic::nvvm_ldg_global_f:
4430 case Intrinsic::nvvm_ldg_global_p:
4431 Opcode = NVPTXISD::LDGV2;
4432 break;
4433 case Intrinsic::nvvm_ldu_global_i:
4434 case Intrinsic::nvvm_ldu_global_f:
4435 case Intrinsic::nvvm_ldu_global_p:
4436 Opcode = NVPTXISD::LDUV2;
4437 break;
4438 }
4439 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4440 break;
4441 case 4: {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004442 switch (IntrinNo) {
4443 default:
4444 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004445 case Intrinsic::nvvm_ldg_global_i:
4446 case Intrinsic::nvvm_ldg_global_f:
4447 case Intrinsic::nvvm_ldg_global_p:
4448 Opcode = NVPTXISD::LDGV4;
4449 break;
4450 case Intrinsic::nvvm_ldu_global_i:
4451 case Intrinsic::nvvm_ldu_global_f:
4452 case Intrinsic::nvvm_ldu_global_p:
4453 Opcode = NVPTXISD::LDUV4;
4454 break;
4455 }
4456 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004457 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004458 break;
4459 }
4460 }
4461
4462 SmallVector<SDValue, 8> OtherOps;
4463
4464 // Copy regular operands
4465
4466 OtherOps.push_back(Chain); // Chain
Justin Holewinski0497ab12013-03-30 14:29:21 +00004467 // Skip operand 1 (intrinsic ID)
Justin Holewinskif8f70912013-06-28 17:57:59 +00004468 // Others
Benjamin Kramerea68a942015-02-19 15:26:17 +00004469 OtherOps.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004470
4471 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4472
Craig Topper206fcd42014-04-26 19:29:41 +00004473 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4474 MemSD->getMemoryVT(),
4475 MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004476
4477 SmallVector<SDValue, 4> ScalarRes;
4478
4479 for (unsigned i = 0; i < NumElts; ++i) {
4480 SDValue Res = NewLD.getValue(i);
4481 if (NeedTrunc)
Justin Holewinski0497ab12013-03-30 14:29:21 +00004482 Res =
4483 DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004484 ScalarRes.push_back(Res);
4485 }
4486
4487 SDValue LoadChain = NewLD.getValue(NumElts);
4488
Justin Holewinski0497ab12013-03-30 14:29:21 +00004489 SDValue BuildVec =
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004490 DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004491
4492 Results.push_back(BuildVec);
4493 Results.push_back(LoadChain);
4494 } else {
4495 // i8 LDG/LDU
4496 assert(ResVT.isSimple() && ResVT.getSimpleVT().SimpleTy == MVT::i8 &&
4497 "Custom handling of non-i8 ldu/ldg?");
4498
4499 // Just copy all operands as-is
Benjamin Kramerea68a942015-02-19 15:26:17 +00004500 SmallVector<SDValue, 4> Ops(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004501
4502 // Force output to i16
4503 SDVTList LdResVTs = DAG.getVTList(MVT::i16, MVT::Other);
4504
4505 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4506
4507 // We make sure the memory type is i8, which will be used during isel
4508 // to select the proper instruction.
Justin Holewinski0497ab12013-03-30 14:29:21 +00004509 SDValue NewLD =
Craig Topper206fcd42014-04-26 19:29:41 +00004510 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, LdResVTs, Ops,
4511 MVT::i8, MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004512
Justin Holewinskie8c93e32013-07-01 12:58:48 +00004513 Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i8,
4514 NewLD.getValue(0)));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004515 Results.push_back(NewLD.getValue(1));
4516 }
4517 }
4518 }
4519}
4520
Justin Holewinski0497ab12013-03-30 14:29:21 +00004521void NVPTXTargetLowering::ReplaceNodeResults(
4522 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004523 switch (N->getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004524 default:
4525 report_fatal_error("Unhandled custom legalization");
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004526 case ISD::LOAD:
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004527 ReplaceLoadVector(N, DAG, Results);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004528 return;
4529 case ISD::INTRINSIC_W_CHAIN:
4530 ReplaceINTRINSIC_W_CHAIN(N, DAG, Results);
4531 return;
4532 }
4533}
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004534
4535// Pin NVPTXSection's and NVPTXTargetObjectFile's vtables to this file.
4536void NVPTXSection::anchor() {}
4537
4538NVPTXTargetObjectFile::~NVPTXTargetObjectFile() {
Rafael Espindola28409302015-10-07 20:32:24 +00004539 delete static_cast<NVPTXSection *>(TextSection);
4540 delete static_cast<NVPTXSection *>(DataSection);
4541 delete static_cast<NVPTXSection *>(BSSSection);
4542 delete static_cast<NVPTXSection *>(ReadOnlySection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004543
Rafael Espindola28409302015-10-07 20:32:24 +00004544 delete static_cast<NVPTXSection *>(StaticCtorSection);
4545 delete static_cast<NVPTXSection *>(StaticDtorSection);
4546 delete static_cast<NVPTXSection *>(LSDASection);
4547 delete static_cast<NVPTXSection *>(EHFrameSection);
4548 delete static_cast<NVPTXSection *>(DwarfAbbrevSection);
4549 delete static_cast<NVPTXSection *>(DwarfInfoSection);
4550 delete static_cast<NVPTXSection *>(DwarfLineSection);
4551 delete static_cast<NVPTXSection *>(DwarfFrameSection);
4552 delete static_cast<NVPTXSection *>(DwarfPubTypesSection);
4553 delete static_cast<const NVPTXSection *>(DwarfDebugInlineSection);
4554 delete static_cast<NVPTXSection *>(DwarfStrSection);
4555 delete static_cast<NVPTXSection *>(DwarfLocSection);
4556 delete static_cast<NVPTXSection *>(DwarfARangesSection);
4557 delete static_cast<NVPTXSection *>(DwarfRangesSection);
Amjad Aboudd7cfb482016-01-07 14:28:20 +00004558 delete static_cast<NVPTXSection *>(DwarfMacinfoSection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004559}
Rafael Espindola35a12a82014-11-12 01:27:22 +00004560
Rafael Espindola0709a7b2015-05-21 19:20:38 +00004561MCSection *
Rafael Espindola35a12a82014-11-12 01:27:22 +00004562NVPTXTargetObjectFile::SelectSectionForGlobal(const GlobalValue *GV,
4563 SectionKind Kind, Mangler &Mang,
4564 const TargetMachine &TM) const {
4565 return getDataSection();
4566}