blob: 19ce7776fed9d3edef8dca14a32a7369e73aeb56 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZInstrInfo.cpp - SystemZ instruction information ------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the SystemZ implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "SystemZInstrInfo.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000015#include "MCTargetDesc/SystemZMCTargetDesc.h"
16#include "SystemZ.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000017#include "SystemZInstrBuilder.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000018#include "SystemZSubtarget.h"
19#include "llvm/CodeGen/LiveInterval.h"
Jonas Paulsson8e5b0c62016-05-10 08:09:37 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000021#include "llvm/CodeGen/LiveVariables.h"
22#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstr.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000026#include "llvm/CodeGen/MachineMemOperand.h"
27#include "llvm/CodeGen/MachineOperand.h"
Richard Sandifordf6bae1e2013-07-02 15:28:56 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000029#include "llvm/CodeGen/SlotIndexes.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000030#include "llvm/CodeGen/TargetInstrInfo.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000031#include "llvm/MC/MCInstrDesc.h"
32#include "llvm/MC/MCRegisterInfo.h"
33#include "llvm/Support/BranchProbability.h"
34#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/MathExtras.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000036#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetSubtargetInfo.h"
38#include <cassert>
39#include <cstdint>
40#include <iterator>
Ulrich Weigand5f613df2013-05-06 16:15:19 +000041
Chandler Carruthd174b722014-04-22 02:03:14 +000042using namespace llvm;
43
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000044#define GET_INSTRINFO_CTOR_DTOR
Ulrich Weigand5f613df2013-05-06 16:15:19 +000045#define GET_INSTRMAP_INFO
46#include "SystemZGenInstrInfo.inc"
47
Richard Sandiford6a06ba32013-07-31 11:36:35 +000048// Return a mask with Count low bits set.
49static uint64_t allOnes(unsigned int Count) {
50 return Count == 0 ? 0 : (uint64_t(1) << (Count - 1) << 1) - 1;
51}
52
Richard Sandiford0755c932013-10-01 11:26:28 +000053// Reg should be a 32-bit GPR. Return true if it is a high register rather
54// than a low register.
55static bool isHighReg(unsigned int Reg) {
56 if (SystemZ::GRH32BitRegClass.contains(Reg))
57 return true;
58 assert(SystemZ::GR32BitRegClass.contains(Reg) && "Invalid GRX32");
59 return false;
60}
61
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000062// Pin the vtable to this file.
63void SystemZInstrInfo::anchor() {}
64
Eric Christopher673b3af2014-06-27 07:01:17 +000065SystemZInstrInfo::SystemZInstrInfo(SystemZSubtarget &sti)
Ulrich Weigand5f613df2013-05-06 16:15:19 +000066 : SystemZGenInstrInfo(SystemZ::ADJCALLSTACKDOWN, SystemZ::ADJCALLSTACKUP),
Eric Christopher673b3af2014-06-27 07:01:17 +000067 RI(), STI(sti) {
Ulrich Weigand5f613df2013-05-06 16:15:19 +000068}
69
70// MI is a 128-bit load or store. Split it into two 64-bit loads or stores,
71// each having the opcode given by NewOpcode.
72void SystemZInstrInfo::splitMove(MachineBasicBlock::iterator MI,
73 unsigned NewOpcode) const {
74 MachineBasicBlock *MBB = MI->getParent();
75 MachineFunction &MF = *MBB->getParent();
76
77 // Get two load or store instructions. Use the original instruction for one
Alp Tokercb402912014-01-24 17:20:08 +000078 // of them (arbitrarily the second here) and create a clone for the other.
Duncan P. N. Exon Smith4565ec02016-07-12 01:39:01 +000079 MachineInstr *EarlierMI = MF.CloneMachineInstr(&*MI);
Ulrich Weigand5f613df2013-05-06 16:15:19 +000080 MBB->insert(MI, EarlierMI);
81
Jonas Paulsson8a7bd242017-03-17 06:47:08 +000082 // Set up the two 64-bit registers and remember super reg and its flags.
Ulrich Weigand5f613df2013-05-06 16:15:19 +000083 MachineOperand &HighRegOp = EarlierMI->getOperand(0);
84 MachineOperand &LowRegOp = MI->getOperand(0);
Jonas Paulsson8a7bd242017-03-17 06:47:08 +000085 unsigned Reg128 = LowRegOp.getReg();
86 unsigned Reg128Killed = getKillRegState(LowRegOp.isKill());
87 unsigned Reg128Undef = getUndefRegState(LowRegOp.isUndef());
Richard Sandiford87a44362013-09-30 10:28:35 +000088 HighRegOp.setReg(RI.getSubReg(HighRegOp.getReg(), SystemZ::subreg_h64));
89 LowRegOp.setReg(RI.getSubReg(LowRegOp.getReg(), SystemZ::subreg_l64));
Ulrich Weigand5f613df2013-05-06 16:15:19 +000090
Jonas Paulsson8a7bd242017-03-17 06:47:08 +000091 if (MI->mayStore()) {
92 // Add implicit uses of the super register in case one of the subregs is
93 // undefined. We could track liveness and skip storing an undefined
94 // subreg, but this is hopefully rare (discovered with llvm-stress).
95 // If Reg128 was killed, set kill flag on MI.
96 unsigned Reg128UndefImpl = (Reg128Undef | RegState::Implicit);
97 MachineInstrBuilder(MF, EarlierMI).addReg(Reg128, Reg128UndefImpl);
98 MachineInstrBuilder(MF, MI).addReg(Reg128, (Reg128UndefImpl | Reg128Killed));
99 }
100
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000101 // The address in the first (high) instruction is already correct.
102 // Adjust the offset in the second (low) instruction.
103 MachineOperand &HighOffsetOp = EarlierMI->getOperand(2);
104 MachineOperand &LowOffsetOp = MI->getOperand(2);
105 LowOffsetOp.setImm(LowOffsetOp.getImm() + 8);
106
Jonas Paulsson1e864852017-04-24 12:40:28 +0000107 // Clear the kill flags on the registers in the first instruction.
108 if (EarlierMI->getOperand(0).isReg() && EarlierMI->getOperand(0).isUse())
109 EarlierMI->getOperand(0).setIsKill(false);
Jonas Paulsson63a2b682015-10-10 07:14:24 +0000110 EarlierMI->getOperand(1).setIsKill(false);
Jonas Paulsson7da38202015-10-26 15:03:41 +0000111 EarlierMI->getOperand(3).setIsKill(false);
Jonas Paulsson63a2b682015-10-10 07:14:24 +0000112
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000113 // Set the opcodes.
114 unsigned HighOpcode = getOpcodeForOffset(NewOpcode, HighOffsetOp.getImm());
115 unsigned LowOpcode = getOpcodeForOffset(NewOpcode, LowOffsetOp.getImm());
116 assert(HighOpcode && LowOpcode && "Both offsets should be in range");
117
118 EarlierMI->setDesc(get(HighOpcode));
119 MI->setDesc(get(LowOpcode));
120}
121
122// Split ADJDYNALLOC instruction MI.
123void SystemZInstrInfo::splitAdjDynAlloc(MachineBasicBlock::iterator MI) const {
124 MachineBasicBlock *MBB = MI->getParent();
125 MachineFunction &MF = *MBB->getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000126 MachineFrameInfo &MFFrame = MF.getFrameInfo();
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000127 MachineOperand &OffsetMO = MI->getOperand(2);
128
Matthias Braun941a7052016-07-28 18:40:00 +0000129 uint64_t Offset = (MFFrame.getMaxCallFrameSize() +
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000130 SystemZMC::CallFrameSize +
131 OffsetMO.getImm());
132 unsigned NewOpcode = getOpcodeForOffset(SystemZ::LA, Offset);
133 assert(NewOpcode && "No support for huge argument lists yet");
134 MI->setDesc(get(NewOpcode));
135 OffsetMO.setImm(Offset);
136}
137
Richard Sandiford01240232013-10-01 13:02:28 +0000138// MI is an RI-style pseudo instruction. Replace it with LowOpcode
139// if the first operand is a low GR32 and HighOpcode if the first operand
140// is a high GR32. ConvertHigh is true if LowOpcode takes a signed operand
141// and HighOpcode takes an unsigned 32-bit operand. In those cases,
142// MI has the same kind of operand as LowOpcode, so needs to be converted
143// if HighOpcode is used.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000144void SystemZInstrInfo::expandRIPseudo(MachineInstr &MI, unsigned LowOpcode,
Richard Sandiford01240232013-10-01 13:02:28 +0000145 unsigned HighOpcode,
146 bool ConvertHigh) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000147 unsigned Reg = MI.getOperand(0).getReg();
Richard Sandiford01240232013-10-01 13:02:28 +0000148 bool IsHigh = isHighReg(Reg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000149 MI.setDesc(get(IsHigh ? HighOpcode : LowOpcode));
Richard Sandiford01240232013-10-01 13:02:28 +0000150 if (IsHigh && ConvertHigh)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000151 MI.getOperand(1).setImm(uint32_t(MI.getOperand(1).getImm()));
Richard Sandiford01240232013-10-01 13:02:28 +0000152}
153
Richard Sandiford42a694f2013-10-01 14:53:46 +0000154// MI is a three-operand RIE-style pseudo instruction. Replace it with
Jonas Paulsson18d877f2015-10-09 07:19:16 +0000155// LowOpcodeK if the registers are both low GR32s, otherwise use a move
Richard Sandiford42a694f2013-10-01 14:53:46 +0000156// followed by HighOpcode or LowOpcode, depending on whether the target
157// is a high or low GR32.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000158void SystemZInstrInfo::expandRIEPseudo(MachineInstr &MI, unsigned LowOpcode,
Richard Sandiford42a694f2013-10-01 14:53:46 +0000159 unsigned LowOpcodeK,
160 unsigned HighOpcode) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000161 unsigned DestReg = MI.getOperand(0).getReg();
162 unsigned SrcReg = MI.getOperand(1).getReg();
Richard Sandiford42a694f2013-10-01 14:53:46 +0000163 bool DestIsHigh = isHighReg(DestReg);
164 bool SrcIsHigh = isHighReg(SrcReg);
165 if (!DestIsHigh && !SrcIsHigh)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000166 MI.setDesc(get(LowOpcodeK));
Richard Sandiford42a694f2013-10-01 14:53:46 +0000167 else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000168 emitGRX32Move(*MI.getParent(), MI, MI.getDebugLoc(), DestReg, SrcReg,
Jonas Paulssona9bb00d2017-01-18 08:32:54 +0000169 SystemZ::LR, 32, MI.getOperand(1).isKill(),
170 MI.getOperand(1).isUndef());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000171 MI.setDesc(get(DestIsHigh ? HighOpcode : LowOpcode));
172 MI.getOperand(1).setReg(DestReg);
173 MI.tieOperands(0, 1);
Richard Sandiford42a694f2013-10-01 14:53:46 +0000174 }
175}
176
Richard Sandiford0755c932013-10-01 11:26:28 +0000177// MI is an RXY-style pseudo instruction. Replace it with LowOpcode
178// if the first operand is a low GR32 and HighOpcode if the first operand
179// is a high GR32.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000180void SystemZInstrInfo::expandRXYPseudo(MachineInstr &MI, unsigned LowOpcode,
Richard Sandiford0755c932013-10-01 11:26:28 +0000181 unsigned HighOpcode) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000182 unsigned Reg = MI.getOperand(0).getReg();
Richard Sandiford0755c932013-10-01 11:26:28 +0000183 unsigned Opcode = getOpcodeForOffset(isHighReg(Reg) ? HighOpcode : LowOpcode,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000184 MI.getOperand(2).getImm());
185 MI.setDesc(get(Opcode));
Richard Sandiford0755c932013-10-01 11:26:28 +0000186}
187
Ulrich Weigand524f2762016-11-28 13:34:08 +0000188// MI is a load-on-condition pseudo instruction with a single register
189// (source or destination) operand. Replace it with LowOpcode if the
190// register is a low GR32 and HighOpcode if the register is a high GR32.
191void SystemZInstrInfo::expandLOCPseudo(MachineInstr &MI, unsigned LowOpcode,
192 unsigned HighOpcode) const {
193 unsigned Reg = MI.getOperand(0).getReg();
194 unsigned Opcode = isHighReg(Reg) ? HighOpcode : LowOpcode;
195 MI.setDesc(get(Opcode));
196}
197
198// MI is a load-register-on-condition pseudo instruction. Replace it with
199// LowOpcode if source and destination are both low GR32s and HighOpcode if
200// source and destination are both high GR32s.
201void SystemZInstrInfo::expandLOCRPseudo(MachineInstr &MI, unsigned LowOpcode,
202 unsigned HighOpcode) const {
203 unsigned DestReg = MI.getOperand(0).getReg();
204 unsigned SrcReg = MI.getOperand(2).getReg();
205 bool DestIsHigh = isHighReg(DestReg);
206 bool SrcIsHigh = isHighReg(SrcReg);
207
208 if (!DestIsHigh && !SrcIsHigh)
209 MI.setDesc(get(LowOpcode));
210 else if (DestIsHigh && SrcIsHigh)
211 MI.setDesc(get(HighOpcode));
212
213 // If we were unable to implement the pseudo with a single instruction, we
214 // need to convert it back into a branch sequence. This cannot be done here
215 // since the caller of expandPostRAPseudo does not handle changes to the CFG
216 // correctly. This change is defered to the SystemZExpandPseudo pass.
217}
218
Richard Sandiford21235a22013-10-01 12:49:07 +0000219// MI is an RR-style pseudo instruction that zero-extends the low Size bits
220// of one GRX32 into another. Replace it with LowOpcode if both operands
221// are low registers, otherwise use RISB[LH]G.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000222void SystemZInstrInfo::expandZExtPseudo(MachineInstr &MI, unsigned LowOpcode,
Richard Sandiford21235a22013-10-01 12:49:07 +0000223 unsigned Size) const {
Jonas Paulsson808c89f2017-03-22 06:03:32 +0000224 MachineInstrBuilder MIB =
225 emitGRX32Move(*MI.getParent(), MI, MI.getDebugLoc(),
226 MI.getOperand(0).getReg(), MI.getOperand(1).getReg(), LowOpcode,
227 Size, MI.getOperand(1).isKill(), MI.getOperand(1).isUndef());
228
229 // Keep the remaining operands as-is.
230 for (unsigned I = 2; I < MI.getNumOperands(); ++I)
231 MIB.add(MI.getOperand(I));
232
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000233 MI.eraseFromParent();
Richard Sandiford21235a22013-10-01 12:49:07 +0000234}
235
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +0000236void SystemZInstrInfo::expandLoadStackGuard(MachineInstr *MI) const {
237 MachineBasicBlock *MBB = MI->getParent();
238 MachineFunction &MF = *MBB->getParent();
Jonas Paulsson081b5a12017-05-24 13:15:48 +0000239 const unsigned Reg64 = MI->getOperand(0).getReg();
240 const unsigned Reg32 = RI.getSubReg(Reg64, SystemZ::subreg_l32);
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +0000241
Jonas Paulsson081b5a12017-05-24 13:15:48 +0000242 // EAR can only load the low subregister so us a shift for %a0 to produce
243 // the GR containing %a0 and %a1.
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +0000244
245 // ear <reg>, %a0
Jonas Paulsson081b5a12017-05-24 13:15:48 +0000246 BuildMI(*MBB, MI, MI->getDebugLoc(), get(SystemZ::EAR), Reg32)
247 .addReg(SystemZ::A0)
248 .addReg(Reg64, RegState::ImplicitDefine);
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +0000249
250 // sllg <reg>, <reg>, 32
Jonas Paulsson081b5a12017-05-24 13:15:48 +0000251 BuildMI(*MBB, MI, MI->getDebugLoc(), get(SystemZ::SLLG), Reg64)
252 .addReg(Reg64)
253 .addReg(0)
254 .addImm(32);
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +0000255
256 // ear <reg>, %a1
Jonas Paulsson081b5a12017-05-24 13:15:48 +0000257 BuildMI(*MBB, MI, MI->getDebugLoc(), get(SystemZ::EAR), Reg32)
258 .addReg(SystemZ::A1);
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +0000259
260 // lg <reg>, 40(<reg>)
261 MI->setDesc(get(SystemZ::LG));
Jonas Paulsson081b5a12017-05-24 13:15:48 +0000262 MachineInstrBuilder(MF, MI).addReg(Reg64).addImm(40).addReg(0);
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +0000263}
264
Richard Sandiford0755c932013-10-01 11:26:28 +0000265// Emit a zero-extending move from 32-bit GPR SrcReg to 32-bit GPR
266// DestReg before MBBI in MBB. Use LowLowOpcode when both DestReg and SrcReg
267// are low registers, otherwise use RISB[LH]G. Size is the number of bits
268// taken from the low end of SrcReg (8 for LLCR, 16 for LLHR and 32 for LR).
269// KillSrc is true if this move is the last use of SrcReg.
Jonas Paulsson808c89f2017-03-22 06:03:32 +0000270MachineInstrBuilder
271SystemZInstrInfo::emitGRX32Move(MachineBasicBlock &MBB,
272 MachineBasicBlock::iterator MBBI,
273 const DebugLoc &DL, unsigned DestReg,
274 unsigned SrcReg, unsigned LowLowOpcode,
275 unsigned Size, bool KillSrc,
276 bool UndefSrc) const {
Richard Sandiford0755c932013-10-01 11:26:28 +0000277 unsigned Opcode;
278 bool DestIsHigh = isHighReg(DestReg);
279 bool SrcIsHigh = isHighReg(SrcReg);
280 if (DestIsHigh && SrcIsHigh)
281 Opcode = SystemZ::RISBHH;
282 else if (DestIsHigh && !SrcIsHigh)
283 Opcode = SystemZ::RISBHL;
284 else if (!DestIsHigh && SrcIsHigh)
285 Opcode = SystemZ::RISBLH;
286 else {
Jonas Paulsson808c89f2017-03-22 06:03:32 +0000287 return BuildMI(MBB, MBBI, DL, get(LowLowOpcode), DestReg)
Jonas Paulssona9bb00d2017-01-18 08:32:54 +0000288 .addReg(SrcReg, getKillRegState(KillSrc) | getUndefRegState(UndefSrc));
Richard Sandiford0755c932013-10-01 11:26:28 +0000289 }
290 unsigned Rotate = (DestIsHigh != SrcIsHigh ? 32 : 0);
Jonas Paulsson808c89f2017-03-22 06:03:32 +0000291 return BuildMI(MBB, MBBI, DL, get(Opcode), DestReg)
Richard Sandiford0755c932013-10-01 11:26:28 +0000292 .addReg(DestReg, RegState::Undef)
Jonas Paulssona9bb00d2017-01-18 08:32:54 +0000293 .addReg(SrcReg, getKillRegState(KillSrc) | getUndefRegState(UndefSrc))
Richard Sandiford0755c932013-10-01 11:26:28 +0000294 .addImm(32 - Size).addImm(128 + 31).addImm(Rotate);
295}
296
Ulrich Weigand524f2762016-11-28 13:34:08 +0000297MachineInstr *SystemZInstrInfo::commuteInstructionImpl(MachineInstr &MI,
298 bool NewMI,
299 unsigned OpIdx1,
300 unsigned OpIdx2) const {
301 auto cloneIfNew = [NewMI](MachineInstr &MI) -> MachineInstr & {
302 if (NewMI)
303 return *MI.getParent()->getParent()->CloneMachineInstr(&MI);
304 return MI;
305 };
306
307 switch (MI.getOpcode()) {
308 case SystemZ::LOCRMux:
309 case SystemZ::LOCFHR:
310 case SystemZ::LOCR:
311 case SystemZ::LOCGR: {
312 auto &WorkingMI = cloneIfNew(MI);
313 // Invert condition.
314 unsigned CCValid = WorkingMI.getOperand(3).getImm();
315 unsigned CCMask = WorkingMI.getOperand(4).getImm();
316 WorkingMI.getOperand(4).setImm(CCMask ^ CCValid);
317 return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
318 OpIdx1, OpIdx2);
319 }
320 default:
321 return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
322 }
323}
324
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000325// If MI is a simple load or store for a frame object, return the register
326// it loads or stores and set FrameIndex to the index of the frame object.
327// Return 0 otherwise.
328//
329// Flag is SimpleBDXLoad for loads and SimpleBDXStore for stores.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000330static int isSimpleMove(const MachineInstr &MI, int &FrameIndex,
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000331 unsigned Flag) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000332 const MCInstrDesc &MCID = MI.getDesc();
333 if ((MCID.TSFlags & Flag) && MI.getOperand(1).isFI() &&
334 MI.getOperand(2).getImm() == 0 && MI.getOperand(3).getReg() == 0) {
335 FrameIndex = MI.getOperand(1).getIndex();
336 return MI.getOperand(0).getReg();
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000337 }
338 return 0;
339}
340
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000341unsigned SystemZInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000342 int &FrameIndex) const {
343 return isSimpleMove(MI, FrameIndex, SystemZII::SimpleBDXLoad);
344}
345
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000346unsigned SystemZInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000347 int &FrameIndex) const {
348 return isSimpleMove(MI, FrameIndex, SystemZII::SimpleBDXStore);
349}
350
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000351bool SystemZInstrInfo::isStackSlotCopy(const MachineInstr &MI,
Richard Sandifordc40f27b2013-07-05 14:38:48 +0000352 int &DestFrameIndex,
353 int &SrcFrameIndex) const {
354 // Check for MVC 0(Length,FI1),0(FI2)
Matthias Braun941a7052016-07-28 18:40:00 +0000355 const MachineFrameInfo &MFI = MI.getParent()->getParent()->getFrameInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000356 if (MI.getOpcode() != SystemZ::MVC || !MI.getOperand(0).isFI() ||
357 MI.getOperand(1).getImm() != 0 || !MI.getOperand(3).isFI() ||
358 MI.getOperand(4).getImm() != 0)
Richard Sandifordc40f27b2013-07-05 14:38:48 +0000359 return false;
360
361 // Check that Length covers the full slots.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000362 int64_t Length = MI.getOperand(2).getImm();
363 unsigned FI1 = MI.getOperand(0).getIndex();
364 unsigned FI2 = MI.getOperand(3).getIndex();
Matthias Braun941a7052016-07-28 18:40:00 +0000365 if (MFI.getObjectSize(FI1) != Length ||
366 MFI.getObjectSize(FI2) != Length)
Richard Sandifordc40f27b2013-07-05 14:38:48 +0000367 return false;
368
369 DestFrameIndex = FI1;
370 SrcFrameIndex = FI2;
371 return true;
372}
373
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000374bool SystemZInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000375 MachineBasicBlock *&TBB,
376 MachineBasicBlock *&FBB,
377 SmallVectorImpl<MachineOperand> &Cond,
378 bool AllowModify) const {
379 // Most of the code and comments here are boilerplate.
380
381 // Start from the bottom of the block and work up, examining the
382 // terminator instructions.
383 MachineBasicBlock::iterator I = MBB.end();
384 while (I != MBB.begin()) {
385 --I;
386 if (I->isDebugValue())
387 continue;
388
389 // Working from the bottom, when we see a non-terminator instruction, we're
390 // done.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000391 if (!isUnpredicatedTerminator(*I))
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000392 break;
393
394 // A terminator that isn't a branch can't easily be handled by this
395 // analysis.
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000396 if (!I->isBranch())
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000397 return true;
398
399 // Can't handle indirect branches.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000400 SystemZII::Branch Branch(getBranchInfo(*I));
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000401 if (!Branch.Target->isMBB())
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000402 return true;
403
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000404 // Punt on compound branches.
405 if (Branch.Type != SystemZII::BranchNormal)
406 return true;
407
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000408 if (Branch.CCMask == SystemZ::CCMASK_ANY) {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000409 // Handle unconditional branches.
410 if (!AllowModify) {
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000411 TBB = Branch.Target->getMBB();
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000412 continue;
413 }
414
415 // If the block has any instructions after a JMP, delete them.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000416 while (std::next(I) != MBB.end())
417 std::next(I)->eraseFromParent();
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000418
419 Cond.clear();
Craig Topper062a2ba2014-04-25 05:30:21 +0000420 FBB = nullptr;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000421
422 // Delete the JMP if it's equivalent to a fall-through.
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000423 if (MBB.isLayoutSuccessor(Branch.Target->getMBB())) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000424 TBB = nullptr;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000425 I->eraseFromParent();
426 I = MBB.end();
427 continue;
428 }
429
430 // TBB is used to indicate the unconditinal destination.
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000431 TBB = Branch.Target->getMBB();
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000432 continue;
433 }
434
435 // Working from the bottom, handle the first conditional branch.
436 if (Cond.empty()) {
437 // FIXME: add X86-style branch swap
438 FBB = TBB;
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000439 TBB = Branch.Target->getMBB();
Richard Sandiford3d768e32013-07-31 12:30:20 +0000440 Cond.push_back(MachineOperand::CreateImm(Branch.CCValid));
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000441 Cond.push_back(MachineOperand::CreateImm(Branch.CCMask));
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000442 continue;
443 }
444
445 // Handle subsequent conditional branches.
Richard Sandiford3d768e32013-07-31 12:30:20 +0000446 assert(Cond.size() == 2 && TBB && "Should have seen a conditional branch");
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000447
448 // Only handle the case where all conditional branches branch to the same
449 // destination.
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000450 if (TBB != Branch.Target->getMBB())
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000451 return true;
452
453 // If the conditions are the same, we can leave them alone.
Richard Sandiford3d768e32013-07-31 12:30:20 +0000454 unsigned OldCCValid = Cond[0].getImm();
455 unsigned OldCCMask = Cond[1].getImm();
456 if (OldCCValid == Branch.CCValid && OldCCMask == Branch.CCMask)
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000457 continue;
458
459 // FIXME: Try combining conditions like X86 does. Should be easy on Z!
Richard Sandiford3d768e32013-07-31 12:30:20 +0000460 return false;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000461 }
462
463 return false;
464}
465
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000466unsigned SystemZInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000467 int *BytesRemoved) const {
468 assert(!BytesRemoved && "code size not handled");
469
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000470 // Most of the code and comments here are boilerplate.
471 MachineBasicBlock::iterator I = MBB.end();
472 unsigned Count = 0;
473
474 while (I != MBB.begin()) {
475 --I;
476 if (I->isDebugValue())
477 continue;
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000478 if (!I->isBranch())
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000479 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000480 if (!getBranchInfo(*I).Target->isMBB())
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000481 break;
482 // Remove the branch.
483 I->eraseFromParent();
484 I = MBB.end();
485 ++Count;
486 }
487
488 return Count;
489}
490
Richard Sandiford3d768e32013-07-31 12:30:20 +0000491bool SystemZInstrInfo::
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000492reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Richard Sandiford3d768e32013-07-31 12:30:20 +0000493 assert(Cond.size() == 2 && "Invalid condition");
494 Cond[1].setImm(Cond[1].getImm() ^ Cond[0].getImm());
495 return false;
496}
497
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000498unsigned SystemZInstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000499 MachineBasicBlock *TBB,
500 MachineBasicBlock *FBB,
501 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000502 const DebugLoc &DL,
503 int *BytesAdded) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000504 // In this function we output 32-bit branches, which should always
505 // have enough range. They can be shortened and relaxed by later code
506 // in the pipeline, if desired.
507
508 // Shouldn't be a fall through.
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000509 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Richard Sandiford3d768e32013-07-31 12:30:20 +0000510 assert((Cond.size() == 2 || Cond.size() == 0) &&
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000511 "SystemZ branch conditions have one component!");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000512 assert(!BytesAdded && "code size not handled");
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000513
514 if (Cond.empty()) {
515 // Unconditional branch?
516 assert(!FBB && "Unconditional branch with multiple successors!");
Richard Sandiford312425f2013-05-20 14:23:08 +0000517 BuildMI(&MBB, DL, get(SystemZ::J)).addMBB(TBB);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000518 return 1;
519 }
520
521 // Conditional branch.
522 unsigned Count = 0;
Richard Sandiford3d768e32013-07-31 12:30:20 +0000523 unsigned CCValid = Cond[0].getImm();
524 unsigned CCMask = Cond[1].getImm();
525 BuildMI(&MBB, DL, get(SystemZ::BRC))
526 .addImm(CCValid).addImm(CCMask).addMBB(TBB);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000527 ++Count;
528
529 if (FBB) {
530 // Two-way Conditional branch. Insert the second branch.
Richard Sandiford312425f2013-05-20 14:23:08 +0000531 BuildMI(&MBB, DL, get(SystemZ::J)).addMBB(FBB);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000532 ++Count;
533 }
534 return Count;
535}
536
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000537bool SystemZInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
538 unsigned &SrcReg2, int &Mask,
539 int &Value) const {
540 assert(MI.isCompare() && "Caller should have checked for a comparison");
Richard Sandiford564681c2013-08-12 10:28:10 +0000541
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000542 if (MI.getNumExplicitOperands() == 2 && MI.getOperand(0).isReg() &&
543 MI.getOperand(1).isImm()) {
544 SrcReg = MI.getOperand(0).getReg();
Richard Sandiford564681c2013-08-12 10:28:10 +0000545 SrcReg2 = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000546 Value = MI.getOperand(1).getImm();
Richard Sandiford564681c2013-08-12 10:28:10 +0000547 Mask = ~0;
548 return true;
549 }
550
551 return false;
552}
553
Richard Sandiforda5901252013-08-16 10:22:54 +0000554// If Reg is a virtual register, return its definition, otherwise return null.
555static MachineInstr *getDef(unsigned Reg,
556 const MachineRegisterInfo *MRI) {
Richard Sandiford564681c2013-08-12 10:28:10 +0000557 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topper062a2ba2014-04-25 05:30:21 +0000558 return nullptr;
Richard Sandiford564681c2013-08-12 10:28:10 +0000559 return MRI->getUniqueVRegDef(Reg);
560}
561
562// Return true if MI is a shift of type Opcode by Imm bits.
Matthias Braunfa3872e2015-05-18 20:27:55 +0000563static bool isShift(MachineInstr *MI, unsigned Opcode, int64_t Imm) {
Richard Sandiford564681c2013-08-12 10:28:10 +0000564 return (MI->getOpcode() == Opcode &&
565 !MI->getOperand(2).getReg() &&
566 MI->getOperand(3).getImm() == Imm);
567}
568
Richard Sandiforda5901252013-08-16 10:22:54 +0000569// If the destination of MI has no uses, delete it as dead.
570static void eraseIfDead(MachineInstr *MI, const MachineRegisterInfo *MRI) {
571 if (MRI->use_nodbg_empty(MI->getOperand(0).getReg()))
572 MI->eraseFromParent();
573}
574
Richard Sandiford564681c2013-08-12 10:28:10 +0000575// Compare compares SrcReg against zero. Check whether SrcReg contains
Richard Sandiforda5901252013-08-16 10:22:54 +0000576// the result of an IPM sequence whose input CC survives until Compare,
577// and whether Compare is therefore redundant. Delete it and return
578// true if so.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000579static bool removeIPMBasedCompare(MachineInstr &Compare, unsigned SrcReg,
Richard Sandiforda5901252013-08-16 10:22:54 +0000580 const MachineRegisterInfo *MRI,
581 const TargetRegisterInfo *TRI) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000582 MachineInstr *LGFR = nullptr;
Richard Sandiforda5901252013-08-16 10:22:54 +0000583 MachineInstr *RLL = getDef(SrcReg, MRI);
Richard Sandiforde3827752013-08-16 10:55:47 +0000584 if (RLL && RLL->getOpcode() == SystemZ::LGFR) {
585 LGFR = RLL;
586 RLL = getDef(LGFR->getOperand(1).getReg(), MRI);
587 }
Richard Sandiforda5901252013-08-16 10:22:54 +0000588 if (!RLL || !isShift(RLL, SystemZ::RLL, 31))
Richard Sandiford564681c2013-08-12 10:28:10 +0000589 return false;
590
Richard Sandiforda5901252013-08-16 10:22:54 +0000591 MachineInstr *SRL = getDef(RLL->getOperand(1).getReg(), MRI);
Richard Sandifordf722a8e302013-10-16 11:10:55 +0000592 if (!SRL || !isShift(SRL, SystemZ::SRL, SystemZ::IPM_CC))
Richard Sandiford564681c2013-08-12 10:28:10 +0000593 return false;
594
Richard Sandiforda5901252013-08-16 10:22:54 +0000595 MachineInstr *IPM = getDef(SRL->getOperand(1).getReg(), MRI);
Richard Sandiford564681c2013-08-12 10:28:10 +0000596 if (!IPM || IPM->getOpcode() != SystemZ::IPM)
597 return false;
598
599 // Check that there are no assignments to CC between the IPM and Compare,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000600 if (IPM->getParent() != Compare.getParent())
Richard Sandiford564681c2013-08-12 10:28:10 +0000601 return false;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000602 MachineBasicBlock::iterator MBBI = IPM, MBBE = Compare.getIterator();
Richard Sandiford564681c2013-08-12 10:28:10 +0000603 for (++MBBI; MBBI != MBBE; ++MBBI) {
Duncan P. N. Exon Smith4565ec02016-07-12 01:39:01 +0000604 MachineInstr &MI = *MBBI;
605 if (MI.modifiesRegister(SystemZ::CC, TRI))
Richard Sandiford564681c2013-08-12 10:28:10 +0000606 return false;
607 }
608
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000609 Compare.eraseFromParent();
Richard Sandiforde3827752013-08-16 10:55:47 +0000610 if (LGFR)
611 eraseIfDead(LGFR, MRI);
Richard Sandiforda5901252013-08-16 10:22:54 +0000612 eraseIfDead(RLL, MRI);
613 eraseIfDead(SRL, MRI);
614 eraseIfDead(IPM, MRI);
615
Richard Sandiford564681c2013-08-12 10:28:10 +0000616 return true;
617}
618
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000619bool SystemZInstrInfo::optimizeCompareInstr(
620 MachineInstr &Compare, unsigned SrcReg, unsigned SrcReg2, int Mask,
621 int Value, const MachineRegisterInfo *MRI) const {
Richard Sandiford564681c2013-08-12 10:28:10 +0000622 assert(!SrcReg2 && "Only optimizing constant comparisons so far");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000623 bool IsLogical = (Compare.getDesc().TSFlags & SystemZII::IsLogical) != 0;
Ulrich Weigand19d24d22015-11-13 13:00:27 +0000624 return Value == 0 && !IsLogical &&
625 removeIPMBasedCompare(Compare, SrcReg, MRI, &RI);
Richard Sandiford564681c2013-08-12 10:28:10 +0000626}
627
Ulrich Weigand524f2762016-11-28 13:34:08 +0000628bool SystemZInstrInfo::canInsertSelect(const MachineBasicBlock &MBB,
629 ArrayRef<MachineOperand> Pred,
630 unsigned TrueReg, unsigned FalseReg,
631 int &CondCycles, int &TrueCycles,
632 int &FalseCycles) const {
633 // Not all subtargets have LOCR instructions.
634 if (!STI.hasLoadStoreOnCond())
635 return false;
636 if (Pred.size() != 2)
637 return false;
638
639 // Check register classes.
640 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
641 const TargetRegisterClass *RC =
642 RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
643 if (!RC)
644 return false;
645
646 // We have LOCR instructions for 32 and 64 bit general purpose registers.
647 if ((STI.hasLoadStoreOnCond2() &&
648 SystemZ::GRX32BitRegClass.hasSubClassEq(RC)) ||
649 SystemZ::GR32BitRegClass.hasSubClassEq(RC) ||
650 SystemZ::GR64BitRegClass.hasSubClassEq(RC)) {
651 CondCycles = 2;
652 TrueCycles = 2;
653 FalseCycles = 2;
654 return true;
Richard Sandifordf2404162013-07-25 09:11:15 +0000655 }
Ulrich Weigand524f2762016-11-28 13:34:08 +0000656
657 // Can't do anything else.
658 return false;
Richard Sandifordf2404162013-07-25 09:11:15 +0000659}
660
Ulrich Weigand524f2762016-11-28 13:34:08 +0000661void SystemZInstrInfo::insertSelect(MachineBasicBlock &MBB,
662 MachineBasicBlock::iterator I,
663 const DebugLoc &DL, unsigned DstReg,
664 ArrayRef<MachineOperand> Pred,
665 unsigned TrueReg,
666 unsigned FalseReg) const {
667 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
668 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
669
670 assert(Pred.size() == 2 && "Invalid condition");
671 unsigned CCValid = Pred[0].getImm();
672 unsigned CCMask = Pred[1].getImm();
673
674 unsigned Opc;
675 if (SystemZ::GRX32BitRegClass.hasSubClassEq(RC)) {
676 if (STI.hasLoadStoreOnCond2())
677 Opc = SystemZ::LOCRMux;
678 else {
679 Opc = SystemZ::LOCR;
680 MRI.constrainRegClass(DstReg, &SystemZ::GR32BitRegClass);
Jonas Paulssonc7bb22e2017-03-31 14:06:59 +0000681 unsigned TReg = MRI.createVirtualRegister(&SystemZ::GR32BitRegClass);
682 unsigned FReg = MRI.createVirtualRegister(&SystemZ::GR32BitRegClass);
683 BuildMI(MBB, I, DL, get(TargetOpcode::COPY), TReg).addReg(TrueReg);
684 BuildMI(MBB, I, DL, get(TargetOpcode::COPY), FReg).addReg(FalseReg);
685 TrueReg = TReg;
686 FalseReg = FReg;
Ulrich Weigand524f2762016-11-28 13:34:08 +0000687 }
688 } else if (SystemZ::GR64BitRegClass.hasSubClassEq(RC))
689 Opc = SystemZ::LOCGR;
690 else
691 llvm_unreachable("Invalid register class");
692
693 BuildMI(MBB, I, DL, get(Opc), DstReg)
694 .addReg(FalseReg).addReg(TrueReg)
695 .addImm(CCValid).addImm(CCMask);
696}
697
698bool SystemZInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
699 unsigned Reg,
700 MachineRegisterInfo *MRI) const {
701 unsigned DefOpc = DefMI.getOpcode();
702 if (DefOpc != SystemZ::LHIMux && DefOpc != SystemZ::LHI &&
703 DefOpc != SystemZ::LGHI)
704 return false;
705 if (DefMI.getOperand(0).getReg() != Reg)
706 return false;
707 int32_t ImmVal = (int32_t)DefMI.getOperand(1).getImm();
708
709 unsigned UseOpc = UseMI.getOpcode();
710 unsigned NewUseOpc;
711 unsigned UseIdx;
712 int CommuteIdx = -1;
713 switch (UseOpc) {
714 case SystemZ::LOCRMux:
715 if (!STI.hasLoadStoreOnCond2())
716 return false;
717 NewUseOpc = SystemZ::LOCHIMux;
718 if (UseMI.getOperand(2).getReg() == Reg)
719 UseIdx = 2;
720 else if (UseMI.getOperand(1).getReg() == Reg)
721 UseIdx = 2, CommuteIdx = 1;
722 else
723 return false;
724 break;
725 case SystemZ::LOCGR:
726 if (!STI.hasLoadStoreOnCond2())
727 return false;
728 NewUseOpc = SystemZ::LOCGHI;
729 if (UseMI.getOperand(2).getReg() == Reg)
730 UseIdx = 2;
731 else if (UseMI.getOperand(1).getReg() == Reg)
732 UseIdx = 2, CommuteIdx = 1;
733 else
734 return false;
735 break;
736 default:
737 return false;
Zhan Jun Liaudef708a2016-07-11 18:45:03 +0000738 }
Ulrich Weigand524f2762016-11-28 13:34:08 +0000739
740 if (CommuteIdx != -1)
741 if (!commuteInstruction(UseMI, false, CommuteIdx, UseIdx))
742 return false;
743
744 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
745 UseMI.setDesc(get(NewUseOpc));
746 UseMI.getOperand(UseIdx).ChangeToImmediate(ImmVal);
747 if (DeleteDef)
748 DefMI.eraseFromParent();
749
750 return true;
Zhan Jun Liaudef708a2016-07-11 18:45:03 +0000751}
752
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +0000753bool SystemZInstrInfo::isPredicable(const MachineInstr &MI) const {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000754 unsigned Opcode = MI.getOpcode();
Ulrich Weigandfa2dffb2016-04-08 17:22:19 +0000755 if (Opcode == SystemZ::Return ||
Zhan Jun Liauab42cbc2016-06-10 19:58:10 +0000756 Opcode == SystemZ::Trap ||
Ulrich Weigand848a5132016-04-11 12:12:32 +0000757 Opcode == SystemZ::CallJG ||
758 Opcode == SystemZ::CallBR)
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000759 return true;
760 return false;
Richard Sandifordf2404162013-07-25 09:11:15 +0000761}
762
763bool SystemZInstrInfo::
764isProfitableToIfCvt(MachineBasicBlock &MBB,
765 unsigned NumCycles, unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000766 BranchProbability Probability) const {
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000767 // Avoid using conditional returns at the end of a loop (since then
768 // we'd need to emit an unconditional branch to the beginning anyway,
769 // making the loop body longer). This doesn't apply for low-probability
770 // loops (eg. compare-and-swap retry), so just decide based on branch
771 // probability instead of looping structure.
Zhan Jun Liauab42cbc2016-06-10 19:58:10 +0000772 // However, since Compare and Trap instructions cost the same as a regular
773 // Compare instruction, we should allow the if conversion to convert this
774 // into a Conditional Compare regardless of the branch probability.
775 if (MBB.getLastNonDebugInstr()->getOpcode() != SystemZ::Trap &&
776 MBB.succ_empty() && Probability < BranchProbability(1, 8))
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000777 return false;
Richard Sandifordf2404162013-07-25 09:11:15 +0000778 // For now only convert single instructions.
779 return NumCycles == 1;
780}
781
782bool SystemZInstrInfo::
783isProfitableToIfCvt(MachineBasicBlock &TMBB,
784 unsigned NumCyclesT, unsigned ExtraPredCyclesT,
785 MachineBasicBlock &FMBB,
786 unsigned NumCyclesF, unsigned ExtraPredCyclesF,
Cong Houc536bd92015-09-10 23:10:42 +0000787 BranchProbability Probability) const {
Richard Sandifordf2404162013-07-25 09:11:15 +0000788 // For now avoid converting mutually-exclusive cases.
789 return false;
790}
791
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000792bool SystemZInstrInfo::
793isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCycles,
794 BranchProbability Probability) const {
795 // For now only duplicate single instructions.
796 return NumCycles == 1;
797}
798
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000799bool SystemZInstrInfo::PredicateInstruction(
800 MachineInstr &MI, ArrayRef<MachineOperand> Pred) const {
Richard Sandiford3d768e32013-07-31 12:30:20 +0000801 assert(Pred.size() == 2 && "Invalid condition");
802 unsigned CCValid = Pred[0].getImm();
803 unsigned CCMask = Pred[1].getImm();
Richard Sandifordf2404162013-07-25 09:11:15 +0000804 assert(CCMask > 0 && CCMask < 15 && "Invalid predicate");
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000805 unsigned Opcode = MI.getOpcode();
Zhan Jun Liauab42cbc2016-06-10 19:58:10 +0000806 if (Opcode == SystemZ::Trap) {
807 MI.setDesc(get(SystemZ::CondTrap));
808 MachineInstrBuilder(*MI.getParent()->getParent(), MI)
809 .addImm(CCValid).addImm(CCMask)
810 .addReg(SystemZ::CC, RegState::Implicit);
811 return true;
812 }
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000813 if (Opcode == SystemZ::Return) {
814 MI.setDesc(get(SystemZ::CondReturn));
815 MachineInstrBuilder(*MI.getParent()->getParent(), MI)
816 .addImm(CCValid).addImm(CCMask)
817 .addReg(SystemZ::CC, RegState::Implicit);
818 return true;
819 }
Ulrich Weigandfa2dffb2016-04-08 17:22:19 +0000820 if (Opcode == SystemZ::CallJG) {
Zhan Jun Liaua5d60af2016-07-07 15:34:46 +0000821 MachineOperand FirstOp = MI.getOperand(0);
Ulrich Weigandfa2dffb2016-04-08 17:22:19 +0000822 const uint32_t *RegMask = MI.getOperand(1).getRegMask();
823 MI.RemoveOperand(1);
824 MI.RemoveOperand(0);
825 MI.setDesc(get(SystemZ::CallBRCL));
826 MachineInstrBuilder(*MI.getParent()->getParent(), MI)
Diana Picus116bbab2017-01-13 09:58:52 +0000827 .addImm(CCValid)
828 .addImm(CCMask)
829 .add(FirstOp)
830 .addRegMask(RegMask)
831 .addReg(SystemZ::CC, RegState::Implicit);
Ulrich Weigandfa2dffb2016-04-08 17:22:19 +0000832 return true;
833 }
Ulrich Weigand848a5132016-04-11 12:12:32 +0000834 if (Opcode == SystemZ::CallBR) {
835 const uint32_t *RegMask = MI.getOperand(0).getRegMask();
836 MI.RemoveOperand(0);
837 MI.setDesc(get(SystemZ::CallBCR));
838 MachineInstrBuilder(*MI.getParent()->getParent(), MI)
839 .addImm(CCValid).addImm(CCMask)
840 .addRegMask(RegMask)
841 .addReg(SystemZ::CC, RegState::Implicit);
842 return true;
843 }
Richard Sandifordf2404162013-07-25 09:11:15 +0000844 return false;
845}
846
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000847void SystemZInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
848 MachineBasicBlock::iterator MBBI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000849 const DebugLoc &DL, unsigned DestReg,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000850 unsigned SrcReg, bool KillSrc) const {
Jonas Paulsson4fd15622017-05-04 13:33:30 +0000851 // Split 128-bit GPR moves into two 64-bit moves. Add implicit uses of the
852 // super register in case one of the subregs is undefined.
853 // This handles ADDR128 too.
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000854 if (SystemZ::GR128BitRegClass.contains(DestReg, SrcReg)) {
Richard Sandiford87a44362013-09-30 10:28:35 +0000855 copyPhysReg(MBB, MBBI, DL, RI.getSubReg(DestReg, SystemZ::subreg_h64),
856 RI.getSubReg(SrcReg, SystemZ::subreg_h64), KillSrc);
Jonas Paulsson4fd15622017-05-04 13:33:30 +0000857 MachineInstrBuilder(*MBB.getParent(), std::prev(MBBI))
858 .addReg(SrcReg, RegState::Implicit);
Richard Sandiford87a44362013-09-30 10:28:35 +0000859 copyPhysReg(MBB, MBBI, DL, RI.getSubReg(DestReg, SystemZ::subreg_l64),
860 RI.getSubReg(SrcReg, SystemZ::subreg_l64), KillSrc);
Jonas Paulsson4fd15622017-05-04 13:33:30 +0000861 MachineInstrBuilder(*MBB.getParent(), std::prev(MBBI))
862 .addReg(SrcReg, (getKillRegState(KillSrc) | RegState::Implicit));
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000863 return;
864 }
865
Richard Sandiford0755c932013-10-01 11:26:28 +0000866 if (SystemZ::GRX32BitRegClass.contains(DestReg, SrcReg)) {
Jonas Paulssona9bb00d2017-01-18 08:32:54 +0000867 emitGRX32Move(MBB, MBBI, DL, DestReg, SrcReg, SystemZ::LR, 32, KillSrc,
868 false);
Richard Sandiford0755c932013-10-01 11:26:28 +0000869 return;
870 }
871
Ulrich Weigandf2968d52017-07-17 17:44:20 +0000872 // Move 128-bit floating-point values between VR128 and FP128.
873 if (SystemZ::VR128BitRegClass.contains(DestReg) &&
874 SystemZ::FP128BitRegClass.contains(SrcReg)) {
875 unsigned SrcRegHi =
876 RI.getMatchingSuperReg(RI.getSubReg(SrcReg, SystemZ::subreg_h64),
877 SystemZ::subreg_r64, &SystemZ::VR128BitRegClass);
878 unsigned SrcRegLo =
879 RI.getMatchingSuperReg(RI.getSubReg(SrcReg, SystemZ::subreg_l64),
880 SystemZ::subreg_r64, &SystemZ::VR128BitRegClass);
881
882 BuildMI(MBB, MBBI, DL, get(SystemZ::VMRHG), DestReg)
883 .addReg(SrcRegHi, getKillRegState(KillSrc))
884 .addReg(SrcRegLo, getKillRegState(KillSrc));
885 return;
886 }
887 if (SystemZ::FP128BitRegClass.contains(DestReg) &&
888 SystemZ::VR128BitRegClass.contains(SrcReg)) {
889 unsigned DestRegHi =
890 RI.getMatchingSuperReg(RI.getSubReg(DestReg, SystemZ::subreg_h64),
891 SystemZ::subreg_r64, &SystemZ::VR128BitRegClass);
892 unsigned DestRegLo =
893 RI.getMatchingSuperReg(RI.getSubReg(DestReg, SystemZ::subreg_l64),
894 SystemZ::subreg_r64, &SystemZ::VR128BitRegClass);
895
896 if (DestRegHi != SrcReg)
897 copyPhysReg(MBB, MBBI, DL, DestRegHi, SrcReg, false);
898 BuildMI(MBB, MBBI, DL, get(SystemZ::VREPG), DestRegLo)
899 .addReg(SrcReg, getKillRegState(KillSrc)).addImm(1);
900 return;
901 }
902
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000903 // Everything else needs only one instruction.
904 unsigned Opcode;
Richard Sandiford0755c932013-10-01 11:26:28 +0000905 if (SystemZ::GR64BitRegClass.contains(DestReg, SrcReg))
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000906 Opcode = SystemZ::LGR;
907 else if (SystemZ::FP32BitRegClass.contains(DestReg, SrcReg))
Ulrich Weigandcdce0262016-03-14 13:50:03 +0000908 // For z13 we prefer LDR over LER to avoid partial register dependencies.
909 Opcode = STI.hasVector() ? SystemZ::LDR32 : SystemZ::LER;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000910 else if (SystemZ::FP64BitRegClass.contains(DestReg, SrcReg))
911 Opcode = SystemZ::LDR;
912 else if (SystemZ::FP128BitRegClass.contains(DestReg, SrcReg))
913 Opcode = SystemZ::LXR;
Ulrich Weigand49506d72015-05-05 19:28:34 +0000914 else if (SystemZ::VR32BitRegClass.contains(DestReg, SrcReg))
915 Opcode = SystemZ::VLR32;
916 else if (SystemZ::VR64BitRegClass.contains(DestReg, SrcReg))
917 Opcode = SystemZ::VLR64;
Ulrich Weigandce4c1092015-05-05 19:25:42 +0000918 else if (SystemZ::VR128BitRegClass.contains(DestReg, SrcReg))
919 Opcode = SystemZ::VLR;
Ulrich Weigandfffc7112016-11-08 20:15:26 +0000920 else if (SystemZ::AR32BitRegClass.contains(DestReg, SrcReg))
921 Opcode = SystemZ::CPYA;
922 else if (SystemZ::AR32BitRegClass.contains(DestReg) &&
923 SystemZ::GR32BitRegClass.contains(SrcReg))
924 Opcode = SystemZ::SAR;
925 else if (SystemZ::GR32BitRegClass.contains(DestReg) &&
926 SystemZ::AR32BitRegClass.contains(SrcReg))
927 Opcode = SystemZ::EAR;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000928 else
929 llvm_unreachable("Impossible reg-to-reg copy");
930
931 BuildMI(MBB, MBBI, DL, get(Opcode), DestReg)
932 .addReg(SrcReg, getKillRegState(KillSrc));
933}
934
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000935void SystemZInstrInfo::storeRegToStackSlot(
936 MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, unsigned SrcReg,
937 bool isKill, int FrameIdx, const TargetRegisterClass *RC,
938 const TargetRegisterInfo *TRI) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000939 DebugLoc DL = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
940
941 // Callers may expect a single instruction, so keep 128-bit moves
942 // together for now and lower them after register allocation.
943 unsigned LoadOpcode, StoreOpcode;
944 getLoadStoreOpcodes(RC, LoadOpcode, StoreOpcode);
945 addFrameReference(BuildMI(MBB, MBBI, DL, get(StoreOpcode))
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000946 .addReg(SrcReg, getKillRegState(isKill)),
947 FrameIdx);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000948}
949
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000950void SystemZInstrInfo::loadRegFromStackSlot(
951 MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, unsigned DestReg,
952 int FrameIdx, const TargetRegisterClass *RC,
953 const TargetRegisterInfo *TRI) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000954 DebugLoc DL = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
955
956 // Callers may expect a single instruction, so keep 128-bit moves
957 // together for now and lower them after register allocation.
958 unsigned LoadOpcode, StoreOpcode;
959 getLoadStoreOpcodes(RC, LoadOpcode, StoreOpcode);
960 addFrameReference(BuildMI(MBB, MBBI, DL, get(LoadOpcode), DestReg),
961 FrameIdx);
962}
963
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000964// Return true if MI is a simple load or store with a 12-bit displacement
965// and no index. Flag is SimpleBDXLoad for loads and SimpleBDXStore for stores.
966static bool isSimpleBD12Move(const MachineInstr *MI, unsigned Flag) {
967 const MCInstrDesc &MCID = MI->getDesc();
968 return ((MCID.TSFlags & Flag) &&
969 isUInt<12>(MI->getOperand(2).getImm()) &&
970 MI->getOperand(3).getReg() == 0);
971}
972
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000973namespace {
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000974
Richard Sandifordc2312692014-03-06 10:38:30 +0000975struct LogicOp {
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000976 LogicOp() = default;
Richard Sandifordc2312692014-03-06 10:38:30 +0000977 LogicOp(unsigned regSize, unsigned immLSB, unsigned immSize)
978 : RegSize(regSize), ImmLSB(immLSB), ImmSize(immSize) {}
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000979
Aaron Ballmanb46962f2015-02-15 22:00:20 +0000980 explicit operator bool() const { return RegSize; }
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000981
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000982 unsigned RegSize = 0;
983 unsigned ImmLSB = 0;
984 unsigned ImmSize = 0;
Richard Sandifordc2312692014-03-06 10:38:30 +0000985};
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000986
Richard Sandifordc2312692014-03-06 10:38:30 +0000987} // end anonymous namespace
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000988
989static LogicOp interpretAndImmediate(unsigned Opcode) {
990 switch (Opcode) {
Richard Sandiford70284282013-10-01 14:20:41 +0000991 case SystemZ::NILMux: return LogicOp(32, 0, 16);
992 case SystemZ::NIHMux: return LogicOp(32, 16, 16);
Richard Sandiford652784e2013-09-25 11:11:53 +0000993 case SystemZ::NILL64: return LogicOp(64, 0, 16);
994 case SystemZ::NILH64: return LogicOp(64, 16, 16);
Richard Sandiford70284282013-10-01 14:20:41 +0000995 case SystemZ::NIHL64: return LogicOp(64, 32, 16);
996 case SystemZ::NIHH64: return LogicOp(64, 48, 16);
997 case SystemZ::NIFMux: return LogicOp(32, 0, 32);
Richard Sandiford652784e2013-09-25 11:11:53 +0000998 case SystemZ::NILF64: return LogicOp(64, 0, 32);
Richard Sandiford70284282013-10-01 14:20:41 +0000999 case SystemZ::NIHF64: return LogicOp(64, 32, 32);
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001000 default: return LogicOp();
1001 }
1002}
1003
Jonas Paulsson9028acf2016-05-02 09:37:40 +00001004static void transferDeadCC(MachineInstr *OldMI, MachineInstr *NewMI) {
1005 if (OldMI->registerDefIsDead(SystemZ::CC)) {
1006 MachineOperand *CCDef = NewMI->findRegisterDefOperand(SystemZ::CC);
1007 if (CCDef != nullptr)
1008 CCDef->setIsDead(true);
1009 }
1010}
1011
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001012// Used to return from convertToThreeAddress after replacing two-address
1013// instruction OldMI with three-address instruction NewMI.
1014static MachineInstr *finishConvertToThreeAddress(MachineInstr *OldMI,
1015 MachineInstr *NewMI,
1016 LiveVariables *LV) {
1017 if (LV) {
1018 unsigned NumOps = OldMI->getNumOperands();
1019 for (unsigned I = 1; I < NumOps; ++I) {
1020 MachineOperand &Op = OldMI->getOperand(I);
1021 if (Op.isReg() && Op.isKill())
Duncan P. N. Exon Smithd26fdc82016-07-01 01:51:32 +00001022 LV->replaceKillInstruction(Op.getReg(), *OldMI, *NewMI);
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001023 }
1024 }
Jonas Paulsson9028acf2016-05-02 09:37:40 +00001025 transferDeadCC(OldMI, NewMI);
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001026 return NewMI;
1027}
1028
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001029MachineInstr *SystemZInstrInfo::convertToThreeAddress(
1030 MachineFunction::iterator &MFI, MachineInstr &MI, LiveVariables *LV) const {
1031 MachineBasicBlock *MBB = MI.getParent();
Jonas Paulsson7fa69cd2015-12-04 12:48:51 +00001032 MachineFunction *MF = MBB->getParent();
1033 MachineRegisterInfo &MRI = MF->getRegInfo();
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001034
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001035 unsigned Opcode = MI.getOpcode();
1036 unsigned NumOps = MI.getNumOperands();
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001037
1038 // Try to convert something like SLL into SLLK, if supported.
1039 // We prefer to keep the two-operand form where possible both
1040 // because it tends to be shorter and because some instructions
1041 // have memory forms that can be used during spilling.
Eric Christopher673b3af2014-06-27 07:01:17 +00001042 if (STI.hasDistinctOps()) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001043 MachineOperand &Dest = MI.getOperand(0);
1044 MachineOperand &Src = MI.getOperand(1);
Richard Sandiford42a694f2013-10-01 14:53:46 +00001045 unsigned DestReg = Dest.getReg();
1046 unsigned SrcReg = Src.getReg();
1047 // AHIMux is only really a three-operand instruction when both operands
1048 // are low registers. Try to constrain both operands to be low if
1049 // possible.
1050 if (Opcode == SystemZ::AHIMux &&
1051 TargetRegisterInfo::isVirtualRegister(DestReg) &&
1052 TargetRegisterInfo::isVirtualRegister(SrcReg) &&
1053 MRI.getRegClass(DestReg)->contains(SystemZ::R1L) &&
1054 MRI.getRegClass(SrcReg)->contains(SystemZ::R1L)) {
1055 MRI.constrainRegClass(DestReg, &SystemZ::GR32BitRegClass);
1056 MRI.constrainRegClass(SrcReg, &SystemZ::GR32BitRegClass);
1057 }
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001058 int ThreeOperandOpcode = SystemZ::getThreeOperandOpcode(Opcode);
1059 if (ThreeOperandOpcode >= 0) {
Jonas Paulsson7fa69cd2015-12-04 12:48:51 +00001060 // Create three address instruction without adding the implicit
1061 // operands. Those will instead be copied over from the original
1062 // instruction by the loop below.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001063 MachineInstrBuilder MIB(
1064 *MF, MF->CreateMachineInstr(get(ThreeOperandOpcode), MI.getDebugLoc(),
1065 /*NoImplicit=*/true));
Diana Picus116bbab2017-01-13 09:58:52 +00001066 MIB.add(Dest);
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001067 // Keep the kill state, but drop the tied flag.
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001068 MIB.addReg(Src.getReg(), getKillRegState(Src.isKill()), Src.getSubReg());
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001069 // Keep the remaining operands as-is.
1070 for (unsigned I = 2; I < NumOps; ++I)
Diana Picus116bbab2017-01-13 09:58:52 +00001071 MIB.add(MI.getOperand(I));
Jonas Paulsson7fa69cd2015-12-04 12:48:51 +00001072 MBB->insert(MI, MIB);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001073 return finishConvertToThreeAddress(&MI, MIB, LV);
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001074 }
1075 }
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001076
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001077 // Try to convert an AND into an RISBG-type instruction.
1078 if (LogicOp And = interpretAndImmediate(Opcode)) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001079 uint64_t Imm = MI.getOperand(2).getImm() << And.ImmLSB;
Richard Sandiford70284282013-10-01 14:20:41 +00001080 // AND IMMEDIATE leaves the other bits of the register unchanged.
1081 Imm |= allOnes(And.RegSize) & ~(allOnes(And.ImmSize) << And.ImmLSB);
1082 unsigned Start, End;
1083 if (isRxSBGMask(Imm, And.RegSize, Start, End)) {
1084 unsigned NewOpcode;
Ulrich Weigand371d10a2015-03-31 12:58:17 +00001085 if (And.RegSize == 64) {
Richard Sandiford70284282013-10-01 14:20:41 +00001086 NewOpcode = SystemZ::RISBG;
Ulrich Weigand371d10a2015-03-31 12:58:17 +00001087 // Prefer RISBGN if available, since it does not clobber CC.
1088 if (STI.hasMiscellaneousExtensions())
1089 NewOpcode = SystemZ::RISBGN;
1090 } else {
Richard Sandiford70284282013-10-01 14:20:41 +00001091 NewOpcode = SystemZ::RISBMux;
1092 Start &= 31;
1093 End &= 31;
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001094 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001095 MachineOperand &Dest = MI.getOperand(0);
1096 MachineOperand &Src = MI.getOperand(1);
Richard Sandiford70284282013-10-01 14:20:41 +00001097 MachineInstrBuilder MIB =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001098 BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpcode))
Diana Picus116bbab2017-01-13 09:58:52 +00001099 .add(Dest)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001100 .addReg(0)
1101 .addReg(Src.getReg(), getKillRegState(Src.isKill()),
1102 Src.getSubReg())
1103 .addImm(Start)
1104 .addImm(End + 128)
1105 .addImm(0);
1106 return finishConvertToThreeAddress(&MI, MIB, LV);
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001107 }
1108 }
Craig Topper062a2ba2014-04-25 05:30:21 +00001109 return nullptr;
Richard Sandifordff6c5a52013-07-19 16:12:08 +00001110}
1111
Keno Fischere70b31f2015-06-08 20:09:58 +00001112MachineInstr *SystemZInstrInfo::foldMemoryOperandImpl(
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001113 MachineFunction &MF, MachineInstr &MI, ArrayRef<unsigned> Ops,
Jonas Paulsson8e5b0c62016-05-10 08:09:37 +00001114 MachineBasicBlock::iterator InsertPt, int FrameIndex,
1115 LiveIntervals *LIS) const {
1116 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Matthias Braun941a7052016-07-28 18:40:00 +00001117 const MachineFrameInfo &MFI = MF.getFrameInfo();
1118 unsigned Size = MFI.getObjectSize(FrameIndex);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001119 unsigned Opcode = MI.getOpcode();
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001120
Richard Sandiford6af6ff12013-10-15 08:42:59 +00001121 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001122 if (LIS != nullptr && (Opcode == SystemZ::LA || Opcode == SystemZ::LAY) &&
1123 isInt<8>(MI.getOperand(2).getImm()) && !MI.getOperand(3).getReg()) {
Jonas Paulsson8e5b0c62016-05-10 08:09:37 +00001124
1125 // Check CC liveness, since new instruction introduces a dead
1126 // def of CC.
1127 MCRegUnitIterator CCUnit(SystemZ::CC, TRI);
1128 LiveRange &CCLiveRange = LIS->getRegUnit(*CCUnit);
1129 ++CCUnit;
Eugene Zelenko3943d2b2017-01-24 22:10:43 +00001130 assert(!CCUnit.isValid() && "CC only has one reg unit.");
Jonas Paulsson8e5b0c62016-05-10 08:09:37 +00001131 SlotIndex MISlot =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001132 LIS->getSlotIndexes()->getInstructionIndex(MI).getRegSlot();
Jonas Paulsson8e5b0c62016-05-10 08:09:37 +00001133 if (!CCLiveRange.liveAt(MISlot)) {
1134 // LA(Y) %reg, CONST(%reg) -> AGSI %mem, CONST
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001135 MachineInstr *BuiltMI = BuildMI(*InsertPt->getParent(), InsertPt,
1136 MI.getDebugLoc(), get(SystemZ::AGSI))
1137 .addFrameIndex(FrameIndex)
1138 .addImm(0)
1139 .addImm(MI.getOperand(2).getImm());
Jonas Paulsson8e5b0c62016-05-10 08:09:37 +00001140 BuiltMI->findRegisterDefOperand(SystemZ::CC)->setIsDead(true);
1141 CCLiveRange.createDeadDef(MISlot, LIS->getVNInfoAllocator());
1142 return BuiltMI;
1143 }
Richard Sandiford6af6ff12013-10-15 08:42:59 +00001144 }
Craig Topper062a2ba2014-04-25 05:30:21 +00001145 return nullptr;
Richard Sandiford6af6ff12013-10-15 08:42:59 +00001146 }
1147
1148 // All other cases require a single operand.
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001149 if (Ops.size() != 1)
Craig Topper062a2ba2014-04-25 05:30:21 +00001150 return nullptr;
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001151
1152 unsigned OpNum = Ops[0];
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001153 assert(Size * 8 ==
1154 TRI->getRegSizeInBits(*MF.getRegInfo()
1155 .getRegClass(MI.getOperand(OpNum).getReg())) &&
Benjamin Kramer421c8fb2013-07-02 21:17:31 +00001156 "Invalid size combination");
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001157
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001158 if ((Opcode == SystemZ::AHI || Opcode == SystemZ::AGHI) && OpNum == 0 &&
1159 isInt<8>(MI.getOperand(2).getImm())) {
Richard Sandiford6af6ff12013-10-15 08:42:59 +00001160 // A(G)HI %reg, CONST -> A(G)SI %mem, CONST
1161 Opcode = (Opcode == SystemZ::AHI ? SystemZ::ASI : SystemZ::AGSI);
Jonas Paulsson9028acf2016-05-02 09:37:40 +00001162 MachineInstr *BuiltMI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001163 BuildMI(*InsertPt->getParent(), InsertPt, MI.getDebugLoc(), get(Opcode))
1164 .addFrameIndex(FrameIndex)
1165 .addImm(0)
1166 .addImm(MI.getOperand(2).getImm());
1167 transferDeadCC(&MI, BuiltMI);
Jonas Paulsson9028acf2016-05-02 09:37:40 +00001168 return BuiltMI;
Richard Sandiford6af6ff12013-10-15 08:42:59 +00001169 }
1170
Richard Sandiford3f0edc22013-07-12 08:37:17 +00001171 if (Opcode == SystemZ::LGDR || Opcode == SystemZ::LDGR) {
1172 bool Op0IsGPR = (Opcode == SystemZ::LGDR);
1173 bool Op1IsGPR = (Opcode == SystemZ::LDGR);
1174 // If we're spilling the destination of an LDGR or LGDR, store the
1175 // source register instead.
1176 if (OpNum == 0) {
1177 unsigned StoreOpcode = Op1IsGPR ? SystemZ::STG : SystemZ::STD;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001178 return BuildMI(*InsertPt->getParent(), InsertPt, MI.getDebugLoc(),
Keno Fischere70b31f2015-06-08 20:09:58 +00001179 get(StoreOpcode))
Diana Picus116bbab2017-01-13 09:58:52 +00001180 .add(MI.getOperand(1))
Keno Fischere70b31f2015-06-08 20:09:58 +00001181 .addFrameIndex(FrameIndex)
1182 .addImm(0)
1183 .addReg(0);
Richard Sandiford3f0edc22013-07-12 08:37:17 +00001184 }
1185 // If we're spilling the source of an LDGR or LGDR, load the
1186 // destination register instead.
1187 if (OpNum == 1) {
1188 unsigned LoadOpcode = Op0IsGPR ? SystemZ::LG : SystemZ::LD;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001189 return BuildMI(*InsertPt->getParent(), InsertPt, MI.getDebugLoc(),
Jonas Paulssonbd654212017-03-21 05:49:40 +00001190 get(LoadOpcode))
1191 .add(MI.getOperand(0))
1192 .addFrameIndex(FrameIndex)
1193 .addImm(0)
1194 .addReg(0);
Richard Sandiford3f0edc22013-07-12 08:37:17 +00001195 }
1196 }
1197
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001198 // Look for cases where the source of a simple store or the destination
1199 // of a simple load is being spilled. Try to use MVC instead.
1200 //
1201 // Although MVC is in practice a fast choice in these cases, it is still
1202 // logically a bytewise copy. This means that we cannot use it if the
Richard Sandiford067817e2013-09-27 15:29:20 +00001203 // load or store is volatile. We also wouldn't be able to use MVC if
1204 // the two memories partially overlap, but that case cannot occur here,
1205 // because we know that one of the memories is a full frame index.
1206 //
1207 // For performance reasons, we also want to avoid using MVC if the addresses
1208 // might be equal. We don't worry about that case here, because spill slot
1209 // coloring happens later, and because we have special code to remove
1210 // MVCs that turn out to be redundant.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001211 if (OpNum == 0 && MI.hasOneMemOperand()) {
1212 MachineMemOperand *MMO = *MI.memoperands_begin();
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001213 if (MMO->getSize() == Size && !MMO->isVolatile()) {
1214 // Handle conversion of loads.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001215 if (isSimpleBD12Move(&MI, SystemZII::SimpleBDXLoad)) {
1216 return BuildMI(*InsertPt->getParent(), InsertPt, MI.getDebugLoc(),
Keno Fischere70b31f2015-06-08 20:09:58 +00001217 get(SystemZ::MVC))
1218 .addFrameIndex(FrameIndex)
1219 .addImm(0)
1220 .addImm(Size)
Diana Picus116bbab2017-01-13 09:58:52 +00001221 .add(MI.getOperand(1))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001222 .addImm(MI.getOperand(2).getImm())
Keno Fischere70b31f2015-06-08 20:09:58 +00001223 .addMemOperand(MMO);
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001224 }
1225 // Handle conversion of stores.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001226 if (isSimpleBD12Move(&MI, SystemZII::SimpleBDXStore)) {
1227 return BuildMI(*InsertPt->getParent(), InsertPt, MI.getDebugLoc(),
Keno Fischere70b31f2015-06-08 20:09:58 +00001228 get(SystemZ::MVC))
Diana Picus116bbab2017-01-13 09:58:52 +00001229 .add(MI.getOperand(1))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001230 .addImm(MI.getOperand(2).getImm())
Keno Fischere70b31f2015-06-08 20:09:58 +00001231 .addImm(Size)
1232 .addFrameIndex(FrameIndex)
1233 .addImm(0)
1234 .addMemOperand(MMO);
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001235 }
1236 }
1237 }
1238
Richard Sandiforded1fab62013-07-03 10:10:02 +00001239 // If the spilled operand is the final one, try to change <INSN>R
1240 // into <INSN>.
Richard Sandiford3f0edc22013-07-12 08:37:17 +00001241 int MemOpcode = SystemZ::getMemOpcode(Opcode);
Richard Sandiforded1fab62013-07-03 10:10:02 +00001242 if (MemOpcode >= 0) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001243 unsigned NumOps = MI.getNumExplicitOperands();
Richard Sandiforded1fab62013-07-03 10:10:02 +00001244 if (OpNum == NumOps - 1) {
1245 const MCInstrDesc &MemDesc = get(MemOpcode);
1246 uint64_t AccessBytes = SystemZII::getAccessSize(MemDesc.TSFlags);
1247 assert(AccessBytes != 0 && "Size of access should be known");
1248 assert(AccessBytes <= Size && "Access outside the frame index");
1249 uint64_t Offset = Size - AccessBytes;
Keno Fischere70b31f2015-06-08 20:09:58 +00001250 MachineInstrBuilder MIB = BuildMI(*InsertPt->getParent(), InsertPt,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001251 MI.getDebugLoc(), get(MemOpcode));
Richard Sandiforded1fab62013-07-03 10:10:02 +00001252 for (unsigned I = 0; I < OpNum; ++I)
Diana Picus116bbab2017-01-13 09:58:52 +00001253 MIB.add(MI.getOperand(I));
Richard Sandiforded1fab62013-07-03 10:10:02 +00001254 MIB.addFrameIndex(FrameIndex).addImm(Offset);
1255 if (MemDesc.TSFlags & SystemZII::HasIndex)
1256 MIB.addReg(0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001257 transferDeadCC(&MI, MIB);
Richard Sandiforded1fab62013-07-03 10:10:02 +00001258 return MIB;
1259 }
1260 }
1261
Craig Topper062a2ba2014-04-25 05:30:21 +00001262 return nullptr;
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001263}
1264
Keno Fischere70b31f2015-06-08 20:09:58 +00001265MachineInstr *SystemZInstrInfo::foldMemoryOperandImpl(
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001266 MachineFunction &MF, MachineInstr &MI, ArrayRef<unsigned> Ops,
1267 MachineBasicBlock::iterator InsertPt, MachineInstr &LoadMI,
Jonas Paulsson8e5b0c62016-05-10 08:09:37 +00001268 LiveIntervals *LIS) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00001269 return nullptr;
Richard Sandifordf6bae1e2013-07-02 15:28:56 +00001270}
1271
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001272bool SystemZInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1273 switch (MI.getOpcode()) {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001274 case SystemZ::L128:
1275 splitMove(MI, SystemZ::LG);
1276 return true;
1277
1278 case SystemZ::ST128:
1279 splitMove(MI, SystemZ::STG);
1280 return true;
1281
1282 case SystemZ::LX:
1283 splitMove(MI, SystemZ::LD);
1284 return true;
1285
1286 case SystemZ::STX:
1287 splitMove(MI, SystemZ::STD);
1288 return true;
1289
Richard Sandiford89e160d2013-10-01 12:11:47 +00001290 case SystemZ::LBMux:
1291 expandRXYPseudo(MI, SystemZ::LB, SystemZ::LBH);
1292 return true;
1293
1294 case SystemZ::LHMux:
1295 expandRXYPseudo(MI, SystemZ::LH, SystemZ::LHH);
1296 return true;
1297
Richard Sandiford21235a22013-10-01 12:49:07 +00001298 case SystemZ::LLCRMux:
1299 expandZExtPseudo(MI, SystemZ::LLCR, 8);
1300 return true;
1301
1302 case SystemZ::LLHRMux:
1303 expandZExtPseudo(MI, SystemZ::LLHR, 16);
1304 return true;
1305
Richard Sandiford0d46b1a2013-10-01 12:19:08 +00001306 case SystemZ::LLCMux:
1307 expandRXYPseudo(MI, SystemZ::LLC, SystemZ::LLCH);
1308 return true;
1309
1310 case SystemZ::LLHMux:
1311 expandRXYPseudo(MI, SystemZ::LLH, SystemZ::LLHH);
1312 return true;
1313
Richard Sandiford0755c932013-10-01 11:26:28 +00001314 case SystemZ::LMux:
1315 expandRXYPseudo(MI, SystemZ::L, SystemZ::LFH);
1316 return true;
1317
Ulrich Weigand524f2762016-11-28 13:34:08 +00001318 case SystemZ::LOCMux:
1319 expandLOCPseudo(MI, SystemZ::LOC, SystemZ::LOCFH);
1320 return true;
1321
1322 case SystemZ::LOCHIMux:
1323 expandLOCPseudo(MI, SystemZ::LOCHI, SystemZ::LOCHHI);
1324 return true;
1325
1326 case SystemZ::LOCRMux:
1327 expandLOCRPseudo(MI, SystemZ::LOCR, SystemZ::LOCFHR);
1328 return true;
1329
Richard Sandiford5469c392013-10-01 12:22:49 +00001330 case SystemZ::STCMux:
1331 expandRXYPseudo(MI, SystemZ::STC, SystemZ::STCH);
1332 return true;
1333
1334 case SystemZ::STHMux:
1335 expandRXYPseudo(MI, SystemZ::STH, SystemZ::STHH);
1336 return true;
1337
Richard Sandiford0755c932013-10-01 11:26:28 +00001338 case SystemZ::STMux:
1339 expandRXYPseudo(MI, SystemZ::ST, SystemZ::STFH);
1340 return true;
1341
Ulrich Weigand524f2762016-11-28 13:34:08 +00001342 case SystemZ::STOCMux:
1343 expandLOCPseudo(MI, SystemZ::STOC, SystemZ::STOCFH);
1344 return true;
1345
Richard Sandiford01240232013-10-01 13:02:28 +00001346 case SystemZ::LHIMux:
1347 expandRIPseudo(MI, SystemZ::LHI, SystemZ::IIHF, true);
1348 return true;
1349
1350 case SystemZ::IIFMux:
1351 expandRIPseudo(MI, SystemZ::IILF, SystemZ::IIHF, false);
1352 return true;
1353
Richard Sandiford1a569312013-10-01 13:18:56 +00001354 case SystemZ::IILMux:
1355 expandRIPseudo(MI, SystemZ::IILL, SystemZ::IIHL, false);
1356 return true;
1357
1358 case SystemZ::IIHMux:
1359 expandRIPseudo(MI, SystemZ::IILH, SystemZ::IIHH, false);
1360 return true;
1361
Richard Sandiford70284282013-10-01 14:20:41 +00001362 case SystemZ::NIFMux:
1363 expandRIPseudo(MI, SystemZ::NILF, SystemZ::NIHF, false);
1364 return true;
1365
1366 case SystemZ::NILMux:
1367 expandRIPseudo(MI, SystemZ::NILL, SystemZ::NIHL, false);
1368 return true;
1369
1370 case SystemZ::NIHMux:
1371 expandRIPseudo(MI, SystemZ::NILH, SystemZ::NIHH, false);
1372 return true;
1373
Richard Sandiford6e96ac62013-10-01 13:22:41 +00001374 case SystemZ::OIFMux:
1375 expandRIPseudo(MI, SystemZ::OILF, SystemZ::OIHF, false);
1376 return true;
1377
1378 case SystemZ::OILMux:
1379 expandRIPseudo(MI, SystemZ::OILL, SystemZ::OIHL, false);
1380 return true;
1381
1382 case SystemZ::OIHMux:
1383 expandRIPseudo(MI, SystemZ::OILH, SystemZ::OIHH, false);
1384 return true;
1385
Richard Sandiford5718dac2013-10-01 14:08:44 +00001386 case SystemZ::XIFMux:
1387 expandRIPseudo(MI, SystemZ::XILF, SystemZ::XIHF, false);
1388 return true;
1389
Richard Sandiford2cac7632013-10-01 14:41:52 +00001390 case SystemZ::TMLMux:
1391 expandRIPseudo(MI, SystemZ::TMLL, SystemZ::TMHL, false);
1392 return true;
1393
1394 case SystemZ::TMHMux:
1395 expandRIPseudo(MI, SystemZ::TMLH, SystemZ::TMHH, false);
1396 return true;
1397
Richard Sandiford42a694f2013-10-01 14:53:46 +00001398 case SystemZ::AHIMux:
1399 expandRIPseudo(MI, SystemZ::AHI, SystemZ::AIH, false);
1400 return true;
1401
1402 case SystemZ::AHIMuxK:
1403 expandRIEPseudo(MI, SystemZ::AHI, SystemZ::AHIK, SystemZ::AIH);
1404 return true;
1405
1406 case SystemZ::AFIMux:
1407 expandRIPseudo(MI, SystemZ::AFI, SystemZ::AIH, false);
1408 return true;
1409
Ulrich Weigand75839912016-11-28 13:40:08 +00001410 case SystemZ::CHIMux:
1411 expandRIPseudo(MI, SystemZ::CHI, SystemZ::CIH, false);
1412 return true;
1413
Richard Sandiforda9ac0e02013-10-01 14:56:23 +00001414 case SystemZ::CFIMux:
1415 expandRIPseudo(MI, SystemZ::CFI, SystemZ::CIH, false);
1416 return true;
1417
1418 case SystemZ::CLFIMux:
1419 expandRIPseudo(MI, SystemZ::CLFI, SystemZ::CLIH, false);
1420 return true;
1421
Richard Sandifordb63e3002013-10-01 15:00:44 +00001422 case SystemZ::CMux:
1423 expandRXYPseudo(MI, SystemZ::C, SystemZ::CHF);
1424 return true;
1425
1426 case SystemZ::CLMux:
1427 expandRXYPseudo(MI, SystemZ::CL, SystemZ::CLHF);
1428 return true;
1429
Richard Sandiford70284282013-10-01 14:20:41 +00001430 case SystemZ::RISBMux: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001431 bool DestIsHigh = isHighReg(MI.getOperand(0).getReg());
1432 bool SrcIsHigh = isHighReg(MI.getOperand(2).getReg());
Richard Sandiford70284282013-10-01 14:20:41 +00001433 if (SrcIsHigh == DestIsHigh)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001434 MI.setDesc(get(DestIsHigh ? SystemZ::RISBHH : SystemZ::RISBLL));
Richard Sandiford70284282013-10-01 14:20:41 +00001435 else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001436 MI.setDesc(get(DestIsHigh ? SystemZ::RISBHL : SystemZ::RISBLH));
1437 MI.getOperand(5).setImm(MI.getOperand(5).getImm() ^ 32);
Richard Sandiford70284282013-10-01 14:20:41 +00001438 }
1439 return true;
1440 }
1441
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001442 case SystemZ::ADJDYNALLOC:
1443 splitAdjDynAlloc(MI);
1444 return true;
1445
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +00001446 case TargetOpcode::LOAD_STACK_GUARD:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001447 expandLoadStackGuard(&MI);
Marcin Koscielnickiaef3b5b2016-04-24 13:57:49 +00001448 return true;
1449
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001450 default:
1451 return false;
1452 }
1453}
1454
Sjoerd Meijer0eb96ed2016-07-29 08:16:16 +00001455unsigned SystemZInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001456 if (MI.getOpcode() == TargetOpcode::INLINEASM) {
1457 const MachineFunction *MF = MI.getParent()->getParent();
1458 const char *AsmStr = MI.getOperand(0).getSymbolName();
Richard Sandiford312425f2013-05-20 14:23:08 +00001459 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
1460 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001461 return MI.getDesc().getSize();
Richard Sandiford312425f2013-05-20 14:23:08 +00001462}
1463
Richard Sandiford53c9efd2013-05-28 10:13:54 +00001464SystemZII::Branch
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001465SystemZInstrInfo::getBranchInfo(const MachineInstr &MI) const {
1466 switch (MI.getOpcode()) {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001467 case SystemZ::BR:
Ulrich Weigand2b3482f2017-07-17 17:41:11 +00001468 case SystemZ::BI:
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001469 case SystemZ::J:
1470 case SystemZ::JG:
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001471 return SystemZII::Branch(SystemZII::BranchNormal, SystemZ::CCMASK_ANY,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001472 SystemZ::CCMASK_ANY, &MI.getOperand(0));
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001473
1474 case SystemZ::BRC:
1475 case SystemZ::BRCL:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001476 return SystemZII::Branch(SystemZII::BranchNormal, MI.getOperand(0).getImm(),
1477 MI.getOperand(1).getImm(), &MI.getOperand(2));
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001478
Richard Sandifordc2121252013-08-05 11:23:46 +00001479 case SystemZ::BRCT:
Ulrich Weigand75839912016-11-28 13:40:08 +00001480 case SystemZ::BRCTH:
Richard Sandifordc2121252013-08-05 11:23:46 +00001481 return SystemZII::Branch(SystemZII::BranchCT, SystemZ::CCMASK_ICMP,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001482 SystemZ::CCMASK_CMP_NE, &MI.getOperand(2));
Richard Sandifordc2121252013-08-05 11:23:46 +00001483
1484 case SystemZ::BRCTG:
1485 return SystemZII::Branch(SystemZII::BranchCTG, SystemZ::CCMASK_ICMP,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001486 SystemZ::CCMASK_CMP_NE, &MI.getOperand(2));
Richard Sandifordc2121252013-08-05 11:23:46 +00001487
Richard Sandiforde1d9f002013-05-29 11:58:52 +00001488 case SystemZ::CIJ:
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001489 case SystemZ::CRJ:
Richard Sandiford3d768e32013-07-31 12:30:20 +00001490 return SystemZII::Branch(SystemZII::BranchC, SystemZ::CCMASK_ICMP,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001491 MI.getOperand(2).getImm(), &MI.getOperand(3));
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001492
Richard Sandiford93183ee2013-09-18 09:56:40 +00001493 case SystemZ::CLIJ:
1494 case SystemZ::CLRJ:
1495 return SystemZII::Branch(SystemZII::BranchCL, SystemZ::CCMASK_ICMP,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001496 MI.getOperand(2).getImm(), &MI.getOperand(3));
Richard Sandiford93183ee2013-09-18 09:56:40 +00001497
Richard Sandiforde1d9f002013-05-29 11:58:52 +00001498 case SystemZ::CGIJ:
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001499 case SystemZ::CGRJ:
Richard Sandiford3d768e32013-07-31 12:30:20 +00001500 return SystemZII::Branch(SystemZII::BranchCG, SystemZ::CCMASK_ICMP,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001501 MI.getOperand(2).getImm(), &MI.getOperand(3));
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001502
Richard Sandiford93183ee2013-09-18 09:56:40 +00001503 case SystemZ::CLGIJ:
1504 case SystemZ::CLGRJ:
1505 return SystemZII::Branch(SystemZII::BranchCLG, SystemZ::CCMASK_ICMP,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001506 MI.getOperand(2).getImm(), &MI.getOperand(3));
Richard Sandiford93183ee2013-09-18 09:56:40 +00001507
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001508 default:
Richard Sandiford53c9efd2013-05-28 10:13:54 +00001509 llvm_unreachable("Unrecognized branch opcode");
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001510 }
1511}
1512
1513void SystemZInstrInfo::getLoadStoreOpcodes(const TargetRegisterClass *RC,
1514 unsigned &LoadOpcode,
1515 unsigned &StoreOpcode) const {
1516 if (RC == &SystemZ::GR32BitRegClass || RC == &SystemZ::ADDR32BitRegClass) {
1517 LoadOpcode = SystemZ::L;
Richard Sandiford6cbd7f02013-09-25 10:29:47 +00001518 StoreOpcode = SystemZ::ST;
Richard Sandiford0755c932013-10-01 11:26:28 +00001519 } else if (RC == &SystemZ::GRH32BitRegClass) {
1520 LoadOpcode = SystemZ::LFH;
1521 StoreOpcode = SystemZ::STFH;
1522 } else if (RC == &SystemZ::GRX32BitRegClass) {
1523 LoadOpcode = SystemZ::LMux;
1524 StoreOpcode = SystemZ::STMux;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001525 } else if (RC == &SystemZ::GR64BitRegClass ||
1526 RC == &SystemZ::ADDR64BitRegClass) {
1527 LoadOpcode = SystemZ::LG;
1528 StoreOpcode = SystemZ::STG;
1529 } else if (RC == &SystemZ::GR128BitRegClass ||
1530 RC == &SystemZ::ADDR128BitRegClass) {
1531 LoadOpcode = SystemZ::L128;
1532 StoreOpcode = SystemZ::ST128;
1533 } else if (RC == &SystemZ::FP32BitRegClass) {
1534 LoadOpcode = SystemZ::LE;
1535 StoreOpcode = SystemZ::STE;
1536 } else if (RC == &SystemZ::FP64BitRegClass) {
1537 LoadOpcode = SystemZ::LD;
1538 StoreOpcode = SystemZ::STD;
1539 } else if (RC == &SystemZ::FP128BitRegClass) {
1540 LoadOpcode = SystemZ::LX;
1541 StoreOpcode = SystemZ::STX;
Ulrich Weigand49506d72015-05-05 19:28:34 +00001542 } else if (RC == &SystemZ::VR32BitRegClass) {
1543 LoadOpcode = SystemZ::VL32;
1544 StoreOpcode = SystemZ::VST32;
1545 } else if (RC == &SystemZ::VR64BitRegClass) {
1546 LoadOpcode = SystemZ::VL64;
1547 StoreOpcode = SystemZ::VST64;
Ulrich Weigandce4c1092015-05-05 19:25:42 +00001548 } else if (RC == &SystemZ::VF128BitRegClass ||
1549 RC == &SystemZ::VR128BitRegClass) {
1550 LoadOpcode = SystemZ::VL;
1551 StoreOpcode = SystemZ::VST;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001552 } else
1553 llvm_unreachable("Unsupported regclass to load or store");
1554}
1555
1556unsigned SystemZInstrInfo::getOpcodeForOffset(unsigned Opcode,
1557 int64_t Offset) const {
1558 const MCInstrDesc &MCID = get(Opcode);
1559 int64_t Offset2 = (MCID.TSFlags & SystemZII::Is128Bit ? Offset + 8 : Offset);
1560 if (isUInt<12>(Offset) && isUInt<12>(Offset2)) {
1561 // Get the instruction to use for unsigned 12-bit displacements.
1562 int Disp12Opcode = SystemZ::getDisp12Opcode(Opcode);
1563 if (Disp12Opcode >= 0)
1564 return Disp12Opcode;
1565
1566 // All address-related instructions can use unsigned 12-bit
1567 // displacements.
1568 return Opcode;
1569 }
1570 if (isInt<20>(Offset) && isInt<20>(Offset2)) {
1571 // Get the instruction to use for signed 20-bit displacements.
1572 int Disp20Opcode = SystemZ::getDisp20Opcode(Opcode);
1573 if (Disp20Opcode >= 0)
1574 return Disp20Opcode;
1575
1576 // Check whether Opcode allows signed 20-bit displacements.
1577 if (MCID.TSFlags & SystemZII::Has20BitOffset)
1578 return Opcode;
1579 }
1580 return 0;
1581}
1582
Richard Sandifordb49a3ab2013-08-05 11:03:20 +00001583unsigned SystemZInstrInfo::getLoadAndTest(unsigned Opcode) const {
1584 switch (Opcode) {
Ulrich Weigand371d10a2015-03-31 12:58:17 +00001585 case SystemZ::L: return SystemZ::LT;
1586 case SystemZ::LY: return SystemZ::LT;
1587 case SystemZ::LG: return SystemZ::LTG;
1588 case SystemZ::LGF: return SystemZ::LTGF;
1589 case SystemZ::LR: return SystemZ::LTR;
1590 case SystemZ::LGFR: return SystemZ::LTGFR;
1591 case SystemZ::LGR: return SystemZ::LTGR;
1592 case SystemZ::LER: return SystemZ::LTEBR;
1593 case SystemZ::LDR: return SystemZ::LTDBR;
1594 case SystemZ::LXR: return SystemZ::LTXBR;
Jonas Paulsson12629322015-10-01 18:12:28 +00001595 case SystemZ::LCDFR: return SystemZ::LCDBR;
1596 case SystemZ::LPDFR: return SystemZ::LPDBR;
1597 case SystemZ::LNDFR: return SystemZ::LNDBR;
1598 case SystemZ::LCDFR_32: return SystemZ::LCEBR;
1599 case SystemZ::LPDFR_32: return SystemZ::LPEBR;
1600 case SystemZ::LNDFR_32: return SystemZ::LNEBR;
Ulrich Weigand371d10a2015-03-31 12:58:17 +00001601 // On zEC12 we prefer to use RISBGN. But if there is a chance to
1602 // actually use the condition code, we may turn it back into RISGB.
1603 // Note that RISBG is not really a "load-and-test" instruction,
1604 // but sets the same condition code values, so is OK to use here.
1605 case SystemZ::RISBGN: return SystemZ::RISBG;
1606 default: return 0;
Richard Sandifordb49a3ab2013-08-05 11:03:20 +00001607 }
1608}
1609
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001610// Return true if Mask matches the regexp 0*1+0*, given that zero masks
1611// have already been filtered out. Store the first set bit in LSB and
1612// the number of set bits in Length if so.
1613static bool isStringOfOnes(uint64_t Mask, unsigned &LSB, unsigned &Length) {
1614 unsigned First = findFirstSet(Mask);
1615 uint64_t Top = (Mask >> First) + 1;
1616 if ((Top & -Top) == Top) {
1617 LSB = First;
1618 Length = findFirstSet(Top);
1619 return true;
1620 }
1621 return false;
1622}
1623
1624bool SystemZInstrInfo::isRxSBGMask(uint64_t Mask, unsigned BitSize,
1625 unsigned &Start, unsigned &End) const {
1626 // Reject trivial all-zero masks.
Ulrich Weigandce4c1092015-05-05 19:25:42 +00001627 Mask &= allOnes(BitSize);
Richard Sandiford6a06ba32013-07-31 11:36:35 +00001628 if (Mask == 0)
1629 return false;
1630
1631 // Handle the 1+0+ or 0+1+0* cases. Start then specifies the index of
1632 // the msb and End specifies the index of the lsb.
1633 unsigned LSB, Length;
1634 if (isStringOfOnes(Mask, LSB, Length)) {
1635 Start = 63 - (LSB + Length - 1);
1636 End = 63 - LSB;
1637 return true;
1638 }
1639
1640 // Handle the wrap-around 1+0+1+ cases. Start then specifies the msb
1641 // of the low 1s and End specifies the lsb of the high 1s.
1642 if (isStringOfOnes(Mask ^ allOnes(BitSize), LSB, Length)) {
1643 assert(LSB > 0 && "Bottom bit must be set");
1644 assert(LSB + Length < BitSize && "Top bit must be set");
1645 Start = 63 - (LSB - 1);
1646 End = 63 - (LSB + Length);
1647 return true;
1648 }
1649
1650 return false;
1651}
1652
Zhan Jun Liauab42cbc2016-06-10 19:58:10 +00001653unsigned SystemZInstrInfo::getFusedCompare(unsigned Opcode,
1654 SystemZII::FusedCompareType Type,
1655 const MachineInstr *MI) const {
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001656 switch (Opcode) {
Richard Sandiforde1d9f002013-05-29 11:58:52 +00001657 case SystemZ::CHI:
Richard Sandiforde1d9f002013-05-29 11:58:52 +00001658 case SystemZ::CGHI:
Ulrich Weigand2eb027d2016-04-07 16:11:44 +00001659 if (!(MI && isInt<8>(MI->getOperand(1).getImm())))
1660 return 0;
1661 break;
Richard Sandiford93183ee2013-09-18 09:56:40 +00001662 case SystemZ::CLFI:
Richard Sandiford93183ee2013-09-18 09:56:40 +00001663 case SystemZ::CLGFI:
Ulrich Weigand2eb027d2016-04-07 16:11:44 +00001664 if (!(MI && isUInt<8>(MI->getOperand(1).getImm())))
1665 return 0;
Ulrich Weiganda0e73252016-11-11 12:48:26 +00001666 break;
1667 case SystemZ::CL:
1668 case SystemZ::CLG:
1669 if (!STI.hasMiscellaneousExtensions())
1670 return 0;
1671 if (!(MI && MI->getOperand(3).getReg() == 0))
1672 return 0;
1673 break;
Ulrich Weigand2eb027d2016-04-07 16:11:44 +00001674 }
1675 switch (Type) {
1676 case SystemZII::CompareAndBranch:
1677 switch (Opcode) {
1678 case SystemZ::CR:
1679 return SystemZ::CRJ;
1680 case SystemZ::CGR:
1681 return SystemZ::CGRJ;
1682 case SystemZ::CHI:
1683 return SystemZ::CIJ;
1684 case SystemZ::CGHI:
1685 return SystemZ::CGIJ;
1686 case SystemZ::CLR:
1687 return SystemZ::CLRJ;
1688 case SystemZ::CLGR:
1689 return SystemZ::CLGRJ;
1690 case SystemZ::CLFI:
1691 return SystemZ::CLIJ;
1692 case SystemZ::CLGFI:
1693 return SystemZ::CLGIJ;
1694 default:
1695 return 0;
1696 }
1697 case SystemZII::CompareAndReturn:
1698 switch (Opcode) {
1699 case SystemZ::CR:
1700 return SystemZ::CRBReturn;
1701 case SystemZ::CGR:
1702 return SystemZ::CGRBReturn;
1703 case SystemZ::CHI:
1704 return SystemZ::CIBReturn;
1705 case SystemZ::CGHI:
1706 return SystemZ::CGIBReturn;
1707 case SystemZ::CLR:
1708 return SystemZ::CLRBReturn;
1709 case SystemZ::CLGR:
1710 return SystemZ::CLGRBReturn;
1711 case SystemZ::CLFI:
1712 return SystemZ::CLIBReturn;
1713 case SystemZ::CLGFI:
1714 return SystemZ::CLGIBReturn;
1715 default:
1716 return 0;
1717 }
Ulrich Weigand848a5132016-04-11 12:12:32 +00001718 case SystemZII::CompareAndSibcall:
1719 switch (Opcode) {
1720 case SystemZ::CR:
1721 return SystemZ::CRBCall;
1722 case SystemZ::CGR:
1723 return SystemZ::CGRBCall;
1724 case SystemZ::CHI:
1725 return SystemZ::CIBCall;
1726 case SystemZ::CGHI:
1727 return SystemZ::CGIBCall;
1728 case SystemZ::CLR:
1729 return SystemZ::CLRBCall;
1730 case SystemZ::CLGR:
1731 return SystemZ::CLGRBCall;
1732 case SystemZ::CLFI:
1733 return SystemZ::CLIBCall;
1734 case SystemZ::CLGFI:
1735 return SystemZ::CLGIBCall;
1736 default:
1737 return 0;
1738 }
Zhan Jun Liauab42cbc2016-06-10 19:58:10 +00001739 case SystemZII::CompareAndTrap:
1740 switch (Opcode) {
1741 case SystemZ::CR:
1742 return SystemZ::CRT;
1743 case SystemZ::CGR:
1744 return SystemZ::CGRT;
1745 case SystemZ::CHI:
1746 return SystemZ::CIT;
1747 case SystemZ::CGHI:
1748 return SystemZ::CGIT;
1749 case SystemZ::CLR:
1750 return SystemZ::CLRT;
1751 case SystemZ::CLGR:
1752 return SystemZ::CLGRT;
1753 case SystemZ::CLFI:
1754 return SystemZ::CLFIT;
1755 case SystemZ::CLGFI:
1756 return SystemZ::CLGIT;
Ulrich Weiganda0e73252016-11-11 12:48:26 +00001757 case SystemZ::CL:
1758 return SystemZ::CLT;
1759 case SystemZ::CLG:
1760 return SystemZ::CLGT;
Zhan Jun Liauab42cbc2016-06-10 19:58:10 +00001761 default:
1762 return 0;
1763 }
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001764 }
Ulrich Weigand79391ee2016-04-07 16:33:25 +00001765 return 0;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +00001766}
1767
Ulrich Weigand2d9e3d92016-11-28 13:59:22 +00001768unsigned SystemZInstrInfo::getLoadAndTrap(unsigned Opcode) const {
1769 if (!STI.hasLoadAndTrap())
1770 return 0;
1771 switch (Opcode) {
1772 case SystemZ::L:
1773 case SystemZ::LY:
1774 return SystemZ::LAT;
1775 case SystemZ::LG:
1776 return SystemZ::LGAT;
1777 case SystemZ::LFH:
1778 return SystemZ::LFHAT;
1779 case SystemZ::LLGF:
1780 return SystemZ::LLGFAT;
1781 case SystemZ::LLGT:
1782 return SystemZ::LLGTAT;
1783 }
1784 return 0;
1785}
1786
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001787void SystemZInstrInfo::loadImmediate(MachineBasicBlock &MBB,
1788 MachineBasicBlock::iterator MBBI,
1789 unsigned Reg, uint64_t Value) const {
1790 DebugLoc DL = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
1791 unsigned Opcode;
1792 if (isInt<16>(Value))
1793 Opcode = SystemZ::LGHI;
1794 else if (SystemZ::isImmLL(Value))
1795 Opcode = SystemZ::LLILL;
1796 else if (SystemZ::isImmLH(Value)) {
1797 Opcode = SystemZ::LLILH;
1798 Value >>= 16;
1799 } else {
1800 assert(isInt<32>(Value) && "Huge values not handled yet");
1801 Opcode = SystemZ::LGFI;
1802 }
1803 BuildMI(MBB, MBBI, DL, get(Opcode), Reg).addImm(Value);
1804}
Jonas Paulsson8010b632016-10-20 08:27:16 +00001805
1806bool SystemZInstrInfo::
1807areMemAccessesTriviallyDisjoint(MachineInstr &MIa, MachineInstr &MIb,
1808 AliasAnalysis *AA) const {
1809
1810 if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand())
1811 return false;
1812
1813 // If mem-operands show that the same address Value is used by both
1814 // instructions, check for non-overlapping offsets and widths. Not
1815 // sure if a register based analysis would be an improvement...
1816
1817 MachineMemOperand *MMOa = *MIa.memoperands_begin();
1818 MachineMemOperand *MMOb = *MIb.memoperands_begin();
1819 const Value *VALa = MMOa->getValue();
1820 const Value *VALb = MMOb->getValue();
1821 bool SameVal = (VALa && VALb && (VALa == VALb));
1822 if (!SameVal) {
1823 const PseudoSourceValue *PSVa = MMOa->getPseudoValue();
1824 const PseudoSourceValue *PSVb = MMOb->getPseudoValue();
1825 if (PSVa && PSVb && (PSVa == PSVb))
1826 SameVal = true;
1827 }
1828 if (SameVal) {
1829 int OffsetA = MMOa->getOffset(), OffsetB = MMOb->getOffset();
1830 int WidthA = MMOa->getSize(), WidthB = MMOb->getSize();
1831 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1832 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1833 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1834 if (LowOffset + LowWidth <= HighOffset)
1835 return true;
1836 }
1837
1838 return false;
1839}