blob: 6b3f68c739541c93ff375491284f85746351b8d0 [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
Tom Stellarde1818af2016-02-18 03:42:32 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellarde1818af2016-02-18 03:42:32 +00006//
7//===----------------------------------------------------------------------===//
8//
9//===----------------------------------------------------------------------===//
10//
11/// \file
12///
13/// This file contains definition for AMDGPU ISA disassembler
14//
15//===----------------------------------------------------------------------===//
16
17// ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
18
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000019#include "Disassembler/AMDGPUDisassembler.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000020#include "AMDGPU.h"
21#include "AMDGPURegisterInfo.h"
Tom Stellardc5a154d2018-06-28 23:47:12 +000022#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Artem Tamazov212a2512016-05-24 12:05:16 +000023#include "SIDefines.h"
Richard Trieu8ce2ee92019-05-14 21:54:37 +000024#include "TargetInfo/AMDGPUTargetInfo.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000025#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000026#include "llvm-c/Disassembler.h"
27#include "llvm/ADT/APInt.h"
28#include "llvm/ADT/ArrayRef.h"
29#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000030#include "llvm/BinaryFormat/ELF.h"
Matt Arsenaultca64ef22019-05-22 16:28:41 +000031#include "llvm/MC/MCAsmInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000032#include "llvm/MC/MCContext.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000033#include "llvm/MC/MCDisassembler/MCDisassembler.h"
34#include "llvm/MC/MCExpr.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000035#include "llvm/MC/MCFixedLenDisassembler.h"
36#include "llvm/MC/MCInst.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000037#include "llvm/MC/MCSubtargetInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000038#include "llvm/Support/Endian.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000039#include "llvm/Support/ErrorHandling.h"
40#include "llvm/Support/MathExtras.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000041#include "llvm/Support/TargetRegistry.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000042#include "llvm/Support/raw_ostream.h"
43#include <algorithm>
44#include <cassert>
45#include <cstddef>
46#include <cstdint>
47#include <iterator>
48#include <tuple>
49#include <vector>
Tom Stellarde1818af2016-02-18 03:42:32 +000050
Tom Stellarde1818af2016-02-18 03:42:32 +000051using namespace llvm;
52
53#define DEBUG_TYPE "amdgpu-disassembler"
54
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +000055#define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \
56 : AMDGPU::EncValues::SGPR_MAX_SI)
57
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000058using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
Tom Stellarde1818af2016-02-18 03:42:32 +000059
Matt Arsenaultca64ef22019-05-22 16:28:41 +000060AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI,
61 MCContext &Ctx,
62 MCInstrInfo const *MCII) :
63 MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()),
Matt Arsenault418e23e2019-05-22 16:28:48 +000064 TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) {
65
66 // ToDo: AMDGPUDisassembler supports only VI ISA.
67 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10())
68 report_fatal_error("Disassembly not yet supported for subtarget");
69}
Matt Arsenaultca64ef22019-05-22 16:28:41 +000070
Nikolay Haustovac106ad2016-03-01 13:57:29 +000071inline static MCDisassembler::DecodeStatus
72addOperand(MCInst &Inst, const MCOperand& Opnd) {
73 Inst.addOperand(Opnd);
74 return Opnd.isValid() ?
75 MCDisassembler::Success :
76 MCDisassembler::SoftFail;
Tom Stellarde1818af2016-02-18 03:42:32 +000077}
78
Sam Kolton549c89d2017-06-21 08:53:38 +000079static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
80 uint16_t NameIdx) {
81 int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
82 if (OpIdx != -1) {
83 auto I = MI.begin();
84 std::advance(I, OpIdx);
85 MI.insert(I, Op);
86 }
87 return OpIdx;
88}
89
Sam Kolton3381d7a2016-10-06 13:46:08 +000090static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
91 uint64_t Addr, const void *Decoder) {
92 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
93
Scott Linderefec1392019-03-05 03:02:00 +000094 // Our branches take a simm16, but we need two extra bits to account for the
95 // factor of 4.
Sam Kolton3381d7a2016-10-06 13:46:08 +000096 APInt SignedOffset(18, Imm * 4, true);
97 int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
98
99 if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
100 return MCDisassembler::Success;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000101 return addOperand(Inst, MCOperand::createImm(Imm));
Sam Kolton3381d7a2016-10-06 13:46:08 +0000102}
103
Stanislav Mekhanoshin0846c122019-06-20 15:08:34 +0000104static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val,
105 uint64_t Addr, const void *Decoder) {
106 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
107 return addOperand(Inst, DAsm->decodeBoolReg(Val));
108}
109
Sam Kolton363f47a2017-05-26 15:52:00 +0000110#define DECODE_OPERAND(StaticDecoderName, DecoderName) \
111static DecodeStatus StaticDecoderName(MCInst &Inst, \
112 unsigned Imm, \
113 uint64_t /*Addr*/, \
114 const void *Decoder) { \
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000115 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
Sam Kolton363f47a2017-05-26 15:52:00 +0000116 return addOperand(Inst, DAsm->DecoderName(Imm)); \
Tom Stellarde1818af2016-02-18 03:42:32 +0000117}
118
Sam Kolton363f47a2017-05-26 15:52:00 +0000119#define DECODE_OPERAND_REG(RegClass) \
120DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
Tom Stellarde1818af2016-02-18 03:42:32 +0000121
Sam Kolton363f47a2017-05-26 15:52:00 +0000122DECODE_OPERAND_REG(VGPR_32)
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000123DECODE_OPERAND_REG(VRegOrLds_32)
Sam Kolton363f47a2017-05-26 15:52:00 +0000124DECODE_OPERAND_REG(VS_32)
125DECODE_OPERAND_REG(VS_64)
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000126DECODE_OPERAND_REG(VS_128)
Nikolay Haustov161a1582016-02-25 16:09:14 +0000127
Sam Kolton363f47a2017-05-26 15:52:00 +0000128DECODE_OPERAND_REG(VReg_64)
129DECODE_OPERAND_REG(VReg_96)
130DECODE_OPERAND_REG(VReg_128)
Tom Stellarde1818af2016-02-18 03:42:32 +0000131
Sam Kolton363f47a2017-05-26 15:52:00 +0000132DECODE_OPERAND_REG(SReg_32)
133DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000134DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000135DECODE_OPERAND_REG(SRegOrLds_32)
Sam Kolton363f47a2017-05-26 15:52:00 +0000136DECODE_OPERAND_REG(SReg_64)
137DECODE_OPERAND_REG(SReg_64_XEXEC)
138DECODE_OPERAND_REG(SReg_128)
139DECODE_OPERAND_REG(SReg_256)
140DECODE_OPERAND_REG(SReg_512)
Tom Stellarde1818af2016-02-18 03:42:32 +0000141
Matt Arsenault4bd72362016-12-10 00:39:12 +0000142static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
143 unsigned Imm,
144 uint64_t Addr,
145 const void *Decoder) {
146 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
147 return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
148}
149
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000150static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
151 unsigned Imm,
152 uint64_t Addr,
153 const void *Decoder) {
154 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
155 return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
156}
157
Sam Kolton549c89d2017-06-21 08:53:38 +0000158#define DECODE_SDWA(DecName) \
159DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
Sam Kolton363f47a2017-05-26 15:52:00 +0000160
Sam Kolton549c89d2017-06-21 08:53:38 +0000161DECODE_SDWA(Src32)
162DECODE_SDWA(Src16)
163DECODE_SDWA(VopcDst)
Sam Kolton363f47a2017-05-26 15:52:00 +0000164
Tom Stellarde1818af2016-02-18 03:42:32 +0000165#include "AMDGPUGenDisassemblerTables.inc"
166
167//===----------------------------------------------------------------------===//
168//
169//===----------------------------------------------------------------------===//
170
Sam Kolton1048fb12016-03-31 14:15:04 +0000171template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
172 assert(Bytes.size() >= sizeof(T));
173 const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
174 Bytes = Bytes.slice(sizeof(T));
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000175 return Res;
176}
177
178DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
179 MCInst &MI,
180 uint64_t Inst,
181 uint64_t Address) const {
182 assert(MI.getOpcode() == 0);
183 assert(MI.getNumOperands() == 0);
184 MCInst TmpInst;
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000185 HasLiteral = false;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000186 const auto SavedBytes = Bytes;
187 if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
188 MI = TmpInst;
189 return MCDisassembler::Success;
190 }
191 Bytes = SavedBytes;
192 return MCDisassembler::Fail;
193}
194
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000195static bool isValidDPP8(const MCInst &MI) {
196 using namespace llvm::AMDGPU::DPP;
197 int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi);
198 assert(FiIdx != -1);
199 if ((unsigned)FiIdx >= MI.getNumOperands())
200 return false;
201 unsigned Fi = MI.getOperand(FiIdx).getImm();
202 return Fi == DPP8_FI_0 || Fi == DPP8_FI_1;
203}
204
Tom Stellarde1818af2016-02-18 03:42:32 +0000205DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000206 ArrayRef<uint8_t> Bytes_,
Nikolay Haustov161a1582016-02-25 16:09:14 +0000207 uint64_t Address,
Tom Stellarde1818af2016-02-18 03:42:32 +0000208 raw_ostream &WS,
209 raw_ostream &CS) const {
210 CommentStream = &CS;
Sam Kolton549c89d2017-06-21 08:53:38 +0000211 bool IsSDWA = false;
Tom Stellarde1818af2016-02-18 03:42:32 +0000212
Matt Arsenaultca64ef22019-05-22 16:28:41 +0000213 unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size());
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000214 Bytes = Bytes_.slice(0, MaxInstBytesNum);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000215
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000216 DecodeStatus Res = MCDisassembler::Fail;
217 do {
Valery Pykhtin824e8042016-03-04 10:59:50 +0000218 // ToDo: better to switch encoding length using some bit predicate
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000219 // but it is unknown yet, so try all we can
Matt Arsenault37fefd62016-06-10 02:18:02 +0000220
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000221 // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
222 // encodings
Sam Kolton1048fb12016-03-31 14:15:04 +0000223 if (Bytes.size() >= 8) {
224 const uint64_t QW = eatBytes<uint64_t>(Bytes);
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000225
226 Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address);
227 if (Res && convertDPP8Inst(MI) == MCDisassembler::Success)
228 break;
229
230 MI = MCInst(); // clear
231
Sam Kolton1048fb12016-03-31 14:15:04 +0000232 Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
233 if (Res) break;
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000234
235 Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000236 if (Res) { IsSDWA = true; break; }
Sam Kolton363f47a2017-05-26 15:52:00 +0000237
238 Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000239 if (Res) { IsSDWA = true; break; }
Changpeng Fang09058702018-01-30 16:42:40 +0000240
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000241 Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address);
242 if (Res) { IsSDWA = true; break; }
243
244 // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
245 // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
246 // table first so we print the correct name.
247
248 if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
249 Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
250 if (Res) break;
251 }
252
Changpeng Fang09058702018-01-30 16:42:40 +0000253 if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
254 Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
Matt Arsenault0084adc2018-04-30 19:08:16 +0000255 if (Res)
256 break;
257 }
258
259 // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
260 // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
261 // table first so we print the correct name.
262 if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
263 Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
264 if (Res)
265 break;
Changpeng Fang09058702018-01-30 16:42:40 +0000266 }
Sam Kolton1048fb12016-03-31 14:15:04 +0000267 }
268
269 // Reinitialize Bytes as DPP64 could have eaten too much
270 Bytes = Bytes_.slice(0, MaxInstBytesNum);
271
272 // Try decode 32-bit instruction
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000273 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000274 const uint32_t DW = eatBytes<uint32_t>(Bytes);
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000275 Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000276 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000277
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000278 Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
279 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000280
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000281 Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
282 if (Res) break;
283
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000284 Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address);
285 if (Res) break;
286
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000287 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000288 const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000289 Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000290 if (Res) break;
291
292 Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000293 if (Res) break;
294
295 Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000296 if (Res) break;
297
298 Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000299 } while (false);
300
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000301 if (Res && (MaxInstBytesNum - Bytes.size()) == 12 && (!HasLiteral ||
302 !(MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOP3))) {
303 MaxInstBytesNum = 8;
304 Bytes = Bytes_.slice(0, MaxInstBytesNum);
305 eatBytes<uint64_t>(Bytes);
306 }
307
Matt Arsenault678e1112017-04-10 17:58:06 +0000308 if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000309 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
310 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 ||
Konstantin Zhuravlyov603a43f2018-05-15 17:39:13 +0000311 MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ||
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000312 MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi ||
313 MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 ||
314 MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) {
Matt Arsenault678e1112017-04-10 17:58:06 +0000315 // Insert dummy unused src2_modifiers.
Sam Kolton549c89d2017-06-21 08:53:38 +0000316 insertNamedMCOperand(MI, MCOperand::createImm(0),
317 AMDGPU::OpName::src2_modifiers);
Matt Arsenault678e1112017-04-10 17:58:06 +0000318 }
319
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000320 if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000321 int VAddr0Idx =
322 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
323 int RsrcIdx =
324 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
325 unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1;
326 if (VAddr0Idx >= 0 && NSAArgs > 0) {
327 unsigned NSAWords = (NSAArgs + 3) / 4;
328 if (Bytes.size() < 4 * NSAWords) {
329 Res = MCDisassembler::Fail;
330 } else {
331 for (unsigned i = 0; i < NSAArgs; ++i) {
332 MI.insert(MI.begin() + VAddr0Idx + 1 + i,
333 decodeOperand_VGPR_32(Bytes[i]));
334 }
335 Bytes = Bytes.slice(4 * NSAWords);
336 }
337 }
338
339 if (Res)
340 Res = convertMIMGInst(MI);
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000341 }
342
Sam Kolton549c89d2017-06-21 08:53:38 +0000343 if (Res && IsSDWA)
344 Res = convertSDWAInst(MI);
345
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000346 int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
347 AMDGPU::OpName::vdst_in);
348 if (VDstIn_Idx != -1) {
349 int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx,
350 MCOI::OperandConstraint::TIED_TO);
351 if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx ||
352 !MI.getOperand(VDstIn_Idx).isReg() ||
353 MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) {
354 if (MI.getNumOperands() > (unsigned)VDstIn_Idx)
355 MI.erase(&MI.getOperand(VDstIn_Idx));
356 insertNamedMCOperand(MI,
357 MCOperand::createReg(MI.getOperand(Tied).getReg()),
358 AMDGPU::OpName::vdst_in);
359 }
360 }
361
Tim Corringham7116e892018-03-26 17:06:33 +0000362 // if the opcode was not recognized we'll assume a Size of 4 bytes
363 // (unless there are fewer bytes left)
364 Size = Res ? (MaxInstBytesNum - Bytes.size())
365 : std::min((size_t)4, Bytes_.size());
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000366 return Res;
Tom Stellarde1818af2016-02-18 03:42:32 +0000367}
368
Sam Kolton549c89d2017-06-21 08:53:38 +0000369DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000370 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
371 STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
Sam Kolton549c89d2017-06-21 08:53:38 +0000372 if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
373 // VOPC - insert clamp
374 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
375 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
376 int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
377 if (SDst != -1) {
378 // VOPC - insert VCC register as sdst
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000379 insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
Sam Kolton549c89d2017-06-21 08:53:38 +0000380 AMDGPU::OpName::sdst);
381 } else {
382 // VOP1/2 - insert omod if present in instruction
383 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
384 }
385 }
386 return MCDisassembler::Success;
387}
388
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000389DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const {
390 unsigned Opc = MI.getOpcode();
391 unsigned DescNumOps = MCII->get(Opc).getNumOperands();
392
393 // Insert dummy unused src modifiers.
394 if (MI.getNumOperands() < DescNumOps &&
395 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1)
396 insertNamedMCOperand(MI, MCOperand::createImm(0),
397 AMDGPU::OpName::src0_modifiers);
398
399 if (MI.getNumOperands() < DescNumOps &&
400 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1)
401 insertNamedMCOperand(MI, MCOperand::createImm(0),
402 AMDGPU::OpName::src1_modifiers);
403
404 return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail;
405}
406
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000407// Note that before gfx10, the MIMG encoding provided no information about
408// VADDR size. Consequently, decoded instructions always show address as if it
409// has 1 dword, which could be not really so.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000410DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000411
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000412 int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
413 AMDGPU::OpName::vdst);
414
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000415 int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
416 AMDGPU::OpName::vdata);
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000417 int VAddr0Idx =
418 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0);
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000419 int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
420 AMDGPU::OpName::dmask);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000421
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000422 int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
423 AMDGPU::OpName::tfe);
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000424 int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
425 AMDGPU::OpName::d16);
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000426
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000427 assert(VDataIdx != -1);
428 assert(DMaskIdx != -1);
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000429 assert(TFEIdx != -1);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000430
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000431 const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode());
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000432 bool IsAtomic = (VDstIdx != -1);
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000433 bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000434
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000435 bool IsNSA = false;
436 unsigned AddrSize = Info->VAddrDwords;
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000437
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000438 if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
439 unsigned DimIdx =
440 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim);
441 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
442 AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
443 const AMDGPU::MIMGDimInfo *Dim =
444 AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm());
445
446 AddrSize = BaseOpcode->NumExtraArgs +
447 (BaseOpcode->Gradients ? Dim->NumGradients : 0) +
448 (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
449 (BaseOpcode->LodOrClampOrMip ? 1 : 0);
450 IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA;
451 if (!IsNSA) {
452 if (AddrSize > 8)
453 AddrSize = 16;
454 else if (AddrSize > 4)
455 AddrSize = 8;
456 } else {
457 if (AddrSize > Info->VAddrDwords) {
458 // The NSA encoding does not contain enough operands for the combination
459 // of base opcode / dimension. Should this be an error?
460 return MCDisassembler::Success;
461 }
462 }
463 }
464
465 unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
466 unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u);
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000467
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000468 bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm();
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000469 if (D16 && AMDGPU::hasPackedD16(STI)) {
470 DstSize = (DstSize + 1) / 2;
471 }
472
473 // FIXME: Add tfe support
474 if (MI.getOperand(TFEIdx).getImm())
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000475 return MCDisassembler::Success;
476
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000477 if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords)
478 return MCDisassembler::Success;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000479
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000480 int NewOpcode =
481 AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize);
482 if (NewOpcode == -1)
483 return MCDisassembler::Success;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000484
485 // Widen the register to the correct number of enabled channels.
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000486 unsigned NewVdata = AMDGPU::NoRegister;
487 if (DstSize != Info->VDataDwords) {
488 auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
489
490 // Get first subregister of VData
491 unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
492 unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
493 Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
494
495 NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
496 &MRI.getRegClass(DataRCID));
497 if (NewVdata == AMDGPU::NoRegister) {
498 // It's possible to encode this such that the low register + enabled
499 // components exceeds the register count.
500 return MCDisassembler::Success;
501 }
502 }
503
504 unsigned NewVAddr0 = AMDGPU::NoRegister;
505 if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA &&
506 AddrSize != Info->VAddrDwords) {
507 unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg();
508 unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0);
509 VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0;
510
511 auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass;
512 NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0,
513 &MRI.getRegClass(AddrRCID));
514 if (NewVAddr0 == AMDGPU::NoRegister)
515 return MCDisassembler::Success;
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000516 }
517
518 MI.setOpcode(NewOpcode);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000519
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +0000520 if (NewVdata != AMDGPU::NoRegister) {
521 MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
522
523 if (IsAtomic) {
524 // Atomic operations have an additional operand (a copy of data)
525 MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
526 }
527 }
528
529 if (NewVAddr0 != AMDGPU::NoRegister) {
530 MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0);
531 } else if (IsNSA) {
532 assert(AddrSize <= Info->VAddrDwords);
533 MI.erase(MI.begin() + VAddr0Idx + AddrSize,
534 MI.begin() + VAddr0Idx + Info->VAddrDwords);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000535 }
536
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000537 return MCDisassembler::Success;
538}
539
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000540const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
541 return getContext().getRegisterInfo()->
542 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
Tom Stellarde1818af2016-02-18 03:42:32 +0000543}
544
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000545inline
546MCOperand AMDGPUDisassembler::errOperand(unsigned V,
547 const Twine& ErrMsg) const {
548 *CommentStream << "Error: " + ErrMsg;
549
550 // ToDo: add support for error operands to MCInst.h
551 // return MCOperand::createError(V);
552 return MCOperand();
Nikolay Haustov161a1582016-02-25 16:09:14 +0000553}
554
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000555inline
556MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000557 return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
Tom Stellarde1818af2016-02-18 03:42:32 +0000558}
559
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000560inline
561MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
562 unsigned Val) const {
563 const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
564 if (Val >= RegCl.getNumRegs())
565 return errOperand(Val, Twine(getRegClassName(RegClassID)) +
566 ": unknown register " + Twine(Val));
567 return createRegOperand(RegCl.getRegister(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000568}
569
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000570inline
571MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
572 unsigned Val) const {
Tom Stellarde1818af2016-02-18 03:42:32 +0000573 // ToDo: SI/CI have 104 SGPRs, VI - 102
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000574 // Valery: here we accepting as much as we can, let assembler sort it out
575 int shift = 0;
576 switch (SRegClassID) {
577 case AMDGPU::SGPR_32RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000578 case AMDGPU::TTMP_32RegClassID:
579 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000580 case AMDGPU::SGPR_64RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000581 case AMDGPU::TTMP_64RegClassID:
582 shift = 1;
583 break;
584 case AMDGPU::SGPR_128RegClassID:
585 case AMDGPU::TTMP_128RegClassID:
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000586 // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
587 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000588 case AMDGPU::SGPR_256RegClassID:
589 case AMDGPU::TTMP_256RegClassID:
590 // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000591 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000592 case AMDGPU::SGPR_512RegClassID:
593 case AMDGPU::TTMP_512RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000594 shift = 2;
595 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000596 // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
597 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000598 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +0000599 llvm_unreachable("unhandled register class");
Tom Stellarde1818af2016-02-18 03:42:32 +0000600 }
Matt Arsenault92b355b2016-11-15 19:34:37 +0000601
602 if (Val % (1 << shift)) {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000603 *CommentStream << "Warning: " << getRegClassName(SRegClassID)
604 << ": scalar reg isn't aligned " << Val;
Matt Arsenault92b355b2016-11-15 19:34:37 +0000605 }
606
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000607 return createRegOperand(SRegClassID, Val >> shift);
Tom Stellarde1818af2016-02-18 03:42:32 +0000608}
609
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000610MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000611 return decodeSrcOp(OPW32, Val);
Tom Stellarde1818af2016-02-18 03:42:32 +0000612}
613
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000614MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000615 return decodeSrcOp(OPW64, Val);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000616}
617
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000618MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
619 return decodeSrcOp(OPW128, Val);
620}
621
Matt Arsenault4bd72362016-12-10 00:39:12 +0000622MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
623 return decodeSrcOp(OPW16, Val);
624}
625
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000626MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
627 return decodeSrcOp(OPWV216, Val);
628}
629
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000630MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000631 // Some instructions have operand restrictions beyond what the encoding
632 // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
633 // high bit.
634 Val &= 255;
635
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000636 return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
637}
638
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000639MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const {
640 return decodeSrcOp(OPW32, Val);
641}
642
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000643MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
644 return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
645}
646
647MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
648 return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
649}
650
651MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
652 return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
653}
654
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000655MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
656 // table-gen generated disassembler doesn't care about operand types
657 // leaving only registry class so SSrc_32 operand turns into SReg_32
658 // and therefore we accept immediates and literals here as well
Artem Tamazov212a2512016-05-24 12:05:16 +0000659 return decodeSrcOp(OPW32, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000660}
661
Matt Arsenault640c44b2016-11-29 19:39:53 +0000662MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
663 unsigned Val) const {
664 // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
Artem Tamazov38e496b2016-04-29 17:04:50 +0000665 return decodeOperand_SReg_32(Val);
666}
667
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000668MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
669 unsigned Val) const {
670 // SReg_32_XM0 is SReg_32 without EXEC_HI
671 return decodeOperand_SReg_32(Val);
672}
673
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000674MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const {
675 // table-gen generated disassembler doesn't care about operand types
676 // leaving only registry class so SSrc_32 operand turns into SReg_32
677 // and therefore we accept immediates and literals here as well
678 return decodeSrcOp(OPW32, Val);
679}
680
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000681MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
Matt Arsenault640c44b2016-11-29 19:39:53 +0000682 return decodeSrcOp(OPW64, Val);
683}
684
685MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000686 return decodeSrcOp(OPW64, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000687}
688
689MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000690 return decodeSrcOp(OPW128, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000691}
692
693MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000694 return decodeDstOp(OPW256, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000695}
696
697MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000698 return decodeDstOp(OPW512, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000699}
700
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000701MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
Nikolay Haustov161a1582016-02-25 16:09:14 +0000702 // For now all literal constants are supposed to be unsigned integer
703 // ToDo: deal with signed/unsigned 64-bit integer constants
704 // ToDo: deal with float/double constants
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000705 if (!HasLiteral) {
706 if (Bytes.size() < 4) {
707 return errOperand(0, "cannot read literal, inst bytes left " +
708 Twine(Bytes.size()));
709 }
710 HasLiteral = true;
711 Literal = eatBytes<uint32_t>(Bytes);
712 }
713 return MCOperand::createImm(Literal);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000714}
715
716MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000717 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000718
Artem Tamazov212a2512016-05-24 12:05:16 +0000719 assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
720 return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
721 (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
722 (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
723 // Cast prevents negative overflow.
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000724}
725
Matt Arsenault4bd72362016-12-10 00:39:12 +0000726static int64_t getInlineImmVal32(unsigned Imm) {
727 switch (Imm) {
728 case 240:
729 return FloatToBits(0.5f);
730 case 241:
731 return FloatToBits(-0.5f);
732 case 242:
733 return FloatToBits(1.0f);
734 case 243:
735 return FloatToBits(-1.0f);
736 case 244:
737 return FloatToBits(2.0f);
738 case 245:
739 return FloatToBits(-2.0f);
740 case 246:
741 return FloatToBits(4.0f);
742 case 247:
743 return FloatToBits(-4.0f);
744 case 248: // 1 / (2 * PI)
745 return 0x3e22f983;
746 default:
747 llvm_unreachable("invalid fp inline imm");
748 }
749}
750
751static int64_t getInlineImmVal64(unsigned Imm) {
752 switch (Imm) {
753 case 240:
754 return DoubleToBits(0.5);
755 case 241:
756 return DoubleToBits(-0.5);
757 case 242:
758 return DoubleToBits(1.0);
759 case 243:
760 return DoubleToBits(-1.0);
761 case 244:
762 return DoubleToBits(2.0);
763 case 245:
764 return DoubleToBits(-2.0);
765 case 246:
766 return DoubleToBits(4.0);
767 case 247:
768 return DoubleToBits(-4.0);
769 case 248: // 1 / (2 * PI)
770 return 0x3fc45f306dc9c882;
771 default:
772 llvm_unreachable("invalid fp inline imm");
773 }
774}
775
776static int64_t getInlineImmVal16(unsigned Imm) {
777 switch (Imm) {
778 case 240:
779 return 0x3800;
780 case 241:
781 return 0xB800;
782 case 242:
783 return 0x3C00;
784 case 243:
785 return 0xBC00;
786 case 244:
787 return 0x4000;
788 case 245:
789 return 0xC000;
790 case 246:
791 return 0x4400;
792 case 247:
793 return 0xC400;
794 case 248: // 1 / (2 * PI)
795 return 0x3118;
796 default:
797 llvm_unreachable("invalid fp inline imm");
798 }
799}
800
801MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000802 assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
803 && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000804
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000805 // ToDo: case 248: 1/(2*PI) - is allowed only on VI
Matt Arsenault4bd72362016-12-10 00:39:12 +0000806 switch (Width) {
807 case OPW32:
808 return MCOperand::createImm(getInlineImmVal32(Imm));
809 case OPW64:
810 return MCOperand::createImm(getInlineImmVal64(Imm));
811 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000812 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000813 return MCOperand::createImm(getInlineImmVal16(Imm));
814 default:
815 llvm_unreachable("implement me");
Nikolay Haustov161a1582016-02-25 16:09:14 +0000816 }
Nikolay Haustov161a1582016-02-25 16:09:14 +0000817}
818
Artem Tamazov212a2512016-05-24 12:05:16 +0000819unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000820 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000821
Artem Tamazov212a2512016-05-24 12:05:16 +0000822 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
823 switch (Width) {
824 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000825 case OPW32:
826 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000827 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000828 return VGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000829 case OPW64: return VReg_64RegClassID;
830 case OPW128: return VReg_128RegClassID;
831 }
832}
833
834unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
835 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000836
Artem Tamazov212a2512016-05-24 12:05:16 +0000837 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
838 switch (Width) {
839 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000840 case OPW32:
841 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000842 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000843 return SGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000844 case OPW64: return SGPR_64RegClassID;
845 case OPW128: return SGPR_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000846 case OPW256: return SGPR_256RegClassID;
847 case OPW512: return SGPR_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000848 }
849}
850
851unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
852 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000853
Artem Tamazov212a2512016-05-24 12:05:16 +0000854 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
855 switch (Width) {
856 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000857 case OPW32:
858 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000859 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000860 return TTMP_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000861 case OPW64: return TTMP_64RegClassID;
862 case OPW128: return TTMP_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000863 case OPW256: return TTMP_256RegClassID;
864 case OPW512: return TTMP_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000865 }
866}
867
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000868int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
869 using namespace AMDGPU::EncValues;
870
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +0000871 unsigned TTmpMin =
872 (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN;
873 unsigned TTmpMax =
874 (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX;
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000875
876 return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
877}
878
Artem Tamazov212a2512016-05-24 12:05:16 +0000879MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
880 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000881
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000882 assert(Val < 512); // enum9
883
Artem Tamazov212a2512016-05-24 12:05:16 +0000884 if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
885 return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
886 }
Artem Tamazovb49c3362016-05-26 15:52:16 +0000887 if (Val <= SGPR_MAX) {
888 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
Artem Tamazov212a2512016-05-24 12:05:16 +0000889 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
890 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000891
892 int TTmpIdx = getTTmpIdx(Val);
893 if (TTmpIdx >= 0) {
894 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
Artem Tamazov212a2512016-05-24 12:05:16 +0000895 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000896
Artem Tamazov212a2512016-05-24 12:05:16 +0000897 if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000898 return decodeIntImmed(Val);
899
Artem Tamazov212a2512016-05-24 12:05:16 +0000900 if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
Matt Arsenault4bd72362016-12-10 00:39:12 +0000901 return decodeFPImmed(Width, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000902
Artem Tamazov212a2512016-05-24 12:05:16 +0000903 if (Val == LITERAL_CONST)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000904 return decodeLiteralConstant();
905
Matt Arsenault4bd72362016-12-10 00:39:12 +0000906 switch (Width) {
907 case OPW32:
908 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000909 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000910 return decodeSpecialReg32(Val);
911 case OPW64:
912 return decodeSpecialReg64(Val);
913 default:
914 llvm_unreachable("unexpected immediate type");
915 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000916}
917
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000918MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
919 using namespace AMDGPU::EncValues;
920
921 assert(Val < 128);
922 assert(Width == OPW256 || Width == OPW512);
923
924 if (Val <= SGPR_MAX) {
925 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
926 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
927 }
928
929 int TTmpIdx = getTTmpIdx(Val);
930 if (TTmpIdx >= 0) {
931 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
932 }
933
934 llvm_unreachable("unknown dst register");
935}
936
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000937MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
938 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000939
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000940 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000941 case 102: return createRegOperand(FLAT_SCR_LO);
942 case 103: return createRegOperand(FLAT_SCR_HI);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000943 case 104: return createRegOperand(XNACK_MASK_LO);
944 case 105: return createRegOperand(XNACK_MASK_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000945 case 106: return createRegOperand(VCC_LO);
946 case 107: return createRegOperand(VCC_HI);
Dmitry Preobrazhensky137976f2019-03-20 15:40:52 +0000947 case 108: return createRegOperand(TBA_LO);
948 case 109: return createRegOperand(TBA_HI);
949 case 110: return createRegOperand(TMA_LO);
950 case 111: return createRegOperand(TMA_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000951 case 124: return createRegOperand(M0);
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +0000952 case 125: return createRegOperand(SGPR_NULL);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000953 case 126: return createRegOperand(EXEC_LO);
954 case 127: return createRegOperand(EXEC_HI);
Matt Arsenaulta3b3b482017-02-18 18:41:41 +0000955 case 235: return createRegOperand(SRC_SHARED_BASE);
956 case 236: return createRegOperand(SRC_SHARED_LIMIT);
957 case 237: return createRegOperand(SRC_PRIVATE_BASE);
958 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
Dmitry Preobrazhensky137976f2019-03-20 15:40:52 +0000959 case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
Dmitry Preobrazhensky9111f352019-06-03 13:51:24 +0000960 case 251: return createRegOperand(SRC_VCCZ);
961 case 252: return createRegOperand(SRC_EXECZ);
962 case 253: return createRegOperand(SRC_SCC);
Dmitry Preobrazhensky942c2732019-02-08 14:57:37 +0000963 case 254: return createRegOperand(LDS_DIRECT);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000964 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000965 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000966 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000967}
968
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000969MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
970 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000971
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000972 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000973 case 102: return createRegOperand(FLAT_SCR);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000974 case 104: return createRegOperand(XNACK_MASK);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000975 case 106: return createRegOperand(VCC);
Dmitry Preobrazhensky137976f2019-03-20 15:40:52 +0000976 case 108: return createRegOperand(TBA);
977 case 110: return createRegOperand(TMA);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000978 case 126: return createRegOperand(EXEC);
Dmitry Preobrazhensky137976f2019-03-20 15:40:52 +0000979 case 235: return createRegOperand(SRC_SHARED_BASE);
980 case 236: return createRegOperand(SRC_SHARED_LIMIT);
981 case 237: return createRegOperand(SRC_PRIVATE_BASE);
982 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
983 case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID);
Dmitry Preobrazhensky9111f352019-06-03 13:51:24 +0000984 case 251: return createRegOperand(SRC_VCCZ);
985 case 252: return createRegOperand(SRC_EXECZ);
986 case 253: return createRegOperand(SRC_SCC);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000987 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000988 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000989 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000990}
991
Sam Kolton549c89d2017-06-21 08:53:38 +0000992MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000993 const unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000994 using namespace AMDGPU::SDWA;
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000995 using namespace AMDGPU::EncValues;
Sam Kolton363f47a2017-05-26 15:52:00 +0000996
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +0000997 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
998 STI.getFeatureBits()[AMDGPU::FeatureGFX10]) {
Stanislav Mekhanoshinda644c02019-03-13 21:15:52 +0000999 // XXX: cast to int is needed to avoid stupid warning:
Sam Koltona179d252017-06-27 15:02:23 +00001000 // compare with unsigned is always true
Stanislav Mekhanoshinda644c02019-03-13 21:15:52 +00001001 if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) &&
Sam Kolton549c89d2017-06-21 08:53:38 +00001002 Val <= SDWA9EncValues::SRC_VGPR_MAX) {
1003 return createRegOperand(getVgprClassId(Width),
1004 Val - SDWA9EncValues::SRC_VGPR_MIN);
1005 }
1006 if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +00001007 Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10
1008 : SDWA9EncValues::SRC_SGPR_MAX_SI)) {
Sam Kolton549c89d2017-06-21 08:53:38 +00001009 return createSRegOperand(getSgprClassId(Width),
1010 Val - SDWA9EncValues::SRC_SGPR_MIN);
1011 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +00001012 if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
1013 Val <= SDWA9EncValues::SRC_TTMP_MAX) {
1014 return createSRegOperand(getTtmpClassId(Width),
1015 Val - SDWA9EncValues::SRC_TTMP_MIN);
1016 }
Sam Kolton549c89d2017-06-21 08:53:38 +00001017
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +00001018 const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
1019
1020 if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
1021 return decodeIntImmed(SVal);
1022
1023 if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
1024 return decodeFPImmed(Width, SVal);
1025
1026 return decodeSpecialReg32(SVal);
Sam Kolton549c89d2017-06-21 08:53:38 +00001027 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
1028 return createRegOperand(getVgprClassId(Width), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +00001029 }
Sam Kolton549c89d2017-06-21 08:53:38 +00001030 llvm_unreachable("unsupported target");
Sam Kolton363f47a2017-05-26 15:52:00 +00001031}
1032
Sam Kolton549c89d2017-06-21 08:53:38 +00001033MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
1034 return decodeSDWASrc(OPW16, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +00001035}
1036
Sam Kolton549c89d2017-06-21 08:53:38 +00001037MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
1038 return decodeSDWASrc(OPW32, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +00001039}
1040
Sam Kolton549c89d2017-06-21 08:53:38 +00001041MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +00001042 using namespace AMDGPU::SDWA;
1043
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +00001044 assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] ||
1045 STI.getFeatureBits()[AMDGPU::FeatureGFX10]) &&
1046 "SDWAVopcDst should be present only on GFX9+");
1047
Stanislav Mekhanoshinab4f2ea2019-06-18 19:10:59 +00001048 bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64];
1049
Sam Kolton363f47a2017-05-26 15:52:00 +00001050 if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
1051 Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +00001052
1053 int TTmpIdx = getTTmpIdx(Val);
1054 if (TTmpIdx >= 0) {
1055 return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +00001056 } else if (Val > SGPR_MAX) {
Stanislav Mekhanoshinab4f2ea2019-06-18 19:10:59 +00001057 return IsWave64 ? decodeSpecialReg64(Val)
1058 : decodeSpecialReg32(Val);
Sam Kolton363f47a2017-05-26 15:52:00 +00001059 } else {
Stanislav Mekhanoshinab4f2ea2019-06-18 19:10:59 +00001060 return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +00001061 }
1062 } else {
Stanislav Mekhanoshinab4f2ea2019-06-18 19:10:59 +00001063 return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO);
Sam Kolton363f47a2017-05-26 15:52:00 +00001064 }
1065}
1066
Stanislav Mekhanoshinab4f2ea2019-06-18 19:10:59 +00001067MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const {
1068 return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ?
1069 decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val);
1070}
1071
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +00001072bool AMDGPUDisassembler::isVI() const {
1073 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
1074}
1075
1076bool AMDGPUDisassembler::isGFX9() const {
1077 return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
1078}
1079
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +00001080bool AMDGPUDisassembler::isGFX10() const {
1081 return STI.getFeatureBits()[AMDGPU::FeatureGFX10];
1082}
1083
Sam Kolton3381d7a2016-10-06 13:46:08 +00001084//===----------------------------------------------------------------------===//
1085// AMDGPUSymbolizer
1086//===----------------------------------------------------------------------===//
Matt Arsenaultf3dd8632016-11-01 00:55:14 +00001087
Sam Kolton3381d7a2016-10-06 13:46:08 +00001088// Try to find symbol name for specified label
1089bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
1090 raw_ostream &/*cStream*/, int64_t Value,
1091 uint64_t /*Address*/, bool IsBranch,
1092 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001093 using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
1094 using SectionSymbolsTy = std::vector<SymbolInfoTy>;
Sam Kolton3381d7a2016-10-06 13:46:08 +00001095
1096 if (!IsBranch) {
1097 return false;
1098 }
1099
1100 auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
Nicolai Haehnleb1c3b222018-04-10 15:46:43 +00001101 if (!Symbols)
1102 return false;
1103
Sam Kolton3381d7a2016-10-06 13:46:08 +00001104 auto Result = std::find_if(Symbols->begin(), Symbols->end(),
1105 [Value](const SymbolInfoTy& Val) {
1106 return std::get<0>(Val) == static_cast<uint64_t>(Value)
1107 && std::get<2>(Val) == ELF::STT_NOTYPE;
1108 });
1109 if (Result != Symbols->end()) {
1110 auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
1111 const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
1112 Inst.addOperand(MCOperand::createExpr(Add));
1113 return true;
1114 }
1115 return false;
1116}
1117
Matt Arsenault92b355b2016-11-15 19:34:37 +00001118void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
1119 int64_t Value,
1120 uint64_t Address) {
1121 llvm_unreachable("unimplemented");
1122}
1123
Sam Kolton3381d7a2016-10-06 13:46:08 +00001124//===----------------------------------------------------------------------===//
1125// Initialization
1126//===----------------------------------------------------------------------===//
1127
1128static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
1129 LLVMOpInfoCallback /*GetOpInfo*/,
1130 LLVMSymbolLookupCallback /*SymbolLookUp*/,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +00001131 void *DisInfo,
Sam Kolton3381d7a2016-10-06 13:46:08 +00001132 MCContext *Ctx,
1133 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
1134 return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
1135}
1136
Tom Stellarde1818af2016-02-18 03:42:32 +00001137static MCDisassembler *createAMDGPUDisassembler(const Target &T,
1138 const MCSubtargetInfo &STI,
1139 MCContext &Ctx) {
Matt Arsenaultcad7fa82017-12-13 21:07:51 +00001140 return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
Tom Stellarde1818af2016-02-18 03:42:32 +00001141}
1142
Tom Stellard4b0b2612019-06-11 03:21:13 +00001143extern "C" void LLVMInitializeAMDGPUDisassembler() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00001144 TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
1145 createAMDGPUDisassembler);
1146 TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
1147 createAMDGPUSymbolizer);
Tom Stellarde1818af2016-02-18 03:42:32 +00001148}