Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 1 | //===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===// |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | // |
| 11 | /// \file |
| 12 | /// |
| 13 | /// This file contains definition for AMDGPU ISA disassembler |
| 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
| 17 | // ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)? |
| 18 | |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 19 | #include "Disassembler/AMDGPUDisassembler.h" |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 20 | #include "AMDGPU.h" |
| 21 | #include "AMDGPURegisterInfo.h" |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 23 | #include "SIDefines.h" |
Richard Trieu | 8ce2ee9 | 2019-05-14 21:54:37 +0000 | [diff] [blame] | 24 | #include "TargetInfo/AMDGPUTargetInfo.h" |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 25 | #include "Utils/AMDGPUBaseInfo.h" |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 26 | #include "llvm-c/Disassembler.h" |
| 27 | #include "llvm/ADT/APInt.h" |
| 28 | #include "llvm/ADT/ArrayRef.h" |
| 29 | #include "llvm/ADT/Twine.h" |
Zachary Turner | 264b5d9 | 2017-06-07 03:48:56 +0000 | [diff] [blame] | 30 | #include "llvm/BinaryFormat/ELF.h" |
Matt Arsenault | ca64ef2 | 2019-05-22 16:28:41 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCAsmInfo.h" |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCContext.h" |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 33 | #include "llvm/MC/MCDisassembler/MCDisassembler.h" |
| 34 | #include "llvm/MC/MCExpr.h" |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 35 | #include "llvm/MC/MCFixedLenDisassembler.h" |
| 36 | #include "llvm/MC/MCInst.h" |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCSubtargetInfo.h" |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 38 | #include "llvm/Support/Endian.h" |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 39 | #include "llvm/Support/ErrorHandling.h" |
| 40 | #include "llvm/Support/MathExtras.h" |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 41 | #include "llvm/Support/TargetRegistry.h" |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 42 | #include "llvm/Support/raw_ostream.h" |
| 43 | #include <algorithm> |
| 44 | #include <cassert> |
| 45 | #include <cstddef> |
| 46 | #include <cstdint> |
| 47 | #include <iterator> |
| 48 | #include <tuple> |
| 49 | #include <vector> |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 50 | |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 51 | using namespace llvm; |
| 52 | |
| 53 | #define DEBUG_TYPE "amdgpu-disassembler" |
| 54 | |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 55 | #define SGPR_MAX (isGFX10() ? AMDGPU::EncValues::SGPR_MAX_GFX10 \ |
| 56 | : AMDGPU::EncValues::SGPR_MAX_SI) |
| 57 | |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 58 | using DecodeStatus = llvm::MCDisassembler::DecodeStatus; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 59 | |
Matt Arsenault | ca64ef2 | 2019-05-22 16:28:41 +0000 | [diff] [blame] | 60 | AMDGPUDisassembler::AMDGPUDisassembler(const MCSubtargetInfo &STI, |
| 61 | MCContext &Ctx, |
| 62 | MCInstrInfo const *MCII) : |
| 63 | MCDisassembler(STI, Ctx), MCII(MCII), MRI(*Ctx.getRegisterInfo()), |
Matt Arsenault | 418e23e | 2019-05-22 16:28:48 +0000 | [diff] [blame] | 64 | TargetMaxInstBytes(Ctx.getAsmInfo()->getMaxInstLength(&STI)) { |
| 65 | |
| 66 | // ToDo: AMDGPUDisassembler supports only VI ISA. |
| 67 | if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding] && !isGFX10()) |
| 68 | report_fatal_error("Disassembly not yet supported for subtarget"); |
| 69 | } |
Matt Arsenault | ca64ef2 | 2019-05-22 16:28:41 +0000 | [diff] [blame] | 70 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 71 | inline static MCDisassembler::DecodeStatus |
| 72 | addOperand(MCInst &Inst, const MCOperand& Opnd) { |
| 73 | Inst.addOperand(Opnd); |
| 74 | return Opnd.isValid() ? |
| 75 | MCDisassembler::Success : |
| 76 | MCDisassembler::SoftFail; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 79 | static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op, |
| 80 | uint16_t NameIdx) { |
| 81 | int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx); |
| 82 | if (OpIdx != -1) { |
| 83 | auto I = MI.begin(); |
| 84 | std::advance(I, OpIdx); |
| 85 | MI.insert(I, Op); |
| 86 | } |
| 87 | return OpIdx; |
| 88 | } |
| 89 | |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 90 | static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm, |
| 91 | uint64_t Addr, const void *Decoder) { |
| 92 | auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); |
| 93 | |
Scott Linder | efec139 | 2019-03-05 03:02:00 +0000 | [diff] [blame] | 94 | // Our branches take a simm16, but we need two extra bits to account for the |
| 95 | // factor of 4. |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 96 | APInt SignedOffset(18, Imm * 4, true); |
| 97 | int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue(); |
| 98 | |
| 99 | if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2)) |
| 100 | return MCDisassembler::Success; |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 101 | return addOperand(Inst, MCOperand::createImm(Imm)); |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 102 | } |
| 103 | |
Stanislav Mekhanoshin | 0846c12 | 2019-06-20 15:08:34 +0000 | [diff] [blame] | 104 | static DecodeStatus decodeBoolReg(MCInst &Inst, unsigned Val, |
| 105 | uint64_t Addr, const void *Decoder) { |
| 106 | auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); |
| 107 | return addOperand(Inst, DAsm->decodeBoolReg(Val)); |
| 108 | } |
| 109 | |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 110 | #define DECODE_OPERAND(StaticDecoderName, DecoderName) \ |
| 111 | static DecodeStatus StaticDecoderName(MCInst &Inst, \ |
| 112 | unsigned Imm, \ |
| 113 | uint64_t /*Addr*/, \ |
| 114 | const void *Decoder) { \ |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 115 | auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \ |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 116 | return addOperand(Inst, DAsm->DecoderName(Imm)); \ |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 117 | } |
| 118 | |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 119 | #define DECODE_OPERAND_REG(RegClass) \ |
| 120 | DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass) |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 121 | |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 122 | DECODE_OPERAND_REG(VGPR_32) |
Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 123 | DECODE_OPERAND_REG(VRegOrLds_32) |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 124 | DECODE_OPERAND_REG(VS_32) |
| 125 | DECODE_OPERAND_REG(VS_64) |
Dmitry Preobrazhensky | 30fc523 | 2017-07-18 13:12:48 +0000 | [diff] [blame] | 126 | DECODE_OPERAND_REG(VS_128) |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 127 | |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 128 | DECODE_OPERAND_REG(VReg_64) |
| 129 | DECODE_OPERAND_REG(VReg_96) |
| 130 | DECODE_OPERAND_REG(VReg_128) |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 131 | |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 132 | DECODE_OPERAND_REG(SReg_32) |
| 133 | DECODE_OPERAND_REG(SReg_32_XM0_XEXEC) |
Matt Arsenault | ca7b0a1 | 2017-07-21 15:36:16 +0000 | [diff] [blame] | 134 | DECODE_OPERAND_REG(SReg_32_XEXEC_HI) |
Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 135 | DECODE_OPERAND_REG(SRegOrLds_32) |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 136 | DECODE_OPERAND_REG(SReg_64) |
| 137 | DECODE_OPERAND_REG(SReg_64_XEXEC) |
| 138 | DECODE_OPERAND_REG(SReg_128) |
| 139 | DECODE_OPERAND_REG(SReg_256) |
| 140 | DECODE_OPERAND_REG(SReg_512) |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 141 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 142 | static DecodeStatus decodeOperand_VSrc16(MCInst &Inst, |
| 143 | unsigned Imm, |
| 144 | uint64_t Addr, |
| 145 | const void *Decoder) { |
| 146 | auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); |
| 147 | return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm)); |
| 148 | } |
| 149 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 150 | static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst, |
| 151 | unsigned Imm, |
| 152 | uint64_t Addr, |
| 153 | const void *Decoder) { |
| 154 | auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); |
| 155 | return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm)); |
| 156 | } |
| 157 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 158 | #define DECODE_SDWA(DecName) \ |
| 159 | DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName) |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 160 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 161 | DECODE_SDWA(Src32) |
| 162 | DECODE_SDWA(Src16) |
| 163 | DECODE_SDWA(VopcDst) |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 164 | |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 165 | #include "AMDGPUGenDisassemblerTables.inc" |
| 166 | |
| 167 | //===----------------------------------------------------------------------===// |
| 168 | // |
| 169 | //===----------------------------------------------------------------------===// |
| 170 | |
Sam Kolton | 1048fb1 | 2016-03-31 14:15:04 +0000 | [diff] [blame] | 171 | template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) { |
| 172 | assert(Bytes.size() >= sizeof(T)); |
| 173 | const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data()); |
| 174 | Bytes = Bytes.slice(sizeof(T)); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 175 | return Res; |
| 176 | } |
| 177 | |
| 178 | DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table, |
| 179 | MCInst &MI, |
| 180 | uint64_t Inst, |
| 181 | uint64_t Address) const { |
| 182 | assert(MI.getOpcode() == 0); |
| 183 | assert(MI.getNumOperands() == 0); |
| 184 | MCInst TmpInst; |
Dmitry Preobrazhensky | ce941c9 | 2017-05-19 14:27:52 +0000 | [diff] [blame] | 185 | HasLiteral = false; |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 186 | const auto SavedBytes = Bytes; |
| 187 | if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) { |
| 188 | MI = TmpInst; |
| 189 | return MCDisassembler::Success; |
| 190 | } |
| 191 | Bytes = SavedBytes; |
| 192 | return MCDisassembler::Fail; |
| 193 | } |
| 194 | |
Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 195 | static bool isValidDPP8(const MCInst &MI) { |
| 196 | using namespace llvm::AMDGPU::DPP; |
| 197 | int FiIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::fi); |
| 198 | assert(FiIdx != -1); |
| 199 | if ((unsigned)FiIdx >= MI.getNumOperands()) |
| 200 | return false; |
| 201 | unsigned Fi = MI.getOperand(FiIdx).getImm(); |
| 202 | return Fi == DPP8_FI_0 || Fi == DPP8_FI_1; |
| 203 | } |
| 204 | |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 205 | DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size, |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 206 | ArrayRef<uint8_t> Bytes_, |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 207 | uint64_t Address, |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 208 | raw_ostream &WS, |
| 209 | raw_ostream &CS) const { |
| 210 | CommentStream = &CS; |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 211 | bool IsSDWA = false; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 212 | |
Matt Arsenault | ca64ef2 | 2019-05-22 16:28:41 +0000 | [diff] [blame] | 213 | unsigned MaxInstBytesNum = std::min((size_t)TargetMaxInstBytes, Bytes_.size()); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 214 | Bytes = Bytes_.slice(0, MaxInstBytesNum); |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 215 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 216 | DecodeStatus Res = MCDisassembler::Fail; |
| 217 | do { |
Valery Pykhtin | 824e804 | 2016-03-04 10:59:50 +0000 | [diff] [blame] | 218 | // ToDo: better to switch encoding length using some bit predicate |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 219 | // but it is unknown yet, so try all we can |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 220 | |
Sam Kolton | c9bdcb7 | 2016-06-09 11:04:45 +0000 | [diff] [blame] | 221 | // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2 |
| 222 | // encodings |
Sam Kolton | 1048fb1 | 2016-03-31 14:15:04 +0000 | [diff] [blame] | 223 | if (Bytes.size() >= 8) { |
| 224 | const uint64_t QW = eatBytes<uint64_t>(Bytes); |
Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 225 | |
| 226 | Res = tryDecodeInst(DecoderTableDPP864, MI, QW, Address); |
| 227 | if (Res && convertDPP8Inst(MI) == MCDisassembler::Success) |
| 228 | break; |
| 229 | |
| 230 | MI = MCInst(); // clear |
| 231 | |
Sam Kolton | 1048fb1 | 2016-03-31 14:15:04 +0000 | [diff] [blame] | 232 | Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address); |
| 233 | if (Res) break; |
Sam Kolton | c9bdcb7 | 2016-06-09 11:04:45 +0000 | [diff] [blame] | 234 | |
| 235 | Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address); |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 236 | if (Res) { IsSDWA = true; break; } |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 237 | |
| 238 | Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address); |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 239 | if (Res) { IsSDWA = true; break; } |
Changpeng Fang | 0905870 | 2018-01-30 16:42:40 +0000 | [diff] [blame] | 240 | |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 241 | Res = tryDecodeInst(DecoderTableSDWA1064, MI, QW, Address); |
| 242 | if (Res) { IsSDWA = true; break; } |
| 243 | |
| 244 | // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and |
| 245 | // v_mad_mixhi_f16 for FMA variants. Try to decode using this special |
| 246 | // table first so we print the correct name. |
| 247 | |
| 248 | if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { |
| 249 | Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); |
| 250 | if (Res) break; |
| 251 | } |
| 252 | |
Changpeng Fang | 0905870 | 2018-01-30 16:42:40 +0000 | [diff] [blame] | 253 | if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) { |
| 254 | Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address); |
Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 255 | if (Res) |
| 256 | break; |
| 257 | } |
| 258 | |
| 259 | // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and |
| 260 | // v_mad_mixhi_f16 for FMA variants. Try to decode using this special |
| 261 | // table first so we print the correct name. |
| 262 | if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) { |
| 263 | Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address); |
| 264 | if (Res) |
| 265 | break; |
Changpeng Fang | 0905870 | 2018-01-30 16:42:40 +0000 | [diff] [blame] | 266 | } |
Sam Kolton | 1048fb1 | 2016-03-31 14:15:04 +0000 | [diff] [blame] | 267 | } |
| 268 | |
| 269 | // Reinitialize Bytes as DPP64 could have eaten too much |
| 270 | Bytes = Bytes_.slice(0, MaxInstBytesNum); |
| 271 | |
| 272 | // Try decode 32-bit instruction |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 273 | if (Bytes.size() < 4) break; |
Sam Kolton | 1048fb1 | 2016-03-31 14:15:04 +0000 | [diff] [blame] | 274 | const uint32_t DW = eatBytes<uint32_t>(Bytes); |
Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 275 | Res = tryDecodeInst(DecoderTableGFX832, MI, DW, Address); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 276 | if (Res) break; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 277 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 278 | Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address); |
| 279 | if (Res) break; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 280 | |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 281 | Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address); |
| 282 | if (Res) break; |
| 283 | |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 284 | Res = tryDecodeInst(DecoderTableGFX1032, MI, DW, Address); |
| 285 | if (Res) break; |
| 286 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 287 | if (Bytes.size() < 4) break; |
Sam Kolton | 1048fb1 | 2016-03-31 14:15:04 +0000 | [diff] [blame] | 288 | const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW; |
Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 289 | Res = tryDecodeInst(DecoderTableGFX864, MI, QW, Address); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 290 | if (Res) break; |
| 291 | |
| 292 | Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address); |
Dmitry Preobrazhensky | 1e32550 | 2017-08-09 17:10:47 +0000 | [diff] [blame] | 293 | if (Res) break; |
| 294 | |
| 295 | Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address); |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 296 | if (Res) break; |
| 297 | |
| 298 | Res = tryDecodeInst(DecoderTableGFX1064, MI, QW, Address); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 299 | } while (false); |
| 300 | |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 301 | if (Res && (MaxInstBytesNum - Bytes.size()) == 12 && (!HasLiteral || |
| 302 | !(MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::VOP3))) { |
| 303 | MaxInstBytesNum = 8; |
| 304 | Bytes = Bytes_.slice(0, MaxInstBytesNum); |
| 305 | eatBytes<uint64_t>(Bytes); |
| 306 | } |
| 307 | |
Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 308 | if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 309 | MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 || |
| 310 | MI.getOpcode() == AMDGPU::V_MAC_F32_e64_gfx10 || |
Konstantin Zhuravlyov | 603a43f | 2018-05-15 17:39:13 +0000 | [diff] [blame] | 311 | MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi || |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 312 | MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_vi || |
| 313 | MI.getOpcode() == AMDGPU::V_FMAC_F32_e64_gfx10 || |
| 314 | MI.getOpcode() == AMDGPU::V_FMAC_F16_e64_gfx10)) { |
Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 315 | // Insert dummy unused src2_modifiers. |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 316 | insertNamedMCOperand(MI, MCOperand::createImm(0), |
| 317 | AMDGPU::OpName::src2_modifiers); |
Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 318 | } |
| 319 | |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 320 | if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) { |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 321 | int VAddr0Idx = |
| 322 | AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); |
| 323 | int RsrcIdx = |
| 324 | AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); |
| 325 | unsigned NSAArgs = RsrcIdx - VAddr0Idx - 1; |
| 326 | if (VAddr0Idx >= 0 && NSAArgs > 0) { |
| 327 | unsigned NSAWords = (NSAArgs + 3) / 4; |
| 328 | if (Bytes.size() < 4 * NSAWords) { |
| 329 | Res = MCDisassembler::Fail; |
| 330 | } else { |
| 331 | for (unsigned i = 0; i < NSAArgs; ++i) { |
| 332 | MI.insert(MI.begin() + VAddr0Idx + 1 + i, |
| 333 | decodeOperand_VGPR_32(Bytes[i])); |
| 334 | } |
| 335 | Bytes = Bytes.slice(4 * NSAWords); |
| 336 | } |
| 337 | } |
| 338 | |
| 339 | if (Res) |
| 340 | Res = convertMIMGInst(MI); |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 341 | } |
| 342 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 343 | if (Res && IsSDWA) |
| 344 | Res = convertSDWAInst(MI); |
| 345 | |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 346 | int VDstIn_Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), |
| 347 | AMDGPU::OpName::vdst_in); |
| 348 | if (VDstIn_Idx != -1) { |
| 349 | int Tied = MCII->get(MI.getOpcode()).getOperandConstraint(VDstIn_Idx, |
| 350 | MCOI::OperandConstraint::TIED_TO); |
| 351 | if (Tied != -1 && (MI.getNumOperands() <= (unsigned)VDstIn_Idx || |
| 352 | !MI.getOperand(VDstIn_Idx).isReg() || |
| 353 | MI.getOperand(VDstIn_Idx).getReg() != MI.getOperand(Tied).getReg())) { |
| 354 | if (MI.getNumOperands() > (unsigned)VDstIn_Idx) |
| 355 | MI.erase(&MI.getOperand(VDstIn_Idx)); |
| 356 | insertNamedMCOperand(MI, |
| 357 | MCOperand::createReg(MI.getOperand(Tied).getReg()), |
| 358 | AMDGPU::OpName::vdst_in); |
| 359 | } |
| 360 | } |
| 361 | |
Tim Corringham | 7116e89 | 2018-03-26 17:06:33 +0000 | [diff] [blame] | 362 | // if the opcode was not recognized we'll assume a Size of 4 bytes |
| 363 | // (unless there are fewer bytes left) |
| 364 | Size = Res ? (MaxInstBytesNum - Bytes.size()) |
| 365 | : std::min((size_t)4, Bytes_.size()); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 366 | return Res; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 369 | DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const { |
Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 370 | if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || |
| 371 | STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 372 | if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1) |
| 373 | // VOPC - insert clamp |
| 374 | insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp); |
| 375 | } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { |
| 376 | int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst); |
| 377 | if (SDst != -1) { |
| 378 | // VOPC - insert VCC register as sdst |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 379 | insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC), |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 380 | AMDGPU::OpName::sdst); |
| 381 | } else { |
| 382 | // VOP1/2 - insert omod if present in instruction |
| 383 | insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod); |
| 384 | } |
| 385 | } |
| 386 | return MCDisassembler::Success; |
| 387 | } |
| 388 | |
Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 389 | DecodeStatus AMDGPUDisassembler::convertDPP8Inst(MCInst &MI) const { |
| 390 | unsigned Opc = MI.getOpcode(); |
| 391 | unsigned DescNumOps = MCII->get(Opc).getNumOperands(); |
| 392 | |
| 393 | // Insert dummy unused src modifiers. |
| 394 | if (MI.getNumOperands() < DescNumOps && |
| 395 | AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers) != -1) |
| 396 | insertNamedMCOperand(MI, MCOperand::createImm(0), |
| 397 | AMDGPU::OpName::src0_modifiers); |
| 398 | |
| 399 | if (MI.getNumOperands() < DescNumOps && |
| 400 | AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers) != -1) |
| 401 | insertNamedMCOperand(MI, MCOperand::createImm(0), |
| 402 | AMDGPU::OpName::src1_modifiers); |
| 403 | |
| 404 | return isValidDPP8(MI) ? MCDisassembler::Success : MCDisassembler::SoftFail; |
| 405 | } |
| 406 | |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 407 | // Note that before gfx10, the MIMG encoding provided no information about |
| 408 | // VADDR size. Consequently, decoded instructions always show address as if it |
| 409 | // has 1 dword, which could be not really so. |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 410 | DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const { |
Dmitry Preobrazhensky | da4a7c0 | 2018-03-12 15:03:34 +0000 | [diff] [blame] | 411 | |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 412 | int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), |
| 413 | AMDGPU::OpName::vdst); |
| 414 | |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 415 | int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), |
| 416 | AMDGPU::OpName::vdata); |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 417 | int VAddr0Idx = |
| 418 | AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vaddr0); |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 419 | int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), |
| 420 | AMDGPU::OpName::dmask); |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 421 | |
Dmitry Preobrazhensky | 0a1ff46 | 2018-02-05 14:18:53 +0000 | [diff] [blame] | 422 | int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), |
| 423 | AMDGPU::OpName::tfe); |
Nicolai Haehnle | f267431 | 2018-06-21 13:36:01 +0000 | [diff] [blame] | 424 | int D16Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), |
| 425 | AMDGPU::OpName::d16); |
Dmitry Preobrazhensky | 0a1ff46 | 2018-02-05 14:18:53 +0000 | [diff] [blame] | 426 | |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 427 | assert(VDataIdx != -1); |
| 428 | assert(DMaskIdx != -1); |
Dmitry Preobrazhensky | 0a1ff46 | 2018-02-05 14:18:53 +0000 | [diff] [blame] | 429 | assert(TFEIdx != -1); |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 430 | |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 431 | const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(MI.getOpcode()); |
Dmitry Preobrazhensky | da4a7c0 | 2018-03-12 15:03:34 +0000 | [diff] [blame] | 432 | bool IsAtomic = (VDstIdx != -1); |
Nicolai Haehnle | f267431 | 2018-06-21 13:36:01 +0000 | [diff] [blame] | 433 | bool IsGather4 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4; |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 434 | |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 435 | bool IsNSA = false; |
| 436 | unsigned AddrSize = Info->VAddrDwords; |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 437 | |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 438 | if (STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { |
| 439 | unsigned DimIdx = |
| 440 | AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dim); |
| 441 | const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = |
| 442 | AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); |
| 443 | const AMDGPU::MIMGDimInfo *Dim = |
| 444 | AMDGPU::getMIMGDimInfoByEncoding(MI.getOperand(DimIdx).getImm()); |
| 445 | |
| 446 | AddrSize = BaseOpcode->NumExtraArgs + |
| 447 | (BaseOpcode->Gradients ? Dim->NumGradients : 0) + |
| 448 | (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + |
| 449 | (BaseOpcode->LodOrClampOrMip ? 1 : 0); |
| 450 | IsNSA = Info->MIMGEncoding == AMDGPU::MIMGEncGfx10NSA; |
| 451 | if (!IsNSA) { |
| 452 | if (AddrSize > 8) |
| 453 | AddrSize = 16; |
| 454 | else if (AddrSize > 4) |
| 455 | AddrSize = 8; |
| 456 | } else { |
| 457 | if (AddrSize > Info->VAddrDwords) { |
| 458 | // The NSA encoding does not contain enough operands for the combination |
| 459 | // of base opcode / dimension. Should this be an error? |
| 460 | return MCDisassembler::Success; |
| 461 | } |
| 462 | } |
| 463 | } |
| 464 | |
| 465 | unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf; |
| 466 | unsigned DstSize = IsGather4 ? 4 : std::max(countPopulation(DMask), 1u); |
Dmitry Preobrazhensky | 0a1ff46 | 2018-02-05 14:18:53 +0000 | [diff] [blame] | 467 | |
Nicolai Haehnle | f267431 | 2018-06-21 13:36:01 +0000 | [diff] [blame] | 468 | bool D16 = D16Idx >= 0 && MI.getOperand(D16Idx).getImm(); |
Dmitry Preobrazhensky | 0a1ff46 | 2018-02-05 14:18:53 +0000 | [diff] [blame] | 469 | if (D16 && AMDGPU::hasPackedD16(STI)) { |
| 470 | DstSize = (DstSize + 1) / 2; |
| 471 | } |
| 472 | |
| 473 | // FIXME: Add tfe support |
| 474 | if (MI.getOperand(TFEIdx).getImm()) |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 475 | return MCDisassembler::Success; |
| 476 | |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 477 | if (DstSize == Info->VDataDwords && AddrSize == Info->VAddrDwords) |
| 478 | return MCDisassembler::Success; |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 479 | |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 480 | int NewOpcode = |
| 481 | AMDGPU::getMIMGOpcode(Info->BaseOpcode, Info->MIMGEncoding, DstSize, AddrSize); |
| 482 | if (NewOpcode == -1) |
| 483 | return MCDisassembler::Success; |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 484 | |
| 485 | // Widen the register to the correct number of enabled channels. |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 486 | unsigned NewVdata = AMDGPU::NoRegister; |
| 487 | if (DstSize != Info->VDataDwords) { |
| 488 | auto DataRCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass; |
| 489 | |
| 490 | // Get first subregister of VData |
| 491 | unsigned Vdata0 = MI.getOperand(VDataIdx).getReg(); |
| 492 | unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0); |
| 493 | Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0; |
| 494 | |
| 495 | NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0, |
| 496 | &MRI.getRegClass(DataRCID)); |
| 497 | if (NewVdata == AMDGPU::NoRegister) { |
| 498 | // It's possible to encode this such that the low register + enabled |
| 499 | // components exceeds the register count. |
| 500 | return MCDisassembler::Success; |
| 501 | } |
| 502 | } |
| 503 | |
| 504 | unsigned NewVAddr0 = AMDGPU::NoRegister; |
| 505 | if (STI.getFeatureBits()[AMDGPU::FeatureGFX10] && !IsNSA && |
| 506 | AddrSize != Info->VAddrDwords) { |
| 507 | unsigned VAddr0 = MI.getOperand(VAddr0Idx).getReg(); |
| 508 | unsigned VAddrSub0 = MRI.getSubReg(VAddr0, AMDGPU::sub0); |
| 509 | VAddr0 = (VAddrSub0 != 0) ? VAddrSub0 : VAddr0; |
| 510 | |
| 511 | auto AddrRCID = MCII->get(NewOpcode).OpInfo[VAddr0Idx].RegClass; |
| 512 | NewVAddr0 = MRI.getMatchingSuperReg(VAddr0, AMDGPU::sub0, |
| 513 | &MRI.getRegClass(AddrRCID)); |
| 514 | if (NewVAddr0 == AMDGPU::NoRegister) |
| 515 | return MCDisassembler::Success; |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 516 | } |
| 517 | |
| 518 | MI.setOpcode(NewOpcode); |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 519 | |
Stanislav Mekhanoshin | 692560d | 2019-05-01 16:32:58 +0000 | [diff] [blame] | 520 | if (NewVdata != AMDGPU::NoRegister) { |
| 521 | MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata); |
| 522 | |
| 523 | if (IsAtomic) { |
| 524 | // Atomic operations have an additional operand (a copy of data) |
| 525 | MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata); |
| 526 | } |
| 527 | } |
| 528 | |
| 529 | if (NewVAddr0 != AMDGPU::NoRegister) { |
| 530 | MI.getOperand(VAddr0Idx) = MCOperand::createReg(NewVAddr0); |
| 531 | } else if (IsNSA) { |
| 532 | assert(AddrSize <= Info->VAddrDwords); |
| 533 | MI.erase(MI.begin() + VAddr0Idx + AddrSize, |
| 534 | MI.begin() + VAddr0Idx + Info->VAddrDwords); |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 535 | } |
| 536 | |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 537 | return MCDisassembler::Success; |
| 538 | } |
| 539 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 540 | const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { |
| 541 | return getContext().getRegisterInfo()-> |
| 542 | getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 543 | } |
| 544 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 545 | inline |
| 546 | MCOperand AMDGPUDisassembler::errOperand(unsigned V, |
| 547 | const Twine& ErrMsg) const { |
| 548 | *CommentStream << "Error: " + ErrMsg; |
| 549 | |
| 550 | // ToDo: add support for error operands to MCInst.h |
| 551 | // return MCOperand::createError(V); |
| 552 | return MCOperand(); |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 553 | } |
| 554 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 555 | inline |
| 556 | MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const { |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 557 | return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI)); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 558 | } |
| 559 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 560 | inline |
| 561 | MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID, |
| 562 | unsigned Val) const { |
| 563 | const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID]; |
| 564 | if (Val >= RegCl.getNumRegs()) |
| 565 | return errOperand(Val, Twine(getRegClassName(RegClassID)) + |
| 566 | ": unknown register " + Twine(Val)); |
| 567 | return createRegOperand(RegCl.getRegister(Val)); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 568 | } |
| 569 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 570 | inline |
| 571 | MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID, |
| 572 | unsigned Val) const { |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 573 | // ToDo: SI/CI have 104 SGPRs, VI - 102 |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 574 | // Valery: here we accepting as much as we can, let assembler sort it out |
| 575 | int shift = 0; |
| 576 | switch (SRegClassID) { |
| 577 | case AMDGPU::SGPR_32RegClassID: |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 578 | case AMDGPU::TTMP_32RegClassID: |
| 579 | break; |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 580 | case AMDGPU::SGPR_64RegClassID: |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 581 | case AMDGPU::TTMP_64RegClassID: |
| 582 | shift = 1; |
| 583 | break; |
| 584 | case AMDGPU::SGPR_128RegClassID: |
| 585 | case AMDGPU::TTMP_128RegClassID: |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 586 | // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in |
| 587 | // this bundle? |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 588 | case AMDGPU::SGPR_256RegClassID: |
| 589 | case AMDGPU::TTMP_256RegClassID: |
| 590 | // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 591 | // this bundle? |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 592 | case AMDGPU::SGPR_512RegClassID: |
| 593 | case AMDGPU::TTMP_512RegClassID: |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 594 | shift = 2; |
| 595 | break; |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 596 | // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in |
| 597 | // this bundle? |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 598 | default: |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 599 | llvm_unreachable("unhandled register class"); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 600 | } |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 601 | |
| 602 | if (Val % (1 << shift)) { |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 603 | *CommentStream << "Warning: " << getRegClassName(SRegClassID) |
| 604 | << ": scalar reg isn't aligned " << Val; |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 605 | } |
| 606 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 607 | return createRegOperand(SRegClassID, Val >> shift); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 608 | } |
| 609 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 610 | MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const { |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 611 | return decodeSrcOp(OPW32, Val); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 612 | } |
| 613 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 614 | MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const { |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 615 | return decodeSrcOp(OPW64, Val); |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 616 | } |
| 617 | |
Dmitry Preobrazhensky | 30fc523 | 2017-07-18 13:12:48 +0000 | [diff] [blame] | 618 | MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const { |
| 619 | return decodeSrcOp(OPW128, Val); |
| 620 | } |
| 621 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 622 | MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const { |
| 623 | return decodeSrcOp(OPW16, Val); |
| 624 | } |
| 625 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 626 | MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const { |
| 627 | return decodeSrcOp(OPWV216, Val); |
| 628 | } |
| 629 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 630 | MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const { |
Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 631 | // Some instructions have operand restrictions beyond what the encoding |
| 632 | // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra |
| 633 | // high bit. |
| 634 | Val &= 255; |
| 635 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 636 | return createRegOperand(AMDGPU::VGPR_32RegClassID, Val); |
| 637 | } |
| 638 | |
Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 639 | MCOperand AMDGPUDisassembler::decodeOperand_VRegOrLds_32(unsigned Val) const { |
| 640 | return decodeSrcOp(OPW32, Val); |
| 641 | } |
| 642 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 643 | MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const { |
| 644 | return createRegOperand(AMDGPU::VReg_64RegClassID, Val); |
| 645 | } |
| 646 | |
| 647 | MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const { |
| 648 | return createRegOperand(AMDGPU::VReg_96RegClassID, Val); |
| 649 | } |
| 650 | |
| 651 | MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const { |
| 652 | return createRegOperand(AMDGPU::VReg_128RegClassID, Val); |
| 653 | } |
| 654 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 655 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const { |
| 656 | // table-gen generated disassembler doesn't care about operand types |
| 657 | // leaving only registry class so SSrc_32 operand turns into SReg_32 |
| 658 | // and therefore we accept immediates and literals here as well |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 659 | return decodeSrcOp(OPW32, Val); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 660 | } |
| 661 | |
Matt Arsenault | 640c44b | 2016-11-29 19:39:53 +0000 | [diff] [blame] | 662 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC( |
| 663 | unsigned Val) const { |
| 664 | // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI |
Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 665 | return decodeOperand_SReg_32(Val); |
| 666 | } |
| 667 | |
Matt Arsenault | ca7b0a1 | 2017-07-21 15:36:16 +0000 | [diff] [blame] | 668 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI( |
| 669 | unsigned Val) const { |
| 670 | // SReg_32_XM0 is SReg_32 without EXEC_HI |
| 671 | return decodeOperand_SReg_32(Val); |
| 672 | } |
| 673 | |
Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 674 | MCOperand AMDGPUDisassembler::decodeOperand_SRegOrLds_32(unsigned Val) const { |
| 675 | // table-gen generated disassembler doesn't care about operand types |
| 676 | // leaving only registry class so SSrc_32 operand turns into SReg_32 |
| 677 | // and therefore we accept immediates and literals here as well |
| 678 | return decodeSrcOp(OPW32, Val); |
| 679 | } |
| 680 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 681 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const { |
Matt Arsenault | 640c44b | 2016-11-29 19:39:53 +0000 | [diff] [blame] | 682 | return decodeSrcOp(OPW64, Val); |
| 683 | } |
| 684 | |
| 685 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const { |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 686 | return decodeSrcOp(OPW64, Val); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 687 | } |
| 688 | |
| 689 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const { |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 690 | return decodeSrcOp(OPW128, Val); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 691 | } |
| 692 | |
| 693 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const { |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 694 | return decodeDstOp(OPW256, Val); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 695 | } |
| 696 | |
| 697 | MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const { |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 698 | return decodeDstOp(OPW512, Val); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 699 | } |
| 700 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 701 | MCOperand AMDGPUDisassembler::decodeLiteralConstant() const { |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 702 | // For now all literal constants are supposed to be unsigned integer |
| 703 | // ToDo: deal with signed/unsigned 64-bit integer constants |
| 704 | // ToDo: deal with float/double constants |
Dmitry Preobrazhensky | ce941c9 | 2017-05-19 14:27:52 +0000 | [diff] [blame] | 705 | if (!HasLiteral) { |
| 706 | if (Bytes.size() < 4) { |
| 707 | return errOperand(0, "cannot read literal, inst bytes left " + |
| 708 | Twine(Bytes.size())); |
| 709 | } |
| 710 | HasLiteral = true; |
| 711 | Literal = eatBytes<uint32_t>(Bytes); |
| 712 | } |
| 713 | return MCOperand::createImm(Literal); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 714 | } |
| 715 | |
| 716 | MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) { |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 717 | using namespace AMDGPU::EncValues; |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 718 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 719 | assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX); |
| 720 | return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ? |
| 721 | (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) : |
| 722 | (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm))); |
| 723 | // Cast prevents negative overflow. |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 724 | } |
| 725 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 726 | static int64_t getInlineImmVal32(unsigned Imm) { |
| 727 | switch (Imm) { |
| 728 | case 240: |
| 729 | return FloatToBits(0.5f); |
| 730 | case 241: |
| 731 | return FloatToBits(-0.5f); |
| 732 | case 242: |
| 733 | return FloatToBits(1.0f); |
| 734 | case 243: |
| 735 | return FloatToBits(-1.0f); |
| 736 | case 244: |
| 737 | return FloatToBits(2.0f); |
| 738 | case 245: |
| 739 | return FloatToBits(-2.0f); |
| 740 | case 246: |
| 741 | return FloatToBits(4.0f); |
| 742 | case 247: |
| 743 | return FloatToBits(-4.0f); |
| 744 | case 248: // 1 / (2 * PI) |
| 745 | return 0x3e22f983; |
| 746 | default: |
| 747 | llvm_unreachable("invalid fp inline imm"); |
| 748 | } |
| 749 | } |
| 750 | |
| 751 | static int64_t getInlineImmVal64(unsigned Imm) { |
| 752 | switch (Imm) { |
| 753 | case 240: |
| 754 | return DoubleToBits(0.5); |
| 755 | case 241: |
| 756 | return DoubleToBits(-0.5); |
| 757 | case 242: |
| 758 | return DoubleToBits(1.0); |
| 759 | case 243: |
| 760 | return DoubleToBits(-1.0); |
| 761 | case 244: |
| 762 | return DoubleToBits(2.0); |
| 763 | case 245: |
| 764 | return DoubleToBits(-2.0); |
| 765 | case 246: |
| 766 | return DoubleToBits(4.0); |
| 767 | case 247: |
| 768 | return DoubleToBits(-4.0); |
| 769 | case 248: // 1 / (2 * PI) |
| 770 | return 0x3fc45f306dc9c882; |
| 771 | default: |
| 772 | llvm_unreachable("invalid fp inline imm"); |
| 773 | } |
| 774 | } |
| 775 | |
| 776 | static int64_t getInlineImmVal16(unsigned Imm) { |
| 777 | switch (Imm) { |
| 778 | case 240: |
| 779 | return 0x3800; |
| 780 | case 241: |
| 781 | return 0xB800; |
| 782 | case 242: |
| 783 | return 0x3C00; |
| 784 | case 243: |
| 785 | return 0xBC00; |
| 786 | case 244: |
| 787 | return 0x4000; |
| 788 | case 245: |
| 789 | return 0xC000; |
| 790 | case 246: |
| 791 | return 0x4400; |
| 792 | case 247: |
| 793 | return 0xC400; |
| 794 | case 248: // 1 / (2 * PI) |
| 795 | return 0x3118; |
| 796 | default: |
| 797 | llvm_unreachable("invalid fp inline imm"); |
| 798 | } |
| 799 | } |
| 800 | |
| 801 | MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) { |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 802 | assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN |
| 803 | && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX); |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 804 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 805 | // ToDo: case 248: 1/(2*PI) - is allowed only on VI |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 806 | switch (Width) { |
| 807 | case OPW32: |
| 808 | return MCOperand::createImm(getInlineImmVal32(Imm)); |
| 809 | case OPW64: |
| 810 | return MCOperand::createImm(getInlineImmVal64(Imm)); |
| 811 | case OPW16: |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 812 | case OPWV216: |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 813 | return MCOperand::createImm(getInlineImmVal16(Imm)); |
| 814 | default: |
| 815 | llvm_unreachable("implement me"); |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 816 | } |
Nikolay Haustov | 161a158 | 2016-02-25 16:09:14 +0000 | [diff] [blame] | 817 | } |
| 818 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 819 | unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const { |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 820 | using namespace AMDGPU; |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 821 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 822 | assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); |
| 823 | switch (Width) { |
| 824 | default: // fall |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 825 | case OPW32: |
| 826 | case OPW16: |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 827 | case OPWV216: |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 828 | return VGPR_32RegClassID; |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 829 | case OPW64: return VReg_64RegClassID; |
| 830 | case OPW128: return VReg_128RegClassID; |
| 831 | } |
| 832 | } |
| 833 | |
| 834 | unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const { |
| 835 | using namespace AMDGPU; |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 836 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 837 | assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); |
| 838 | switch (Width) { |
| 839 | default: // fall |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 840 | case OPW32: |
| 841 | case OPW16: |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 842 | case OPWV216: |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 843 | return SGPR_32RegClassID; |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 844 | case OPW64: return SGPR_64RegClassID; |
| 845 | case OPW128: return SGPR_128RegClassID; |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 846 | case OPW256: return SGPR_256RegClassID; |
| 847 | case OPW512: return SGPR_512RegClassID; |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 848 | } |
| 849 | } |
| 850 | |
| 851 | unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const { |
| 852 | using namespace AMDGPU; |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 853 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 854 | assert(OPW_FIRST_ <= Width && Width < OPW_LAST_); |
| 855 | switch (Width) { |
| 856 | default: // fall |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 857 | case OPW32: |
| 858 | case OPW16: |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 859 | case OPWV216: |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 860 | return TTMP_32RegClassID; |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 861 | case OPW64: return TTMP_64RegClassID; |
| 862 | case OPW128: return TTMP_128RegClassID; |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 863 | case OPW256: return TTMP_256RegClassID; |
| 864 | case OPW512: return TTMP_512RegClassID; |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 865 | } |
| 866 | } |
| 867 | |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 868 | int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const { |
| 869 | using namespace AMDGPU::EncValues; |
| 870 | |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 871 | unsigned TTmpMin = |
| 872 | (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MIN : TTMP_VI_MIN; |
| 873 | unsigned TTmpMax = |
| 874 | (isGFX9() || isGFX10()) ? TTMP_GFX9_GFX10_MAX : TTMP_VI_MAX; |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 875 | |
| 876 | return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1; |
| 877 | } |
| 878 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 879 | MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const { |
| 880 | using namespace AMDGPU::EncValues; |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 881 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 882 | assert(Val < 512); // enum9 |
| 883 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 884 | if (VGPR_MIN <= Val && Val <= VGPR_MAX) { |
| 885 | return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN); |
| 886 | } |
Artem Tamazov | b49c336 | 2016-05-26 15:52:16 +0000 | [diff] [blame] | 887 | if (Val <= SGPR_MAX) { |
| 888 | assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 889 | return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); |
| 890 | } |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 891 | |
| 892 | int TTmpIdx = getTTmpIdx(Val); |
| 893 | if (TTmpIdx >= 0) { |
| 894 | return createSRegOperand(getTtmpClassId(Width), TTmpIdx); |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 895 | } |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 896 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 897 | if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX) |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 898 | return decodeIntImmed(Val); |
| 899 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 900 | if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX) |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 901 | return decodeFPImmed(Width, Val); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 902 | |
Artem Tamazov | 212a251 | 2016-05-24 12:05:16 +0000 | [diff] [blame] | 903 | if (Val == LITERAL_CONST) |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 904 | return decodeLiteralConstant(); |
| 905 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 906 | switch (Width) { |
| 907 | case OPW32: |
| 908 | case OPW16: |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 909 | case OPWV216: |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 910 | return decodeSpecialReg32(Val); |
| 911 | case OPW64: |
| 912 | return decodeSpecialReg64(Val); |
| 913 | default: |
| 914 | llvm_unreachable("unexpected immediate type"); |
| 915 | } |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 916 | } |
| 917 | |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 918 | MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const { |
| 919 | using namespace AMDGPU::EncValues; |
| 920 | |
| 921 | assert(Val < 128); |
| 922 | assert(Width == OPW256 || Width == OPW512); |
| 923 | |
| 924 | if (Val <= SGPR_MAX) { |
| 925 | assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning. |
| 926 | return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN); |
| 927 | } |
| 928 | |
| 929 | int TTmpIdx = getTTmpIdx(Val); |
| 930 | if (TTmpIdx >= 0) { |
| 931 | return createSRegOperand(getTtmpClassId(Width), TTmpIdx); |
| 932 | } |
| 933 | |
| 934 | llvm_unreachable("unknown dst register"); |
| 935 | } |
| 936 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 937 | MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const { |
| 938 | using namespace AMDGPU; |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 939 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 940 | switch (Val) { |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 941 | case 102: return createRegOperand(FLAT_SCR_LO); |
| 942 | case 103: return createRegOperand(FLAT_SCR_HI); |
Dmitry Preobrazhensky | 3afbd82 | 2018-01-10 14:22:19 +0000 | [diff] [blame] | 943 | case 104: return createRegOperand(XNACK_MASK_LO); |
| 944 | case 105: return createRegOperand(XNACK_MASK_HI); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 945 | case 106: return createRegOperand(VCC_LO); |
| 946 | case 107: return createRegOperand(VCC_HI); |
Dmitry Preobrazhensky | 137976f | 2019-03-20 15:40:52 +0000 | [diff] [blame] | 947 | case 108: return createRegOperand(TBA_LO); |
| 948 | case 109: return createRegOperand(TBA_HI); |
| 949 | case 110: return createRegOperand(TMA_LO); |
| 950 | case 111: return createRegOperand(TMA_HI); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 951 | case 124: return createRegOperand(M0); |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 952 | case 125: return createRegOperand(SGPR_NULL); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 953 | case 126: return createRegOperand(EXEC_LO); |
| 954 | case 127: return createRegOperand(EXEC_HI); |
Matt Arsenault | a3b3b48 | 2017-02-18 18:41:41 +0000 | [diff] [blame] | 955 | case 235: return createRegOperand(SRC_SHARED_BASE); |
| 956 | case 236: return createRegOperand(SRC_SHARED_LIMIT); |
| 957 | case 237: return createRegOperand(SRC_PRIVATE_BASE); |
| 958 | case 238: return createRegOperand(SRC_PRIVATE_LIMIT); |
Dmitry Preobrazhensky | 137976f | 2019-03-20 15:40:52 +0000 | [diff] [blame] | 959 | case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); |
Dmitry Preobrazhensky | 9111f35 | 2019-06-03 13:51:24 +0000 | [diff] [blame] | 960 | case 251: return createRegOperand(SRC_VCCZ); |
| 961 | case 252: return createRegOperand(SRC_EXECZ); |
| 962 | case 253: return createRegOperand(SRC_SCC); |
Dmitry Preobrazhensky | 942c273 | 2019-02-08 14:57:37 +0000 | [diff] [blame] | 963 | case 254: return createRegOperand(LDS_DIRECT); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 964 | default: break; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 965 | } |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 966 | return errOperand(Val, "unknown operand encoding " + Twine(Val)); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 967 | } |
| 968 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 969 | MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const { |
| 970 | using namespace AMDGPU; |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 971 | |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 972 | switch (Val) { |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 973 | case 102: return createRegOperand(FLAT_SCR); |
Dmitry Preobrazhensky | 3afbd82 | 2018-01-10 14:22:19 +0000 | [diff] [blame] | 974 | case 104: return createRegOperand(XNACK_MASK); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 975 | case 106: return createRegOperand(VCC); |
Dmitry Preobrazhensky | 137976f | 2019-03-20 15:40:52 +0000 | [diff] [blame] | 976 | case 108: return createRegOperand(TBA); |
| 977 | case 110: return createRegOperand(TMA); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 978 | case 126: return createRegOperand(EXEC); |
Dmitry Preobrazhensky | 137976f | 2019-03-20 15:40:52 +0000 | [diff] [blame] | 979 | case 235: return createRegOperand(SRC_SHARED_BASE); |
| 980 | case 236: return createRegOperand(SRC_SHARED_LIMIT); |
| 981 | case 237: return createRegOperand(SRC_PRIVATE_BASE); |
| 982 | case 238: return createRegOperand(SRC_PRIVATE_LIMIT); |
| 983 | case 239: return createRegOperand(SRC_POPS_EXITING_WAVE_ID); |
Dmitry Preobrazhensky | 9111f35 | 2019-06-03 13:51:24 +0000 | [diff] [blame] | 984 | case 251: return createRegOperand(SRC_VCCZ); |
| 985 | case 252: return createRegOperand(SRC_EXECZ); |
| 986 | case 253: return createRegOperand(SRC_SCC); |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 987 | default: break; |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 988 | } |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 989 | return errOperand(Val, "unknown operand encoding " + Twine(Val)); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 990 | } |
| 991 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 992 | MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width, |
Dmitry Preobrazhensky | 6b65f7c | 2018-01-17 14:00:48 +0000 | [diff] [blame] | 993 | const unsigned Val) const { |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 994 | using namespace AMDGPU::SDWA; |
Dmitry Preobrazhensky | 6b65f7c | 2018-01-17 14:00:48 +0000 | [diff] [blame] | 995 | using namespace AMDGPU::EncValues; |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 996 | |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 997 | if (STI.getFeatureBits()[AMDGPU::FeatureGFX9] || |
| 998 | STI.getFeatureBits()[AMDGPU::FeatureGFX10]) { |
Stanislav Mekhanoshin | da644c0 | 2019-03-13 21:15:52 +0000 | [diff] [blame] | 999 | // XXX: cast to int is needed to avoid stupid warning: |
Sam Kolton | a179d25 | 2017-06-27 15:02:23 +0000 | [diff] [blame] | 1000 | // compare with unsigned is always true |
Stanislav Mekhanoshin | da644c0 | 2019-03-13 21:15:52 +0000 | [diff] [blame] | 1001 | if (int(SDWA9EncValues::SRC_VGPR_MIN) <= int(Val) && |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1002 | Val <= SDWA9EncValues::SRC_VGPR_MAX) { |
| 1003 | return createRegOperand(getVgprClassId(Width), |
| 1004 | Val - SDWA9EncValues::SRC_VGPR_MIN); |
| 1005 | } |
| 1006 | if (SDWA9EncValues::SRC_SGPR_MIN <= Val && |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 1007 | Val <= (isGFX10() ? SDWA9EncValues::SRC_SGPR_MAX_GFX10 |
| 1008 | : SDWA9EncValues::SRC_SGPR_MAX_SI)) { |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1009 | return createSRegOperand(getSgprClassId(Width), |
| 1010 | Val - SDWA9EncValues::SRC_SGPR_MIN); |
| 1011 | } |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 1012 | if (SDWA9EncValues::SRC_TTMP_MIN <= Val && |
| 1013 | Val <= SDWA9EncValues::SRC_TTMP_MAX) { |
| 1014 | return createSRegOperand(getTtmpClassId(Width), |
| 1015 | Val - SDWA9EncValues::SRC_TTMP_MIN); |
| 1016 | } |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1017 | |
Dmitry Preobrazhensky | 6b65f7c | 2018-01-17 14:00:48 +0000 | [diff] [blame] | 1018 | const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN; |
| 1019 | |
| 1020 | if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX) |
| 1021 | return decodeIntImmed(SVal); |
| 1022 | |
| 1023 | if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX) |
| 1024 | return decodeFPImmed(Width, SVal); |
| 1025 | |
| 1026 | return decodeSpecialReg32(SVal); |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1027 | } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) { |
| 1028 | return createRegOperand(getVgprClassId(Width), Val); |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1029 | } |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1030 | llvm_unreachable("unsupported target"); |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1031 | } |
| 1032 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1033 | MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const { |
| 1034 | return decodeSDWASrc(OPW16, Val); |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1035 | } |
| 1036 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1037 | MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const { |
| 1038 | return decodeSDWASrc(OPW32, Val); |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1041 | MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const { |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1042 | using namespace AMDGPU::SDWA; |
| 1043 | |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 1044 | assert((STI.getFeatureBits()[AMDGPU::FeatureGFX9] || |
| 1045 | STI.getFeatureBits()[AMDGPU::FeatureGFX10]) && |
| 1046 | "SDWAVopcDst should be present only on GFX9+"); |
| 1047 | |
Stanislav Mekhanoshin | ab4f2ea | 2019-06-18 19:10:59 +0000 | [diff] [blame] | 1048 | bool IsWave64 = STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64]; |
| 1049 | |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1050 | if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) { |
| 1051 | Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK; |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 1052 | |
| 1053 | int TTmpIdx = getTTmpIdx(Val); |
| 1054 | if (TTmpIdx >= 0) { |
| 1055 | return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx); |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 1056 | } else if (Val > SGPR_MAX) { |
Stanislav Mekhanoshin | ab4f2ea | 2019-06-18 19:10:59 +0000 | [diff] [blame] | 1057 | return IsWave64 ? decodeSpecialReg64(Val) |
| 1058 | : decodeSpecialReg32(Val); |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1059 | } else { |
Stanislav Mekhanoshin | ab4f2ea | 2019-06-18 19:10:59 +0000 | [diff] [blame] | 1060 | return createSRegOperand(getSgprClassId(IsWave64 ? OPW64 : OPW32), Val); |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1061 | } |
| 1062 | } else { |
Stanislav Mekhanoshin | ab4f2ea | 2019-06-18 19:10:59 +0000 | [diff] [blame] | 1063 | return createRegOperand(IsWave64 ? AMDGPU::VCC : AMDGPU::VCC_LO); |
Sam Kolton | 363f47a | 2017-05-26 15:52:00 +0000 | [diff] [blame] | 1064 | } |
| 1065 | } |
| 1066 | |
Stanislav Mekhanoshin | ab4f2ea | 2019-06-18 19:10:59 +0000 | [diff] [blame] | 1067 | MCOperand AMDGPUDisassembler::decodeBoolReg(unsigned Val) const { |
| 1068 | return STI.getFeatureBits()[AMDGPU::FeatureWavefrontSize64] ? |
| 1069 | decodeOperand_SReg_64(Val) : decodeOperand_SReg_32(Val); |
| 1070 | } |
| 1071 | |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 1072 | bool AMDGPUDisassembler::isVI() const { |
| 1073 | return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; |
| 1074 | } |
| 1075 | |
| 1076 | bool AMDGPUDisassembler::isGFX9() const { |
| 1077 | return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; |
| 1078 | } |
| 1079 | |
Stanislav Mekhanoshin | 33d806a | 2019-04-24 17:28:30 +0000 | [diff] [blame] | 1080 | bool AMDGPUDisassembler::isGFX10() const { |
| 1081 | return STI.getFeatureBits()[AMDGPU::FeatureGFX10]; |
| 1082 | } |
| 1083 | |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 1084 | //===----------------------------------------------------------------------===// |
| 1085 | // AMDGPUSymbolizer |
| 1086 | //===----------------------------------------------------------------------===// |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 1087 | |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 1088 | // Try to find symbol name for specified label |
| 1089 | bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst, |
| 1090 | raw_ostream &/*cStream*/, int64_t Value, |
| 1091 | uint64_t /*Address*/, bool IsBranch, |
| 1092 | uint64_t /*Offset*/, uint64_t /*InstSize*/) { |
Eugene Zelenko | c8fbf6f | 2017-08-10 00:46:15 +0000 | [diff] [blame] | 1093 | using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>; |
| 1094 | using SectionSymbolsTy = std::vector<SymbolInfoTy>; |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 1095 | |
| 1096 | if (!IsBranch) { |
| 1097 | return false; |
| 1098 | } |
| 1099 | |
| 1100 | auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo); |
Nicolai Haehnle | b1c3b22 | 2018-04-10 15:46:43 +0000 | [diff] [blame] | 1101 | if (!Symbols) |
| 1102 | return false; |
| 1103 | |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 1104 | auto Result = std::find_if(Symbols->begin(), Symbols->end(), |
| 1105 | [Value](const SymbolInfoTy& Val) { |
| 1106 | return std::get<0>(Val) == static_cast<uint64_t>(Value) |
| 1107 | && std::get<2>(Val) == ELF::STT_NOTYPE; |
| 1108 | }); |
| 1109 | if (Result != Symbols->end()) { |
| 1110 | auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result)); |
| 1111 | const auto *Add = MCSymbolRefExpr::create(Sym, Ctx); |
| 1112 | Inst.addOperand(MCOperand::createExpr(Add)); |
| 1113 | return true; |
| 1114 | } |
| 1115 | return false; |
| 1116 | } |
| 1117 | |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 1118 | void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream, |
| 1119 | int64_t Value, |
| 1120 | uint64_t Address) { |
| 1121 | llvm_unreachable("unimplemented"); |
| 1122 | } |
| 1123 | |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 1124 | //===----------------------------------------------------------------------===// |
| 1125 | // Initialization |
| 1126 | //===----------------------------------------------------------------------===// |
| 1127 | |
| 1128 | static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/, |
| 1129 | LLVMOpInfoCallback /*GetOpInfo*/, |
| 1130 | LLVMSymbolLookupCallback /*SymbolLookUp*/, |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 1131 | void *DisInfo, |
Sam Kolton | 3381d7a | 2016-10-06 13:46:08 +0000 | [diff] [blame] | 1132 | MCContext *Ctx, |
| 1133 | std::unique_ptr<MCRelocationInfo> &&RelInfo) { |
| 1134 | return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo); |
| 1135 | } |
| 1136 | |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1137 | static MCDisassembler *createAMDGPUDisassembler(const Target &T, |
| 1138 | const MCSubtargetInfo &STI, |
| 1139 | MCContext &Ctx) { |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 1140 | return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo()); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1141 | } |
| 1142 | |
Tom Stellard | 4b0b261 | 2019-06-11 03:21:13 +0000 | [diff] [blame] | 1143 | extern "C" void LLVMInitializeAMDGPUDisassembler() { |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 1144 | TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(), |
| 1145 | createAMDGPUDisassembler); |
| 1146 | TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(), |
| 1147 | createAMDGPUSymbolizer); |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1148 | } |