blob: c550af38bf6446d1621fa0d78f2436792581112e [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
24#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "R600Defines.h"
26#include "R600MachineFunctionInfo.h"
27#include "R600RegisterInfo.h"
28#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000029#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000033#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000035#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000036#include "llvm/MC/MCContext.h"
37#include "llvm/MC/MCSectionELF.h"
38#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000039#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000040#include "llvm/Support/MathExtras.h"
41#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000043
44using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000045using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000046
47// TODO: This should get the default rounding mode from the kernel. We just set
48// the default here, but this could change if the OpenCL rounding mode pragmas
49// are used.
50//
51// The denormal mode here should match what is reported by the OpenCL runtime
52// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
53// can also be override to flush with the -cl-denorms-are-zero compiler flag.
54//
55// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
56// precision, and leaves single precision to flush all and does not report
57// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
58// CL_FP_DENORM for both.
59//
60// FIXME: It seems some instructions do not support single precision denormals
61// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
62// and sin_f32, cos_f32 on most parts).
63
64// We want to use these instructions, and using fp32 denormals also causes
65// instructions to run at the double precision rate for the device so it's
66// probably best to just report no single precision denormals.
67static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000068 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000069 // TODO: Is there any real use for the flush in only / flush out only modes?
70
71 uint32_t FP32Denormals =
72 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
73
74 uint32_t FP64Denormals =
75 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
76
77 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
78 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
79 FP_DENORM_MODE_SP(FP32Denormals) |
80 FP_DENORM_MODE_DP(FP64Denormals);
81}
82
83static AsmPrinter *
84createAMDGPUAsmPrinterPass(TargetMachine &tm,
85 std::unique_ptr<MCStreamer> &&Streamer) {
86 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
87}
88
89extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000090 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
91 createAMDGPUAsmPrinterPass);
92 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
93 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000094}
95
96AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
97 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000098 : AsmPrinter(TM, std::move(Streamer)) {
99 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
100 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000101
Mehdi Amini117296c2016-10-01 02:56:57 +0000102StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000103 return "AMDGPU Assembly Printer";
104}
105
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000106const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
107 return TM.getMCSubtargetInfo();
108}
109
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000110AMDGPUTargetStreamer* AMDGPUAsmPrinter::getTargetStreamer() const {
111 if (!OutStreamer)
112 return nullptr;
113 return static_cast<AMDGPUTargetStreamer*>(OutStreamer->getTargetStreamer());
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000114}
115
Tom Stellardf4218372016-01-12 17:18:17 +0000116void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000117 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
Tim Renouf72800f02017-10-03 19:03:52 +0000118 return;
119
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000120 if (TM.getTargetTriple().getOS() != Triple::AMDHSA &&
121 TM.getTargetTriple().getOS() != Triple::AMDPAL)
122 return;
123
124 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
125 HSAMetadataStream.begin(M);
126
127 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
128 readPALMetadata(M);
129
130 // Deprecated notes are not emitted for code object v3.
131 if (IsaInfo::hasCodeObjectV3(getSTI()->getFeatureBits()))
132 return;
133
134 // HSA emits NT_AMDGPU_HSA_CODE_OBJECT_VERSION for code objects v2.
135 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000136 getTargetStreamer()->EmitDirectiveHSACodeObjectVersion(2, 1);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000137
138 // HSA and PAL emit NT_AMDGPU_HSA_ISA for code objects v2.
139 IsaInfo::IsaVersion ISA = IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000140 getTargetStreamer()->EmitDirectiveHSACodeObjectISA(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000141 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000142}
143
144void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000145 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
146 return;
147
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000148 // Following code requires TargetStreamer to be present.
149 if (!getTargetStreamer())
150 return;
151
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000152 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
153 std::string ISAVersionString;
154 raw_string_ostream ISAVersionStream(ISAVersionString);
155 IsaInfo::streamIsaVersion(getSTI(), ISAVersionStream);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000156 getTargetStreamer()->EmitISAVersion(ISAVersionStream.str());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000157
158 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
159 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
160 HSAMetadataStream.end();
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000161 getTargetStreamer()->EmitHSAMetadata(HSAMetadataStream.getHSAMetadata());
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000162 }
163
164 // Emit PAL Metadata (NT_AMD_AMDGPU_PAL_METADATA).
Tim Renouf72800f02017-10-03 19:03:52 +0000165 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
166 // Copy the PAL metadata from the map where we collected it into a vector,
167 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000168 PALMD::Metadata PALMetadataVector;
169 for (auto i : PALMetadataMap) {
170 PALMetadataVector.push_back(i.first);
171 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000172 }
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000173 getTargetStreamer()->EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000174 }
Tom Stellardf4218372016-01-12 17:18:17 +0000175}
176
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000177bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
178 const MachineBasicBlock *MBB) const {
179 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
180 return false;
181
182 if (MBB->empty())
183 return true;
184
185 // If this is a block implementing a long branch, an expression relative to
186 // the start of the block is needed. to the start of the block.
187 // XXX - Is there a smarter way to check this?
188 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
189}
190
Tom Stellardf151a452015-06-26 21:14:58 +0000191void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Matt Arsenault021a2182017-04-19 19:38:10 +0000192 const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>();
193 if (!MFI->isEntryFunction())
194 return;
195
Tom Stellardf151a452015-06-26 21:14:58 +0000196 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000197 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000198 if (STM.isAmdCodeObjectV2(*MF)) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000199 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000200 getTargetStreamer()->EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000201 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000202
203 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
204 return;
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000205
Matthias Braunf1caa282017-12-15 22:22:58 +0000206 HSAMetadataStream.emitKernel(MF->getFunction(),
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +0000207 getHSACodeProps(*MF, CurrentProgramInfo),
208 getHSADebugProps(*MF, CurrentProgramInfo));
Tom Stellardf151a452015-06-26 21:14:58 +0000209}
210
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000211void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
212 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
213 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000214 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000215 SmallString<128> SymbolName;
Matthias Braunf1caa282017-12-15 22:22:58 +0000216 getNameWithPrefix(SymbolName, &MF->getFunction()),
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000217 getTargetStreamer()->EmitAMDGPUSymbolType(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000218 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000219 }
Tim Renoufcead41d2017-12-08 14:09:34 +0000220 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
221 if (STI.dumpCode()) {
222 // Disassemble function name label to text.
Matthias Braunf1caa282017-12-15 22:22:58 +0000223 DisasmLines.push_back(MF->getName().str() + ":");
Tim Renoufcead41d2017-12-08 14:09:34 +0000224 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
225 HexLines.push_back("");
226 }
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000227
228 AsmPrinter::EmitFunctionEntryLabel();
229}
230
Tim Renoufcead41d2017-12-08 14:09:34 +0000231void AMDGPUAsmPrinter::EmitBasicBlockStart(const MachineBasicBlock &MBB) const {
232 const AMDGPUSubtarget &STI = MBB.getParent()->getSubtarget<AMDGPUSubtarget>();
233 if (STI.dumpCode() && !isBlockOnlyReachableByFallthrough(&MBB)) {
234 // Write a line for the basic block label if it is not only fallthrough.
235 DisasmLines.push_back(
236 (Twine("BB") + Twine(getFunctionNumber())
237 + "_" + Twine(MBB.getNumber()) + ":").str());
238 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
239 HexLines.push_back("");
240 }
241 AsmPrinter::EmitBasicBlockStart(MBB);
242}
243
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000244void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
245
Tom Stellard00f2f912015-12-02 19:47:57 +0000246 // Group segment variables aren't emitted in HSA.
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000247 if (AMDGPU::isGroupSegment(GV))
Tom Stellard00f2f912015-12-02 19:47:57 +0000248 return;
249
Tom Stellardfcfaea42016-05-05 17:03:33 +0000250 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000251}
252
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000253bool AMDGPUAsmPrinter::doFinalization(Module &M) {
254 CallGraphResourceInfo.clear();
255 return AsmPrinter::doFinalization(M);
256}
257
Tim Renouf72800f02017-10-03 19:03:52 +0000258// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000259// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000260// is a NamedMD containing an MDTuple containing a number of MDNodes each of
261// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000262// pair that we store as PALMetadataMap[key]=value in the map.
263void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000264 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
265 if (!NamedMD || !NamedMD->getNumOperands())
266 return;
267 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
268 if (!Tuple)
269 return;
270 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
271 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
272 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
273 if (!Key || !Val)
274 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000275 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000276 }
277}
278
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000279// Print comments that apply to both callable functions and entry points.
280void AMDGPUAsmPrinter::emitCommonFunctionComments(
281 uint32_t NumVGPR,
282 uint32_t NumSGPR,
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000283 uint64_t ScratchSize,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000284 uint64_t CodeSize) {
285 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
286 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
287 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
288 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
289}
290
Tom Stellard45bb48e2015-06-13 03:28:10 +0000291bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000292 CurrentProgramInfo = SIProgramInfo();
293
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000294 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000295
296 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000297 // Regular functions just need the basic required instruction alignment.
298 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000299
300 SetupMachineFunction(MF);
301
Tom Stellard45bb48e2015-06-13 03:28:10 +0000302 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000303 MCContext &Context = getObjFileLowering().getContext();
Tim Renouf807ecc32018-02-06 13:39:38 +0000304 // FIXME: This should be an explicit check for Mesa.
305 if (!STM.isAmdHsaOS() && !STM.isAmdPalOS()) {
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000306 MCSectionELF *ConfigSection =
307 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
308 OutStreamer->SwitchSection(ConfigSection);
309 }
310
Tom Stellardf151a452015-06-26 21:14:58 +0000311 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000312 if (MFI->isEntryFunction()) {
313 getSIProgramInfo(CurrentProgramInfo, MF);
314 } else {
315 auto I = CallGraphResourceInfo.insert(
Matthias Braunf1caa282017-12-15 22:22:58 +0000316 std::make_pair(&MF.getFunction(), SIFunctionResourceInfo()));
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000317 SIFunctionResourceInfo &Info = I.first->second;
318 assert(I.second && "should only be called once per function");
319 Info = analyzeResourceUsage(MF);
320 }
321
Tim Renouf72800f02017-10-03 19:03:52 +0000322 if (STM.isAmdPalOS())
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000323 EmitPALMetadata(MF, CurrentProgramInfo);
Tim Renouf807ecc32018-02-06 13:39:38 +0000324 else if (!STM.isAmdHsaOS()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000325 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000326 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000327 } else {
328 EmitProgramInfoR600(MF);
329 }
330
331 DisasmLines.clear();
332 HexLines.clear();
333 DisasmLineMaxLen = 0;
334
335 EmitFunctionBody();
336
337 if (isVerbose()) {
338 MCSectionELF *CommentSection =
339 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
340 OutStreamer->SwitchSection(CommentSection);
341
342 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000343 if (!MFI->isEntryFunction()) {
Matt Arsenault021a2182017-04-19 19:38:10 +0000344 OutStreamer->emitRawComment(" Function info:", false);
Matthias Braunf1caa282017-12-15 22:22:58 +0000345 SIFunctionResourceInfo &Info = CallGraphResourceInfo[&MF.getFunction()];
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000346 emitCommonFunctionComments(
347 Info.NumVGPR,
348 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
349 Info.PrivateSegmentSize,
350 getFunctionCodeSize(MF));
351 return false;
Matt Arsenault021a2182017-04-19 19:38:10 +0000352 }
353
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000354 OutStreamer->emitRawComment(" Kernel info:", false);
355 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
356 CurrentProgramInfo.NumSGPR,
357 CurrentProgramInfo.ScratchSize,
358 getFunctionCodeSize(MF));
359
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000360 OutStreamer->emitRawComment(
361 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
362 OutStreamer->emitRawComment(
363 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
364 OutStreamer->emitRawComment(
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000365 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
366 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000367
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000368 OutStreamer->emitRawComment(
369 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
370 OutStreamer->emitRawComment(
371 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000372
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000373 OutStreamer->emitRawComment(
374 " NumSGPRsForWavesPerEU: " +
375 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
376 OutStreamer->emitRawComment(
377 " NumVGPRsForWavesPerEU: " +
378 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000379
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000380 OutStreamer->emitRawComment(
381 " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst),
382 false);
383 OutStreamer->emitRawComment(
384 " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount),
385 false);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000386
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000387 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000388 OutStreamer->emitRawComment(
389 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
390 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
391 OutStreamer->emitRawComment(
392 " DebuggerPrivateSegmentBufferSGPR: s" +
393 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000394 }
395
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000396 OutStreamer->emitRawComment(
397 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
398 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
399 OutStreamer->emitRawComment(
400 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
401 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
402 OutStreamer->emitRawComment(
403 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
404 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
405 OutStreamer->emitRawComment(
406 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
407 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
408 OutStreamer->emitRawComment(
409 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
410 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
411 OutStreamer->emitRawComment(
412 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
413 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
414 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000415 } else {
416 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
417 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000418 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000419 }
420 }
421
422 if (STM.dumpCode()) {
423
424 OutStreamer->SwitchSection(
425 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
426
427 for (size_t i = 0; i < DisasmLines.size(); ++i) {
Tim Renoufcead41d2017-12-08 14:09:34 +0000428 std::string Comment = "\n";
429 if (!HexLines[i].empty()) {
430 Comment = std::string(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
431 Comment += " ; " + HexLines[i] + "\n";
432 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000433
434 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
435 OutStreamer->EmitBytes(StringRef(Comment));
436 }
437 }
438
439 return false;
440}
441
442void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
443 unsigned MaxGPR = 0;
444 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000445 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
446 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000447 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
448
449 for (const MachineBasicBlock &MBB : MF) {
450 for (const MachineInstr &MI : MBB) {
451 if (MI.getOpcode() == AMDGPU::KILLGT)
452 killPixel = true;
453 unsigned numOperands = MI.getNumOperands();
454 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
455 const MachineOperand &MO = MI.getOperand(op_idx);
456 if (!MO.isReg())
457 continue;
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000458 unsigned HWReg = RI->getHWRegIndex(MO.getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000459
460 // Register with value > 127 aren't GPR
461 if (HWReg > 127)
462 continue;
463 MaxGPR = std::max(MaxGPR, HWReg);
464 }
465 }
466 }
467
468 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000469 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000470 // Evergreen / Northern Islands
Matthias Braunf1caa282017-12-15 22:22:58 +0000471 switch (MF.getFunction().getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000472 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000473 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
474 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
475 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
476 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000477 }
478 } else {
479 // R600 / R700
Matthias Braunf1caa282017-12-15 22:22:58 +0000480 switch (MF.getFunction().getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000481 default: LLVM_FALLTHROUGH;
482 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
483 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000484 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
485 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000486 }
487 }
488
489 OutStreamer->EmitIntValue(RsrcReg, 4);
490 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000491 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000492 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
493 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
494
Matthias Braunf1caa282017-12-15 22:22:58 +0000495 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000496 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000497 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000498 }
499}
500
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000501uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000502 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000503 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000504
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000505 uint64_t CodeSize = 0;
506
Tom Stellard45bb48e2015-06-13 03:28:10 +0000507 for (const MachineBasicBlock &MBB : MF) {
508 for (const MachineInstr &MI : MBB) {
509 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000510
511 // TODO: Should we count size of debug info?
Shiva Chen801bf7e2018-05-09 02:42:00 +0000512 if (MI.isDebugInstr())
Matt Arsenaultc5746862015-08-12 09:04:44 +0000513 continue;
514
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000515 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000516 }
517 }
518
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000519 return CodeSize;
520}
521
522static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
523 const SIInstrInfo &TII,
524 unsigned Reg) {
525 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
526 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
527 return true;
528 }
529
530 return false;
531}
532
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000533static unsigned getNumExtraSGPRs(const SISubtarget &ST,
534 bool VCCUsed,
535 bool FlatScrUsed) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000536 unsigned ExtraSGPRs = 0;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000537 if (VCCUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000538 ExtraSGPRs = 2;
539
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000540 if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
541 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000542 ExtraSGPRs = 4;
543 } else {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000544 if (ST.isXNACKEnabled())
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000545 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000546
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000547 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000548 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000549 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000550
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000551 return ExtraSGPRs;
552}
553
554int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
555 const SISubtarget &ST) const {
556 return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch);
557}
558
559AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
560 const MachineFunction &MF) const {
561 SIFunctionResourceInfo Info;
562
563 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
564 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
565 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
566 const MachineRegisterInfo &MRI = MF.getRegInfo();
567 const SIInstrInfo *TII = ST.getInstrInfo();
568 const SIRegisterInfo &TRI = TII->getRegisterInfo();
569
570 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
571 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
572
573 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
574 // instructions aren't used to access the scratch buffer. Inline assembly may
575 // need it though.
576 //
577 // If we only have implicit uses of flat_scr on flat instructions, it is not
578 // really needed.
579 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
580 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
581 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
582 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
583 Info.UsesFlatScratch = false;
584 }
585
586 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
587 Info.PrivateSegmentSize = FrameInfo.getStackSize();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000588 if (MFI->isStackRealigned())
589 Info.PrivateSegmentSize += FrameInfo.getMaxAlignment();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000590
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000591
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000592 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
593 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000594
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000595 // If there are no calls, MachineRegisterInfo can tell us the used register
596 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000597 // A tail call isn't considered a call for MachineFrameInfo's purposes.
598 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000599 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
600 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
601 if (MRI.isPhysRegUsed(Reg)) {
602 HighestVGPRReg = Reg;
603 break;
604 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000605 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000606
607 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
608 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
609 if (MRI.isPhysRegUsed(Reg)) {
610 HighestSGPRReg = Reg;
611 break;
612 }
613 }
614
615 // We found the maximum register index. They start at 0, so add one to get the
616 // number of registers.
617 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
618 TRI.getHWRegIndex(HighestVGPRReg) + 1;
619 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
620 TRI.getHWRegIndex(HighestSGPRReg) + 1;
621
622 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000623 }
624
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000625 int32_t MaxVGPR = -1;
626 int32_t MaxSGPR = -1;
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000627 uint64_t CalleeFrameSize = 0;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000628
629 for (const MachineBasicBlock &MBB : MF) {
630 for (const MachineInstr &MI : MBB) {
631 // TODO: Check regmasks? Do they occur anywhere except calls?
632 for (const MachineOperand &MO : MI.operands()) {
633 unsigned Width = 0;
634 bool IsSGPR = false;
635
636 if (!MO.isReg())
637 continue;
638
639 unsigned Reg = MO.getReg();
640 switch (Reg) {
641 case AMDGPU::EXEC:
642 case AMDGPU::EXEC_LO:
643 case AMDGPU::EXEC_HI:
644 case AMDGPU::SCC:
645 case AMDGPU::M0:
646 case AMDGPU::SRC_SHARED_BASE:
647 case AMDGPU::SRC_SHARED_LIMIT:
648 case AMDGPU::SRC_PRIVATE_BASE:
649 case AMDGPU::SRC_PRIVATE_LIMIT:
650 continue;
651
652 case AMDGPU::NoRegister:
Shiva Chen801bf7e2018-05-09 02:42:00 +0000653 assert(MI.isDebugInstr());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000654 continue;
655
656 case AMDGPU::VCC:
657 case AMDGPU::VCC_LO:
658 case AMDGPU::VCC_HI:
659 Info.UsesVCC = true;
660 continue;
661
662 case AMDGPU::FLAT_SCR:
663 case AMDGPU::FLAT_SCR_LO:
664 case AMDGPU::FLAT_SCR_HI:
665 continue;
666
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000667 case AMDGPU::XNACK_MASK:
668 case AMDGPU::XNACK_MASK_LO:
669 case AMDGPU::XNACK_MASK_HI:
670 llvm_unreachable("xnack_mask registers should not be used");
671
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000672 case AMDGPU::TBA:
673 case AMDGPU::TBA_LO:
674 case AMDGPU::TBA_HI:
675 case AMDGPU::TMA:
676 case AMDGPU::TMA_LO:
677 case AMDGPU::TMA_HI:
678 llvm_unreachable("trap handler registers should not be used");
679
680 default:
681 break;
682 }
683
684 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
685 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
686 "trap handler registers should not be used");
687 IsSGPR = true;
688 Width = 1;
689 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
690 IsSGPR = false;
691 Width = 1;
692 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
693 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
694 "trap handler registers should not be used");
695 IsSGPR = true;
696 Width = 2;
697 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
698 IsSGPR = false;
699 Width = 2;
700 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
701 IsSGPR = false;
702 Width = 3;
703 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000704 assert(!AMDGPU::TTMP_128RegClass.contains(Reg) &&
705 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000706 IsSGPR = true;
707 Width = 4;
708 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
709 IsSGPR = false;
710 Width = 4;
711 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000712 assert(!AMDGPU::TTMP_256RegClass.contains(Reg) &&
713 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000714 IsSGPR = true;
715 Width = 8;
716 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
717 IsSGPR = false;
718 Width = 8;
719 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000720 assert(!AMDGPU::TTMP_512RegClass.contains(Reg) &&
721 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000722 IsSGPR = true;
723 Width = 16;
724 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
725 IsSGPR = false;
726 Width = 16;
727 } else {
728 llvm_unreachable("Unknown register class");
729 }
730 unsigned HWReg = TRI.getHWRegIndex(Reg);
731 int MaxUsed = HWReg + Width - 1;
732 if (IsSGPR) {
733 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
734 } else {
735 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
736 }
737 }
738
739 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000740 // Pseudo used just to encode the underlying global. Is there a better
741 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000742
743 const MachineOperand *CalleeOp
744 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
745 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000746 if (Callee->isDeclaration()) {
747 // If this is a call to an external function, we can't do much. Make
748 // conservative guesses.
749
750 // 48 SGPRs - vcc, - flat_scr, -xnack
751 int MaxSGPRGuess = 47 - getNumExtraSGPRs(ST, true,
752 ST.hasFlatAddressSpace());
753 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
754 MaxVGPR = std::max(MaxVGPR, 23);
755
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000756 CalleeFrameSize = std::max(CalleeFrameSize, UINT64_C(16384));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000757 Info.UsesVCC = true;
758 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
759 Info.HasDynamicallySizedStack = true;
760 } else {
761 // We force CodeGen to run in SCC order, so the callee's register
762 // usage etc. should be the cumulative usage of all callees.
763 auto I = CallGraphResourceInfo.find(Callee);
764 assert(I != CallGraphResourceInfo.end() &&
765 "callee should have been handled before caller");
766
767 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
768 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
769 CalleeFrameSize
770 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
771 Info.UsesVCC |= I->second.UsesVCC;
772 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
773 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
774 Info.HasRecursion |= I->second.HasRecursion;
775 }
776
777 if (!Callee->doesNotRecurse())
778 Info.HasRecursion = true;
779 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000780 }
781 }
782
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000783 Info.NumExplicitSGPR = MaxSGPR + 1;
784 Info.NumVGPR = MaxVGPR + 1;
785 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000786
787 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000788}
789
790void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
791 const MachineFunction &MF) {
792 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
793
794 ProgInfo.NumVGPR = Info.NumVGPR;
795 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
796 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
797 ProgInfo.VCCUsed = Info.UsesVCC;
798 ProgInfo.FlatUsed = Info.UsesFlatScratch;
799 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
800
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000801 if (!isUInt<32>(ProgInfo.ScratchSize)) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000802 DiagnosticInfoStackSize DiagStackSize(MF.getFunction(),
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000803 ProgInfo.ScratchSize, DS_Error);
Matthias Braunf1caa282017-12-15 22:22:58 +0000804 MF.getFunction().getContext().diagnose(DiagStackSize);
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000805 }
806
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000807 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
808 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
809 const SIInstrInfo *TII = STM.getInstrInfo();
810 const SIRegisterInfo *RI = &TII->getRegisterInfo();
811
812 unsigned ExtraSGPRs = getNumExtraSGPRs(STM,
813 ProgInfo.VCCUsed,
814 ProgInfo.FlatUsed);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000815 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000816
Marek Olsak91f22fb2016-12-09 19:49:40 +0000817 // Check the addressable register limit before we add ExtraSGPRs.
818 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
819 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000820 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000821 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000822 // This can happen due to a compiler bug or when using inline asm.
Matthias Braunf1caa282017-12-15 22:22:58 +0000823 LLVMContext &Ctx = MF.getFunction().getContext();
824 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000825 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000826 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000827 DK_ResourceLimit,
828 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000829 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000830 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000831 }
832 }
833
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000834 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000835 ProgInfo.NumSGPR += ExtraSGPRs;
836 ProgInfo.NumVGPR += ExtraVGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000837
Tim Renouffd8d4af2018-04-11 17:18:36 +0000838 // Ensure there are enough SGPRs and VGPRs for wave dispatch, where wave
839 // dispatch registers are function args.
840 unsigned WaveDispatchNumSGPR = 0, WaveDispatchNumVGPR = 0;
841 for (auto &Arg : MF.getFunction().args()) {
842 unsigned NumRegs = (Arg.getType()->getPrimitiveSizeInBits() + 31) / 32;
843 if (Arg.hasAttribute(Attribute::InReg))
844 WaveDispatchNumSGPR += NumRegs;
845 else
846 WaveDispatchNumVGPR += NumRegs;
847 }
848 ProgInfo.NumSGPR = std::max(ProgInfo.NumSGPR, WaveDispatchNumSGPR);
849 ProgInfo.NumVGPR = std::max(ProgInfo.NumVGPR, WaveDispatchNumVGPR);
850
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000851 // Adjust number of registers used to meet default/requested minimum/maximum
852 // number of waves per execution unit request.
853 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000854 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000855 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000856 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000857
Marek Olsak91f22fb2016-12-09 19:49:40 +0000858 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
859 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000860 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
861 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
862 // This can happen due to a compiler bug or when using inline asm to use
863 // the registers which are usually reserved for vcc etc.
Matthias Braunf1caa282017-12-15 22:22:58 +0000864 LLVMContext &Ctx = MF.getFunction().getContext();
865 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000866 "scalar registers",
867 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000868 DK_ResourceLimit,
869 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000870 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000871 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
872 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000873 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000874 }
875
876 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000877 ProgInfo.NumSGPR =
878 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
879 ProgInfo.NumSGPRsForWavesPerEU =
880 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000881 }
882
Matt Arsenault161e2b42017-04-18 20:59:40 +0000883 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000884 LLVMContext &Ctx = MF.getFunction().getContext();
885 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000886 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000887 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000888 }
889
Matt Arsenault52ef4012016-07-26 16:45:58 +0000890 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000891 LLVMContext &Ctx = MF.getFunction().getContext();
892 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000893 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000894 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000895 }
896
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000897 // SGPRBlocks is actual number of SGPR blocks minus 1.
898 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000899 STM.getSGPREncodingGranule());
900 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000901
902 // VGPRBlocks is actual number of VGPR blocks minus 1.
903 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000904 STM.getVGPREncodingGranule());
905 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000906
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000907 // Record first reserved VGPR and number of reserved VGPRs.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000908 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000909 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
910
911 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
912 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
913 // attribute was requested.
914 if (STM.debuggerEmitPrologue()) {
915 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
916 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
917 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
918 RI->getHWRegIndex(MFI->getScratchRSrcReg());
919 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000920
Tom Stellard45bb48e2015-06-13 03:28:10 +0000921 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
922 // register.
923 ProgInfo.FloatMode = getFPMode(MF);
924
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000925 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000926
Matt Arsenault7293f982016-01-28 20:53:35 +0000927 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000928 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000929
Tom Stellard45bb48e2015-06-13 03:28:10 +0000930 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000931 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000932 // LDS is allocated in 64 dword blocks.
933 LDSAlignShift = 8;
934 } else {
935 // LDS is allocated in 128 dword blocks.
936 LDSAlignShift = 9;
937 }
938
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000939 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000940 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000941
Matt Arsenault52ef4012016-07-26 16:45:58 +0000942 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000943 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000944 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000945
946 // Scratch is allocated in 256 dword blocks.
947 unsigned ScratchAlignShift = 10;
948 // We need to program the hardware with the amount of scratch memory that
949 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
950 // scratch memory used per thread.
951 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000952 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000953 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000954 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000955
956 ProgInfo.ComputePGMRSrc1 =
957 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
958 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
959 S_00B848_PRIORITY(ProgInfo.Priority) |
960 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
961 S_00B848_PRIV(ProgInfo.Priv) |
962 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000963 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000964 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
965
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000966 // 0 = X, 1 = XY, 2 = XYZ
967 unsigned TIDIGCompCnt = 0;
968 if (MFI->hasWorkItemIDZ())
969 TIDIGCompCnt = 2;
970 else if (MFI->hasWorkItemIDY())
971 TIDIGCompCnt = 1;
972
Tom Stellard45bb48e2015-06-13 03:28:10 +0000973 ProgInfo.ComputePGMRSrc2 =
974 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000975 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000976 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000977 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
978 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
979 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
980 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
981 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
982 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000983 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
984 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000985 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000986}
987
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000988static unsigned getRsrcReg(CallingConv::ID CallConv) {
989 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000990 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000991 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000992 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000993 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000994 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000995 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000996 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000997 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000998 }
999}
1000
1001void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001002 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001003 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001004 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +00001005 unsigned RsrcReg = getRsrcReg(MF.getFunction().getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001006
Matthias Braunf1caa282017-12-15 22:22:58 +00001007 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001008 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
1009
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001010 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001011
1012 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001013 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001014
1015 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001016 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001017
1018 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
1019 // 0" comment but I don't see a corresponding field in the register spec.
1020 } else {
1021 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001022 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1023 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Matthias Braunf1caa282017-12-15 22:22:58 +00001024 if (STM.isVGPRSpillingEnabled(MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001025 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001026 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001027 }
Tim Renouf807ecc32018-02-06 13:39:38 +00001028 }
1029
1030 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
1031 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
1032 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks), 4);
1033 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
1034 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
1035 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
1036 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001037 }
Marek Olsak0532c192016-07-13 17:35:15 +00001038
1039 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
1040 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
1041 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
1042 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001043}
1044
Tim Renouf72800f02017-10-03 19:03:52 +00001045// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
1046// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001047// metadata items into the PALMetadataMap, combining with any provided by the
1048// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +00001049// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001050void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +00001051 const SIProgramInfo &CurrentProgramInfo) {
1052 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1053 // Given the calling convention, calculate the register number for rsrc1. In
1054 // principle the register number could change in future hardware, but we know
1055 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
1056 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
1057 // that we use a register number rather than a byte offset, so we need to
1058 // divide by 4.
Matthias Braunf1caa282017-12-15 22:22:58 +00001059 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction().getCallingConv()) / 4;
Tim Renouf72800f02017-10-03 19:03:52 +00001060 unsigned Rsrc2Reg = Rsrc1Reg + 1;
1061 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
1062 // with a constant offset to access any non-register shader-specific PAL
1063 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001064 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Matthias Braunf1caa282017-12-15 22:22:58 +00001065 switch (MF.getFunction().getCallingConv()) {
Tim Renouf72800f02017-10-03 19:03:52 +00001066 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001067 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001068 break;
1069 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001070 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001071 break;
1072 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001073 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001074 break;
1075 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001076 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001077 break;
1078 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001079 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001080 break;
1081 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001082 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001083 break;
1084 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001085 unsigned NumUsedVgprsKey = ScratchSizeKey +
1086 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1087 unsigned NumUsedSgprsKey = ScratchSizeKey +
1088 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1089 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1090 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Matthias Braunf1caa282017-12-15 22:22:58 +00001091 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001092 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1093 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001094 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001095 PALMetadataMap[ScratchSizeKey] |=
1096 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001097 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001098 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1099 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001100 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001101 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001102 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001103 PALMetadataMap[ScratchSizeKey] |=
1104 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001105 }
Matthias Braunf1caa282017-12-15 22:22:58 +00001106 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001107 PALMetadataMap[Rsrc2Reg] |=
1108 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1109 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1110 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001111 }
1112}
1113
Matt Arsenault24ee0782016-02-12 02:40:47 +00001114// This is supposed to be log2(Size)
1115static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1116 switch (Size) {
1117 case 4:
1118 return AMD_ELEMENT_4_BYTES;
1119 case 8:
1120 return AMD_ELEMENT_8_BYTES;
1121 case 16:
1122 return AMD_ELEMENT_16_BYTES;
1123 default:
1124 llvm_unreachable("invalid private_element_size");
1125 }
1126}
1127
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001128void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001129 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001130 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001131 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001132 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001133
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001134 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001135
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001136 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001137 CurrentProgramInfo.ComputePGMRSrc1 |
1138 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001139 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001140
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001141 if (CurrentProgramInfo.DynamicCallStack)
1142 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1143
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001144 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001145 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1146 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1147
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001148 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001149 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001150 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1151 }
1152
1153 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001154 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001155
1156 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001157 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001158
1159 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001160 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001161
1162 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001163 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001164
1165 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001166 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001167
1168 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001169 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001170 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
1171 }
1172
1173 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001174 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001175 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
1176 }
1177
1178 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001179 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001180 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
1181 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001182
Tom Stellard48f29f22015-11-26 00:43:29 +00001183 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001184 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001185
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001186 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001187 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001188
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001189 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001190 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001191
Matt Arsenault52ef4012016-07-26 16:45:58 +00001192 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001193 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +00001194 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001195 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1196 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1197 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1198 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
1199 Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst;
1200 Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001201
Tom Stellard175959e2016-12-06 21:53:10 +00001202 // These alignment values are specified in powers of two, so alignment =
1203 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001204 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001205 countTrailingZeros(MFI->getMaxKernArgAlign()));
1206
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001207 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001208 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001209 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001210 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001211 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001212 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001213}
1214
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001215AMDGPU::HSAMD::Kernel::CodeProps::Metadata AMDGPUAsmPrinter::getHSACodeProps(
1216 const MachineFunction &MF,
1217 const SIProgramInfo &ProgramInfo) const {
1218 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1219 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
1220 HSAMD::Kernel::CodeProps::Metadata HSACodeProps;
1221
1222 HSACodeProps.mKernargSegmentSize =
1223 STM.getKernArgSegmentSize(MF, MFI.getABIArgOffset());
1224 HSACodeProps.mGroupSegmentFixedSize = ProgramInfo.LDSSize;
1225 HSACodeProps.mPrivateSegmentFixedSize = ProgramInfo.ScratchSize;
1226 HSACodeProps.mKernargSegmentAlign =
1227 std::max(uint32_t(4), MFI.getMaxKernArgAlign());
1228 HSACodeProps.mWavefrontSize = STM.getWavefrontSize();
1229 HSACodeProps.mNumSGPRs = CurrentProgramInfo.NumSGPR;
1230 HSACodeProps.mNumVGPRs = CurrentProgramInfo.NumVGPR;
Konstantin Zhuravlyov8d5e9e12017-10-18 17:31:09 +00001231 HSACodeProps.mMaxFlatWorkGroupSize = MFI.getMaxFlatWorkGroupSize();
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001232 HSACodeProps.mIsDynamicCallStack = ProgramInfo.DynamicCallStack;
1233 HSACodeProps.mIsXNACKEnabled = STM.isXNACKEnabled();
Konstantin Zhuravlyov06ae4ec2017-11-28 17:51:08 +00001234 HSACodeProps.mNumSpilledSGPRs = MFI.getNumSpilledSGPRs();
1235 HSACodeProps.mNumSpilledVGPRs = MFI.getNumSpilledVGPRs();
Konstantin Zhuravlyova01d8b02017-10-14 19:03:51 +00001236
1237 return HSACodeProps;
1238}
1239
1240AMDGPU::HSAMD::Kernel::DebugProps::Metadata AMDGPUAsmPrinter::getHSADebugProps(
1241 const MachineFunction &MF,
1242 const SIProgramInfo &ProgramInfo) const {
1243 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
1244 HSAMD::Kernel::DebugProps::Metadata HSADebugProps;
1245
1246 if (!STM.debuggerSupported())
1247 return HSADebugProps;
1248
1249 HSADebugProps.mDebuggerABIVersion.push_back(1);
1250 HSADebugProps.mDebuggerABIVersion.push_back(0);
1251 HSADebugProps.mReservedNumVGPRs = ProgramInfo.ReservedVGPRCount;
1252 HSADebugProps.mReservedFirstVGPR = ProgramInfo.ReservedVGPRFirst;
1253
1254 if (STM.debuggerEmitPrologue()) {
1255 HSADebugProps.mPrivateSegmentBufferSGPR =
1256 ProgramInfo.DebuggerPrivateSegmentBufferSGPR;
1257 HSADebugProps.mWavefrontPrivateSegmentOffsetSGPR =
1258 ProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
1259 }
1260
1261 return HSADebugProps;
1262}
1263
Tom Stellard45bb48e2015-06-13 03:28:10 +00001264bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1265 unsigned AsmVariant,
1266 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001267 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1268 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1269 return false;
1270
Tom Stellard45bb48e2015-06-13 03:28:10 +00001271 if (ExtraCode && ExtraCode[0]) {
1272 if (ExtraCode[1] != 0)
1273 return true; // Unknown modifier.
1274
1275 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001276 case 'r':
1277 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001278 default:
1279 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001280 }
1281 }
1282
Matt Arsenault36cd1852017-08-09 20:09:35 +00001283 // TODO: Should be able to support other operand types like globals.
1284 const MachineOperand &MO = MI->getOperand(OpNo);
1285 if (MO.isReg()) {
1286 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1287 *MF->getSubtarget().getRegisterInfo());
1288 return false;
1289 }
1290
1291 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001292}