blob: ca828b45c548bcca04a1a93638043e3a9dc8e34e [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
24#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "R600Defines.h"
26#include "R600MachineFunctionInfo.h"
27#include "R600RegisterInfo.h"
28#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000029#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000033#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000035#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000036#include "llvm/MC/MCContext.h"
37#include "llvm/MC/MCSectionELF.h"
38#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000039#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000040#include "llvm/Support/MathExtras.h"
41#include "llvm/Support/TargetRegistry.h"
42#include "llvm/Target/TargetLoweringObjectFile.h"
43
44using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000045using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000046
47// TODO: This should get the default rounding mode from the kernel. We just set
48// the default here, but this could change if the OpenCL rounding mode pragmas
49// are used.
50//
51// The denormal mode here should match what is reported by the OpenCL runtime
52// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
53// can also be override to flush with the -cl-denorms-are-zero compiler flag.
54//
55// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
56// precision, and leaves single precision to flush all and does not report
57// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
58// CL_FP_DENORM for both.
59//
60// FIXME: It seems some instructions do not support single precision denormals
61// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
62// and sin_f32, cos_f32 on most parts).
63
64// We want to use these instructions, and using fp32 denormals also causes
65// instructions to run at the double precision rate for the device so it's
66// probably best to just report no single precision denormals.
67static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000068 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000069 // TODO: Is there any real use for the flush in only / flush out only modes?
70
71 uint32_t FP32Denormals =
72 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
73
74 uint32_t FP64Denormals =
75 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
76
77 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
78 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
79 FP_DENORM_MODE_SP(FP32Denormals) |
80 FP_DENORM_MODE_DP(FP64Denormals);
81}
82
83static AsmPrinter *
84createAMDGPUAsmPrinterPass(TargetMachine &tm,
85 std::unique_ptr<MCStreamer> &&Streamer) {
86 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
87}
88
89extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000090 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
91 createAMDGPUAsmPrinterPass);
92 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
93 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000094}
95
96AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
97 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000098 : AsmPrinter(TM, std::move(Streamer)) {
99 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
100 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000101
Mehdi Amini117296c2016-10-01 02:56:57 +0000102StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000103 return "AMDGPU Assembly Printer";
104}
105
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000106const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
107 return TM.getMCSubtargetInfo();
108}
109
110AMDGPUTargetStreamer& AMDGPUAsmPrinter::getTargetStreamer() const {
111 return static_cast<AMDGPUTargetStreamer&>(*OutStreamer->getTargetStreamer());
112}
113
Tom Stellardf4218372016-01-12 17:18:17 +0000114void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000115 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
Tim Renouf72800f02017-10-03 19:03:52 +0000116 return;
117
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000118 if (TM.getTargetTriple().getOS() != Triple::AMDHSA &&
119 TM.getTargetTriple().getOS() != Triple::AMDPAL)
120 return;
121
122 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
123 HSAMetadataStream.begin(M);
124
125 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
126 readPALMetadata(M);
127
128 // Deprecated notes are not emitted for code object v3.
129 if (IsaInfo::hasCodeObjectV3(getSTI()->getFeatureBits()))
130 return;
131
132 // HSA emits NT_AMDGPU_HSA_CODE_OBJECT_VERSION for code objects v2.
133 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
134 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(2, 1);
135
136 // HSA and PAL emit NT_AMDGPU_HSA_ISA for code objects v2.
137 IsaInfo::IsaVersion ISA = IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000138 getTargetStreamer().EmitDirectiveHSACodeObjectISA(
139 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000140}
141
142void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000143 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
144 return;
145
146 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
147 std::string ISAVersionString;
148 raw_string_ostream ISAVersionStream(ISAVersionString);
149 IsaInfo::streamIsaVersion(getSTI(), ISAVersionStream);
150 getTargetStreamer().EmitISAVersion(ISAVersionStream.str());
151
152 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
153 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
154 HSAMetadataStream.end();
155 getTargetStreamer().EmitHSAMetadata(HSAMetadataStream.getHSAMetadata());
156 }
157
158 // Emit PAL Metadata (NT_AMD_AMDGPU_PAL_METADATA).
Tim Renouf72800f02017-10-03 19:03:52 +0000159 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
160 // Copy the PAL metadata from the map where we collected it into a vector,
161 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000162 PALMD::Metadata PALMetadataVector;
163 for (auto i : PALMetadataMap) {
164 PALMetadataVector.push_back(i.first);
165 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000166 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000167 getTargetStreamer().EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000168 }
Tom Stellardf4218372016-01-12 17:18:17 +0000169}
170
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000171bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
172 const MachineBasicBlock *MBB) const {
173 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
174 return false;
175
176 if (MBB->empty())
177 return true;
178
179 // If this is a block implementing a long branch, an expression relative to
180 // the start of the block is needed. to the start of the block.
181 // XXX - Is there a smarter way to check this?
182 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
183}
184
Tom Stellardf151a452015-06-26 21:14:58 +0000185void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Matt Arsenault021a2182017-04-19 19:38:10 +0000186 const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>();
187 if (!MFI->isEntryFunction())
188 return;
189
Tom Stellardf151a452015-06-26 21:14:58 +0000190 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000191 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000192 if (STM.isAmdCodeObjectV2(*MF)) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000193 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000194
195 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
196 getTargetStreamer().EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000197 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000198
199 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
200 return;
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000201
202 HSAMetadataStream.emitKernel(*MF->getFunction(), KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000203}
204
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000205void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
206 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
207 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000208 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000209 SmallString<128> SymbolName;
210 getNameWithPrefix(SymbolName, MF->getFunction()),
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000211 getTargetStreamer().EmitAMDGPUSymbolType(
212 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000213 }
214
215 AsmPrinter::EmitFunctionEntryLabel();
216}
217
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000218void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
219
Tom Stellard00f2f912015-12-02 19:47:57 +0000220 // Group segment variables aren't emitted in HSA.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000221 if (AMDGPU::isGroupSegment(GV, AMDGPUASI))
Tom Stellard00f2f912015-12-02 19:47:57 +0000222 return;
223
Tom Stellardfcfaea42016-05-05 17:03:33 +0000224 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000225}
226
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000227bool AMDGPUAsmPrinter::doFinalization(Module &M) {
228 CallGraphResourceInfo.clear();
229 return AsmPrinter::doFinalization(M);
230}
231
Tim Renouf72800f02017-10-03 19:03:52 +0000232// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000233// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000234// is a NamedMD containing an MDTuple containing a number of MDNodes each of
235// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000236// pair that we store as PALMetadataMap[key]=value in the map.
237void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000238 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
239 if (!NamedMD || !NamedMD->getNumOperands())
240 return;
241 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
242 if (!Tuple)
243 return;
244 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
245 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
246 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
247 if (!Key || !Val)
248 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000249 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000250 }
251}
252
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000253// Print comments that apply to both callable functions and entry points.
254void AMDGPUAsmPrinter::emitCommonFunctionComments(
255 uint32_t NumVGPR,
256 uint32_t NumSGPR,
257 uint32_t ScratchSize,
258 uint64_t CodeSize) {
259 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
260 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
261 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
262 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
263}
264
Tom Stellard45bb48e2015-06-13 03:28:10 +0000265bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000266 CurrentProgramInfo = SIProgramInfo();
267
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000268 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000269
270 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000271 // Regular functions just need the basic required instruction alignment.
272 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000273
274 SetupMachineFunction(MF);
275
Tom Stellard45bb48e2015-06-13 03:28:10 +0000276 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000277 MCContext &Context = getObjFileLowering().getContext();
278 if (!STM.isAmdHsaOS()) {
279 MCSectionELF *ConfigSection =
280 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
281 OutStreamer->SwitchSection(ConfigSection);
282 }
283
Tom Stellardf151a452015-06-26 21:14:58 +0000284 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000285 if (MFI->isEntryFunction()) {
286 getSIProgramInfo(CurrentProgramInfo, MF);
287 } else {
288 auto I = CallGraphResourceInfo.insert(
289 std::make_pair(MF.getFunction(), SIFunctionResourceInfo()));
290 SIFunctionResourceInfo &Info = I.first->second;
291 assert(I.second && "should only be called once per function");
292 Info = analyzeResourceUsage(MF);
293 }
294
Tim Renouf72800f02017-10-03 19:03:52 +0000295 if (STM.isAmdPalOS())
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000296 EmitPALMetadata(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000297 if (!STM.isAmdHsaOS()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000298 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000299 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000300 } else {
301 EmitProgramInfoR600(MF);
302 }
303
304 DisasmLines.clear();
305 HexLines.clear();
306 DisasmLineMaxLen = 0;
307
308 EmitFunctionBody();
309
310 if (isVerbose()) {
311 MCSectionELF *CommentSection =
312 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
313 OutStreamer->SwitchSection(CommentSection);
314
315 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000316 if (!MFI->isEntryFunction()) {
Matt Arsenault021a2182017-04-19 19:38:10 +0000317 OutStreamer->emitRawComment(" Function info:", false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000318 SIFunctionResourceInfo &Info = CallGraphResourceInfo[MF.getFunction()];
319 emitCommonFunctionComments(
320 Info.NumVGPR,
321 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
322 Info.PrivateSegmentSize,
323 getFunctionCodeSize(MF));
324 return false;
Matt Arsenault021a2182017-04-19 19:38:10 +0000325 }
326
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000327 OutStreamer->emitRawComment(" Kernel info:", false);
328 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
329 CurrentProgramInfo.NumSGPR,
330 CurrentProgramInfo.ScratchSize,
331 getFunctionCodeSize(MF));
332
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000333 OutStreamer->emitRawComment(
334 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
335 OutStreamer->emitRawComment(
336 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
337 OutStreamer->emitRawComment(
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000338 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
339 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000340
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000341 OutStreamer->emitRawComment(
342 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
343 OutStreamer->emitRawComment(
344 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000345
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000346 OutStreamer->emitRawComment(
347 " NumSGPRsForWavesPerEU: " +
348 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
349 OutStreamer->emitRawComment(
350 " NumVGPRsForWavesPerEU: " +
351 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000352
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000353 OutStreamer->emitRawComment(
354 " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst),
355 false);
356 OutStreamer->emitRawComment(
357 " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount),
358 false);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000359
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000360 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000361 OutStreamer->emitRawComment(
362 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
363 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
364 OutStreamer->emitRawComment(
365 " DebuggerPrivateSegmentBufferSGPR: s" +
366 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000367 }
368
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000369 OutStreamer->emitRawComment(
370 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
371 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
372 OutStreamer->emitRawComment(
373 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
374 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
375 OutStreamer->emitRawComment(
376 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
377 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
378 OutStreamer->emitRawComment(
379 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
380 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
381 OutStreamer->emitRawComment(
382 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
383 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
384 OutStreamer->emitRawComment(
385 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
386 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
387 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000388 } else {
389 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
390 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000391 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000392 }
393 }
394
395 if (STM.dumpCode()) {
396
397 OutStreamer->SwitchSection(
398 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
399
400 for (size_t i = 0; i < DisasmLines.size(); ++i) {
401 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
402 Comment += " ; " + HexLines[i] + "\n";
403
404 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
405 OutStreamer->EmitBytes(StringRef(Comment));
406 }
407 }
408
409 return false;
410}
411
412void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
413 unsigned MaxGPR = 0;
414 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000415 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
416 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000417 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
418
419 for (const MachineBasicBlock &MBB : MF) {
420 for (const MachineInstr &MI : MBB) {
421 if (MI.getOpcode() == AMDGPU::KILLGT)
422 killPixel = true;
423 unsigned numOperands = MI.getNumOperands();
424 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
425 const MachineOperand &MO = MI.getOperand(op_idx);
426 if (!MO.isReg())
427 continue;
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000428 unsigned HWReg = RI->getHWRegIndex(MO.getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000429
430 // Register with value > 127 aren't GPR
431 if (HWReg > 127)
432 continue;
433 MaxGPR = std::max(MaxGPR, HWReg);
434 }
435 }
436 }
437
438 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000439 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000440 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000441 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000442 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000443 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
444 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
445 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
446 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000447 }
448 } else {
449 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000450 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000451 default: LLVM_FALLTHROUGH;
452 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
453 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000454 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
455 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000456 }
457 }
458
459 OutStreamer->EmitIntValue(RsrcReg, 4);
460 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000461 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000462 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
463 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
464
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000465 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000466 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000467 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000468 }
469}
470
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000471uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000472 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000473 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000474
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000475 uint64_t CodeSize = 0;
476
Tom Stellard45bb48e2015-06-13 03:28:10 +0000477 for (const MachineBasicBlock &MBB : MF) {
478 for (const MachineInstr &MI : MBB) {
479 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000480
481 // TODO: Should we count size of debug info?
482 if (MI.isDebugValue())
483 continue;
484
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000485 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000486 }
487 }
488
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000489 return CodeSize;
490}
491
492static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
493 const SIInstrInfo &TII,
494 unsigned Reg) {
495 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
496 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
497 return true;
498 }
499
500 return false;
501}
502
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000503static unsigned getNumExtraSGPRs(const SISubtarget &ST,
504 bool VCCUsed,
505 bool FlatScrUsed) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000506 unsigned ExtraSGPRs = 0;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000507 if (VCCUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000508 ExtraSGPRs = 2;
509
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000510 if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
511 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000512 ExtraSGPRs = 4;
513 } else {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000514 if (ST.isXNACKEnabled())
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000515 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000516
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000517 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000518 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000519 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000521 return ExtraSGPRs;
522}
523
524int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
525 const SISubtarget &ST) const {
526 return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch);
527}
528
529AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
530 const MachineFunction &MF) const {
531 SIFunctionResourceInfo Info;
532
533 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
534 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
535 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
536 const MachineRegisterInfo &MRI = MF.getRegInfo();
537 const SIInstrInfo *TII = ST.getInstrInfo();
538 const SIRegisterInfo &TRI = TII->getRegisterInfo();
539
540 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
541 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
542
543 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
544 // instructions aren't used to access the scratch buffer. Inline assembly may
545 // need it though.
546 //
547 // If we only have implicit uses of flat_scr on flat instructions, it is not
548 // really needed.
549 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
550 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
551 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
552 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
553 Info.UsesFlatScratch = false;
554 }
555
556 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
557 Info.PrivateSegmentSize = FrameInfo.getStackSize();
558
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000559
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000560 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
561 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000562
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000563 // If there are no calls, MachineRegisterInfo can tell us the used register
564 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000565 // A tail call isn't considered a call for MachineFrameInfo's purposes.
566 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000567 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
568 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
569 if (MRI.isPhysRegUsed(Reg)) {
570 HighestVGPRReg = Reg;
571 break;
572 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000573 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000574
575 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
576 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
577 if (MRI.isPhysRegUsed(Reg)) {
578 HighestSGPRReg = Reg;
579 break;
580 }
581 }
582
583 // We found the maximum register index. They start at 0, so add one to get the
584 // number of registers.
585 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
586 TRI.getHWRegIndex(HighestVGPRReg) + 1;
587 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
588 TRI.getHWRegIndex(HighestSGPRReg) + 1;
589
590 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000591 }
592
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000593 int32_t MaxVGPR = -1;
594 int32_t MaxSGPR = -1;
595 uint32_t CalleeFrameSize = 0;
596
597 for (const MachineBasicBlock &MBB : MF) {
598 for (const MachineInstr &MI : MBB) {
599 // TODO: Check regmasks? Do they occur anywhere except calls?
600 for (const MachineOperand &MO : MI.operands()) {
601 unsigned Width = 0;
602 bool IsSGPR = false;
603
604 if (!MO.isReg())
605 continue;
606
607 unsigned Reg = MO.getReg();
608 switch (Reg) {
609 case AMDGPU::EXEC:
610 case AMDGPU::EXEC_LO:
611 case AMDGPU::EXEC_HI:
612 case AMDGPU::SCC:
613 case AMDGPU::M0:
614 case AMDGPU::SRC_SHARED_BASE:
615 case AMDGPU::SRC_SHARED_LIMIT:
616 case AMDGPU::SRC_PRIVATE_BASE:
617 case AMDGPU::SRC_PRIVATE_LIMIT:
618 continue;
619
620 case AMDGPU::NoRegister:
621 assert(MI.isDebugValue());
622 continue;
623
624 case AMDGPU::VCC:
625 case AMDGPU::VCC_LO:
626 case AMDGPU::VCC_HI:
627 Info.UsesVCC = true;
628 continue;
629
630 case AMDGPU::FLAT_SCR:
631 case AMDGPU::FLAT_SCR_LO:
632 case AMDGPU::FLAT_SCR_HI:
633 continue;
634
635 case AMDGPU::TBA:
636 case AMDGPU::TBA_LO:
637 case AMDGPU::TBA_HI:
638 case AMDGPU::TMA:
639 case AMDGPU::TMA_LO:
640 case AMDGPU::TMA_HI:
641 llvm_unreachable("trap handler registers should not be used");
642
643 default:
644 break;
645 }
646
647 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
648 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
649 "trap handler registers should not be used");
650 IsSGPR = true;
651 Width = 1;
652 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
653 IsSGPR = false;
654 Width = 1;
655 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
656 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
657 "trap handler registers should not be used");
658 IsSGPR = true;
659 Width = 2;
660 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
661 IsSGPR = false;
662 Width = 2;
663 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
664 IsSGPR = false;
665 Width = 3;
666 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
667 IsSGPR = true;
668 Width = 4;
669 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
670 IsSGPR = false;
671 Width = 4;
672 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
673 IsSGPR = true;
674 Width = 8;
675 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
676 IsSGPR = false;
677 Width = 8;
678 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
679 IsSGPR = true;
680 Width = 16;
681 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
682 IsSGPR = false;
683 Width = 16;
684 } else {
685 llvm_unreachable("Unknown register class");
686 }
687 unsigned HWReg = TRI.getHWRegIndex(Reg);
688 int MaxUsed = HWReg + Width - 1;
689 if (IsSGPR) {
690 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
691 } else {
692 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
693 }
694 }
695
696 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000697 // Pseudo used just to encode the underlying global. Is there a better
698 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000699
700 const MachineOperand *CalleeOp
701 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
702 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000703 if (Callee->isDeclaration()) {
704 // If this is a call to an external function, we can't do much. Make
705 // conservative guesses.
706
707 // 48 SGPRs - vcc, - flat_scr, -xnack
708 int MaxSGPRGuess = 47 - getNumExtraSGPRs(ST, true,
709 ST.hasFlatAddressSpace());
710 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
711 MaxVGPR = std::max(MaxVGPR, 23);
712
713 CalleeFrameSize = std::max(CalleeFrameSize, 16384u);
714 Info.UsesVCC = true;
715 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
716 Info.HasDynamicallySizedStack = true;
717 } else {
718 // We force CodeGen to run in SCC order, so the callee's register
719 // usage etc. should be the cumulative usage of all callees.
720 auto I = CallGraphResourceInfo.find(Callee);
721 assert(I != CallGraphResourceInfo.end() &&
722 "callee should have been handled before caller");
723
724 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
725 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
726 CalleeFrameSize
727 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
728 Info.UsesVCC |= I->second.UsesVCC;
729 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
730 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
731 Info.HasRecursion |= I->second.HasRecursion;
732 }
733
734 if (!Callee->doesNotRecurse())
735 Info.HasRecursion = true;
736 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000737 }
738 }
739
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000740 Info.NumExplicitSGPR = MaxSGPR + 1;
741 Info.NumVGPR = MaxVGPR + 1;
742 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000743
744 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000745}
746
747void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
748 const MachineFunction &MF) {
749 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
750
751 ProgInfo.NumVGPR = Info.NumVGPR;
752 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
753 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
754 ProgInfo.VCCUsed = Info.UsesVCC;
755 ProgInfo.FlatUsed = Info.UsesFlatScratch;
756 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
757
758 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
759 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
760 const SIInstrInfo *TII = STM.getInstrInfo();
761 const SIRegisterInfo *RI = &TII->getRegisterInfo();
762
763 unsigned ExtraSGPRs = getNumExtraSGPRs(STM,
764 ProgInfo.VCCUsed,
765 ProgInfo.FlatUsed);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000766 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000767
Marek Olsak91f22fb2016-12-09 19:49:40 +0000768 // Check the addressable register limit before we add ExtraSGPRs.
769 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
770 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000771 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000772 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000773 // This can happen due to a compiler bug or when using inline asm.
774 LLVMContext &Ctx = MF.getFunction()->getContext();
775 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
776 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000777 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000778 DK_ResourceLimit,
779 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000780 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000781 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000782 }
783 }
784
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000785 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000786 ProgInfo.NumSGPR += ExtraSGPRs;
787 ProgInfo.NumVGPR += ExtraVGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000788
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000789 // Adjust number of registers used to meet default/requested minimum/maximum
790 // number of waves per execution unit request.
791 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000792 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000793 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000794 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000795
Marek Olsak91f22fb2016-12-09 19:49:40 +0000796 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
797 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000798 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
799 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
800 // This can happen due to a compiler bug or when using inline asm to use
801 // the registers which are usually reserved for vcc etc.
Marek Olsak91f22fb2016-12-09 19:49:40 +0000802 LLVMContext &Ctx = MF.getFunction()->getContext();
803 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
804 "scalar registers",
805 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000806 DK_ResourceLimit,
807 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000808 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000809 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
810 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000811 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000812 }
813
814 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000815 ProgInfo.NumSGPR =
816 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
817 ProgInfo.NumSGPRsForWavesPerEU =
818 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000819 }
820
Matt Arsenault161e2b42017-04-18 20:59:40 +0000821 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matt Arsenault41003af2015-11-30 21:16:07 +0000822 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000823 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000824 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000825 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000826 }
827
Matt Arsenault52ef4012016-07-26 16:45:58 +0000828 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000829 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000830 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000831 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000832 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000833 }
834
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000835 // SGPRBlocks is actual number of SGPR blocks minus 1.
836 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000837 STM.getSGPREncodingGranule());
838 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000839
840 // VGPRBlocks is actual number of VGPR blocks minus 1.
841 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000842 STM.getVGPREncodingGranule());
843 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000844
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000845 // Record first reserved VGPR and number of reserved VGPRs.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000846 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000847 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
848
849 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
850 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
851 // attribute was requested.
852 if (STM.debuggerEmitPrologue()) {
853 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
854 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
855 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
856 RI->getHWRegIndex(MFI->getScratchRSrcReg());
857 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000858
Tom Stellard45bb48e2015-06-13 03:28:10 +0000859 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
860 // register.
861 ProgInfo.FloatMode = getFPMode(MF);
862
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000863 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000864
Matt Arsenault7293f982016-01-28 20:53:35 +0000865 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000866 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000867
Tom Stellard45bb48e2015-06-13 03:28:10 +0000868 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000869 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000870 // LDS is allocated in 64 dword blocks.
871 LDSAlignShift = 8;
872 } else {
873 // LDS is allocated in 128 dword blocks.
874 LDSAlignShift = 9;
875 }
876
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000877 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000878 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000879
Matt Arsenault52ef4012016-07-26 16:45:58 +0000880 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000881 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000882 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000883
884 // Scratch is allocated in 256 dword blocks.
885 unsigned ScratchAlignShift = 10;
886 // We need to program the hardware with the amount of scratch memory that
887 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
888 // scratch memory used per thread.
889 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000890 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000891 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000892 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000893
894 ProgInfo.ComputePGMRSrc1 =
895 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
896 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
897 S_00B848_PRIORITY(ProgInfo.Priority) |
898 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
899 S_00B848_PRIV(ProgInfo.Priv) |
900 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000901 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000902 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
903
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000904 // 0 = X, 1 = XY, 2 = XYZ
905 unsigned TIDIGCompCnt = 0;
906 if (MFI->hasWorkItemIDZ())
907 TIDIGCompCnt = 2;
908 else if (MFI->hasWorkItemIDY())
909 TIDIGCompCnt = 1;
910
Tom Stellard45bb48e2015-06-13 03:28:10 +0000911 ProgInfo.ComputePGMRSrc2 =
912 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000913 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000914 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000915 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
916 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
917 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
918 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
919 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
920 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000921 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
922 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000923 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000924}
925
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000926static unsigned getRsrcReg(CallingConv::ID CallConv) {
927 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000928 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000929 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000930 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000931 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000932 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000933 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000934 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000935 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000936 }
937}
938
939void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000940 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000941 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000942 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000943 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000944
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000945 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000946 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
947
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000948 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000949
950 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000951 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000952
953 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000954 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000955
956 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
957 // 0" comment but I don't see a corresponding field in the register spec.
958 } else {
959 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000960 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
961 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000962 unsigned Rsrc2Val = 0;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000963 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000964 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000965 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000966 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
967 Rsrc2Val = S_00B84C_SCRATCH_EN(CurrentProgramInfo.ScratchBlocks > 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000968 }
Tim Renouf13229152017-09-29 09:49:35 +0000969 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
970 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
971 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
972 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
973 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
974 Rsrc2Val |= S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
975 }
976 if (Rsrc2Val) {
977 OutStreamer->EmitIntValue(RsrcReg + 4 /*rsrc2*/, 4);
978 OutStreamer->EmitIntValue(Rsrc2Val, 4);
979 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000980 }
Marek Olsak0532c192016-07-13 17:35:15 +0000981
982 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
983 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
984 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
985 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000986}
987
Tim Renouf72800f02017-10-03 19:03:52 +0000988// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
989// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000990// metadata items into the PALMetadataMap, combining with any provided by the
991// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +0000992// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000993void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +0000994 const SIProgramInfo &CurrentProgramInfo) {
995 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
996 // Given the calling convention, calculate the register number for rsrc1. In
997 // principle the register number could change in future hardware, but we know
998 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
999 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
1000 // that we use a register number rather than a byte offset, so we need to
1001 // divide by 4.
1002 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction()->getCallingConv()) / 4;
1003 unsigned Rsrc2Reg = Rsrc1Reg + 1;
1004 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
1005 // with a constant offset to access any non-register shader-specific PAL
1006 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001007 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001008 switch (MF.getFunction()->getCallingConv()) {
1009 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001010 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001011 break;
1012 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001013 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001014 break;
1015 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001016 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001017 break;
1018 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001019 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001020 break;
1021 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001022 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001023 break;
1024 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001025 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001026 break;
1027 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001028 unsigned NumUsedVgprsKey = ScratchSizeKey +
1029 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1030 unsigned NumUsedSgprsKey = ScratchSizeKey +
1031 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1032 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1033 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Tim Renouf72800f02017-10-03 19:03:52 +00001034 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001035 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1036 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001037 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001038 PALMetadataMap[ScratchSizeKey] |=
1039 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001040 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001041 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1042 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001043 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001044 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001045 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001046 PALMetadataMap[ScratchSizeKey] |=
1047 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001048 }
1049 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001050 PALMetadataMap[Rsrc2Reg] |=
1051 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1052 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1053 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001054 }
1055}
1056
Matt Arsenault24ee0782016-02-12 02:40:47 +00001057// This is supposed to be log2(Size)
1058static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1059 switch (Size) {
1060 case 4:
1061 return AMD_ELEMENT_4_BYTES;
1062 case 8:
1063 return AMD_ELEMENT_8_BYTES;
1064 case 16:
1065 return AMD_ELEMENT_16_BYTES;
1066 default:
1067 llvm_unreachable("invalid private_element_size");
1068 }
1069}
1070
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001071void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001072 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001073 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001074 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001075 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001076
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001077 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001078
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001079 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001080 CurrentProgramInfo.ComputePGMRSrc1 |
1081 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001082 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001083
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001084 if (CurrentProgramInfo.DynamicCallStack)
1085 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1086
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001087 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001088 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1089 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1090
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001091 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001092 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001093 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1094 }
1095
1096 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001097 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001098
1099 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001100 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001101
1102 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001103 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001104
1105 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001106 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001107
1108 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001109 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001110
1111 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001112 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001113 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
1114 }
1115
1116 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001117 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001118 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
1119 }
1120
1121 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001122 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001123 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
1124 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001125
Tom Stellard48f29f22015-11-26 00:43:29 +00001126 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001127 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001128
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001129 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001130 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001131
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001132 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001133 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001134
Matt Arsenault52ef4012016-07-26 16:45:58 +00001135 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001136 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +00001137 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001138 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1139 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1140 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1141 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
1142 Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst;
1143 Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001144
Tom Stellard175959e2016-12-06 21:53:10 +00001145 // These alignment values are specified in powers of two, so alignment =
1146 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001147 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001148 countTrailingZeros(MFI->getMaxKernArgAlign()));
1149
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001150 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001151 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001152 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001153 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001154 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001155 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001156}
1157
1158bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1159 unsigned AsmVariant,
1160 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001161 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1162 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1163 return false;
1164
Tom Stellard45bb48e2015-06-13 03:28:10 +00001165 if (ExtraCode && ExtraCode[0]) {
1166 if (ExtraCode[1] != 0)
1167 return true; // Unknown modifier.
1168
1169 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001170 case 'r':
1171 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001172 default:
1173 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001174 }
1175 }
1176
Matt Arsenault36cd1852017-08-09 20:09:35 +00001177 // TODO: Should be able to support other operand types like globals.
1178 const MachineOperand &MO = MI->getOperand(OpNo);
1179 if (MO.isReg()) {
1180 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1181 *MF->getSubtarget().getRegisterInfo());
1182 return false;
1183 }
1184
1185 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001186}