blob: ec30d9975c9707871f11c808c9380c33eb587e41 [file] [log] [blame]
Evan Cheng3ddfbd32011-07-06 22:01:53 +00001//===-- X86MCTargetDesc.h - X86 Target Descriptions -------------*- C++ -*-===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_X86_MCTARGETDESC_X86MCTARGETDESC_H
15#define LLVM_LIB_TARGET_X86_MCTARGETDESC_X86MCTARGETDESC_H
Evan Chengb2681be2011-06-24 23:59:54 +000016
Oscar Fuentes47d4aaf2011-07-25 20:13:36 +000017#include "llvm/Support/DataTypes.h"
Evan Cheng13bcc6c2011-07-07 21:06:52 +000018#include <string>
19
Evan Chenge862d592011-06-24 20:42:09 +000020namespace llvm {
Evan Cheng5928e692011-07-25 23:24:55 +000021class MCAsmBackend;
Evan Cheng7e763d82011-07-25 18:43:53 +000022class MCCodeEmitter;
23class MCContext;
24class MCInstrInfo;
Evan Chengb2531002011-07-25 19:33:48 +000025class MCObjectWriter;
Evan Chengd60fa58b2011-07-18 20:57:22 +000026class MCRegisterInfo;
Evan Cheng4d1ca962011-07-08 01:53:10 +000027class MCSubtargetInfo;
Ahmed Bougachaad1084d2013-05-24 00:39:57 +000028class MCRelocationInfo;
Saleem Abdulrasoola8b1f722014-04-27 03:48:12 +000029class MCStreamer;
Evan Chenge862d592011-06-24 20:42:09 +000030class Target;
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000031class Triple;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000032class StringRef;
Evan Chengb2531002011-07-25 19:33:48 +000033class raw_ostream;
Evan Chenge862d592011-06-24 20:42:09 +000034
35extern Target TheX86_32Target, TheX86_64Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000036
Rafael Espindoladf7305a2015-04-09 17:10:57 +000037/// Flavour of dwarf regnumbers
Evan Chengd60fa58b2011-07-18 20:57:22 +000038///
39namespace DWARFFlavour {
40 enum {
41 X86_64 = 0, X86_32_DarwinEH = 1, X86_32_Generic = 2
42 };
Michael Liao5bf95782014-12-04 05:20:33 +000043}
44
Rafael Espindoladf7305a2015-04-09 17:10:57 +000045/// Native X86 register numbers
Evan Chengd60fa58b2011-07-18 20:57:22 +000046///
47namespace N86 {
48 enum {
49 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
50 };
51}
52
Evan Cheng13bcc6c2011-07-07 21:06:52 +000053namespace X86_MC {
54 std::string ParseX86Triple(StringRef TT);
55
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000056 unsigned getDwarfRegFlavour(Triple TT, bool isEH);
Evan Chengd60fa58b2011-07-18 20:57:22 +000057
Evan Chengd60fa58b2011-07-18 20:57:22 +000058 void InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI);
59
Rafael Espindoladf7305a2015-04-09 17:10:57 +000060 /// Create a X86 MCSubtargetInfo instance. This is exposed so Asm parser, etc.
61 /// do not need to go through TargetRegistry.
Evan Cheng4d1ca962011-07-08 01:53:10 +000062 MCSubtargetInfo *createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
63 StringRef FS);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000064}
Evan Cheng4d1ca962011-07-08 01:53:10 +000065
Evan Cheng7e763d82011-07-25 18:43:53 +000066MCCodeEmitter *createX86MCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +000067 const MCRegisterInfo &MRI,
Evan Cheng7e763d82011-07-25 18:43:53 +000068 MCContext &Ctx);
69
Bill Wendling58e2d3d2013-09-09 02:37:14 +000070MCAsmBackend *createX86_32AsmBackend(const Target &T, const MCRegisterInfo &MRI,
71 StringRef TT, StringRef CPU);
72MCAsmBackend *createX86_64AsmBackend(const Target &T, const MCRegisterInfo &MRI,
73 StringRef TT, StringRef CPU);
Evan Chengb2531002011-07-25 19:33:48 +000074
Rafael Espindolacd584a82015-03-19 01:50:16 +000075/// Construct an X86 Windows COFF machine code streamer which will generate
76/// PE/COFF format object files.
Saleem Abdulrasoola8b1f722014-04-27 03:48:12 +000077///
78/// Takes ownership of \p AB and \p CE.
79MCStreamer *createX86WinCOFFStreamer(MCContext &C, MCAsmBackend &AB,
Rafael Espindolacd584a82015-03-19 01:50:16 +000080 raw_ostream &OS, MCCodeEmitter *CE,
Saleem Abdulrasoola8b1f722014-04-27 03:48:12 +000081 bool RelaxAll);
82
Rafael Espindoladf7305a2015-04-09 17:10:57 +000083/// Construct an X86 Mach-O object writer.
Rafael Espindola49286e92015-04-09 18:32:58 +000084MCObjectWriter *createX86MachObjectWriter(raw_ostream &OS, bool Is64Bit,
Evan Chengb2531002011-07-25 19:33:48 +000085 uint32_t CPUType,
86 uint32_t CPUSubtype);
Evan Cheng7e763d82011-07-25 18:43:53 +000087
Rafael Espindoladf7305a2015-04-09 17:10:57 +000088/// Construct an X86 ELF object writer.
Rafael Espindola49286e92015-04-09 18:32:58 +000089MCObjectWriter *createX86ELFObjectWriter(raw_ostream &OS, bool IsELF64,
90 uint8_t OSABI, uint16_t EMachine);
Rafael Espindoladf7305a2015-04-09 17:10:57 +000091/// Construct an X86 Win COFF object writer.
Rafael Espindola908d2ed2011-12-24 02:14:02 +000092MCObjectWriter *createX86WinCOFFObjectWriter(raw_ostream &OS, bool Is64Bit);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +000093
Rafael Espindoladf7305a2015-04-09 17:10:57 +000094/// Construct X86-64 Mach-O relocation info.
Ahmed Bougachaad1084d2013-05-24 00:39:57 +000095MCRelocationInfo *createX86_64MachORelocationInfo(MCContext &Ctx);
96
Rafael Espindoladf7305a2015-04-09 17:10:57 +000097/// Construct X86-64 ELF relocation info.
Ahmed Bougachaad1084d2013-05-24 00:39:57 +000098MCRelocationInfo *createX86_64ELFRelocationInfo(MCContext &Ctx);
Evan Chenge862d592011-06-24 20:42:09 +000099} // End llvm namespace
100
Evan Cheng4d1ca962011-07-08 01:53:10 +0000101
Evan Cheng24753312011-06-24 01:44:41 +0000102// Defines symbolic names for X86 registers. This defines a mapping from
103// register name to register number.
104//
Evan Chengd9997ac2011-06-27 18:32:37 +0000105#define GET_REGINFO_ENUM
106#include "X86GenRegisterInfo.inc"
Evan Chengb2681be2011-06-24 23:59:54 +0000107
Evan Cheng1e210d02011-06-28 20:07:07 +0000108// Defines symbolic names for the X86 instructions.
109//
110#define GET_INSTRINFO_ENUM
111#include "X86GenInstrInfo.inc"
112
Evan Chengbc153d42011-07-14 20:59:42 +0000113#define GET_SUBTARGETINFO_ENUM
114#include "X86GenSubtargetInfo.inc"
115
Evan Chengb2681be2011-06-24 23:59:54 +0000116#endif