blob: d53ab71f3d5a8611b32a463e1ebf7f101bf03a96 [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000011#include "X86AsmInstrumentation.h"
Evgeniy Stepanove3804d42014-02-28 12:28:07 +000012#include "X86AsmParserCommon.h"
13#include "X86Operand.h"
Elena Demikhovsky18fd4962015-03-02 15:00:34 +000014#include "X86ISelLowering.h"
Chad Rosier6844ea02012-10-24 22:13:37 +000015#include "llvm/ADT/APFloat.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000016#include "llvm/ADT/STLExtras.h"
Chris Lattner1261b812010-09-22 04:11:10 +000017#include "llvm/ADT/SmallString.h"
18#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000019#include "llvm/ADT/StringSwitch.h"
20#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000021#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000024#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCParser/MCAsmLexer.h"
26#include "llvm/MC/MCParser/MCAsmParser.h"
27#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
28#include "llvm/MC/MCRegisterInfo.h"
29#include "llvm/MC/MCStreamer.h"
30#include "llvm/MC/MCSubtargetInfo.h"
31#include "llvm/MC/MCSymbol.h"
32#include "llvm/MC/MCTargetAsmParser.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000033#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000034#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000035#include "llvm/Support/raw_ostream.h"
Reid Kleckner7b1e1a02014-07-30 22:23:11 +000036#include <algorithm>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000037#include <memory>
Evan Cheng4d1ca962011-07-08 01:53:10 +000038
Daniel Dunbar71475772009-07-17 20:42:00 +000039using namespace llvm;
40
41namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000042
Chad Rosier5362af92013-04-16 18:15:40 +000043static const char OpPrecedence[] = {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000044 0, // IC_OR
Michael Kupersteine3de07a2015-06-14 12:59:45 +000045 1, // IC_XOR
46 2, // IC_AND
47 3, // IC_LSHIFT
48 3, // IC_RSHIFT
49 4, // IC_PLUS
50 4, // IC_MINUS
51 5, // IC_MULTIPLY
52 5, // IC_DIVIDE
53 6, // IC_RPAREN
54 7, // IC_LPAREN
Chad Rosier5362af92013-04-16 18:15:40 +000055 0, // IC_IMM
56 0 // IC_REGISTER
57};
58
Devang Patel4a6e7782012-01-12 18:03:40 +000059class X86AsmParser : public MCTargetAsmParser {
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000060 const MCInstrInfo &MII;
Chad Rosierf0e87202012-10-25 20:41:34 +000061 ParseInstructionInfo *InstInfo;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000062 std::unique_ptr<X86AsmInstrumentation> Instrumentation;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000063
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000064private:
Alp Tokera5b88a52013-12-02 16:06:06 +000065 SMLoc consumeToken() {
Rafael Espindola961d4692014-11-11 05:18:41 +000066 MCAsmParser &Parser = getParser();
Alp Tokera5b88a52013-12-02 16:06:06 +000067 SMLoc Result = Parser.getTok().getLoc();
68 Parser.Lex();
69 return Result;
70 }
71
Chad Rosier5362af92013-04-16 18:15:40 +000072 enum InfixCalculatorTok {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000073 IC_OR = 0,
Michael Kupersteine3de07a2015-06-14 12:59:45 +000074 IC_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000075 IC_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +000076 IC_LSHIFT,
77 IC_RSHIFT,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000078 IC_PLUS,
Chad Rosier5362af92013-04-16 18:15:40 +000079 IC_MINUS,
80 IC_MULTIPLY,
81 IC_DIVIDE,
82 IC_RPAREN,
83 IC_LPAREN,
84 IC_IMM,
85 IC_REGISTER
86 };
87
88 class InfixCalculator {
89 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
90 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
91 SmallVector<ICToken, 4> PostfixStack;
Michael Liao5bf95782014-12-04 05:20:33 +000092
Chad Rosier5362af92013-04-16 18:15:40 +000093 public:
94 int64_t popOperand() {
95 assert (!PostfixStack.empty() && "Poped an empty stack!");
96 ICToken Op = PostfixStack.pop_back_val();
97 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
98 && "Expected and immediate or register!");
99 return Op.second;
100 }
101 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
102 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
103 "Unexpected operand!");
104 PostfixStack.push_back(std::make_pair(Op, Val));
105 }
Michael Liao5bf95782014-12-04 05:20:33 +0000106
Jakub Staszak9c349222013-08-08 15:48:46 +0000107 void popOperator() { InfixOperatorStack.pop_back(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000108 void pushOperator(InfixCalculatorTok Op) {
109 // Push the new operator if the stack is empty.
110 if (InfixOperatorStack.empty()) {
111 InfixOperatorStack.push_back(Op);
112 return;
113 }
Michael Liao5bf95782014-12-04 05:20:33 +0000114
Chad Rosier5362af92013-04-16 18:15:40 +0000115 // Push the new operator if it has a higher precedence than the operator
116 // on the top of the stack or the operator on the top of the stack is a
117 // left parentheses.
118 unsigned Idx = InfixOperatorStack.size() - 1;
119 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
120 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
121 InfixOperatorStack.push_back(Op);
122 return;
123 }
Michael Liao5bf95782014-12-04 05:20:33 +0000124
Chad Rosier5362af92013-04-16 18:15:40 +0000125 // The operator on the top of the stack has higher precedence than the
126 // new operator.
127 unsigned ParenCount = 0;
128 while (1) {
129 // Nothing to process.
130 if (InfixOperatorStack.empty())
131 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000132
Chad Rosier5362af92013-04-16 18:15:40 +0000133 Idx = InfixOperatorStack.size() - 1;
134 StackOp = InfixOperatorStack[Idx];
135 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
136 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000137
Chad Rosier5362af92013-04-16 18:15:40 +0000138 // If we have an even parentheses count and we see a left parentheses,
139 // then stop processing.
140 if (!ParenCount && StackOp == IC_LPAREN)
141 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000142
Chad Rosier5362af92013-04-16 18:15:40 +0000143 if (StackOp == IC_RPAREN) {
144 ++ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000145 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000146 } else if (StackOp == IC_LPAREN) {
147 --ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000148 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000149 } else {
Jakub Staszak9c349222013-08-08 15:48:46 +0000150 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000151 PostfixStack.push_back(std::make_pair(StackOp, 0));
152 }
153 }
154 // Push the new operator.
155 InfixOperatorStack.push_back(Op);
156 }
Marina Yatsinaa0e02412015-08-10 11:33:10 +0000157
Chad Rosier5362af92013-04-16 18:15:40 +0000158 int64_t execute() {
159 // Push any remaining operators onto the postfix stack.
160 while (!InfixOperatorStack.empty()) {
161 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
162 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
163 PostfixStack.push_back(std::make_pair(StackOp, 0));
164 }
Michael Liao5bf95782014-12-04 05:20:33 +0000165
Chad Rosier5362af92013-04-16 18:15:40 +0000166 if (PostfixStack.empty())
167 return 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000168
Chad Rosier5362af92013-04-16 18:15:40 +0000169 SmallVector<ICToken, 16> OperandStack;
170 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
171 ICToken Op = PostfixStack[i];
172 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
173 OperandStack.push_back(Op);
174 } else {
175 assert (OperandStack.size() > 1 && "Too few operands.");
176 int64_t Val;
177 ICToken Op2 = OperandStack.pop_back_val();
178 ICToken Op1 = OperandStack.pop_back_val();
179 switch (Op.first) {
180 default:
181 report_fatal_error("Unexpected operator!");
182 break;
183 case IC_PLUS:
184 Val = Op1.second + Op2.second;
185 OperandStack.push_back(std::make_pair(IC_IMM, Val));
186 break;
187 case IC_MINUS:
188 Val = Op1.second - Op2.second;
189 OperandStack.push_back(std::make_pair(IC_IMM, Val));
190 break;
191 case IC_MULTIPLY:
192 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
193 "Multiply operation with an immediate and a register!");
194 Val = Op1.second * Op2.second;
195 OperandStack.push_back(std::make_pair(IC_IMM, Val));
196 break;
197 case IC_DIVIDE:
198 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
199 "Divide operation with an immediate and a register!");
200 assert (Op2.second != 0 && "Division by zero!");
201 Val = Op1.second / Op2.second;
202 OperandStack.push_back(std::make_pair(IC_IMM, Val));
203 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000204 case IC_OR:
205 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
206 "Or operation with an immediate and a register!");
207 Val = Op1.second | Op2.second;
208 OperandStack.push_back(std::make_pair(IC_IMM, Val));
209 break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000210 case IC_XOR:
211 assert(Op1.first == IC_IMM && Op2.first == IC_IMM &&
212 "Xor operation with an immediate and a register!");
213 Val = Op1.second ^ Op2.second;
214 OperandStack.push_back(std::make_pair(IC_IMM, Val));
215 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000216 case IC_AND:
217 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
218 "And operation with an immediate and a register!");
219 Val = Op1.second & Op2.second;
220 OperandStack.push_back(std::make_pair(IC_IMM, Val));
221 break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000222 case IC_LSHIFT:
223 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
224 "Left shift operation with an immediate and a register!");
225 Val = Op1.second << Op2.second;
226 OperandStack.push_back(std::make_pair(IC_IMM, Val));
227 break;
228 case IC_RSHIFT:
229 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
230 "Right shift operation with an immediate and a register!");
231 Val = Op1.second >> Op2.second;
232 OperandStack.push_back(std::make_pair(IC_IMM, Val));
233 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000234 }
235 }
236 }
237 assert (OperandStack.size() == 1 && "Expected a single result.");
238 return OperandStack.pop_back_val().second;
239 }
240 };
241
242 enum IntelExprState {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000243 IES_OR,
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000244 IES_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000245 IES_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000246 IES_LSHIFT,
247 IES_RSHIFT,
Chad Rosier5362af92013-04-16 18:15:40 +0000248 IES_PLUS,
249 IES_MINUS,
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000250 IES_NOT,
Chad Rosier5362af92013-04-16 18:15:40 +0000251 IES_MULTIPLY,
252 IES_DIVIDE,
253 IES_LBRAC,
254 IES_RBRAC,
255 IES_LPAREN,
256 IES_RPAREN,
257 IES_REGISTER,
Chad Rosier5362af92013-04-16 18:15:40 +0000258 IES_INTEGER,
Chad Rosier5362af92013-04-16 18:15:40 +0000259 IES_IDENTIFIER,
260 IES_ERROR
261 };
262
263 class IntelExprStateMachine {
Chad Rosier31246272013-04-17 21:01:45 +0000264 IntelExprState State, PrevState;
Chad Rosier5362af92013-04-16 18:15:40 +0000265 unsigned BaseReg, IndexReg, TmpReg, Scale;
Chad Rosierbfb70992013-04-17 00:11:46 +0000266 int64_t Imm;
Chad Rosier5362af92013-04-16 18:15:40 +0000267 const MCExpr *Sym;
268 StringRef SymName;
Chad Rosierbfb70992013-04-17 00:11:46 +0000269 bool StopOnLBrac, AddImmPrefix;
Chad Rosier5362af92013-04-16 18:15:40 +0000270 InfixCalculator IC;
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000271 InlineAsmIdentifierInfo Info;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000272
Chad Rosier5362af92013-04-16 18:15:40 +0000273 public:
Chad Rosierbfb70992013-04-17 00:11:46 +0000274 IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) :
Chad Rosier31246272013-04-17 21:01:45 +0000275 State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0),
Craig Topper062a2ba2014-04-25 05:30:21 +0000276 Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac),
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000277 AddImmPrefix(addimmprefix) { Info.clear(); }
Michael Liao5bf95782014-12-04 05:20:33 +0000278
Chad Rosier5362af92013-04-16 18:15:40 +0000279 unsigned getBaseReg() { return BaseReg; }
280 unsigned getIndexReg() { return IndexReg; }
281 unsigned getScale() { return Scale; }
282 const MCExpr *getSym() { return Sym; }
283 StringRef getSymName() { return SymName; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000284 int64_t getImm() { return Imm + IC.execute(); }
Chad Rosieredb1dc82013-05-09 23:48:53 +0000285 bool isValidEndState() {
286 return State == IES_RBRAC || State == IES_INTEGER;
287 }
Chad Rosierbfb70992013-04-17 00:11:46 +0000288 bool getStopOnLBrac() { return StopOnLBrac; }
289 bool getAddImmPrefix() { return AddImmPrefix; }
Chad Rosier31246272013-04-17 21:01:45 +0000290 bool hadError() { return State == IES_ERROR; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000291
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000292 InlineAsmIdentifierInfo &getIdentifierInfo() {
293 return Info;
294 }
295
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000296 void onOr() {
297 IntelExprState CurrState = State;
298 switch (State) {
299 default:
300 State = IES_ERROR;
301 break;
302 case IES_INTEGER:
303 case IES_RPAREN:
304 case IES_REGISTER:
305 State = IES_OR;
306 IC.pushOperator(IC_OR);
307 break;
308 }
309 PrevState = CurrState;
310 }
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000311 void onXor() {
312 IntelExprState CurrState = State;
313 switch (State) {
314 default:
315 State = IES_ERROR;
316 break;
317 case IES_INTEGER:
318 case IES_RPAREN:
319 case IES_REGISTER:
320 State = IES_XOR;
321 IC.pushOperator(IC_XOR);
322 break;
323 }
324 PrevState = CurrState;
325 }
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000326 void onAnd() {
327 IntelExprState CurrState = State;
328 switch (State) {
329 default:
330 State = IES_ERROR;
331 break;
332 case IES_INTEGER:
333 case IES_RPAREN:
334 case IES_REGISTER:
335 State = IES_AND;
336 IC.pushOperator(IC_AND);
337 break;
338 }
339 PrevState = CurrState;
340 }
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000341 void onLShift() {
342 IntelExprState CurrState = State;
343 switch (State) {
344 default:
345 State = IES_ERROR;
346 break;
347 case IES_INTEGER:
348 case IES_RPAREN:
349 case IES_REGISTER:
350 State = IES_LSHIFT;
351 IC.pushOperator(IC_LSHIFT);
352 break;
353 }
354 PrevState = CurrState;
355 }
356 void onRShift() {
357 IntelExprState CurrState = State;
358 switch (State) {
359 default:
360 State = IES_ERROR;
361 break;
362 case IES_INTEGER:
363 case IES_RPAREN:
364 case IES_REGISTER:
365 State = IES_RSHIFT;
366 IC.pushOperator(IC_RSHIFT);
367 break;
368 }
369 PrevState = CurrState;
370 }
Chad Rosier5362af92013-04-16 18:15:40 +0000371 void onPlus() {
Chad Rosier31246272013-04-17 21:01:45 +0000372 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000373 switch (State) {
374 default:
375 State = IES_ERROR;
376 break;
377 case IES_INTEGER:
378 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000379 case IES_REGISTER:
380 State = IES_PLUS;
Chad Rosier5362af92013-04-16 18:15:40 +0000381 IC.pushOperator(IC_PLUS);
Chad Rosier31246272013-04-17 21:01:45 +0000382 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
383 // If we already have a BaseReg, then assume this is the IndexReg with
384 // a scale of 1.
385 if (!BaseReg) {
386 BaseReg = TmpReg;
387 } else {
388 assert (!IndexReg && "BaseReg/IndexReg already set!");
389 IndexReg = TmpReg;
390 Scale = 1;
391 }
392 }
Chad Rosier5362af92013-04-16 18:15:40 +0000393 break;
394 }
Chad Rosier31246272013-04-17 21:01:45 +0000395 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000396 }
397 void onMinus() {
Chad Rosier31246272013-04-17 21:01:45 +0000398 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000399 switch (State) {
400 default:
401 State = IES_ERROR;
402 break;
403 case IES_PLUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000404 case IES_NOT:
Chad Rosier31246272013-04-17 21:01:45 +0000405 case IES_MULTIPLY:
406 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000407 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000408 case IES_RPAREN:
Chad Rosier31246272013-04-17 21:01:45 +0000409 case IES_LBRAC:
410 case IES_RBRAC:
411 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000412 case IES_REGISTER:
413 State = IES_MINUS;
Chad Rosier31246272013-04-17 21:01:45 +0000414 // Only push the minus operator if it is not a unary operator.
415 if (!(CurrState == IES_PLUS || CurrState == IES_MINUS ||
416 CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE ||
417 CurrState == IES_LPAREN || CurrState == IES_LBRAC))
418 IC.pushOperator(IC_MINUS);
419 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
420 // If we already have a BaseReg, then assume this is the IndexReg with
421 // a scale of 1.
422 if (!BaseReg) {
423 BaseReg = TmpReg;
424 } else {
425 assert (!IndexReg && "BaseReg/IndexReg already set!");
426 IndexReg = TmpReg;
427 Scale = 1;
428 }
Chad Rosier5362af92013-04-16 18:15:40 +0000429 }
Chad Rosier5362af92013-04-16 18:15:40 +0000430 break;
431 }
Chad Rosier31246272013-04-17 21:01:45 +0000432 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000433 }
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000434 void onNot() {
435 IntelExprState CurrState = State;
436 switch (State) {
437 default:
438 State = IES_ERROR;
439 break;
440 case IES_PLUS:
441 case IES_NOT:
442 State = IES_NOT;
443 break;
444 }
445 PrevState = CurrState;
446 }
Chad Rosier5362af92013-04-16 18:15:40 +0000447 void onRegister(unsigned Reg) {
Chad Rosier31246272013-04-17 21:01:45 +0000448 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000449 switch (State) {
450 default:
451 State = IES_ERROR;
452 break;
453 case IES_PLUS:
454 case IES_LPAREN:
455 State = IES_REGISTER;
456 TmpReg = Reg;
457 IC.pushOperand(IC_REGISTER);
458 break;
Chad Rosier31246272013-04-17 21:01:45 +0000459 case IES_MULTIPLY:
460 // Index Register - Scale * Register
461 if (PrevState == IES_INTEGER) {
462 assert (!IndexReg && "IndexReg already set!");
463 State = IES_REGISTER;
464 IndexReg = Reg;
465 // Get the scale and replace the 'Scale * Register' with '0'.
466 Scale = IC.popOperand();
467 IC.pushOperand(IC_IMM);
468 IC.popOperator();
469 } else {
470 State = IES_ERROR;
471 }
Chad Rosier5362af92013-04-16 18:15:40 +0000472 break;
473 }
Chad Rosier31246272013-04-17 21:01:45 +0000474 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000475 }
Chad Rosier95ce8892013-04-19 18:39:50 +0000476 void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) {
Chad Rosierdb003992013-04-18 16:28:19 +0000477 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000478 switch (State) {
479 default:
480 State = IES_ERROR;
481 break;
482 case IES_PLUS:
483 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000484 case IES_NOT:
Chad Rosier5362af92013-04-16 18:15:40 +0000485 State = IES_INTEGER;
486 Sym = SymRef;
487 SymName = SymRefName;
488 IC.pushOperand(IC_IMM);
489 break;
490 }
491 }
Kevin Enderby9d117022014-01-23 21:52:41 +0000492 bool onInteger(int64_t TmpInt, StringRef &ErrMsg) {
Chad Rosier31246272013-04-17 21:01:45 +0000493 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000494 switch (State) {
495 default:
496 State = IES_ERROR;
497 break;
498 case IES_PLUS:
499 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000500 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000501 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000502 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000503 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000504 case IES_LSHIFT:
505 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000506 case IES_DIVIDE:
Chad Rosier31246272013-04-17 21:01:45 +0000507 case IES_MULTIPLY:
Chad Rosier5362af92013-04-16 18:15:40 +0000508 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000509 State = IES_INTEGER;
Chad Rosier31246272013-04-17 21:01:45 +0000510 if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) {
511 // Index Register - Register * Scale
512 assert (!IndexReg && "IndexReg already set!");
513 IndexReg = TmpReg;
514 Scale = TmpInt;
Kevin Enderby9d117022014-01-23 21:52:41 +0000515 if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) {
516 ErrMsg = "scale factor in address must be 1, 2, 4 or 8";
517 return true;
518 }
Chad Rosier31246272013-04-17 21:01:45 +0000519 // Get the scale and replace the 'Register * Scale' with '0'.
520 IC.popOperator();
521 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000522 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000523 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosier31246272013-04-17 21:01:45 +0000524 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000525 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000526 PrevState == IES_NOT || PrevState == IES_XOR) &&
Chad Rosier31246272013-04-17 21:01:45 +0000527 CurrState == IES_MINUS) {
528 // Unary minus. No need to pop the minus operand because it was never
529 // pushed.
530 IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm.
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000531 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
532 PrevState == IES_OR || PrevState == IES_AND ||
533 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
534 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
535 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000536 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000537 CurrState == IES_NOT) {
538 // Unary not. No need to pop the not operand because it was never
539 // pushed.
540 IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm.
Chad Rosier31246272013-04-17 21:01:45 +0000541 } else {
542 IC.pushOperand(IC_IMM, TmpInt);
543 }
Chad Rosier5362af92013-04-16 18:15:40 +0000544 break;
545 }
Chad Rosier31246272013-04-17 21:01:45 +0000546 PrevState = CurrState;
Kevin Enderby9d117022014-01-23 21:52:41 +0000547 return false;
Chad Rosier5362af92013-04-16 18:15:40 +0000548 }
549 void onStar() {
Chad Rosierdb003992013-04-18 16:28:19 +0000550 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000551 switch (State) {
552 default:
553 State = IES_ERROR;
554 break;
555 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000556 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000557 case IES_RPAREN:
558 State = IES_MULTIPLY;
559 IC.pushOperator(IC_MULTIPLY);
560 break;
561 }
562 }
563 void onDivide() {
Chad Rosierdb003992013-04-18 16:28:19 +0000564 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000565 switch (State) {
566 default:
567 State = IES_ERROR;
568 break;
569 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000570 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000571 State = IES_DIVIDE;
572 IC.pushOperator(IC_DIVIDE);
573 break;
574 }
575 }
576 void onLBrac() {
Chad Rosierdb003992013-04-18 16:28:19 +0000577 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000578 switch (State) {
579 default:
580 State = IES_ERROR;
581 break;
582 case IES_RBRAC:
583 State = IES_PLUS;
584 IC.pushOperator(IC_PLUS);
585 break;
586 }
587 }
588 void onRBrac() {
Chad Rosier31246272013-04-17 21:01:45 +0000589 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000590 switch (State) {
591 default:
592 State = IES_ERROR;
593 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000594 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000595 case IES_REGISTER:
Chad Rosier31246272013-04-17 21:01:45 +0000596 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000597 State = IES_RBRAC;
Chad Rosier31246272013-04-17 21:01:45 +0000598 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
599 // If we already have a BaseReg, then assume this is the IndexReg with
600 // a scale of 1.
601 if (!BaseReg) {
602 BaseReg = TmpReg;
603 } else {
604 assert (!IndexReg && "BaseReg/IndexReg already set!");
605 IndexReg = TmpReg;
606 Scale = 1;
607 }
Chad Rosier5362af92013-04-16 18:15:40 +0000608 }
609 break;
610 }
Chad Rosier31246272013-04-17 21:01:45 +0000611 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000612 }
613 void onLParen() {
Chad Rosier31246272013-04-17 21:01:45 +0000614 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000615 switch (State) {
616 default:
617 State = IES_ERROR;
618 break;
619 case IES_PLUS:
620 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000621 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000622 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000623 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000624 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000625 case IES_LSHIFT:
626 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000627 case IES_MULTIPLY:
628 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000629 case IES_LPAREN:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000630 // FIXME: We don't handle this type of unary minus or not, yet.
Chad Rosierdb003992013-04-18 16:28:19 +0000631 if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000632 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000633 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosierdb003992013-04-18 16:28:19 +0000634 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000635 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000636 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000637 (CurrState == IES_MINUS || CurrState == IES_NOT)) {
Chad Rosierdb003992013-04-18 16:28:19 +0000638 State = IES_ERROR;
639 break;
640 }
Chad Rosier5362af92013-04-16 18:15:40 +0000641 State = IES_LPAREN;
642 IC.pushOperator(IC_LPAREN);
643 break;
644 }
Chad Rosier31246272013-04-17 21:01:45 +0000645 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000646 }
647 void onRParen() {
Chad Rosierdb003992013-04-18 16:28:19 +0000648 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000649 switch (State) {
650 default:
651 State = IES_ERROR;
652 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000653 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000654 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000655 case IES_RPAREN:
656 State = IES_RPAREN;
657 IC.pushOperator(IC_RPAREN);
658 break;
659 }
660 }
661 };
662
Chris Lattnera3a06812011-10-16 04:47:35 +0000663 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000664 ArrayRef<SMRange> Ranges = None,
Chad Rosier4453e842012-10-12 23:09:25 +0000665 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000666 MCAsmParser &Parser = getParser();
Chad Rosier4453e842012-10-12 23:09:25 +0000667 if (MatchingInlineAsm) return true;
Chris Lattnera3a06812011-10-16 04:47:35 +0000668 return Parser.Error(L, Msg, Ranges);
669 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000670
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000671 bool ErrorAndEatStatement(SMLoc L, const Twine &Msg,
672 ArrayRef<SMRange> Ranges = None,
673 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000674 MCAsmParser &Parser = getParser();
675 Parser.eatToEndOfStatement();
676 return Error(L, Msg, Ranges, MatchingInlineAsm);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000677 }
678
David Blaikie960ea3f2014-06-08 16:18:35 +0000679 std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) {
Devang Patel41b9dde2012-01-17 18:00:18 +0000680 Error(Loc, Msg);
Craig Topper062a2ba2014-04-25 05:30:21 +0000681 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +0000682 }
683
David Blaikie960ea3f2014-06-08 16:18:35 +0000684 std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc);
685 std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc);
Michael Kupersteinffcc7662015-07-23 10:23:48 +0000686 void AddDefaultSrcDestOperands(
687 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
688 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst);
David Blaikie960ea3f2014-06-08 16:18:35 +0000689 std::unique_ptr<X86Operand> ParseOperand();
690 std::unique_ptr<X86Operand> ParseATTOperand();
691 std::unique_ptr<X86Operand> ParseIntelOperand();
692 std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator();
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000693 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp);
David Blaikie960ea3f2014-06-08 16:18:35 +0000694 std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind);
695 std::unique_ptr<X86Operand>
696 ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size);
697 std::unique_ptr<X86Operand>
698 ParseIntelMemOperand(int64_t ImmDisp, SMLoc StartLoc, unsigned Size);
Elena Demikhovsky18fd4962015-03-02 15:00:34 +0000699 std::unique_ptr<X86Operand> ParseRoundingModeOp(SMLoc Start, SMLoc End);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000700 bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
David Blaikie960ea3f2014-06-08 16:18:35 +0000701 std::unique_ptr<X86Operand> ParseIntelBracExpression(unsigned SegReg,
702 SMLoc Start,
703 int64_t ImmDisp,
704 unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000705 bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier,
706 InlineAsmIdentifierInfo &Info,
707 bool IsUnevaluatedOperand, SMLoc &End);
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000708
David Blaikie960ea3f2014-06-08 16:18:35 +0000709 std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000710
David Blaikie960ea3f2014-06-08 16:18:35 +0000711 std::unique_ptr<X86Operand>
712 CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg,
713 unsigned IndexReg, unsigned Scale, SMLoc Start,
714 SMLoc End, unsigned Size, StringRef Identifier,
715 InlineAsmIdentifierInfo &Info);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000716
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000717 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000718 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000719
David Blaikie960ea3f2014-06-08 16:18:35 +0000720 bool processInstruction(MCInst &Inst, const OperandVector &Ops);
Devang Patelde47cce2012-01-18 22:42:29 +0000721
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000722 /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds
723 /// instrumentation around Inst.
David Blaikie960ea3f2014-06-08 16:18:35 +0000724 void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000725
Chad Rosier49963552012-10-13 00:26:04 +0000726 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000727 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000728 uint64_t &ErrorInfo,
Craig Topper39012cc2014-03-09 18:03:14 +0000729 bool MatchingInlineAsm) override;
Chad Rosier9cb988f2012-08-09 22:04:55 +0000730
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000731 void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands,
732 MCStreamer &Out, bool MatchingInlineAsm);
733
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000734 bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000735 bool MatchingInlineAsm);
736
737 bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
738 OperandVector &Operands, MCStreamer &Out,
739 uint64_t &ErrorInfo,
740 bool MatchingInlineAsm);
741
742 bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
743 OperandVector &Operands, MCStreamer &Out,
744 uint64_t &ErrorInfo,
745 bool MatchingInlineAsm);
746
Craig Topperfd38cbe2014-08-30 16:48:34 +0000747 bool OmitRegisterFromClobberLists(unsigned RegNo) override;
Nico Weber42f79db2014-07-17 20:24:55 +0000748
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000749 /// doSrcDstMatch - Returns true if operands are matching in their
750 /// word size (%si and %di, %esi and %edi, etc.). Order depends on
751 /// the parsing mode (Intel vs. AT&T).
752 bool doSrcDstMatch(X86Operand &Op1, X86Operand &Op2);
753
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000754 /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z})
755 /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required.
756 /// \return \c true if no parsing errors occurred, \c false otherwise.
David Blaikie960ea3f2014-06-08 16:18:35 +0000757 bool HandleAVX512Operand(OperandVector &Operands,
758 const MCParsedAsmOperand &Op);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000759
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000760 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000761 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000762 return getSTI().getFeatureBits()[X86::Mode64Bit];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000763 }
Craig Topper3c80d622014-01-06 04:55:54 +0000764 bool is32BitMode() const {
765 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000766 return getSTI().getFeatureBits()[X86::Mode32Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000767 }
768 bool is16BitMode() const {
769 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000770 return getSTI().getFeatureBits()[X86::Mode16Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000771 }
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000772 void SwitchMode(unsigned mode) {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000773 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000774 FeatureBitset AllModes({X86::Mode64Bit, X86::Mode32Bit, X86::Mode16Bit});
775 FeatureBitset OldMode = STI.getFeatureBits() & AllModes;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000776 unsigned FB = ComputeAvailableFeatures(
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000777 STI.ToggleFeature(OldMode.flip(mode)));
Evan Cheng481ebb02011-07-27 00:38:12 +0000778 setAvailableFeatures(FB);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000779
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000780 assert(FeatureBitset({mode}) == (STI.getFeatureBits() & AllModes));
Evan Cheng481ebb02011-07-27 00:38:12 +0000781 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000782
Reid Kleckner5b37c182014-08-01 20:21:24 +0000783 unsigned getPointerWidth() {
784 if (is16BitMode()) return 16;
785 if (is32BitMode()) return 32;
786 if (is64BitMode()) return 64;
787 llvm_unreachable("invalid mode");
788 }
789
Chad Rosierc2f055d2013-04-18 16:13:18 +0000790 bool isParsingIntelSyntax() {
791 return getParser().getAssemblerDialect();
792 }
793
Daniel Dunbareefe8612010-07-19 05:44:09 +0000794 /// @name Auto-generated Matcher Functions
795 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000796
Chris Lattner3e4582a2010-09-06 19:11:01 +0000797#define GET_ASSEMBLER_HEADER
798#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000799
Daniel Dunbar00331992009-07-29 00:02:19 +0000800 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000801
802public:
Akira Hatanakab11ef082015-11-14 06:35:56 +0000803 X86AsmParser(const MCSubtargetInfo &sti, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000804 const MCInstrInfo &mii, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000805 : MCTargetAsmParser(Options, sti), MII(mii), InstInfo(nullptr) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000806
Daniel Dunbareefe8612010-07-19 05:44:09 +0000807 // Initialize the set of available features.
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000808 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000809 Instrumentation.reset(
810 CreateX86AsmInstrumentation(Options, Parser.getContext(), STI));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000811 }
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000812
Craig Topper39012cc2014-03-09 18:03:14 +0000813 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000814
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000815 void SetFrameRegister(unsigned RegNo) override;
816
David Blaikie960ea3f2014-06-08 16:18:35 +0000817 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
818 SMLoc NameLoc, OperandVector &Operands) override;
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000819
Craig Topper39012cc2014-03-09 18:03:14 +0000820 bool ParseDirective(AsmToken DirectiveID) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000821};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000822} // end anonymous namespace
823
Sean Callanan86c11812010-01-23 00:40:33 +0000824/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000825/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000826
Chris Lattner60db0a62010-02-09 00:34:28 +0000827static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000828
829/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000830
Kevin Enderbybc570f22014-01-23 22:34:42 +0000831static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg,
832 StringRef &ErrMsg) {
833 // If we have both a base register and an index register make sure they are
834 // both 64-bit or 32-bit registers.
835 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
836 if (BaseReg != 0 && IndexReg != 0) {
837 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
838 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
839 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
840 IndexReg != X86::RIZ) {
841 ErrMsg = "base register is 64-bit, but index register is not";
842 return true;
843 }
844 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
845 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
846 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
847 IndexReg != X86::EIZ){
848 ErrMsg = "base register is 32-bit, but index register is not";
849 return true;
850 }
851 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) {
852 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) ||
853 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) {
854 ErrMsg = "base register is 16-bit, but index register is not";
855 return true;
856 }
857 if (((BaseReg == X86::BX || BaseReg == X86::BP) &&
858 IndexReg != X86::SI && IndexReg != X86::DI) ||
859 ((BaseReg == X86::SI || BaseReg == X86::DI) &&
860 IndexReg != X86::BX && IndexReg != X86::BP)) {
861 ErrMsg = "invalid 16-bit base/index register combination";
862 return true;
863 }
864 }
865 }
866 return false;
867}
868
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000869bool X86AsmParser::doSrcDstMatch(X86Operand &Op1, X86Operand &Op2)
870{
871 // Return true and let a normal complaint about bogus operands happen.
872 if (!Op1.isMem() || !Op2.isMem())
873 return true;
874
875 // Actually these might be the other way round if Intel syntax is
876 // being used. It doesn't matter.
877 unsigned diReg = Op1.Mem.BaseReg;
878 unsigned siReg = Op2.Mem.BaseReg;
879
880 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(siReg))
881 return X86MCRegisterClasses[X86::GR16RegClassID].contains(diReg);
882 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(siReg))
883 return X86MCRegisterClasses[X86::GR32RegClassID].contains(diReg);
884 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(siReg))
885 return X86MCRegisterClasses[X86::GR64RegClassID].contains(diReg);
886 // Again, return true and let another error happen.
887 return true;
888}
889
Devang Patel4a6e7782012-01-12 18:03:40 +0000890bool X86AsmParser::ParseRegister(unsigned &RegNo,
891 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000892 MCAsmParser &Parser = getParser();
Chris Lattnercc2ad082010-01-15 18:27:19 +0000893 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000894 const AsmToken &PercentTok = Parser.getTok();
895 StartLoc = PercentTok.getLoc();
896
897 // If we encounter a %, ignore it. This code handles registers with and
898 // without the prefix, unprefixed registers can occur in cfi directives.
899 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000900 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000901
Sean Callanan936b0d32010-01-19 21:44:56 +0000902 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000903 EndLoc = Tok.getEndLoc();
904
Devang Patelce6a2ca2012-01-20 22:32:05 +0000905 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000906 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000907 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000908 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000909 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000910
Kevin Enderby7d912182009-09-03 17:15:07 +0000911 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000912
Chris Lattner1261b812010-09-22 04:11:10 +0000913 // If the match failed, try the register name as lowercase.
914 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000915 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000916
Michael Kupersteincdb076b2015-07-30 10:10:25 +0000917 // The "flags" register cannot be referenced directly.
918 // Treat it as an identifier instead.
919 if (isParsingInlineAsm() && isParsingIntelSyntax() && RegNo == X86::EFLAGS)
920 RegNo = 0;
921
Evan Chengeda1d4f2011-07-27 23:22:03 +0000922 if (!is64BitMode()) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000923 // FIXME: This should be done using Requires<Not64BitMode> and
Evan Chengeda1d4f2011-07-27 23:22:03 +0000924 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
925 // checked.
926 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
927 // REX prefix.
928 if (RegNo == X86::RIZ ||
929 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
930 X86II::isX86_64NonExtLowByteReg(RegNo) ||
931 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000932 return Error(StartLoc, "register %"
933 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000934 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000935 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000936
Chris Lattner1261b812010-09-22 04:11:10 +0000937 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
938 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000939 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000940 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000941
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000942 // Check to see if we have '(4)' after %st.
943 if (getLexer().isNot(AsmToken::LParen))
944 return false;
945 // Lex the paren.
946 getParser().Lex();
947
948 const AsmToken &IntTok = Parser.getTok();
949 if (IntTok.isNot(AsmToken::Integer))
950 return Error(IntTok.getLoc(), "expected stack index");
951 switch (IntTok.getIntVal()) {
952 case 0: RegNo = X86::ST0; break;
953 case 1: RegNo = X86::ST1; break;
954 case 2: RegNo = X86::ST2; break;
955 case 3: RegNo = X86::ST3; break;
956 case 4: RegNo = X86::ST4; break;
957 case 5: RegNo = X86::ST5; break;
958 case 6: RegNo = X86::ST6; break;
959 case 7: RegNo = X86::ST7; break;
960 default: return Error(IntTok.getLoc(), "invalid stack index");
961 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000962
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000963 if (getParser().Lex().isNot(AsmToken::RParen))
964 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000965
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000966 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000967 Parser.Lex(); // Eat ')'
968 return false;
969 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000970
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000971 EndLoc = Parser.getTok().getEndLoc();
972
Chris Lattner80486622010-06-24 07:29:18 +0000973 // If this is "db[0-7]", match it as an alias
974 // for dr[0-7].
975 if (RegNo == 0 && Tok.getString().size() == 3 &&
976 Tok.getString().startswith("db")) {
977 switch (Tok.getString()[2]) {
978 case '0': RegNo = X86::DR0; break;
979 case '1': RegNo = X86::DR1; break;
980 case '2': RegNo = X86::DR2; break;
981 case '3': RegNo = X86::DR3; break;
982 case '4': RegNo = X86::DR4; break;
983 case '5': RegNo = X86::DR5; break;
984 case '6': RegNo = X86::DR6; break;
985 case '7': RegNo = X86::DR7; break;
986 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000987
Chris Lattner80486622010-06-24 07:29:18 +0000988 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000989 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +0000990 Parser.Lex(); // Eat it.
991 return false;
992 }
993 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000994
Devang Patelce6a2ca2012-01-20 22:32:05 +0000995 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000996 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000997 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000998 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000999 }
Daniel Dunbar00331992009-07-29 00:02:19 +00001000
Sean Callanana83fd7d2010-01-19 20:27:46 +00001001 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001002 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +00001003}
1004
Yuri Gorshenin3939dec2014-09-10 09:45:49 +00001005void X86AsmParser::SetFrameRegister(unsigned RegNo) {
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001006 Instrumentation->SetInitialFrameRegister(RegNo);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +00001007}
1008
David Blaikie960ea3f2014-06-08 16:18:35 +00001009std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) {
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001010 unsigned basereg =
1011 is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001012 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001013 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1014 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1015 Loc, Loc, 0);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001016}
1017
David Blaikie960ea3f2014-06-08 16:18:35 +00001018std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) {
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001019 unsigned basereg =
1020 is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001021 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001022 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1023 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1024 Loc, Loc, 0);
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001025}
1026
Michael Kupersteinffcc7662015-07-23 10:23:48 +00001027void X86AsmParser::AddDefaultSrcDestOperands(
1028 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
1029 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst) {
1030 if (isParsingIntelSyntax()) {
1031 Operands.push_back(std::move(Dst));
1032 Operands.push_back(std::move(Src));
1033 }
1034 else {
1035 Operands.push_back(std::move(Src));
1036 Operands.push_back(std::move(Dst));
1037 }
1038}
1039
David Blaikie960ea3f2014-06-08 16:18:35 +00001040std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00001041 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +00001042 return ParseIntelOperand();
1043 return ParseATTOperand();
1044}
1045
Devang Patel41b9dde2012-01-17 18:00:18 +00001046/// getIntelMemOperandSize - Return intel memory operand size.
1047static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +00001048 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001049 .Cases("BYTE", "byte", 8)
1050 .Cases("WORD", "word", 16)
1051 .Cases("DWORD", "dword", 32)
1052 .Cases("QWORD", "qword", 64)
Michael Zuckerman9beca2e2015-08-24 10:26:54 +00001053 .Cases("MMWORD","mmword", 64)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001054 .Cases("XWORD", "xword", 80)
Michael Kuperstein69e40a42015-07-19 11:03:08 +00001055 .Cases("TBYTE", "tbyte", 80)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001056 .Cases("XMMWORD", "xmmword", 128)
1057 .Cases("YMMWORD", "ymmword", 256)
Craig Topper9ac290a2014-01-17 07:37:39 +00001058 .Cases("ZMMWORD", "zmmword", 512)
Craig Topper2d4b3c92014-01-17 07:44:10 +00001059 .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter
Chad Rosierb6b8e962012-09-11 21:10:25 +00001060 .Default(0);
1061 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001062}
1063
David Blaikie960ea3f2014-06-08 16:18:35 +00001064std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm(
1065 unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg,
1066 unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier,
1067 InlineAsmIdentifierInfo &Info) {
Reid Kleckner5b37c182014-08-01 20:21:24 +00001068 // If we found a decl other than a VarDecl, then assume it is a FuncDecl or
1069 // some other label reference.
1070 if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) {
1071 // Insert an explicit size if the user didn't have one.
1072 if (!Size) {
1073 Size = getPointerWidth();
Craig Topper7d5b2312015-10-10 05:25:02 +00001074 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1075 /*Len=*/0, Size);
Reid Kleckner5b37c182014-08-01 20:21:24 +00001076 }
1077
1078 // Create an absolute memory reference in order to match against
1079 // instructions taking a PC relative operand.
Craig Topper055845f2015-01-02 07:02:25 +00001080 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size,
1081 Identifier, Info.OpDecl);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001082 }
1083
1084 // We either have a direct symbol reference, or an offset from a symbol. The
1085 // parser always puts the symbol on the LHS, so look there for size
1086 // calculation purposes.
1087 const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp);
1088 bool IsSymRef =
1089 isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp);
1090 if (IsSymRef) {
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001091 if (!Size) {
1092 Size = Info.Type * 8; // Size is in terms of bits in this context.
1093 if (Size)
Craig Topper7d5b2312015-10-10 05:25:02 +00001094 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1095 /*Len=*/0, Size);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001096 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001097 }
1098
Chad Rosier7ca135b2013-03-19 21:11:56 +00001099 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001100 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001101 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001102 BaseReg = BaseReg ? BaseReg : 1;
Craig Topper055845f2015-01-02 07:02:25 +00001103 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1104 IndexReg, Scale, Start, End, Size, Identifier,
1105 Info.OpDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001106}
1107
Chad Rosierd383db52013-04-12 20:20:54 +00001108static void
Craig Topper7143d802015-10-10 05:25:06 +00001109RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> &AsmRewrites,
Chad Rosierd383db52013-04-12 20:20:54 +00001110 StringRef SymName, int64_t ImmDisp,
1111 int64_t FinalImmDisp, SMLoc &BracLoc,
1112 SMLoc &StartInBrac, SMLoc &End) {
1113 // Remove the '[' and ']' from the IR string.
Craig Topper7143d802015-10-10 05:25:06 +00001114 AsmRewrites.emplace_back(AOK_Skip, BracLoc, 1);
1115 AsmRewrites.emplace_back(AOK_Skip, End, 1);
Chad Rosierd383db52013-04-12 20:20:54 +00001116
1117 // If ImmDisp is non-zero, then we parsed a displacement before the
1118 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1119 // If ImmDisp doesn't match the displacement computed by the state machine
1120 // then we have an additional displacement in the bracketed expression.
1121 if (ImmDisp != FinalImmDisp) {
1122 if (ImmDisp) {
1123 // We have an immediate displacement before the bracketed expression.
1124 // Adjust this to match the final immediate displacement.
1125 bool Found = false;
Craig Topper7143d802015-10-10 05:25:06 +00001126 for (AsmRewrite &AR : AsmRewrites) {
1127 if (AR.Loc.getPointer() > BracLoc.getPointer())
Chad Rosierd383db52013-04-12 20:20:54 +00001128 continue;
Craig Topper7143d802015-10-10 05:25:06 +00001129 if (AR.Kind == AOK_ImmPrefix || AR.Kind == AOK_Imm) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001130 assert (!Found && "ImmDisp already rewritten.");
Craig Topper7143d802015-10-10 05:25:06 +00001131 AR.Kind = AOK_Imm;
1132 AR.Len = BracLoc.getPointer() - AR.Loc.getPointer();
1133 AR.Val = FinalImmDisp;
Chad Rosierd383db52013-04-12 20:20:54 +00001134 Found = true;
1135 break;
1136 }
1137 }
1138 assert (Found && "Unable to rewrite ImmDisp.");
Duncan Sands0480b9b2013-05-13 07:50:47 +00001139 (void)Found;
Chad Rosierd383db52013-04-12 20:20:54 +00001140 } else {
1141 // We have a symbolic and an immediate displacement, but no displacement
Chad Rosierbfb70992013-04-17 00:11:46 +00001142 // before the bracketed expression. Put the immediate displacement
Chad Rosierd383db52013-04-12 20:20:54 +00001143 // before the bracketed expression.
Craig Topper7143d802015-10-10 05:25:06 +00001144 AsmRewrites.emplace_back(AOK_Imm, BracLoc, 0, FinalImmDisp);
Chad Rosierd383db52013-04-12 20:20:54 +00001145 }
1146 }
1147 // Remove all the ImmPrefix rewrites within the brackets.
Craig Topper7143d802015-10-10 05:25:06 +00001148 for (AsmRewrite &AR : AsmRewrites) {
1149 if (AR.Loc.getPointer() < StartInBrac.getPointer())
Chad Rosierd383db52013-04-12 20:20:54 +00001150 continue;
Craig Topper7143d802015-10-10 05:25:06 +00001151 if (AR.Kind == AOK_ImmPrefix)
1152 AR.Kind = AOK_Delete;
Chad Rosierd383db52013-04-12 20:20:54 +00001153 }
1154 const char *SymLocPtr = SymName.data();
Michael Liao5bf95782014-12-04 05:20:33 +00001155 // Skip everything before the symbol.
Chad Rosierd383db52013-04-12 20:20:54 +00001156 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1157 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001158 AsmRewrites.emplace_back(AOK_Skip, StartInBrac, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001159 }
1160 // Skip everything after the symbol.
1161 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1162 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1163 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001164 AsmRewrites.emplace_back(AOK_Skip, Loc, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001165 }
1166}
1167
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001168bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001169 MCAsmParser &Parser = getParser();
Chad Rosier6844ea02012-10-24 22:13:37 +00001170 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001171
Chad Rosier5c118fd2013-01-14 22:31:35 +00001172 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001173 while (!Done) {
1174 bool UpdateLocLex = true;
1175
1176 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1177 // identifier. Don't try an parse it as a register.
1178 if (Tok.getString().startswith("."))
1179 break;
Michael Liao5bf95782014-12-04 05:20:33 +00001180
Chad Rosierbfb70992013-04-17 00:11:46 +00001181 // If we're parsing an immediate expression, we don't expect a '['.
1182 if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac)
1183 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001184
David Majnemer6a5b8122014-06-19 01:25:43 +00001185 AsmToken::TokenKind TK = getLexer().getKind();
1186 switch (TK) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001187 default: {
1188 if (SM.isValidEndState()) {
1189 Done = true;
1190 break;
1191 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001192 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001193 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001194 case AsmToken::EndOfStatement: {
1195 Done = true;
1196 break;
1197 }
David Majnemer6a5b8122014-06-19 01:25:43 +00001198 case AsmToken::String:
Chad Rosier5c118fd2013-01-14 22:31:35 +00001199 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001200 // This could be a register or a symbolic displacement.
1201 unsigned TmpReg;
Chad Rosier95ce8892013-04-19 18:39:50 +00001202 const MCExpr *Val;
Chad Rosier152749c2013-04-12 18:54:20 +00001203 SMLoc IdentLoc = Tok.getLoc();
1204 StringRef Identifier = Tok.getString();
David Majnemer6a5b8122014-06-19 01:25:43 +00001205 if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001206 SM.onRegister(TmpReg);
1207 UpdateLocLex = false;
1208 break;
Chad Rosier95ce8892013-04-19 18:39:50 +00001209 } else {
1210 if (!isParsingInlineAsm()) {
1211 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001212 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier95ce8892013-04-19 18:39:50 +00001213 } else {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001214 // This is a dot operator, not an adjacent identifier.
1215 if (Identifier.find('.') != StringRef::npos) {
1216 return false;
1217 } else {
1218 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
1219 if (ParseIntelIdentifier(Val, Identifier, Info,
1220 /*Unevaluated=*/false, End))
1221 return true;
1222 }
Chad Rosier95ce8892013-04-19 18:39:50 +00001223 }
1224 SM.onIdentifierExpr(Val, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001225 UpdateLocLex = false;
1226 break;
1227 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001228 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001229 }
Kevin Enderby36eba252013-12-19 23:16:14 +00001230 case AsmToken::Integer: {
Kevin Enderby9d117022014-01-23 21:52:41 +00001231 StringRef ErrMsg;
Chad Rosierbfb70992013-04-17 00:11:46 +00001232 if (isParsingInlineAsm() && SM.getAddImmPrefix())
Craig Topper7d5b2312015-10-10 05:25:02 +00001233 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Tok.getLoc());
Kevin Enderby36eba252013-12-19 23:16:14 +00001234 // Look for 'b' or 'f' following an Integer as a directional label
1235 SMLoc Loc = getTok().getLoc();
1236 int64_t IntVal = getTok().getIntVal();
1237 End = consumeToken();
1238 UpdateLocLex = false;
1239 if (getLexer().getKind() == AsmToken::Identifier) {
1240 StringRef IDVal = getTok().getString();
1241 if (IDVal == "f" || IDVal == "b") {
1242 MCSymbol *Sym =
Jim Grosbach6f482002015-05-18 18:43:14 +00001243 getContext().getDirectionalLocalSymbol(IntVal, IDVal == "b");
Kevin Enderby36eba252013-12-19 23:16:14 +00001244 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Michael Liao5bf95782014-12-04 05:20:33 +00001245 const MCExpr *Val =
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001246 MCSymbolRefExpr::create(Sym, Variant, getContext());
Kevin Enderby36eba252013-12-19 23:16:14 +00001247 if (IDVal == "b" && Sym->isUndefined())
1248 return Error(Loc, "invalid reference to undefined symbol");
1249 StringRef Identifier = Sym->getName();
1250 SM.onIdentifierExpr(Val, Identifier);
1251 End = consumeToken();
1252 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001253 if (SM.onInteger(IntVal, ErrMsg))
1254 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001255 }
1256 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001257 if (SM.onInteger(IntVal, ErrMsg))
1258 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001259 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001260 break;
Kevin Enderby36eba252013-12-19 23:16:14 +00001261 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001262 case AsmToken::Plus: SM.onPlus(); break;
1263 case AsmToken::Minus: SM.onMinus(); break;
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001264 case AsmToken::Tilde: SM.onNot(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001265 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001266 case AsmToken::Slash: SM.onDivide(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001267 case AsmToken::Pipe: SM.onOr(); break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +00001268 case AsmToken::Caret: SM.onXor(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001269 case AsmToken::Amp: SM.onAnd(); break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +00001270 case AsmToken::LessLess:
1271 SM.onLShift(); break;
1272 case AsmToken::GreaterGreater:
1273 SM.onRShift(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001274 case AsmToken::LBrac: SM.onLBrac(); break;
1275 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001276 case AsmToken::LParen: SM.onLParen(); break;
1277 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001278 }
Chad Rosier31246272013-04-17 21:01:45 +00001279 if (SM.hadError())
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001280 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier31246272013-04-17 21:01:45 +00001281
Alp Tokera5b88a52013-12-02 16:06:06 +00001282 if (!Done && UpdateLocLex)
1283 End = consumeToken();
Devang Patel41b9dde2012-01-17 18:00:18 +00001284 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001285 return false;
Chad Rosier5362af92013-04-16 18:15:40 +00001286}
1287
David Blaikie960ea3f2014-06-08 16:18:35 +00001288std::unique_ptr<X86Operand>
1289X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
1290 int64_t ImmDisp, unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001291 MCAsmParser &Parser = getParser();
Chad Rosier5362af92013-04-16 18:15:40 +00001292 const AsmToken &Tok = Parser.getTok();
1293 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1294 if (getLexer().isNot(AsmToken::LBrac))
1295 return ErrorOperand(BracLoc, "Expected '[' token!");
1296 Parser.Lex(); // Eat '['
1297
1298 SMLoc StartInBrac = Tok.getLoc();
1299 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1300 // may have already parsed an immediate displacement before the bracketed
1301 // expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001302 IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001303 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001304 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +00001305
Craig Topper062a2ba2014-04-25 05:30:21 +00001306 const MCExpr *Disp = nullptr;
Chad Rosier175d0ae2013-04-12 18:21:18 +00001307 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001308 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001309 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001310 if (isParsingInlineAsm())
Craig Topper7143d802015-10-10 05:25:06 +00001311 RewriteIntelBracExpression(*InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001312 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001313 End);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001314 }
1315
1316 if (SM.getImm() || !Disp) {
Jim Grosbach13760bd2015-05-30 01:25:56 +00001317 const MCExpr *Imm = MCConstantExpr::create(SM.getImm(), getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001318 if (Disp)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001319 Disp = MCBinaryExpr::createAdd(Disp, Imm, getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001320 else
1321 Disp = Imm; // An immediate displacement only.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001322 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001323
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001324 // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC
1325 // will in fact do global lookup the field name inside all global typedefs,
1326 // but we don't emulate that.
1327 if (Tok.getString().find('.') != StringRef::npos) {
Chad Rosier911c1f32012-10-25 17:37:43 +00001328 const MCExpr *NewDisp;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001329 if (ParseIntelDotOperator(Disp, NewDisp))
Craig Topper062a2ba2014-04-25 05:30:21 +00001330 return nullptr;
Michael Liao5bf95782014-12-04 05:20:33 +00001331
Chad Rosier70f47592013-04-10 20:07:47 +00001332 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001333 Parser.Lex(); // Eat the field.
1334 Disp = NewDisp;
1335 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001336
Chad Rosier5c118fd2013-01-14 22:31:35 +00001337 int BaseReg = SM.getBaseReg();
1338 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001339 int Scale = SM.getScale();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001340 if (!isParsingInlineAsm()) {
1341 // handle [-42]
1342 if (!BaseReg && !IndexReg) {
1343 if (!SegReg)
Craig Topper055845f2015-01-02 07:02:25 +00001344 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size);
1345 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1346 Start, End, Size);
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001347 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001348 StringRef ErrMsg;
1349 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1350 Error(StartInBrac, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001351 return nullptr;
Kevin Enderbybc570f22014-01-23 22:34:42 +00001352 }
Craig Topper055845f2015-01-02 07:02:25 +00001353 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1354 IndexReg, Scale, Start, End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001355 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001356
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001357 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001358 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001359 End, Size, SM.getSymName(), Info);
Devang Patel41b9dde2012-01-17 18:00:18 +00001360}
1361
Chad Rosier8a244662013-04-02 20:02:33 +00001362// Inline assembly may use variable names with namespace alias qualifiers.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001363bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val,
1364 StringRef &Identifier,
1365 InlineAsmIdentifierInfo &Info,
1366 bool IsUnevaluatedOperand, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001367 MCAsmParser &Parser = getParser();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001368 assert(isParsingInlineAsm() && "Expected to be parsing inline assembly.");
Craig Topper062a2ba2014-04-25 05:30:21 +00001369 Val = nullptr;
Chad Rosier8a244662013-04-02 20:02:33 +00001370
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001371 StringRef LineBuf(Identifier.data());
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001372 void *Result =
1373 SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001374
Chad Rosier8a244662013-04-02 20:02:33 +00001375 const AsmToken &Tok = Parser.getTok();
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001376 SMLoc Loc = Tok.getLoc();
John McCallf73981b2013-05-03 00:15:41 +00001377
1378 // Advance the token stream until the end of the current token is
1379 // after the end of what the frontend claimed.
1380 const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001381 do {
John McCallf73981b2013-05-03 00:15:41 +00001382 End = Tok.getEndLoc();
1383 getLexer().Lex();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001384 } while (End.getPointer() < EndPtr);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001385 Identifier = LineBuf;
1386
Reid Klecknerc2b92542015-08-26 21:57:25 +00001387 // The frontend should end parsing on an assembler token boundary, unless it
1388 // failed parsing.
1389 assert((End.getPointer() == EndPtr || !Result) &&
1390 "frontend claimed part of a token?");
1391
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001392 // If the identifier lookup was unsuccessful, assume that we are dealing with
1393 // a label.
1394 if (!Result) {
Ehsan Akhgaribb6bb072014-09-22 20:40:36 +00001395 StringRef InternalName =
1396 SemaCallback->LookupInlineAsmLabel(Identifier, getSourceManager(),
1397 Loc, false);
1398 assert(InternalName.size() && "We should have an internal name here.");
1399 // Push a rewrite for replacing the identifier name with the internal name.
Craig Topper7d5b2312015-10-10 05:25:02 +00001400 InstInfo->AsmRewrites->emplace_back(AOK_Label, Loc, Identifier.size(),
1401 InternalName);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001402 }
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001403
1404 // Create the symbol reference.
Jim Grosbach6f482002015-05-18 18:43:14 +00001405 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Chad Rosier8a244662013-04-02 20:02:33 +00001406 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001407 Val = MCSymbolRefExpr::create(Sym, Variant, getParser().getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001408 return false;
Chad Rosier8a244662013-04-02 20:02:33 +00001409}
1410
David Majnemeraa34d792013-08-27 21:56:17 +00001411/// \brief Parse intel style segment override.
David Blaikie960ea3f2014-06-08 16:18:35 +00001412std::unique_ptr<X86Operand>
1413X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start,
1414 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001415 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001416 assert(SegReg != 0 && "Tried to parse a segment override without a segment!");
1417 const AsmToken &Tok = Parser.getTok(); // Eat colon.
1418 if (Tok.isNot(AsmToken::Colon))
1419 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1420 Parser.Lex(); // Eat ':'
Devang Patel41b9dde2012-01-17 18:00:18 +00001421
David Majnemeraa34d792013-08-27 21:56:17 +00001422 int64_t ImmDisp = 0;
Chad Rosier1530ba52013-03-27 21:49:56 +00001423 if (getLexer().is(AsmToken::Integer)) {
David Majnemeraa34d792013-08-27 21:56:17 +00001424 ImmDisp = Tok.getIntVal();
1425 AsmToken ImmDispToken = Parser.Lex(); // Eat the integer.
1426
Chad Rosier1530ba52013-03-27 21:49:56 +00001427 if (isParsingInlineAsm())
Craig Topper7d5b2312015-10-10 05:25:02 +00001428 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, ImmDispToken.getLoc());
David Majnemeraa34d792013-08-27 21:56:17 +00001429
1430 if (getLexer().isNot(AsmToken::LBrac)) {
1431 // An immediate following a 'segment register', 'colon' token sequence can
1432 // be followed by a bracketed expression. If it isn't we know we have our
1433 // final segment override.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001434 const MCExpr *Disp = MCConstantExpr::create(ImmDisp, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001435 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp,
1436 /*BaseReg=*/0, /*IndexReg=*/0, /*Scale=*/1,
1437 Start, ImmDispToken.getEndLoc(), Size);
David Majnemeraa34d792013-08-27 21:56:17 +00001438 }
Chad Rosier1530ba52013-03-27 21:49:56 +00001439 }
1440
Chad Rosier91c82662012-10-24 17:22:29 +00001441 if (getLexer().is(AsmToken::LBrac))
Chad Rosierfce4fab2013-04-08 17:43:47 +00001442 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001443
David Majnemeraa34d792013-08-27 21:56:17 +00001444 const MCExpr *Val;
1445 SMLoc End;
1446 if (!isParsingInlineAsm()) {
1447 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001448 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
David Majnemeraa34d792013-08-27 21:56:17 +00001449
Craig Topper055845f2015-01-02 07:02:25 +00001450 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001451 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001452
David Majnemeraa34d792013-08-27 21:56:17 +00001453 InlineAsmIdentifierInfo Info;
1454 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001455 if (ParseIntelIdentifier(Val, Identifier, Info,
1456 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001457 return nullptr;
David Majnemeraa34d792013-08-27 21:56:17 +00001458 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0,
1459 /*Scale=*/1, Start, End, Size, Identifier, Info);
1460}
1461
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001462//ParseRoundingModeOp - Parse AVX-512 rounding mode operand
1463std::unique_ptr<X86Operand>
1464X86AsmParser::ParseRoundingModeOp(SMLoc Start, SMLoc End) {
1465 MCAsmParser &Parser = getParser();
1466 const AsmToken &Tok = Parser.getTok();
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001467 // Eat "{" and mark the current place.
1468 const SMLoc consumedToken = consumeToken();
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001469 if (Tok.getIdentifier().startswith("r")){
1470 int rndMode = StringSwitch<int>(Tok.getIdentifier())
1471 .Case("rn", X86::STATIC_ROUNDING::TO_NEAREST_INT)
1472 .Case("rd", X86::STATIC_ROUNDING::TO_NEG_INF)
1473 .Case("ru", X86::STATIC_ROUNDING::TO_POS_INF)
1474 .Case("rz", X86::STATIC_ROUNDING::TO_ZERO)
1475 .Default(-1);
1476 if (-1 == rndMode)
1477 return ErrorOperand(Tok.getLoc(), "Invalid rounding mode.");
1478 Parser.Lex(); // Eat "r*" of r*-sae
1479 if (!getLexer().is(AsmToken::Minus))
1480 return ErrorOperand(Tok.getLoc(), "Expected - at this point");
1481 Parser.Lex(); // Eat "-"
1482 Parser.Lex(); // Eat the sae
1483 if (!getLexer().is(AsmToken::RCurly))
1484 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1485 Parser.Lex(); // Eat "}"
1486 const MCExpr *RndModeOp =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001487 MCConstantExpr::create(rndMode, Parser.getContext());
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001488 return X86Operand::CreateImm(RndModeOp, Start, End);
1489 }
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001490 if(Tok.getIdentifier().equals("sae")){
1491 Parser.Lex(); // Eat the sae
1492 if (!getLexer().is(AsmToken::RCurly))
1493 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1494 Parser.Lex(); // Eat "}"
1495 return X86Operand::CreateToken("{sae}", consumedToken);
1496 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001497 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
1498}
David Majnemeraa34d792013-08-27 21:56:17 +00001499/// ParseIntelMemOperand - Parse intel style memory operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00001500std::unique_ptr<X86Operand> X86AsmParser::ParseIntelMemOperand(int64_t ImmDisp,
1501 SMLoc Start,
1502 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001503 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001504 const AsmToken &Tok = Parser.getTok();
1505 SMLoc End;
1506
1507 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1508 if (getLexer().is(AsmToken::LBrac))
1509 return ParseIntelBracExpression(/*SegReg=*/0, Start, ImmDisp, Size);
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001510 assert(ImmDisp == 0);
David Majnemeraa34d792013-08-27 21:56:17 +00001511
Chad Rosier95ce8892013-04-19 18:39:50 +00001512 const MCExpr *Val;
1513 if (!isParsingInlineAsm()) {
1514 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001515 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
Chad Rosier95ce8892013-04-19 18:39:50 +00001516
Craig Topper055845f2015-01-02 07:02:25 +00001517 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Chad Rosier95ce8892013-04-19 18:39:50 +00001518 }
1519
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001520 InlineAsmIdentifierInfo Info;
Chad Rosierce031892013-04-11 23:24:15 +00001521 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001522 if (ParseIntelIdentifier(Val, Identifier, Info,
1523 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001524 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001525
1526 if (!getLexer().is(AsmToken::LBrac))
1527 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0, /*IndexReg=*/0,
1528 /*Scale=*/1, Start, End, Size, Identifier, Info);
1529
1530 Parser.Lex(); // Eat '['
1531
1532 // Parse Identifier [ ImmDisp ]
1533 IntelExprStateMachine SM(/*ImmDisp=*/0, /*StopOnLBrac=*/true,
1534 /*AddImmPrefix=*/false);
1535 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001536 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001537
1538 if (SM.getSym()) {
1539 Error(Start, "cannot use more than one symbol in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001540 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001541 }
1542 if (SM.getBaseReg()) {
1543 Error(Start, "cannot use base register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001544 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001545 }
1546 if (SM.getIndexReg()) {
1547 Error(Start, "cannot use index register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001548 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001549 }
1550
Jim Grosbach13760bd2015-05-30 01:25:56 +00001551 const MCExpr *Disp = MCConstantExpr::create(SM.getImm(), getContext());
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001552 // BaseReg is non-zero to avoid assertions. In the context of inline asm,
1553 // we're pointing to a local variable in memory, so the base register is
1554 // really the frame or stack pointer.
Craig Topper055845f2015-01-02 07:02:25 +00001555 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1556 /*BaseReg=*/1, /*IndexReg=*/0, /*Scale=*/1,
1557 Start, End, Size, Identifier, Info.OpDecl);
Chad Rosier91c82662012-10-24 17:22:29 +00001558}
1559
Chad Rosier5dcb4662012-10-24 22:21:50 +00001560/// Parse the '.' operator.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001561bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
Chad Rosiercc541e82013-04-19 15:57:00 +00001562 const MCExpr *&NewDisp) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001563 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001564 const AsmToken &Tok = Parser.getTok();
Chad Rosier6241c1a2013-04-17 21:14:38 +00001565 int64_t OrigDispVal, DotDispVal;
Chad Rosier911c1f32012-10-25 17:37:43 +00001566
1567 // FIXME: Handle non-constant expressions.
Chad Rosiercc541e82013-04-19 15:57:00 +00001568 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp))
Chad Rosier911c1f32012-10-25 17:37:43 +00001569 OrigDispVal = OrigDisp->getValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001570 else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001571 return Error(Tok.getLoc(), "Non-constant offsets are not supported!");
Chad Rosier5dcb4662012-10-24 22:21:50 +00001572
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001573 // Drop the optional '.'.
1574 StringRef DotDispStr = Tok.getString();
1575 if (DotDispStr.startswith("."))
1576 DotDispStr = DotDispStr.drop_front(1);
Chad Rosier5dcb4662012-10-24 22:21:50 +00001577
Chad Rosier5dcb4662012-10-24 22:21:50 +00001578 // .Imm gets lexed as a real.
1579 if (Tok.is(AsmToken::Real)) {
1580 APInt DotDisp;
1581 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001582 DotDispVal = DotDisp.getZExtValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001583 } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
Chad Rosier240b7b92012-10-25 21:51:10 +00001584 unsigned DotDisp;
1585 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1586 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
Chad Rosiercc541e82013-04-19 15:57:00 +00001587 DotDisp))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001588 return Error(Tok.getLoc(), "Unable to lookup field reference!");
Chad Rosier240b7b92012-10-25 21:51:10 +00001589 DotDispVal = DotDisp;
Chad Rosiercc541e82013-04-19 15:57:00 +00001590 } else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001591 return Error(Tok.getLoc(), "Unexpected token type!");
Chad Rosier911c1f32012-10-25 17:37:43 +00001592
Chad Rosier240b7b92012-10-25 21:51:10 +00001593 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1594 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1595 unsigned Len = DotDispStr.size();
1596 unsigned Val = OrigDispVal + DotDispVal;
Craig Topper7d5b2312015-10-10 05:25:02 +00001597 InstInfo->AsmRewrites->emplace_back(AOK_DotOperator, Loc, Len, Val);
Chad Rosier911c1f32012-10-25 17:37:43 +00001598 }
1599
Jim Grosbach13760bd2015-05-30 01:25:56 +00001600 NewDisp = MCConstantExpr::create(OrigDispVal + DotDispVal, getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001601 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001602}
1603
Chad Rosier91c82662012-10-24 17:22:29 +00001604/// Parse the 'offset' operator. This operator is used to specify the
1605/// location rather then the content of a variable.
David Blaikie960ea3f2014-06-08 16:18:35 +00001606std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001607 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001608 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001609 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001610 Parser.Lex(); // Eat offset.
Chad Rosier91c82662012-10-24 17:22:29 +00001611
Chad Rosier91c82662012-10-24 17:22:29 +00001612 const MCExpr *Val;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001613 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001614 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001615 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001616 if (ParseIntelIdentifier(Val, Identifier, Info,
1617 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001618 return nullptr;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001619
Chad Rosiere2f03772012-10-26 16:09:20 +00001620 // Don't emit the offset operator.
Craig Topper7d5b2312015-10-10 05:25:02 +00001621 InstInfo->AsmRewrites->emplace_back(AOK_Skip, OffsetOfLoc, 7);
Chad Rosiere2f03772012-10-26 16:09:20 +00001622
Chad Rosier91c82662012-10-24 17:22:29 +00001623 // The offset operator will have an 'r' constraint, thus we need to create
1624 // register operand to ensure proper matching. Just pick a GPR based on
1625 // the size of a pointer.
Craig Topper3c80d622014-01-06 04:55:54 +00001626 unsigned RegNo =
1627 is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX);
Chad Rosiera4bc9432013-01-10 22:10:27 +00001628 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosier732b8372013-04-22 22:04:25 +00001629 OffsetOfLoc, Identifier, Info.OpDecl);
Devang Patel41b9dde2012-01-17 18:00:18 +00001630}
1631
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001632enum IntelOperatorKind {
1633 IOK_LENGTH,
1634 IOK_SIZE,
1635 IOK_TYPE
1636};
1637
1638/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1639/// returns the number of elements in an array. It returns the value 1 for
1640/// non-array variables. The SIZE operator returns the size of a C or C++
1641/// variable. A variable's size is the product of its LENGTH and TYPE. The
1642/// TYPE operator returns the size of a C or C++ type or variable. If the
1643/// variable is an array, TYPE returns the size of a single element.
David Blaikie960ea3f2014-06-08 16:18:35 +00001644std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001645 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001646 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001647 SMLoc TypeLoc = Tok.getLoc();
1648 Parser.Lex(); // Eat operator.
Chad Rosier11c42f22012-10-26 18:04:20 +00001649
Craig Topper062a2ba2014-04-25 05:30:21 +00001650 const MCExpr *Val = nullptr;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001651 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001652 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001653 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001654 if (ParseIntelIdentifier(Val, Identifier, Info,
1655 /*Unevaluated=*/true, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001656 return nullptr;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001657
1658 if (!Info.OpDecl)
1659 return ErrorOperand(Start, "unable to lookup expression");
Chad Rosier11c42f22012-10-26 18:04:20 +00001660
Chad Rosierf6675c32013-04-22 17:01:46 +00001661 unsigned CVal = 0;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001662 switch(OpKind) {
1663 default: llvm_unreachable("Unexpected operand kind!");
1664 case IOK_LENGTH: CVal = Info.Length; break;
1665 case IOK_SIZE: CVal = Info.Size; break;
1666 case IOK_TYPE: CVal = Info.Type; break;
1667 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001668
1669 // Rewrite the type operator and the C or C++ type or variable in terms of an
1670 // immediate. E.g. TYPE foo -> $$4
1671 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Craig Topper7d5b2312015-10-10 05:25:02 +00001672 InstInfo->AsmRewrites->emplace_back(AOK_Imm, TypeLoc, Len, CVal);
Chad Rosier11c42f22012-10-26 18:04:20 +00001673
Jim Grosbach13760bd2015-05-30 01:25:56 +00001674 const MCExpr *Imm = MCConstantExpr::create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001675 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001676}
1677
David Blaikie960ea3f2014-06-08 16:18:35 +00001678std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001679 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001680 const AsmToken &Tok = Parser.getTok();
David Majnemeraa34d792013-08-27 21:56:17 +00001681 SMLoc Start, End;
Chad Rosier91c82662012-10-24 17:22:29 +00001682
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001683 // Offset, length, type and size operators.
1684 if (isParsingInlineAsm()) {
Chad Rosier99e54642013-04-19 17:32:29 +00001685 StringRef AsmTokStr = Tok.getString();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001686 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001687 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001688 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001689 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001690 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001691 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001692 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001693 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001694 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001695
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001696 bool PtrInOperand = false;
David Majnemeraa34d792013-08-27 21:56:17 +00001697 unsigned Size = getIntelMemOperandSize(Tok.getString());
1698 if (Size) {
1699 Parser.Lex(); // Eat operand size (e.g., byte, word).
1700 if (Tok.getString() != "PTR" && Tok.getString() != "ptr")
Reid Kleckner71ff3f22014-08-01 00:59:22 +00001701 return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!");
David Majnemeraa34d792013-08-27 21:56:17 +00001702 Parser.Lex(); // Eat ptr.
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001703 PtrInOperand = true;
David Majnemeraa34d792013-08-27 21:56:17 +00001704 }
1705 Start = Tok.getLoc();
1706
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001707 // Immediate.
Chad Rosierbfb70992013-04-17 00:11:46 +00001708 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Minus) ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001709 getLexer().is(AsmToken::Tilde) || getLexer().is(AsmToken::LParen)) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001710 AsmToken StartTok = Tok;
1711 IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true,
1712 /*AddImmPrefix=*/false);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001713 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001714 return nullptr;
Chad Rosierbfb70992013-04-17 00:11:46 +00001715
1716 int64_t Imm = SM.getImm();
1717 if (isParsingInlineAsm()) {
1718 unsigned Len = Tok.getLoc().getPointer() - Start.getPointer();
1719 if (StartTok.getString().size() == Len)
1720 // Just add a prefix if this wasn't a complex immediate expression.
Craig Topper7d5b2312015-10-10 05:25:02 +00001721 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Start);
Chad Rosierbfb70992013-04-17 00:11:46 +00001722 else
1723 // Otherwise, rewrite the complex expression as a single immediate.
Craig Topper7d5b2312015-10-10 05:25:02 +00001724 InstInfo->AsmRewrites->emplace_back(AOK_Imm, Start, Len, Imm);
Devang Patel41b9dde2012-01-17 18:00:18 +00001725 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001726
1727 if (getLexer().isNot(AsmToken::LBrac)) {
Kevin Enderby36eba252013-12-19 23:16:14 +00001728 // If a directional label (ie. 1f or 2b) was parsed above from
1729 // ParseIntelExpression() then SM.getSym() was set to a pointer to
1730 // to the MCExpr with the directional local symbol and this is a
1731 // memory operand not an immediate operand.
1732 if (SM.getSym())
Craig Topper055845f2015-01-02 07:02:25 +00001733 return X86Operand::CreateMem(getPointerWidth(), SM.getSym(), Start, End,
1734 Size);
Kevin Enderby36eba252013-12-19 23:16:14 +00001735
Jim Grosbach13760bd2015-05-30 01:25:56 +00001736 const MCExpr *ImmExpr = MCConstantExpr::create(Imm, getContext());
Chad Rosierbfb70992013-04-17 00:11:46 +00001737 return X86Operand::CreateImm(ImmExpr, Start, End);
1738 }
1739
1740 // Only positive immediates are valid.
1741 if (Imm < 0)
1742 return ErrorOperand(Start, "expected a positive immediate displacement "
1743 "before bracketed expr.");
1744
1745 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
David Majnemeraa34d792013-08-27 21:56:17 +00001746 return ParseIntelMemOperand(Imm, Start, Size);
Devang Patel41b9dde2012-01-17 18:00:18 +00001747 }
1748
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001749 // rounding mode token
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001750 if (getSTI().getFeatureBits()[X86::FeatureAVX512] &&
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001751 getLexer().is(AsmToken::LCurly))
1752 return ParseRoundingModeOp(Start, End);
1753
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001754 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001755 unsigned RegNo = 0;
1756 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001757 // If this is a segment register followed by a ':', then this is the start
David Majnemeraa34d792013-08-27 21:56:17 +00001758 // of a segment override, otherwise this is a normal register reference.
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001759 // In case it is a normal register and there is ptr in the operand this
1760 // is an error
1761 if (getLexer().isNot(AsmToken::Colon)){
1762 if (PtrInOperand){
1763 return ErrorOperand(Start, "expected memory operand after "
1764 "'ptr', found register operand instead");
1765 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001766 return X86Operand::CreateReg(RegNo, Start, End);
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001767 }
1768
David Majnemeraa34d792013-08-27 21:56:17 +00001769 return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001770 }
1771
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001772 // Memory operand.
David Majnemeraa34d792013-08-27 21:56:17 +00001773 return ParseIntelMemOperand(/*Disp=*/0, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001774}
1775
David Blaikie960ea3f2014-06-08 16:18:35 +00001776std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001777 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001778 switch (getLexer().getKind()) {
1779 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001780 // Parse a memory operand with no segment register.
1781 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001782 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001783 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001784 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001785 SMLoc Start, End;
Craig Topper062a2ba2014-04-25 05:30:21 +00001786 if (ParseRegister(RegNo, Start, End)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001787 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001788 Error(Start, "%eiz and %riz can only be used as index registers",
1789 SMRange(Start, End));
Craig Topper062a2ba2014-04-25 05:30:21 +00001790 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001791 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001792
Chris Lattnerb9270732010-04-17 18:56:34 +00001793 // If this is a segment register followed by a ':', then this is the start
1794 // of a memory reference, otherwise this is a normal register reference.
1795 if (getLexer().isNot(AsmToken::Colon))
1796 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001797
Reid Kleckner0c5da972014-07-31 23:03:22 +00001798 if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo))
1799 return ErrorOperand(Start, "invalid segment register");
1800
Chris Lattnerb9270732010-04-17 18:56:34 +00001801 getParser().Lex(); // Eat the colon.
1802 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001803 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001804 case AsmToken::Dollar: {
1805 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001806 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001807 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001808 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001809 if (getParser().parseExpression(Val, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001810 return nullptr;
Chris Lattner528d00b2010-01-15 19:28:38 +00001811 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001812 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001813 case AsmToken::LCurly:{
1814 SMLoc Start = Parser.getTok().getLoc(), End;
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001815 if (getSTI().getFeatureBits()[X86::FeatureAVX512])
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001816 return ParseRoundingModeOp(Start, End);
1817 return ErrorOperand(Start, "unknown token in expression");
1818 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001819 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001820}
1821
David Blaikie960ea3f2014-06-08 16:18:35 +00001822bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands,
1823 const MCParsedAsmOperand &Op) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001824 MCAsmParser &Parser = getParser();
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001825 if(getSTI().getFeatureBits()[X86::FeatureAVX512]) {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001826 if (getLexer().is(AsmToken::LCurly)) {
1827 // Eat "{" and mark the current place.
1828 const SMLoc consumedToken = consumeToken();
1829 // Distinguish {1to<NUM>} from {%k<NUM>}.
1830 if(getLexer().is(AsmToken::Integer)) {
1831 // Parse memory broadcasting ({1to<NUM>}).
1832 if (getLexer().getTok().getIntVal() != 1)
1833 return !ErrorAndEatStatement(getLexer().getLoc(),
1834 "Expected 1to<NUM> at this point");
1835 Parser.Lex(); // Eat "1" of 1to8
1836 if (!getLexer().is(AsmToken::Identifier) ||
1837 !getLexer().getTok().getIdentifier().startswith("to"))
1838 return !ErrorAndEatStatement(getLexer().getLoc(),
1839 "Expected 1to<NUM> at this point");
1840 // Recognize only reasonable suffixes.
1841 const char *BroadcastPrimitive =
1842 StringSwitch<const char*>(getLexer().getTok().getIdentifier())
Robert Khasanovbfa01312014-07-21 14:54:21 +00001843 .Case("to2", "{1to2}")
1844 .Case("to4", "{1to4}")
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001845 .Case("to8", "{1to8}")
1846 .Case("to16", "{1to16}")
Craig Topper062a2ba2014-04-25 05:30:21 +00001847 .Default(nullptr);
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001848 if (!BroadcastPrimitive)
1849 return !ErrorAndEatStatement(getLexer().getLoc(),
1850 "Invalid memory broadcast primitive.");
1851 Parser.Lex(); // Eat "toN" of 1toN
1852 if (!getLexer().is(AsmToken::RCurly))
1853 return !ErrorAndEatStatement(getLexer().getLoc(),
1854 "Expected } at this point");
1855 Parser.Lex(); // Eat "}"
1856 Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive,
1857 consumedToken));
1858 // No AVX512 specific primitives can pass
1859 // after memory broadcasting, so return.
1860 return true;
1861 } else {
1862 // Parse mask register {%k1}
1863 Operands.push_back(X86Operand::CreateToken("{", consumedToken));
David Blaikie960ea3f2014-06-08 16:18:35 +00001864 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
1865 Operands.push_back(std::move(Op));
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001866 if (!getLexer().is(AsmToken::RCurly))
1867 return !ErrorAndEatStatement(getLexer().getLoc(),
1868 "Expected } at this point");
1869 Operands.push_back(X86Operand::CreateToken("}", consumeToken()));
1870
1871 // Parse "zeroing non-masked" semantic {z}
1872 if (getLexer().is(AsmToken::LCurly)) {
1873 Operands.push_back(X86Operand::CreateToken("{z}", consumeToken()));
1874 if (!getLexer().is(AsmToken::Identifier) ||
1875 getLexer().getTok().getIdentifier() != "z")
1876 return !ErrorAndEatStatement(getLexer().getLoc(),
1877 "Expected z at this point");
1878 Parser.Lex(); // Eat the z
1879 if (!getLexer().is(AsmToken::RCurly))
1880 return !ErrorAndEatStatement(getLexer().getLoc(),
1881 "Expected } at this point");
1882 Parser.Lex(); // Eat the }
1883 }
1884 }
1885 }
1886 }
1887 }
1888 return true;
1889}
1890
Chris Lattnerb9270732010-04-17 18:56:34 +00001891/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1892/// has already been parsed if present.
David Blaikie960ea3f2014-06-08 16:18:35 +00001893std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg,
1894 SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001895
Rafael Espindola961d4692014-11-11 05:18:41 +00001896 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001897 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1898 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001899 // only way to do this without lookahead is to eat the '(' and see what is
1900 // after it.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001901 const MCExpr *Disp = MCConstantExpr::create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001902 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00001903 SMLoc ExprEnd;
Craig Topper062a2ba2014-04-25 05:30:21 +00001904 if (getParser().parseExpression(Disp, ExprEnd)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001905
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001906 // After parsing the base expression we could either have a parenthesized
1907 // memory address or not. If not, return now. If so, eat the (.
1908 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001909 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001910 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001911 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, ExprEnd);
1912 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1913 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001914 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001915
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001916 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001917 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001918 } else {
1919 // Okay, we have a '('. We don't know if this is an expression or not, but
1920 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00001921 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001922 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001923
Kevin Enderby7d912182009-09-03 17:15:07 +00001924 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001925 // Nothing to do here, fall into the code below with the '(' part of the
1926 // memory operand consumed.
1927 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00001928 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001929
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001930 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001931 if (getParser().parseParenExpression(Disp, ExprEnd))
Craig Topper062a2ba2014-04-25 05:30:21 +00001932 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001933
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001934 // After parsing the base expression we could either have a parenthesized
1935 // memory address or not. If not, return now. If so, eat the (.
1936 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001937 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001938 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001939 return X86Operand::CreateMem(getPointerWidth(), Disp, LParenLoc,
1940 ExprEnd);
1941 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1942 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001943 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001944
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001945 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001946 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001947 }
1948 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001949
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001950 // If we reached here, then we just ate the ( of the memory operand. Process
1951 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00001952 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
David Woodhouse6dbda442014-01-08 12:58:28 +00001953 SMLoc IndexLoc, BaseLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001954
Chris Lattner0c2538f2010-01-15 18:51:29 +00001955 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001956 SMLoc StartLoc, EndLoc;
David Woodhouse6dbda442014-01-08 12:58:28 +00001957 BaseLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00001958 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001959 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001960 Error(StartLoc, "eiz and riz can only be used as index registers",
1961 SMRange(StartLoc, EndLoc));
Craig Topper062a2ba2014-04-25 05:30:21 +00001962 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001963 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00001964 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001965
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001966 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00001967 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001968 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001969
1970 // Following the comma we should have either an index register, or a scale
1971 // value. We don't support the later form, but we want to parse it
1972 // correctly.
1973 //
1974 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001975 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00001976 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00001977 SMLoc L;
Craig Topper062a2ba2014-04-25 05:30:21 +00001978 if (ParseRegister(IndexReg, L, L)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001979
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001980 if (getLexer().isNot(AsmToken::RParen)) {
1981 // Parse the scale amount:
1982 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001983 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001984 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001985 "expected comma in scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001986 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001987 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00001988 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001989
1990 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001991 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001992
1993 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001994 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00001995 Error(Loc, "expected scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001996 return nullptr;
Craig Topper6bf3ed42012-07-18 04:59:16 +00001997 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001998
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001999 // Validate the scale amount.
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00002000 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
David Woodhouse6dbda442014-01-08 12:58:28 +00002001 ScaleVal != 1) {
2002 Error(Loc, "scale factor in 16-bit address must be 1");
Craig Topper062a2ba2014-04-25 05:30:21 +00002003 return nullptr;
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00002004 }
2005 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 &&
2006 ScaleVal != 8) {
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002007 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
Craig Topper062a2ba2014-04-25 05:30:21 +00002008 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002009 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002010 Scale = (unsigned)ScaleVal;
2011 }
2012 }
2013 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002014 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002015 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00002016 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002017
2018 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002019 if (getParser().parseAbsoluteExpression(Value))
Craig Topper062a2ba2014-04-25 05:30:21 +00002020 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002021
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002022 if (Value != 1)
2023 Warning(Loc, "scale factor without index register is ignored");
2024 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002025 }
2026 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002027
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002028 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002029 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002030 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00002031 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002032 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002033 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00002034 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002035
David Woodhouse6dbda442014-01-08 12:58:28 +00002036 // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed,
2037 // and then only in non-64-bit modes. Except for DX, which is a special case
2038 // because an unofficial form of in/out instructions uses it.
2039 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
2040 (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP &&
2041 BaseReg != X86::SI && BaseReg != X86::DI)) &&
2042 BaseReg != X86::DX) {
2043 Error(BaseLoc, "invalid 16-bit base register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002044 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002045 }
2046 if (BaseReg == 0 &&
2047 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) {
2048 Error(IndexLoc, "16-bit memory operand may not include only index register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002049 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002050 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00002051
2052 StringRef ErrMsg;
2053 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
2054 Error(BaseLoc, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00002055 return nullptr;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00002056 }
2057
Reid Klecknerb7e2f602014-07-31 23:26:35 +00002058 if (SegReg || BaseReg || IndexReg)
Craig Topper055845f2015-01-02 07:02:25 +00002059 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
2060 IndexReg, Scale, MemStart, MemEnd);
2061 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002062}
2063
David Blaikie960ea3f2014-06-08 16:18:35 +00002064bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
2065 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002066 MCAsmParser &Parser = getParser();
Chad Rosierf0e87202012-10-25 20:41:34 +00002067 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00002068 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002069
Chris Lattner7e8a99b2010-11-28 20:23:50 +00002070 // FIXME: Hack to recognize setneb as setne.
2071 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
2072 PatchedName != "setb" && PatchedName != "setnb")
2073 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00002074
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002075 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00002076 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002077 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
2078 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00002079 bool IsVCMP = PatchedName[0] == 'v';
Craig Topper78c424d2015-02-15 07:13:48 +00002080 unsigned CCIdx = IsVCMP ? 4 : 3;
2081 unsigned ComparisonCode = StringSwitch<unsigned>(
2082 PatchedName.slice(CCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00002083 .Case("eq", 0x00)
2084 .Case("lt", 0x01)
2085 .Case("le", 0x02)
2086 .Case("unord", 0x03)
2087 .Case("neq", 0x04)
2088 .Case("nlt", 0x05)
2089 .Case("nle", 0x06)
2090 .Case("ord", 0x07)
2091 /* AVX only from here */
2092 .Case("eq_uq", 0x08)
2093 .Case("nge", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002094 .Case("ngt", 0x0A)
2095 .Case("false", 0x0B)
2096 .Case("neq_oq", 0x0C)
2097 .Case("ge", 0x0D)
2098 .Case("gt", 0x0E)
2099 .Case("true", 0x0F)
2100 .Case("eq_os", 0x10)
2101 .Case("lt_oq", 0x11)
2102 .Case("le_oq", 0x12)
2103 .Case("unord_s", 0x13)
2104 .Case("neq_us", 0x14)
2105 .Case("nlt_uq", 0x15)
2106 .Case("nle_uq", 0x16)
2107 .Case("ord_s", 0x17)
2108 .Case("eq_us", 0x18)
2109 .Case("nge_uq", 0x19)
2110 .Case("ngt_uq", 0x1A)
2111 .Case("false_os", 0x1B)
2112 .Case("neq_os", 0x1C)
2113 .Case("ge_oq", 0x1D)
2114 .Case("gt_oq", 0x1E)
2115 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002116 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002117 if (ComparisonCode != ~0U && (IsVCMP || ComparisonCode < 8)) {
Craig Topper43860832015-02-14 21:54:03 +00002118
Craig Topper78c424d2015-02-15 07:13:48 +00002119 Operands.push_back(X86Operand::CreateToken(PatchedName.slice(0, CCIdx),
Craig Topper43860832015-02-14 21:54:03 +00002120 NameLoc));
2121
Jim Grosbach13760bd2015-05-30 01:25:56 +00002122 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper43860832015-02-14 21:54:03 +00002123 getParser().getContext());
2124 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2125
2126 PatchedName = PatchedName.substr(PatchedName.size() - 2);
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002127 }
2128 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00002129
Craig Topper78c424d2015-02-15 07:13:48 +00002130 // FIXME: Hack to recognize vpcmp<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2131 if (PatchedName.startswith("vpcmp") &&
2132 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2133 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
2134 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2135 unsigned ComparisonCode = StringSwitch<unsigned>(
2136 PatchedName.slice(5, PatchedName.size() - CCIdx))
2137 .Case("eq", 0x0) // Only allowed on unsigned. Checked below.
2138 .Case("lt", 0x1)
2139 .Case("le", 0x2)
2140 //.Case("false", 0x3) // Not a documented alias.
2141 .Case("neq", 0x4)
2142 .Case("nlt", 0x5)
2143 .Case("nle", 0x6)
2144 //.Case("true", 0x7) // Not a documented alias.
2145 .Default(~0U);
2146 if (ComparisonCode != ~0U && (ComparisonCode != 0 || CCIdx == 2)) {
2147 Operands.push_back(X86Operand::CreateToken("vpcmp", NameLoc));
2148
Jim Grosbach13760bd2015-05-30 01:25:56 +00002149 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper78c424d2015-02-15 07:13:48 +00002150 getParser().getContext());
2151 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2152
2153 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
2154 }
2155 }
2156
Craig Topper916708f2015-02-13 07:42:25 +00002157 // FIXME: Hack to recognize vpcom<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2158 if (PatchedName.startswith("vpcom") &&
2159 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2160 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
Craig Topper78c424d2015-02-15 07:13:48 +00002161 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2162 unsigned ComparisonCode = StringSwitch<unsigned>(
2163 PatchedName.slice(5, PatchedName.size() - CCIdx))
Craig Topper916708f2015-02-13 07:42:25 +00002164 .Case("lt", 0x0)
2165 .Case("le", 0x1)
2166 .Case("gt", 0x2)
2167 .Case("ge", 0x3)
2168 .Case("eq", 0x4)
2169 .Case("neq", 0x5)
2170 .Case("false", 0x6)
2171 .Case("true", 0x7)
2172 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002173 if (ComparisonCode != ~0U) {
Craig Topper916708f2015-02-13 07:42:25 +00002174 Operands.push_back(X86Operand::CreateToken("vpcom", NameLoc));
2175
Jim Grosbach13760bd2015-05-30 01:25:56 +00002176 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper916708f2015-02-13 07:42:25 +00002177 getParser().getContext());
2178 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2179
Craig Topper78c424d2015-02-15 07:13:48 +00002180 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
Craig Topper916708f2015-02-13 07:42:25 +00002181 }
2182 }
2183
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00002184 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002185
Chris Lattner086a83a2010-09-08 05:17:37 +00002186 // Determine whether this is an instruction prefix.
2187 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00002188 Name == "lock" || Name == "rep" ||
2189 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00002190 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00002191 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00002192
Chris Lattner086a83a2010-09-08 05:17:37 +00002193 // This does the actual operand parsing. Don't parse any more if we have a
2194 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
2195 // just want to parse the "lock" as the first instruction and the "incl" as
2196 // the next one.
2197 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00002198
2199 // Parse '*' modifier.
Alp Tokera5b88a52013-12-02 16:06:06 +00002200 if (getLexer().is(AsmToken::Star))
2201 Operands.push_back(X86Operand::CreateToken("*", consumeToken()));
Daniel Dunbar71527c12009-08-11 05:00:25 +00002202
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002203 // Read the operands.
2204 while(1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002205 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
2206 Operands.push_back(std::move(Op));
2207 if (!HandleAVX512Operand(Operands, *Operands.back()))
Elena Demikhovsky89529742013-09-12 08:55:00 +00002208 return true;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002209 } else {
2210 Parser.eatToEndOfStatement();
2211 return true;
Elena Demikhovsky89529742013-09-12 08:55:00 +00002212 }
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002213 // check for comma and eat it
2214 if (getLexer().is(AsmToken::Comma))
2215 Parser.Lex();
2216 else
2217 break;
2218 }
Elena Demikhovsky89529742013-09-12 08:55:00 +00002219
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002220 if (getLexer().isNot(AsmToken::EndOfStatement))
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002221 return ErrorAndEatStatement(getLexer().getLoc(),
2222 "unexpected token in argument list");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002223 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002224
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002225 // Consume the EndOfStatement or the prefix separator Slash
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002226 if (getLexer().is(AsmToken::EndOfStatement) ||
2227 (isPrefix && getLexer().is(AsmToken::Slash)))
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002228 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002229
Michael Zuckermanfd3fe9e2015-11-12 16:58:51 +00002230 // This is for gas compatibility and cannot be done in td.
2231 // Adding "p" for some floating point with no argument.
2232 // For example: fsub --> fsubp
2233 bool IsFp =
2234 Name == "fsub" || Name == "fdiv" || Name == "fsubr" || Name == "fdivr";
2235 if (IsFp && Operands.size() == 1) {
2236 const char *Repl = StringSwitch<const char *>(Name)
2237 .Case("fsub", "fsubp")
2238 .Case("fdiv", "fdivp")
2239 .Case("fsubr", "fsubrp")
2240 .Case("fdivr", "fdivrp");
2241 static_cast<X86Operand &>(*Operands[0]).setTokenValue(Repl);
2242 }
2243
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002244 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
2245 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
2246 // documented form in various unofficial manuals, so a lot of code uses it.
2247 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
2248 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002249 X86Operand &Op = (X86Operand &)*Operands.back();
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002250 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2251 isa<MCConstantExpr>(Op.Mem.Disp) &&
2252 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2253 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2254 SMLoc Loc = Op.getEndLoc();
2255 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002256 }
2257 }
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002258 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
2259 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
2260 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002261 X86Operand &Op = (X86Operand &)*Operands[1];
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002262 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2263 isa<MCConstantExpr>(Op.Mem.Disp) &&
2264 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2265 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2266 SMLoc Loc = Op.getEndLoc();
David Blaikie960ea3f2014-06-08 16:18:35 +00002267 Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002268 }
2269 }
David Woodhouse4ce66062014-01-22 15:08:55 +00002270
2271 // Append default arguments to "ins[bwld]"
2272 if (Name.startswith("ins") && Operands.size() == 1 &&
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00002273 (Name == "insb" || Name == "insw" || Name == "insl" || Name == "insd")) {
2274 AddDefaultSrcDestOperands(Operands,
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002275 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc),
2276 DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002277 }
2278
David Woodhousec472b812014-01-22 15:08:49 +00002279 // Append default arguments to "outs[bwld]"
2280 if (Name.startswith("outs") && Operands.size() == 1 &&
2281 (Name == "outsb" || Name == "outsw" || Name == "outsl" ||
2282 Name == "outsd" )) {
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002283 AddDefaultSrcDestOperands(Operands,
2284 DefaultMemSIOperand(NameLoc),
2285 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002286 }
2287
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002288 // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate
2289 // values of $SIREG according to the mode. It would be nice if this
2290 // could be achieved with InstAlias in the tables.
2291 if (Name.startswith("lods") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002292 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002293 Name == "lodsl" || Name == "lodsd" || Name == "lodsq"))
2294 Operands.push_back(DefaultMemSIOperand(NameLoc));
2295
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002296 // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate
2297 // values of $DIREG according to the mode. It would be nice if this
2298 // could be achieved with InstAlias in the tables.
2299 if (Name.startswith("stos") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002300 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002301 Name == "stosl" || Name == "stosd" || Name == "stosq"))
2302 Operands.push_back(DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002303
David Woodhouse20fe4802014-01-22 15:08:27 +00002304 // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate
2305 // values of $DIREG according to the mode. It would be nice if this
2306 // could be achieved with InstAlias in the tables.
2307 if (Name.startswith("scas") && Operands.size() == 1 &&
2308 (Name == "scas" || Name == "scasb" || Name == "scasw" ||
2309 Name == "scasl" || Name == "scasd" || Name == "scasq"))
2310 Operands.push_back(DefaultMemDIOperand(NameLoc));
2311
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002312 // Add default SI and DI operands to "cmps[bwlq]".
2313 if (Name.startswith("cmps") &&
2314 (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" ||
2315 Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) {
2316 if (Operands.size() == 1) {
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002317 AddDefaultSrcDestOperands(Operands,
2318 DefaultMemDIOperand(NameLoc),
2319 DefaultMemSIOperand(NameLoc));
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002320 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002321 X86Operand &Op = (X86Operand &)*Operands[1];
2322 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002323 if (!doSrcDstMatch(Op, Op2))
2324 return Error(Op.getStartLoc(),
2325 "mismatching source and destination index registers");
2326 }
2327 }
2328
David Woodhouse6f417de2014-01-22 15:08:42 +00002329 // Add default SI and DI operands to "movs[bwlq]".
2330 if ((Name.startswith("movs") &&
2331 (Name == "movs" || Name == "movsb" || Name == "movsw" ||
2332 Name == "movsl" || Name == "movsd" || Name == "movsq")) ||
2333 (Name.startswith("smov") &&
2334 (Name == "smov" || Name == "smovb" || Name == "smovw" ||
2335 Name == "smovl" || Name == "smovd" || Name == "smovq"))) {
2336 if (Operands.size() == 1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002337 if (Name == "movsd")
David Woodhouse6f417de2014-01-22 15:08:42 +00002338 Operands.back() = X86Operand::CreateToken("movsl", NameLoc);
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002339 AddDefaultSrcDestOperands(Operands,
2340 DefaultMemSIOperand(NameLoc),
2341 DefaultMemDIOperand(NameLoc));
David Woodhouse6f417de2014-01-22 15:08:42 +00002342 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002343 X86Operand &Op = (X86Operand &)*Operands[1];
2344 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse6f417de2014-01-22 15:08:42 +00002345 if (!doSrcDstMatch(Op, Op2))
2346 return Error(Op.getStartLoc(),
2347 "mismatching source and destination index registers");
2348 }
2349 }
2350
Chris Lattner4bd21712010-09-15 04:33:27 +00002351 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002352 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002353 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002354 Name.startswith("shl") || Name.startswith("sal") ||
2355 Name.startswith("rcl") || Name.startswith("rcr") ||
2356 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002357 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002358 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002359 // Intel syntax
David Blaikie960ea3f2014-06-08 16:18:35 +00002360 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]);
2361 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2362 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002363 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002364 } else {
David Blaikie960ea3f2014-06-08 16:18:35 +00002365 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2366 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2367 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002368 Operands.erase(Operands.begin() + 1);
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002369 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002370 }
Chad Rosier51afe632012-06-27 22:34:28 +00002371
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002372 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2373 // instalias with an immediate operand yet.
2374 if (Name == "int" && Operands.size() == 2) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002375 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
Duncan P. N. Exon Smithd5313222015-07-23 19:27:07 +00002376 if (Op1.isImm())
2377 if (auto *CE = dyn_cast<MCConstantExpr>(Op1.getImm()))
2378 if (CE->getValue() == 3) {
2379 Operands.erase(Operands.begin() + 1);
2380 static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3");
2381 }
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002382 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002383
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002384 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002385}
2386
David Blaikie960ea3f2014-06-08 16:18:35 +00002387bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) {
Devang Patelde47cce2012-01-18 22:42:29 +00002388 switch (Inst.getOpcode()) {
2389 default: return false;
Craig Topperd6b661d2015-10-12 04:57:59 +00002390 case X86::VMOVZPQILo2PQIrr:
Craig Toppera0e07352013-10-07 05:42:48 +00002391 case X86::VMOVAPDrr:
2392 case X86::VMOVAPDYrr:
2393 case X86::VMOVAPSrr:
2394 case X86::VMOVAPSYrr:
2395 case X86::VMOVDQArr:
2396 case X86::VMOVDQAYrr:
2397 case X86::VMOVDQUrr:
2398 case X86::VMOVDQUYrr:
2399 case X86::VMOVUPDrr:
2400 case X86::VMOVUPDYrr:
2401 case X86::VMOVUPSrr:
2402 case X86::VMOVUPSYrr: {
2403 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2404 !X86II::isX86_64ExtendedReg(Inst.getOperand(1).getReg()))
2405 return false;
2406
2407 unsigned NewOpc;
2408 switch (Inst.getOpcode()) {
2409 default: llvm_unreachable("Invalid opcode");
Craig Topperd6b661d2015-10-12 04:57:59 +00002410 case X86::VMOVZPQILo2PQIrr: NewOpc = X86::VMOVPQI2QIrr; break;
2411 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
2412 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
2413 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
2414 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
2415 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
2416 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
2417 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
2418 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
2419 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
2420 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
2421 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
2422 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
Craig Toppera0e07352013-10-07 05:42:48 +00002423 }
2424 Inst.setOpcode(NewOpc);
2425 return true;
2426 }
2427 case X86::VMOVSDrr:
2428 case X86::VMOVSSrr: {
2429 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2430 !X86II::isX86_64ExtendedReg(Inst.getOperand(2).getReg()))
2431 return false;
2432 unsigned NewOpc;
2433 switch (Inst.getOpcode()) {
2434 default: llvm_unreachable("Invalid opcode");
2435 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
2436 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
2437 }
2438 Inst.setOpcode(NewOpc);
2439 return true;
2440 }
Devang Patelde47cce2012-01-18 22:42:29 +00002441 }
Devang Patelde47cce2012-01-18 22:42:29 +00002442}
2443
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002444static const char *getSubtargetFeatureName(uint64_t Val);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002445
David Blaikie960ea3f2014-06-08 16:18:35 +00002446void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands,
2447 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00002448 Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(),
2449 MII, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002450}
2451
David Blaikie960ea3f2014-06-08 16:18:35 +00002452bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
2453 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00002454 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00002455 bool MatchingInlineAsm) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002456 if (isParsingIntelSyntax())
2457 return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002458 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002459 return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002460 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002461}
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002462
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002463void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op,
2464 OperandVector &Operands, MCStreamer &Out,
2465 bool MatchingInlineAsm) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002466 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002467 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002468 // call.
Reid Klecknerb1f2d2f2014-07-31 00:07:33 +00002469 const char *Repl = StringSwitch<const char *>(Op.getToken())
2470 .Case("finit", "fninit")
2471 .Case("fsave", "fnsave")
2472 .Case("fstcw", "fnstcw")
2473 .Case("fstcww", "fnstcw")
2474 .Case("fstenv", "fnstenv")
2475 .Case("fstsw", "fnstsw")
2476 .Case("fstsww", "fnstsw")
2477 .Case("fclex", "fnclex")
2478 .Default(nullptr);
2479 if (Repl) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002480 MCInst Inst;
2481 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002482 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002483 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002484 EmitInstruction(Inst, Operands, Out);
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002485 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002486 }
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002487}
2488
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002489bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002490 bool MatchingInlineAsm) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002491 assert(ErrorInfo && "Unknown missing feature!");
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002492 ArrayRef<SMRange> EmptyRanges = None;
2493 SmallString<126> Msg;
2494 raw_svector_ostream OS(Msg);
2495 OS << "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002496 uint64_t Mask = 1;
2497 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2498 if (ErrorInfo & Mask)
2499 OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask);
2500 Mask <<= 1;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002501 }
2502 return Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
2503}
2504
2505bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
2506 OperandVector &Operands,
2507 MCStreamer &Out,
2508 uint64_t &ErrorInfo,
2509 bool MatchingInlineAsm) {
2510 assert(!Operands.empty() && "Unexpect empty operand list!");
2511 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2512 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2513 ArrayRef<SMRange> EmptyRanges = None;
2514
2515 // First, handle aliases that expand to multiple instructions.
2516 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002517
Chris Lattner628fbec2010-09-06 21:54:15 +00002518 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002519 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002520
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002521 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002522 switch (MatchInstructionImpl(Operands, Inst,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002523 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002524 isParsingIntelSyntax())) {
Craig Topper589ceee2015-01-03 08:16:34 +00002525 default: llvm_unreachable("Unexpected match result!");
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002526 case Match_Success:
Devang Patelde47cce2012-01-18 22:42:29 +00002527 // Some instructions need post-processing to, for example, tweak which
2528 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002529 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002530 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002531 while (processInstruction(Inst, Operands))
2532 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002533
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002534 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002535 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002536 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002537 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002538 return false;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002539 case Match_MissingFeature:
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002540 return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002541 case Match_InvalidOperand:
2542 WasOriginallyInvalidOperand = true;
2543 break;
2544 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002545 break;
2546 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002547
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002548 // FIXME: Ideally, we would only attempt suffix matches for things which are
2549 // valid prefixes, and we could just infer the right unambiguous
2550 // type. However, that requires substantially more matcher support than the
2551 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002552
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002553 // Change the operand to point to a temporary token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002554 StringRef Base = Op.getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002555 SmallString<16> Tmp;
2556 Tmp += Base;
2557 Tmp += ' ';
Yaron Keren075759a2015-03-30 15:42:36 +00002558 Op.setTokenValue(Tmp);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002559
Chris Lattnerfab94132010-11-06 18:28:02 +00002560 // If this instruction starts with an 'f', then it is a floating point stack
2561 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2562 // 80-bit floating point, which use the suffixes s,l,t respectively.
2563 //
2564 // Otherwise, we assume that this may be an integer instruction, which comes
2565 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2566 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002567
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002568 // Check for the various suffix matches.
Tim Northover26bb14e2014-08-18 11:49:42 +00002569 uint64_t ErrorInfoIgnore;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002570 uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002571 unsigned Match[4];
Chad Rosier51afe632012-06-27 22:34:28 +00002572
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002573 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) {
2574 Tmp.back() = Suffixes[I];
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002575 Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2576 MatchingInlineAsm, isParsingIntelSyntax());
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002577 // If this returned as a missing feature failure, remember that.
2578 if (Match[I] == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002579 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002580 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002581
2582 // Restore the old token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002583 Op.setTokenValue(Base);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002584
2585 // If exactly one matched, then we treat that as a successful match (and the
2586 // instruction will already have been filled in correctly, since the failing
2587 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002588 unsigned NumSuccessfulMatches =
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002589 std::count(std::begin(Match), std::end(Match), Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002590 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002591 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002592 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002593 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002594 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002595 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002596 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002597
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002598 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002599
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002600 // If we had multiple suffix matches, then identify this as an ambiguous
2601 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002602 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002603 char MatchChars[4];
2604 unsigned NumMatches = 0;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002605 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I)
2606 if (Match[I] == Match_Success)
2607 MatchChars[NumMatches++] = Suffixes[I];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002608
Alp Tokere69170a2014-06-26 22:52:05 +00002609 SmallString<126> Msg;
2610 raw_svector_ostream OS(Msg);
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002611 OS << "ambiguous instructions require an explicit suffix (could be ";
2612 for (unsigned i = 0; i != NumMatches; ++i) {
2613 if (i != 0)
2614 OS << ", ";
2615 if (i + 1 == NumMatches)
2616 OS << "or ";
2617 OS << "'" << Base << MatchChars[i] << "'";
2618 }
2619 OS << ")";
Chad Rosier4453e842012-10-12 23:09:25 +00002620 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002621 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002622 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002623
Chris Lattner628fbec2010-09-06 21:54:15 +00002624 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002625
Chris Lattner628fbec2010-09-06 21:54:15 +00002626 // If all of the instructions reported an invalid mnemonic, then the original
2627 // mnemonic was invalid.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002628 if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002629 if (!WasOriginallyInvalidOperand) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002630 ArrayRef<SMRange> Ranges =
2631 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002632 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier4453e842012-10-12 23:09:25 +00002633 Ranges, MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002634 }
2635
2636 // Recover location info for the operand if we know which was the problem.
Tim Northover26bb14e2014-08-18 11:49:42 +00002637 if (ErrorInfo != ~0ULL) {
Chad Rosier49963552012-10-13 00:26:04 +00002638 if (ErrorInfo >= Operands.size())
Chad Rosier3d4bc622012-08-21 19:36:59 +00002639 return Error(IDLoc, "too few operands for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002640 EmptyRanges, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002641
David Blaikie960ea3f2014-06-08 16:18:35 +00002642 X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo];
2643 if (Operand.getStartLoc().isValid()) {
2644 SMRange OperandRange = Operand.getLocRange();
2645 return Error(Operand.getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002646 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002647 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002648 }
2649
Chad Rosier3d4bc622012-08-21 19:36:59 +00002650 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002651 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002652 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002653
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002654 // If one instruction matched with a missing feature, report this as a
2655 // missing feature.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002656 if (std::count(std::begin(Match), std::end(Match),
2657 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002658 ErrorInfo = ErrorInfoMissingFeature;
2659 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002660 MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002661 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002662
Chris Lattner628fbec2010-09-06 21:54:15 +00002663 // If one instruction matched with an invalid operand, report this as an
2664 // operand failure.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002665 if (std::count(std::begin(Match), std::end(Match),
2666 Match_InvalidOperand) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002667 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2668 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002669 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002670
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002671 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002672 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier4453e842012-10-12 23:09:25 +00002673 EmptyRanges, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002674 return true;
2675}
2676
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002677bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
2678 OperandVector &Operands,
2679 MCStreamer &Out,
2680 uint64_t &ErrorInfo,
2681 bool MatchingInlineAsm) {
2682 assert(!Operands.empty() && "Unexpect empty operand list!");
2683 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2684 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2685 StringRef Mnemonic = Op.getToken();
2686 ArrayRef<SMRange> EmptyRanges = None;
2687
2688 // First, handle aliases that expand to multiple instructions.
2689 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
2690
2691 MCInst Inst;
2692
2693 // Find one unsized memory operand, if present.
2694 X86Operand *UnsizedMemOp = nullptr;
2695 for (const auto &Op : Operands) {
2696 X86Operand *X86Op = static_cast<X86Operand *>(Op.get());
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002697 if (X86Op->isMemUnsized())
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002698 UnsizedMemOp = X86Op;
2699 }
2700
2701 // Allow some instructions to have implicitly pointer-sized operands. This is
2702 // compatible with gas.
2703 if (UnsizedMemOp) {
2704 static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"};
2705 for (const char *Instr : PtrSizedInstrs) {
2706 if (Mnemonic == Instr) {
Craig Topper055845f2015-01-02 07:02:25 +00002707 UnsizedMemOp->Mem.Size = getPointerWidth();
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002708 break;
2709 }
2710 }
2711 }
2712
2713 // If an unsized memory operand is present, try to match with each memory
2714 // operand size. In Intel assembly, the size is not part of the instruction
2715 // mnemonic.
2716 SmallVector<unsigned, 8> Match;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002717 uint64_t ErrorInfoMissingFeature = 0;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002718 if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) {
Ahmed Bougachad65f7872014-12-03 02:03:26 +00002719 static const unsigned MopSizes[] = {8, 16, 32, 64, 80, 128, 256, 512};
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002720 for (unsigned Size : MopSizes) {
2721 UnsizedMemOp->Mem.Size = Size;
2722 uint64_t ErrorInfoIgnore;
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002723 unsigned LastOpcode = Inst.getOpcode();
2724 unsigned M =
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002725 MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002726 MatchingInlineAsm, isParsingIntelSyntax());
2727 if (Match.empty() || LastOpcode != Inst.getOpcode())
2728 Match.push_back(M);
2729
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002730 // If this returned as a missing feature failure, remember that.
2731 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002732 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002733 }
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002734
2735 // Restore the size of the unsized memory operand if we modified it.
2736 if (UnsizedMemOp)
2737 UnsizedMemOp->Mem.Size = 0;
2738 }
2739
2740 // If we haven't matched anything yet, this is not a basic integer or FPU
Saleem Abdulrasoolc3f8ad32015-01-16 20:16:06 +00002741 // operation. There shouldn't be any ambiguity in our mnemonic table, so try
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002742 // matching with the unsized operand.
2743 if (Match.empty()) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002744 Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo,
2745 MatchingInlineAsm,
2746 isParsingIntelSyntax()));
2747 // If this returned as a missing feature failure, remember that.
2748 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002749 ErrorInfoMissingFeature = ErrorInfo;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002750 }
2751
2752 // Restore the size of the unsized memory operand if we modified it.
2753 if (UnsizedMemOp)
2754 UnsizedMemOp->Mem.Size = 0;
2755
2756 // If it's a bad mnemonic, all results will be the same.
2757 if (Match.back() == Match_MnemonicFail) {
2758 ArrayRef<SMRange> Ranges =
2759 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
2760 return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'",
2761 Ranges, MatchingInlineAsm);
2762 }
2763
2764 // If exactly one matched, then we treat that as a successful match (and the
2765 // instruction will already have been filled in correctly, since the failing
2766 // matches won't have modified it).
2767 unsigned NumSuccessfulMatches =
2768 std::count(std::begin(Match), std::end(Match), Match_Success);
2769 if (NumSuccessfulMatches == 1) {
2770 // Some instructions need post-processing to, for example, tweak which
2771 // encoding is selected. Loop on it while changes happen so the individual
2772 // transformations can chain off each other.
2773 if (!MatchingInlineAsm)
2774 while (processInstruction(Inst, Operands))
2775 ;
2776 Inst.setLoc(IDLoc);
2777 if (!MatchingInlineAsm)
2778 EmitInstruction(Inst, Operands, Out);
2779 Opcode = Inst.getOpcode();
2780 return false;
2781 } else if (NumSuccessfulMatches > 1) {
2782 assert(UnsizedMemOp &&
2783 "multiple matches only possible with unsized memory operands");
2784 ArrayRef<SMRange> Ranges =
2785 MatchingInlineAsm ? EmptyRanges : UnsizedMemOp->getLocRange();
2786 return Error(UnsizedMemOp->getStartLoc(),
2787 "ambiguous operand size for instruction '" + Mnemonic + "\'",
2788 Ranges, MatchingInlineAsm);
2789 }
2790
2791 // If one instruction matched with a missing feature, report this as a
2792 // missing feature.
2793 if (std::count(std::begin(Match), std::end(Match),
2794 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002795 ErrorInfo = ErrorInfoMissingFeature;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002796 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2797 MatchingInlineAsm);
2798 }
2799
2800 // If one instruction matched with an invalid operand, report this as an
2801 // operand failure.
2802 if (std::count(std::begin(Match), std::end(Match),
2803 Match_InvalidOperand) == 1) {
2804 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2805 MatchingInlineAsm);
2806 }
2807
2808 // If all of these were an outright failure, report it in a useless way.
2809 return Error(IDLoc, "unknown instruction mnemonic", EmptyRanges,
2810 MatchingInlineAsm);
2811}
2812
Nico Weber42f79db2014-07-17 20:24:55 +00002813bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) {
2814 return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo);
2815}
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002816
Devang Patel4a6e7782012-01-12 18:03:40 +00002817bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002818 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002819 StringRef IDVal = DirectiveID.getIdentifier();
2820 if (IDVal == ".word")
2821 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002822 else if (IDVal.startswith(".code"))
2823 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002824 else if (IDVal.startswith(".att_syntax")) {
Reid Klecknerce63b792014-08-06 23:21:13 +00002825 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2826 if (Parser.getTok().getString() == "prefix")
2827 Parser.Lex();
2828 else if (Parser.getTok().getString() == "noprefix")
2829 return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not "
2830 "supported: registers must have a "
2831 "'%' prefix in .att_syntax");
2832 }
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002833 getParser().setAssemblerDialect(0);
2834 return false;
2835 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002836 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002837 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002838 if (Parser.getTok().getString() == "noprefix")
Craig Topper6bf3ed42012-07-18 04:59:16 +00002839 Parser.Lex();
Reid Klecknerce63b792014-08-06 23:21:13 +00002840 else if (Parser.getTok().getString() == "prefix")
2841 return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not "
2842 "supported: registers must not have "
2843 "a '%' prefix in .intel_syntax");
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002844 }
2845 return false;
2846 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002847 return true;
2848}
2849
2850/// ParseDirectiveWord
2851/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00002852bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002853 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002854 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2855 for (;;) {
2856 const MCExpr *Value;
David Majnemera375b262015-10-26 02:45:50 +00002857 SMLoc ExprLoc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002858 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002859 return false;
Chad Rosier51afe632012-06-27 22:34:28 +00002860
David Majnemera375b262015-10-26 02:45:50 +00002861 if (const auto *MCE = dyn_cast<MCConstantExpr>(Value)) {
2862 assert(Size <= 8 && "Invalid size");
2863 uint64_t IntValue = MCE->getValue();
2864 if (!isUIntN(8 * Size, IntValue) && !isIntN(8 * Size, IntValue))
2865 return Error(ExprLoc, "literal value out of range for directive");
2866 getStreamer().EmitIntValue(IntValue, Size);
2867 } else {
2868 getStreamer().EmitValue(Value, Size, ExprLoc);
2869 }
Chad Rosier51afe632012-06-27 22:34:28 +00002870
Chris Lattner72c0b592010-10-30 17:38:55 +00002871 if (getLexer().is(AsmToken::EndOfStatement))
2872 break;
Chad Rosier51afe632012-06-27 22:34:28 +00002873
Chris Lattner72c0b592010-10-30 17:38:55 +00002874 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002875 if (getLexer().isNot(AsmToken::Comma)) {
2876 Error(L, "unexpected token in directive");
2877 return false;
2878 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002879 Parser.Lex();
2880 }
2881 }
Chad Rosier51afe632012-06-27 22:34:28 +00002882
Chris Lattner72c0b592010-10-30 17:38:55 +00002883 Parser.Lex();
2884 return false;
2885}
2886
Evan Cheng481ebb02011-07-27 00:38:12 +00002887/// ParseDirectiveCode
Craig Topper3c80d622014-01-06 04:55:54 +00002888/// ::= .code16 | .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00002889bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002890 MCAsmParser &Parser = getParser();
Craig Topper3c80d622014-01-06 04:55:54 +00002891 if (IDVal == ".code16") {
Evan Cheng481ebb02011-07-27 00:38:12 +00002892 Parser.Lex();
Craig Topper3c80d622014-01-06 04:55:54 +00002893 if (!is16BitMode()) {
2894 SwitchMode(X86::Mode16Bit);
2895 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2896 }
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002897 } else if (IDVal == ".code32") {
Craig Topper3c80d622014-01-06 04:55:54 +00002898 Parser.Lex();
2899 if (!is32BitMode()) {
2900 SwitchMode(X86::Mode32Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002901 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2902 }
2903 } else if (IDVal == ".code64") {
2904 Parser.Lex();
2905 if (!is64BitMode()) {
Craig Topper3c80d622014-01-06 04:55:54 +00002906 SwitchMode(X86::Mode64Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002907 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
2908 }
2909 } else {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002910 Error(L, "unknown directive " + IDVal);
2911 return false;
Evan Cheng481ebb02011-07-27 00:38:12 +00002912 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002913
Evan Cheng481ebb02011-07-27 00:38:12 +00002914 return false;
2915}
Chris Lattner72c0b592010-10-30 17:38:55 +00002916
Daniel Dunbar71475772009-07-17 20:42:00 +00002917// Force static initialization.
2918extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00002919 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
2920 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00002921}
Daniel Dunbar00331992009-07-29 00:02:19 +00002922
Chris Lattner3e4582a2010-09-06 19:11:01 +00002923#define GET_REGISTER_MATCHER
2924#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002925#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00002926#include "X86GenAsmMatcher.inc"