blob: bcd0358597471c7df90466df830fc79dd7b7692a [file] [log] [blame]
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001//===-- FLATInstructions.td - FLAT Instruction Defintions -----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtin8bc65962016-09-05 11:22:51 +00006//
7//===----------------------------------------------------------------------===//
8
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00009def FLATAtomic : ComplexPattern<i64, 3, "SelectFlatAtomic", [], [], -10>;
Matt Arsenault4e309b02017-07-29 01:03:53 +000010def FLATOffset : ComplexPattern<i64, 3, "SelectFlatOffset<false>", [], [], -10>;
11
12def FLATOffsetSigned : ComplexPattern<i64, 3, "SelectFlatOffset<true>", [], [], -10>;
13def FLATSignedAtomic : ComplexPattern<i64, 3, "SelectFlatAtomicSigned", [], [], -10>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000014
15//===----------------------------------------------------------------------===//
16// FLAT classes
17//===----------------------------------------------------------------------===//
18
19class FLAT_Pseudo<string opName, dag outs, dag ins,
20 string asmOps, list<dag> pattern=[]> :
21 InstSI<outs, ins, "", pattern>,
22 SIMCInstr<opName, SIEncodingFamily.NONE> {
23
24 let isPseudo = 1;
25 let isCodeGenOnly = 1;
26
Valery Pykhtin8bc65962016-09-05 11:22:51 +000027 let FLAT = 1;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000028
Valery Pykhtin8bc65962016-09-05 11:22:51 +000029 let UseNamedOperandTable = 1;
30 let hasSideEffects = 0;
31 let SchedRW = [WriteVMEM];
32
33 string Mnemonic = opName;
34 string AsmOperands = asmOps;
35
Matt Arsenault9698f1c2017-06-20 19:54:14 +000036 bits<1> is_flat_global = 0;
37 bits<1> is_flat_scratch = 0;
38
Valery Pykhtin8bc65962016-09-05 11:22:51 +000039 bits<1> has_vdst = 1;
Matt Arsenault04004712017-07-20 05:17:54 +000040
41 // We need to distinguish having saddr and enabling saddr because
42 // saddr is only valid for scratch and global instructions. Pre-gfx9
43 // these bits were reserved, so we also don't necessarily want to
44 // set these bits to the disabled value for the original flat
45 // segment instructions.
46 bits<1> has_saddr = 0;
47 bits<1> enabled_saddr = 0;
48 bits<7> saddr_value = 0;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +000049 bits<1> has_vaddr = 1;
Matt Arsenault04004712017-07-20 05:17:54 +000050
Valery Pykhtin8bc65962016-09-05 11:22:51 +000051 bits<1> has_data = 1;
52 bits<1> has_glc = 1;
53 bits<1> glcValue = 0;
Matt Arsenault9698f1c2017-06-20 19:54:14 +000054
Matt Arsenault8728c5f2017-08-07 14:58:04 +000055 let SubtargetPredicate = !if(is_flat_global, HasFlatGlobalInsts,
56 !if(is_flat_scratch, HasFlatScratchInsts, HasFlatAddressSpace));
57
Matt Arsenault9698f1c2017-06-20 19:54:14 +000058 // TODO: M0 if it could possibly access LDS (before gfx9? only)?
59 let Uses = !if(is_flat_global, [EXEC], [EXEC, FLAT_SCR]);
Matt Arsenault6ab9ea92017-07-21 18:34:51 +000060
61 // Internally, FLAT instruction are executed as both an LDS and a
62 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
63 // and are not considered done until both have been decremented.
64 let VM_CNT = 1;
65 let LGKM_CNT = !if(!or(is_flat_global, is_flat_scratch), 0, 1);
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +000066
67 let IsNonFlatSeg = !if(!or(is_flat_global, is_flat_scratch), 1, 0);
Valery Pykhtin8bc65962016-09-05 11:22:51 +000068}
69
70class FLAT_Real <bits<7> op, FLAT_Pseudo ps> :
71 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
72 Enc64 {
73
74 let isPseudo = 0;
75 let isCodeGenOnly = 0;
76
77 // copy relevant pseudo op flags
78 let SubtargetPredicate = ps.SubtargetPredicate;
79 let AsmMatchConverter = ps.AsmMatchConverter;
Matt Arsenaultfd023142017-06-12 15:55:58 +000080 let TSFlags = ps.TSFlags;
81 let UseNamedOperandTable = ps.UseNamedOperandTable;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000082
83 // encoding fields
Matt Arsenault97279a82016-11-29 19:30:44 +000084 bits<8> vaddr;
85 bits<8> vdata;
Matt Arsenault04004712017-07-20 05:17:54 +000086 bits<7> saddr;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000087 bits<8> vdst;
Matt Arsenault04004712017-07-20 05:17:54 +000088
Valery Pykhtin8bc65962016-09-05 11:22:51 +000089 bits<1> slc;
90 bits<1> glc;
Matt Arsenault47ccafe2017-05-11 17:38:33 +000091
Matt Arsenaultfd023142017-06-12 15:55:58 +000092 // Only valid on gfx9
93 bits<1> lds = 0; // XXX - What does this actually do?
Matt Arsenault9698f1c2017-06-20 19:54:14 +000094
95 // Segment, 00=flat, 01=scratch, 10=global, 11=reserved
96 bits<2> seg = !if(ps.is_flat_global, 0b10,
97 !if(ps.is_flat_scratch, 0b01, 0));
Matt Arsenaultfd023142017-06-12 15:55:58 +000098
99 // Signed offset. Highest bit ignored for flat and treated as 12-bit
100 // unsigned for flat acceses.
101 bits<13> offset;
102 bits<1> nv = 0; // XXX - What does this actually do?
103
Matt Arsenault47ccafe2017-05-11 17:38:33 +0000104 // We don't use tfe right now, and it was removed in gfx9.
105 bits<1> tfe = 0;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000106
Matt Arsenaultfd023142017-06-12 15:55:58 +0000107 // Only valid on GFX9+
108 let Inst{12-0} = offset;
109 let Inst{13} = lds;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000110 let Inst{15-14} = seg;
Matt Arsenaultfd023142017-06-12 15:55:58 +0000111
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000112 let Inst{16} = !if(ps.has_glc, glc, ps.glcValue);
113 let Inst{17} = slc;
114 let Inst{24-18} = op;
115 let Inst{31-26} = 0x37; // Encoding.
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000116 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
Matt Arsenault97279a82016-11-29 19:30:44 +0000117 let Inst{47-40} = !if(ps.has_data, vdata, ?);
Matt Arsenault04004712017-07-20 05:17:54 +0000118 let Inst{54-48} = !if(ps.has_saddr, !if(ps.enabled_saddr, saddr, 0x7f), 0);
119
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000120 // 54-48 is reserved.
Matt Arsenaultfd023142017-06-12 15:55:58 +0000121 let Inst{55} = nv; // nv on GFX9+, TFE before.
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000122 let Inst{63-56} = !if(ps.has_vdst, vdst, ?);
123}
124
Ron Liebermancac749a2018-11-16 01:13:34 +0000125class GlobalSaddrTable <bit is_saddr, string Name = ""> {
126 bit IsSaddr = is_saddr;
127 string SaddrOp = Name;
128}
129
Matt Arsenault04004712017-07-20 05:17:54 +0000130// TODO: Is exec allowed for saddr? The disabled value 0x7f is the
131// same encoding value as exec_hi, so it isn't possible to use that if
132// saddr is 32-bit (which isn't handled here yet).
Matt Arsenaultfd023142017-06-12 15:55:58 +0000133class FLAT_Load_Pseudo <string opName, RegisterClass regClass,
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000134 bit HasTiedOutput = 0,
Matt Arsenault04004712017-07-20 05:17:54 +0000135 bit HasSignedOffset = 0, bit HasSaddr = 0, bit EnableSaddr = 0> : FLAT_Pseudo<
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000136 opName,
137 (outs regClass:$vdst),
Matt Arsenault461ed082017-09-08 19:09:13 +0000138 !con(
139 !con(
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000140 !con(
141 !con((ins VReg_64:$vaddr),
142 !if(EnableSaddr, (ins SReg_64:$saddr), (ins))),
143 (ins !if(HasSignedOffset,offset_s13,offset_u12):$offset)),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000144 (ins GLC:$glc, SLC:$slc)),
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000145 !if(HasTiedOutput, (ins regClass:$vdst_in), (ins))),
Matt Arsenault04004712017-07-20 05:17:54 +0000146 " $vdst, $vaddr"#!if(HasSaddr, !if(EnableSaddr, ", $saddr", ", off"), "")#"$offset$glc$slc"> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000147 let has_data = 0;
148 let mayLoad = 1;
Matt Arsenault04004712017-07-20 05:17:54 +0000149 let has_saddr = HasSaddr;
150 let enabled_saddr = EnableSaddr;
151 let PseudoInstr = opName#!if(!and(HasSaddr, EnableSaddr), "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000152 let maybeAtomic = 1;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000153
154 let Constraints = !if(HasTiedOutput, "$vdst = $vdst_in", "");
155 let DisableEncoding = !if(HasTiedOutput, "$vdst_in", "");
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000156}
157
Matt Arsenaultfd023142017-06-12 15:55:58 +0000158class FLAT_Store_Pseudo <string opName, RegisterClass vdataClass,
Matt Arsenault04004712017-07-20 05:17:54 +0000159 bit HasSignedOffset = 0, bit HasSaddr = 0, bit EnableSaddr = 0> : FLAT_Pseudo<
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000160 opName,
161 (outs),
Matt Arsenault461ed082017-09-08 19:09:13 +0000162 !con(
163 !con(
164 !con((ins VReg_64:$vaddr, vdataClass:$vdata),
165 !if(EnableSaddr, (ins SReg_64:$saddr), (ins))),
166 (ins !if(HasSignedOffset,offset_s13,offset_u12):$offset)),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000167 (ins GLC:$glc, SLC:$slc)),
Matt Arsenault04004712017-07-20 05:17:54 +0000168 " $vaddr, $vdata"#!if(HasSaddr, !if(EnableSaddr, ", $saddr", ", off"), "")#"$offset$glc$slc"> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000169 let mayLoad = 0;
170 let mayStore = 1;
171 let has_vdst = 0;
Matt Arsenault04004712017-07-20 05:17:54 +0000172 let has_saddr = HasSaddr;
173 let enabled_saddr = EnableSaddr;
174 let PseudoInstr = opName#!if(!and(HasSaddr, EnableSaddr), "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000175 let maybeAtomic = 1;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000176}
177
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000178multiclass FLAT_Global_Load_Pseudo<string opName, RegisterClass regClass, bit HasTiedInput = 0> {
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000179 let is_flat_global = 1 in {
Ron Liebermancac749a2018-11-16 01:13:34 +0000180 def "" : FLAT_Load_Pseudo<opName, regClass, HasTiedInput, 1, 1>,
181 GlobalSaddrTable<0, opName>;
182 def _SADDR : FLAT_Load_Pseudo<opName, regClass, HasTiedInput, 1, 1, 1>,
183 GlobalSaddrTable<1, opName>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000184 }
185}
186
Matt Arsenault04004712017-07-20 05:17:54 +0000187multiclass FLAT_Global_Store_Pseudo<string opName, RegisterClass regClass> {
188 let is_flat_global = 1 in {
Ron Liebermancac749a2018-11-16 01:13:34 +0000189 def "" : FLAT_Store_Pseudo<opName, regClass, 1, 1>,
190 GlobalSaddrTable<0, opName>;
191 def _SADDR : FLAT_Store_Pseudo<opName, regClass, 1, 1, 1>,
192 GlobalSaddrTable<1, opName>;
Matt Arsenault04004712017-07-20 05:17:54 +0000193 }
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000194}
195
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000196class FLAT_Scratch_Load_Pseudo <string opName, RegisterClass regClass,
197 bit EnableSaddr = 0>: FLAT_Pseudo<
198 opName,
199 (outs regClass:$vdst),
200 !if(EnableSaddr,
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000201 (ins SReg_32_XEXEC_HI:$saddr, offset_s13:$offset, GLC:$glc, SLC:$slc),
202 (ins VGPR_32:$vaddr, offset_s13:$offset, GLC:$glc, SLC:$slc)),
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000203 " $vdst, "#!if(EnableSaddr, "off", "$vaddr")#!if(EnableSaddr, ", $saddr", ", off")#"$offset$glc$slc"> {
204 let has_data = 0;
205 let mayLoad = 1;
206 let has_saddr = 1;
207 let enabled_saddr = EnableSaddr;
208 let has_vaddr = !if(EnableSaddr, 0, 1);
209 let PseudoInstr = opName#!if(EnableSaddr, "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000210 let maybeAtomic = 1;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000211}
212
213class FLAT_Scratch_Store_Pseudo <string opName, RegisterClass vdataClass, bit EnableSaddr = 0> : FLAT_Pseudo<
214 opName,
215 (outs),
216 !if(EnableSaddr,
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000217 (ins vdataClass:$vdata, SReg_32_XEXEC_HI:$saddr, offset_s13:$offset, GLC:$glc, SLC:$slc),
218 (ins vdataClass:$vdata, VGPR_32:$vaddr, offset_s13:$offset, GLC:$glc, SLC:$slc)),
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000219 " "#!if(EnableSaddr, "off", "$vaddr")#", $vdata, "#!if(EnableSaddr, "$saddr", "off")#"$offset$glc$slc"> {
220 let mayLoad = 0;
221 let mayStore = 1;
222 let has_vdst = 0;
223 let has_saddr = 1;
224 let enabled_saddr = EnableSaddr;
225 let has_vaddr = !if(EnableSaddr, 0, 1);
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000226 let PseudoInstr = opName#!if(EnableSaddr, "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000227 let maybeAtomic = 1;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000228}
229
230multiclass FLAT_Scratch_Load_Pseudo<string opName, RegisterClass regClass> {
231 let is_flat_scratch = 1 in {
232 def "" : FLAT_Scratch_Load_Pseudo<opName, regClass>;
233 def _SADDR : FLAT_Scratch_Load_Pseudo<opName, regClass, 1>;
234 }
235}
236
237multiclass FLAT_Scratch_Store_Pseudo<string opName, RegisterClass regClass> {
238 let is_flat_scratch = 1 in {
239 def "" : FLAT_Scratch_Store_Pseudo<opName, regClass>;
240 def _SADDR : FLAT_Scratch_Store_Pseudo<opName, regClass, 1>;
241 }
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000242}
243
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000244class FLAT_AtomicNoRet_Pseudo<string opName, dag outs, dag ins,
245 string asm, list<dag> pattern = []> :
246 FLAT_Pseudo<opName, outs, ins, asm, pattern> {
247 let mayLoad = 1;
248 let mayStore = 1;
249 let has_glc = 0;
250 let glcValue = 0;
251 let has_vdst = 0;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000252 let maybeAtomic = 1;
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000253}
254
255class FLAT_AtomicRet_Pseudo<string opName, dag outs, dag ins,
256 string asm, list<dag> pattern = []>
257 : FLAT_AtomicNoRet_Pseudo<opName, outs, ins, asm, pattern> {
258 let hasPostISelHook = 1;
259 let has_vdst = 1;
260 let glcValue = 1;
261 let PseudoInstr = NAME # "_RTN";
262}
263
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000264multiclass FLAT_Atomic_Pseudo<
265 string opName,
266 RegisterClass vdst_rc,
267 ValueType vt,
268 SDPatternOperator atomic = null_frag,
269 ValueType data_vt = vt,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000270 RegisterClass data_rc = vdst_rc> {
271 def "" : FLAT_AtomicNoRet_Pseudo <opName,
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000272 (outs),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000273 (ins VReg_64:$vaddr, data_rc:$vdata, offset_u12:$offset, SLC:$slc),
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000274 " $vaddr, $vdata$offset$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000275 GlobalSaddrTable<0, opName>,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000276 AtomicNoRet <opName, 0> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000277 let PseudoInstr = NAME;
278 }
279
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000280 def _RTN : FLAT_AtomicRet_Pseudo <opName,
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000281 (outs vdst_rc:$vdst),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000282 (ins VReg_64:$vaddr, data_rc:$vdata, offset_u12:$offset, SLC:$slc),
Matt Arsenaultfd023142017-06-12 15:55:58 +0000283 " $vdst, $vaddr, $vdata$offset glc$slc",
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000284 [(set vt:$vdst,
Matt Arsenaultfd023142017-06-12 15:55:58 +0000285 (atomic (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$vdata))]>,
Ron Liebermancac749a2018-11-16 01:13:34 +0000286 GlobalSaddrTable<0, opName#"_rtn">,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000287 AtomicNoRet <opName, 1>;
288}
289
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000290multiclass FLAT_Global_Atomic_Pseudo_NO_RTN<
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000291 string opName,
292 RegisterClass vdst_rc,
293 ValueType vt,
294 SDPatternOperator atomic = null_frag,
295 ValueType data_vt = vt,
296 RegisterClass data_rc = vdst_rc> {
297
298 def "" : FLAT_AtomicNoRet_Pseudo <opName,
299 (outs),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000300 (ins VReg_64:$vaddr, data_rc:$vdata, offset_s13:$offset, SLC:$slc),
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000301 " $vaddr, $vdata, off$offset$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000302 GlobalSaddrTable<0, opName>,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000303 AtomicNoRet <opName, 0> {
304 let has_saddr = 1;
305 let PseudoInstr = NAME;
306 }
307
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000308 def _SADDR : FLAT_AtomicNoRet_Pseudo <opName,
309 (outs),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000310 (ins VReg_64:$vaddr, data_rc:$vdata, SReg_64:$saddr, offset_s13:$offset, SLC:$slc),
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +0000311 " $vaddr, $vdata, $saddr$offset$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000312 GlobalSaddrTable<1, opName>,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000313 AtomicNoRet <opName#"_saddr", 0> {
314 let has_saddr = 1;
315 let enabled_saddr = 1;
316 let PseudoInstr = NAME#"_SADDR";
317 }
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000318}
319
320multiclass FLAT_Global_Atomic_Pseudo_RTN<
321 string opName,
322 RegisterClass vdst_rc,
323 ValueType vt,
324 SDPatternOperator atomic = null_frag,
325 ValueType data_vt = vt,
326 RegisterClass data_rc = vdst_rc> {
327
328 def _RTN : FLAT_AtomicRet_Pseudo <opName,
329 (outs vdst_rc:$vdst),
330 (ins VReg_64:$vaddr, data_rc:$vdata, offset_s13:$offset, SLC:$slc),
331 " $vdst, $vaddr, $vdata, off$offset glc$slc",
332 [(set vt:$vdst,
333 (atomic (FLATSignedAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$vdata))]>,
Ron Liebermancac749a2018-11-16 01:13:34 +0000334 GlobalSaddrTable<0, opName#"_rtn">,
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000335 AtomicNoRet <opName, 1> {
336 let has_saddr = 1;
337 }
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000338
339 def _SADDR_RTN : FLAT_AtomicRet_Pseudo <opName,
340 (outs vdst_rc:$vdst),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000341 (ins VReg_64:$vaddr, data_rc:$vdata, SReg_64:$saddr, offset_s13:$offset, SLC:$slc),
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +0000342 " $vdst, $vaddr, $vdata, $saddr$offset glc$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000343 GlobalSaddrTable<1, opName#"_rtn">,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000344 AtomicNoRet <opName#"_saddr", 1> {
345 let has_saddr = 1;
346 let enabled_saddr = 1;
347 let PseudoInstr = NAME#"_SADDR_RTN";
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000348 }
349}
350
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000351multiclass FLAT_Global_Atomic_Pseudo<
352 string opName,
353 RegisterClass vdst_rc,
354 ValueType vt,
355 SDPatternOperator atomic = null_frag,
356 ValueType data_vt = vt,
357 RegisterClass data_rc = vdst_rc> :
358 FLAT_Global_Atomic_Pseudo_NO_RTN<opName, vdst_rc, vt, atomic, data_vt, data_rc>,
359 FLAT_Global_Atomic_Pseudo_RTN<opName, vdst_rc, vt, atomic, data_vt, data_rc>;
360
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000361class flat_binary_atomic_op<SDNode atomic_op> : PatFrag<
362 (ops node:$ptr, node:$value),
363 (atomic_op node:$ptr, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000364 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;}]
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000365>;
366
367def atomic_cmp_swap_flat : flat_binary_atomic_op<AMDGPUatomic_cmp_swap>;
368def atomic_swap_flat : flat_binary_atomic_op<atomic_swap>;
369def atomic_add_flat : flat_binary_atomic_op<atomic_load_add>;
370def atomic_and_flat : flat_binary_atomic_op<atomic_load_and>;
371def atomic_max_flat : flat_binary_atomic_op<atomic_load_max>;
372def atomic_min_flat : flat_binary_atomic_op<atomic_load_min>;
373def atomic_or_flat : flat_binary_atomic_op<atomic_load_or>;
374def atomic_sub_flat : flat_binary_atomic_op<atomic_load_sub>;
375def atomic_umax_flat : flat_binary_atomic_op<atomic_load_umax>;
376def atomic_umin_flat : flat_binary_atomic_op<atomic_load_umin>;
377def atomic_xor_flat : flat_binary_atomic_op<atomic_load_xor>;
378def atomic_inc_flat : flat_binary_atomic_op<SIatomic_inc>;
379def atomic_dec_flat : flat_binary_atomic_op<SIatomic_dec>;
380
381
382
383//===----------------------------------------------------------------------===//
384// Flat Instructions
385//===----------------------------------------------------------------------===//
386
387def FLAT_LOAD_UBYTE : FLAT_Load_Pseudo <"flat_load_ubyte", VGPR_32>;
388def FLAT_LOAD_SBYTE : FLAT_Load_Pseudo <"flat_load_sbyte", VGPR_32>;
389def FLAT_LOAD_USHORT : FLAT_Load_Pseudo <"flat_load_ushort", VGPR_32>;
390def FLAT_LOAD_SSHORT : FLAT_Load_Pseudo <"flat_load_sshort", VGPR_32>;
391def FLAT_LOAD_DWORD : FLAT_Load_Pseudo <"flat_load_dword", VGPR_32>;
392def FLAT_LOAD_DWORDX2 : FLAT_Load_Pseudo <"flat_load_dwordx2", VReg_64>;
393def FLAT_LOAD_DWORDX4 : FLAT_Load_Pseudo <"flat_load_dwordx4", VReg_128>;
394def FLAT_LOAD_DWORDX3 : FLAT_Load_Pseudo <"flat_load_dwordx3", VReg_96>;
395
396def FLAT_STORE_BYTE : FLAT_Store_Pseudo <"flat_store_byte", VGPR_32>;
397def FLAT_STORE_SHORT : FLAT_Store_Pseudo <"flat_store_short", VGPR_32>;
398def FLAT_STORE_DWORD : FLAT_Store_Pseudo <"flat_store_dword", VGPR_32>;
399def FLAT_STORE_DWORDX2 : FLAT_Store_Pseudo <"flat_store_dwordx2", VReg_64>;
400def FLAT_STORE_DWORDX4 : FLAT_Store_Pseudo <"flat_store_dwordx4", VReg_128>;
401def FLAT_STORE_DWORDX3 : FLAT_Store_Pseudo <"flat_store_dwordx3", VReg_96>;
402
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000403let SubtargetPredicate = HasD16LoadStore in {
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000404def FLAT_LOAD_UBYTE_D16 : FLAT_Load_Pseudo <"flat_load_ubyte_d16", VGPR_32, 1>;
405def FLAT_LOAD_UBYTE_D16_HI : FLAT_Load_Pseudo <"flat_load_ubyte_d16_hi", VGPR_32, 1>;
406def FLAT_LOAD_SBYTE_D16 : FLAT_Load_Pseudo <"flat_load_sbyte_d16", VGPR_32, 1>;
407def FLAT_LOAD_SBYTE_D16_HI : FLAT_Load_Pseudo <"flat_load_sbyte_d16_hi", VGPR_32, 1>;
408def FLAT_LOAD_SHORT_D16 : FLAT_Load_Pseudo <"flat_load_short_d16", VGPR_32, 1>;
409def FLAT_LOAD_SHORT_D16_HI : FLAT_Load_Pseudo <"flat_load_short_d16_hi", VGPR_32, 1>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000410
411def FLAT_STORE_BYTE_D16_HI : FLAT_Store_Pseudo <"flat_store_byte_d16_hi", VGPR_32>;
412def FLAT_STORE_SHORT_D16_HI : FLAT_Store_Pseudo <"flat_store_short_d16_hi", VGPR_32>;
413}
414
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000415defm FLAT_ATOMIC_CMPSWAP : FLAT_Atomic_Pseudo <"flat_atomic_cmpswap",
416 VGPR_32, i32, atomic_cmp_swap_flat,
417 v2i32, VReg_64>;
418
419defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_cmpswap_x2",
420 VReg_64, i64, atomic_cmp_swap_flat,
421 v2i64, VReg_128>;
422
423defm FLAT_ATOMIC_SWAP : FLAT_Atomic_Pseudo <"flat_atomic_swap",
424 VGPR_32, i32, atomic_swap_flat>;
425
426defm FLAT_ATOMIC_SWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_swap_x2",
427 VReg_64, i64, atomic_swap_flat>;
428
429defm FLAT_ATOMIC_ADD : FLAT_Atomic_Pseudo <"flat_atomic_add",
430 VGPR_32, i32, atomic_add_flat>;
431
432defm FLAT_ATOMIC_SUB : FLAT_Atomic_Pseudo <"flat_atomic_sub",
433 VGPR_32, i32, atomic_sub_flat>;
434
435defm FLAT_ATOMIC_SMIN : FLAT_Atomic_Pseudo <"flat_atomic_smin",
436 VGPR_32, i32, atomic_min_flat>;
437
438defm FLAT_ATOMIC_UMIN : FLAT_Atomic_Pseudo <"flat_atomic_umin",
439 VGPR_32, i32, atomic_umin_flat>;
440
441defm FLAT_ATOMIC_SMAX : FLAT_Atomic_Pseudo <"flat_atomic_smax",
442 VGPR_32, i32, atomic_max_flat>;
443
444defm FLAT_ATOMIC_UMAX : FLAT_Atomic_Pseudo <"flat_atomic_umax",
445 VGPR_32, i32, atomic_umax_flat>;
446
447defm FLAT_ATOMIC_AND : FLAT_Atomic_Pseudo <"flat_atomic_and",
448 VGPR_32, i32, atomic_and_flat>;
449
450defm FLAT_ATOMIC_OR : FLAT_Atomic_Pseudo <"flat_atomic_or",
451 VGPR_32, i32, atomic_or_flat>;
452
453defm FLAT_ATOMIC_XOR : FLAT_Atomic_Pseudo <"flat_atomic_xor",
454 VGPR_32, i32, atomic_xor_flat>;
455
456defm FLAT_ATOMIC_INC : FLAT_Atomic_Pseudo <"flat_atomic_inc",
457 VGPR_32, i32, atomic_inc_flat>;
458
459defm FLAT_ATOMIC_DEC : FLAT_Atomic_Pseudo <"flat_atomic_dec",
460 VGPR_32, i32, atomic_dec_flat>;
461
462defm FLAT_ATOMIC_ADD_X2 : FLAT_Atomic_Pseudo <"flat_atomic_add_x2",
463 VReg_64, i64, atomic_add_flat>;
464
465defm FLAT_ATOMIC_SUB_X2 : FLAT_Atomic_Pseudo <"flat_atomic_sub_x2",
466 VReg_64, i64, atomic_sub_flat>;
467
468defm FLAT_ATOMIC_SMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_smin_x2",
469 VReg_64, i64, atomic_min_flat>;
470
471defm FLAT_ATOMIC_UMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_umin_x2",
472 VReg_64, i64, atomic_umin_flat>;
473
474defm FLAT_ATOMIC_SMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_smax_x2",
475 VReg_64, i64, atomic_max_flat>;
476
477defm FLAT_ATOMIC_UMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_umax_x2",
478 VReg_64, i64, atomic_umax_flat>;
479
480defm FLAT_ATOMIC_AND_X2 : FLAT_Atomic_Pseudo <"flat_atomic_and_x2",
481 VReg_64, i64, atomic_and_flat>;
482
483defm FLAT_ATOMIC_OR_X2 : FLAT_Atomic_Pseudo <"flat_atomic_or_x2",
484 VReg_64, i64, atomic_or_flat>;
485
486defm FLAT_ATOMIC_XOR_X2 : FLAT_Atomic_Pseudo <"flat_atomic_xor_x2",
487 VReg_64, i64, atomic_xor_flat>;
488
489defm FLAT_ATOMIC_INC_X2 : FLAT_Atomic_Pseudo <"flat_atomic_inc_x2",
490 VReg_64, i64, atomic_inc_flat>;
491
492defm FLAT_ATOMIC_DEC_X2 : FLAT_Atomic_Pseudo <"flat_atomic_dec_x2",
493 VReg_64, i64, atomic_dec_flat>;
494
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000495// GFX7-only flat instructions.
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000496let SubtargetPredicate = isGFX7Only in {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000497
498defm FLAT_ATOMIC_FCMPSWAP : FLAT_Atomic_Pseudo <"flat_atomic_fcmpswap",
499 VGPR_32, f32, null_frag, v2f32, VReg_64>;
500
501defm FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fcmpswap_x2",
502 VReg_64, f64, null_frag, v2f64, VReg_128>;
503
504defm FLAT_ATOMIC_FMIN : FLAT_Atomic_Pseudo <"flat_atomic_fmin",
505 VGPR_32, f32>;
506
507defm FLAT_ATOMIC_FMAX : FLAT_Atomic_Pseudo <"flat_atomic_fmax",
508 VGPR_32, f32>;
509
510defm FLAT_ATOMIC_FMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fmin_x2",
511 VReg_64, f64>;
512
513defm FLAT_ATOMIC_FMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fmax_x2",
514 VReg_64, f64>;
515
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000516} // End SubtargetPredicate = isGFX7Only
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000517
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000518let SubtargetPredicate = HasFlatGlobalInsts in {
Matt Arsenault04004712017-07-20 05:17:54 +0000519defm GLOBAL_LOAD_UBYTE : FLAT_Global_Load_Pseudo <"global_load_ubyte", VGPR_32>;
520defm GLOBAL_LOAD_SBYTE : FLAT_Global_Load_Pseudo <"global_load_sbyte", VGPR_32>;
521defm GLOBAL_LOAD_USHORT : FLAT_Global_Load_Pseudo <"global_load_ushort", VGPR_32>;
522defm GLOBAL_LOAD_SSHORT : FLAT_Global_Load_Pseudo <"global_load_sshort", VGPR_32>;
523defm GLOBAL_LOAD_DWORD : FLAT_Global_Load_Pseudo <"global_load_dword", VGPR_32>;
524defm GLOBAL_LOAD_DWORDX2 : FLAT_Global_Load_Pseudo <"global_load_dwordx2", VReg_64>;
525defm GLOBAL_LOAD_DWORDX3 : FLAT_Global_Load_Pseudo <"global_load_dwordx3", VReg_96>;
526defm GLOBAL_LOAD_DWORDX4 : FLAT_Global_Load_Pseudo <"global_load_dwordx4", VReg_128>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000527
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000528defm GLOBAL_LOAD_UBYTE_D16 : FLAT_Global_Load_Pseudo <"global_load_ubyte_d16", VGPR_32, 1>;
529defm GLOBAL_LOAD_UBYTE_D16_HI : FLAT_Global_Load_Pseudo <"global_load_ubyte_d16_hi", VGPR_32, 1>;
530defm GLOBAL_LOAD_SBYTE_D16 : FLAT_Global_Load_Pseudo <"global_load_sbyte_d16", VGPR_32, 1>;
531defm GLOBAL_LOAD_SBYTE_D16_HI : FLAT_Global_Load_Pseudo <"global_load_sbyte_d16_hi", VGPR_32, 1>;
532defm GLOBAL_LOAD_SHORT_D16 : FLAT_Global_Load_Pseudo <"global_load_short_d16", VGPR_32, 1>;
533defm GLOBAL_LOAD_SHORT_D16_HI : FLAT_Global_Load_Pseudo <"global_load_short_d16_hi", VGPR_32, 1>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000534
Matt Arsenault04004712017-07-20 05:17:54 +0000535defm GLOBAL_STORE_BYTE : FLAT_Global_Store_Pseudo <"global_store_byte", VGPR_32>;
536defm GLOBAL_STORE_SHORT : FLAT_Global_Store_Pseudo <"global_store_short", VGPR_32>;
537defm GLOBAL_STORE_DWORD : FLAT_Global_Store_Pseudo <"global_store_dword", VGPR_32>;
538defm GLOBAL_STORE_DWORDX2 : FLAT_Global_Store_Pseudo <"global_store_dwordx2", VReg_64>;
539defm GLOBAL_STORE_DWORDX3 : FLAT_Global_Store_Pseudo <"global_store_dwordx3", VReg_96>;
540defm GLOBAL_STORE_DWORDX4 : FLAT_Global_Store_Pseudo <"global_store_dwordx4", VReg_128>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000541
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000542defm GLOBAL_STORE_BYTE_D16_HI : FLAT_Global_Store_Pseudo <"global_store_byte_d16_hi", VGPR_32>;
543defm GLOBAL_STORE_SHORT_D16_HI : FLAT_Global_Store_Pseudo <"global_store_short_d16_hi", VGPR_32>;
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000544
545let is_flat_global = 1 in {
546defm GLOBAL_ATOMIC_CMPSWAP : FLAT_Global_Atomic_Pseudo <"global_atomic_cmpswap",
547 VGPR_32, i32, AMDGPUatomic_cmp_swap_global,
548 v2i32, VReg_64>;
549
550defm GLOBAL_ATOMIC_CMPSWAP_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_cmpswap_x2",
551 VReg_64, i64, AMDGPUatomic_cmp_swap_global,
552 v2i64, VReg_128>;
553
554defm GLOBAL_ATOMIC_SWAP : FLAT_Global_Atomic_Pseudo <"global_atomic_swap",
555 VGPR_32, i32, atomic_swap_global>;
556
557defm GLOBAL_ATOMIC_SWAP_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_swap_x2",
558 VReg_64, i64, atomic_swap_global>;
559
560defm GLOBAL_ATOMIC_ADD : FLAT_Global_Atomic_Pseudo <"global_atomic_add",
561 VGPR_32, i32, atomic_add_global>;
562
563defm GLOBAL_ATOMIC_SUB : FLAT_Global_Atomic_Pseudo <"global_atomic_sub",
564 VGPR_32, i32, atomic_sub_global>;
565
566defm GLOBAL_ATOMIC_SMIN : FLAT_Global_Atomic_Pseudo <"global_atomic_smin",
567 VGPR_32, i32, atomic_min_global>;
568
569defm GLOBAL_ATOMIC_UMIN : FLAT_Global_Atomic_Pseudo <"global_atomic_umin",
570 VGPR_32, i32, atomic_umin_global>;
571
572defm GLOBAL_ATOMIC_SMAX : FLAT_Global_Atomic_Pseudo <"global_atomic_smax",
573 VGPR_32, i32, atomic_max_global>;
574
575defm GLOBAL_ATOMIC_UMAX : FLAT_Global_Atomic_Pseudo <"global_atomic_umax",
576 VGPR_32, i32, atomic_umax_global>;
577
578defm GLOBAL_ATOMIC_AND : FLAT_Global_Atomic_Pseudo <"global_atomic_and",
579 VGPR_32, i32, atomic_and_global>;
580
581defm GLOBAL_ATOMIC_OR : FLAT_Global_Atomic_Pseudo <"global_atomic_or",
582 VGPR_32, i32, atomic_or_global>;
583
584defm GLOBAL_ATOMIC_XOR : FLAT_Global_Atomic_Pseudo <"global_atomic_xor",
585 VGPR_32, i32, atomic_xor_global>;
586
587defm GLOBAL_ATOMIC_INC : FLAT_Global_Atomic_Pseudo <"global_atomic_inc",
588 VGPR_32, i32, atomic_inc_global>;
589
590defm GLOBAL_ATOMIC_DEC : FLAT_Global_Atomic_Pseudo <"global_atomic_dec",
591 VGPR_32, i32, atomic_dec_global>;
592
593defm GLOBAL_ATOMIC_ADD_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_add_x2",
594 VReg_64, i64, atomic_add_global>;
595
596defm GLOBAL_ATOMIC_SUB_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_sub_x2",
597 VReg_64, i64, atomic_sub_global>;
598
599defm GLOBAL_ATOMIC_SMIN_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_smin_x2",
600 VReg_64, i64, atomic_min_global>;
601
602defm GLOBAL_ATOMIC_UMIN_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_umin_x2",
603 VReg_64, i64, atomic_umin_global>;
604
605defm GLOBAL_ATOMIC_SMAX_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_smax_x2",
606 VReg_64, i64, atomic_max_global>;
607
608defm GLOBAL_ATOMIC_UMAX_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_umax_x2",
609 VReg_64, i64, atomic_umax_global>;
610
611defm GLOBAL_ATOMIC_AND_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_and_x2",
612 VReg_64, i64, atomic_and_global>;
613
614defm GLOBAL_ATOMIC_OR_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_or_x2",
615 VReg_64, i64, atomic_or_global>;
616
617defm GLOBAL_ATOMIC_XOR_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_xor_x2",
618 VReg_64, i64, atomic_xor_global>;
619
620defm GLOBAL_ATOMIC_INC_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_inc_x2",
621 VReg_64, i64, atomic_inc_global>;
622
623defm GLOBAL_ATOMIC_DEC_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_dec_x2",
624 VReg_64, i64, atomic_dec_global>;
625} // End is_flat_global = 1
626
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000627} // End SubtargetPredicate = HasFlatGlobalInsts
628
629
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000630let SubtargetPredicate = HasFlatScratchInsts in {
631defm SCRATCH_LOAD_UBYTE : FLAT_Scratch_Load_Pseudo <"scratch_load_ubyte", VGPR_32>;
632defm SCRATCH_LOAD_SBYTE : FLAT_Scratch_Load_Pseudo <"scratch_load_sbyte", VGPR_32>;
633defm SCRATCH_LOAD_USHORT : FLAT_Scratch_Load_Pseudo <"scratch_load_ushort", VGPR_32>;
634defm SCRATCH_LOAD_SSHORT : FLAT_Scratch_Load_Pseudo <"scratch_load_sshort", VGPR_32>;
635defm SCRATCH_LOAD_DWORD : FLAT_Scratch_Load_Pseudo <"scratch_load_dword", VGPR_32>;
636defm SCRATCH_LOAD_DWORDX2 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx2", VReg_64>;
637defm SCRATCH_LOAD_DWORDX3 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx3", VReg_96>;
638defm SCRATCH_LOAD_DWORDX4 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx4", VReg_128>;
639
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000640defm SCRATCH_LOAD_UBYTE_D16 : FLAT_Scratch_Load_Pseudo <"scratch_load_ubyte_d16", VGPR_32>;
641defm SCRATCH_LOAD_UBYTE_D16_HI : FLAT_Scratch_Load_Pseudo <"scratch_load_ubyte_d16_hi", VGPR_32>;
642defm SCRATCH_LOAD_SBYTE_D16 : FLAT_Scratch_Load_Pseudo <"scratch_load_sbyte_d16", VGPR_32>;
643defm SCRATCH_LOAD_SBYTE_D16_HI : FLAT_Scratch_Load_Pseudo <"scratch_load_sbyte_d16_hi", VGPR_32>;
644defm SCRATCH_LOAD_SHORT_D16 : FLAT_Scratch_Load_Pseudo <"scratch_load_short_d16", VGPR_32>;
645defm SCRATCH_LOAD_SHORT_D16_HI : FLAT_Scratch_Load_Pseudo <"scratch_load_short_d16_hi", VGPR_32>;
646
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000647defm SCRATCH_STORE_BYTE : FLAT_Scratch_Store_Pseudo <"scratch_store_byte", VGPR_32>;
648defm SCRATCH_STORE_SHORT : FLAT_Scratch_Store_Pseudo <"scratch_store_short", VGPR_32>;
649defm SCRATCH_STORE_DWORD : FLAT_Scratch_Store_Pseudo <"scratch_store_dword", VGPR_32>;
650defm SCRATCH_STORE_DWORDX2 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx2", VReg_64>;
651defm SCRATCH_STORE_DWORDX3 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx3", VReg_96>;
652defm SCRATCH_STORE_DWORDX4 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx4", VReg_128>;
653
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000654defm SCRATCH_STORE_BYTE_D16_HI : FLAT_Scratch_Store_Pseudo <"scratch_store_byte_d16_hi", VGPR_32>;
655defm SCRATCH_STORE_SHORT_D16_HI : FLAT_Scratch_Store_Pseudo <"scratch_store_short_d16_hi", VGPR_32>;
656
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000657} // End SubtargetPredicate = HasFlatScratchInsts
658
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000659//===----------------------------------------------------------------------===//
660// Flat Patterns
661//===----------------------------------------------------------------------===//
662
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000663// Patterns for global loads with no offset.
Matt Arsenault90c75932017-10-03 00:06:41 +0000664class FlatLoadPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000665 (vt (node (FLATOffset i64:$vaddr, i16:$offset, i1:$slc))),
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000666 (inst $vaddr, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000667>;
668
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000669class FlatLoadPat_D16 <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
670 (node (FLATOffset i64:$vaddr, i16:$offset, i1:$slc), vt:$in),
671 (inst $vaddr, $offset, 0, $slc, $in)
672>;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000673
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000674class FlatSignedLoadPat_D16 <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
675 (node (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc), vt:$in),
676 (inst $vaddr, $offset, 0, $slc, $in)
677>;
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000678
Matt Arsenault90c75932017-10-03 00:06:41 +0000679class FlatLoadAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000680 (vt (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc))),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000681 (inst $vaddr, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000682>;
683
Matt Arsenault90c75932017-10-03 00:06:41 +0000684class FlatLoadSignedPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000685 (vt (node (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc))),
686 (inst $vaddr, $offset, 0, $slc)
687>;
688
Matt Arsenault90c75932017-10-03 00:06:41 +0000689class FlatStorePat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000690 (node vt:$data, (FLATOffset i64:$vaddr, i16:$offset, i1:$slc)),
691 (inst $vaddr, $data, $offset, 0, $slc)
692>;
693
Matt Arsenault90c75932017-10-03 00:06:41 +0000694class FlatStoreSignedPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000695 (node vt:$data, (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc)),
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000696 (inst $vaddr, $data, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000697>;
698
Matt Arsenault90c75932017-10-03 00:06:41 +0000699class FlatStoreAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000700 // atomic store follows atomic binop convention so the address comes
701 // first.
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000702 (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), vt:$data),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000703 (inst $vaddr, $data, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000704>;
705
Matt Arsenault90c75932017-10-03 00:06:41 +0000706class FlatStoreSignedAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000707 // atomic store follows atomic binop convention so the address comes
708 // first.
709 (node (FLATSignedAtomic i64:$vaddr, i16:$offset, i1:$slc), vt:$data),
710 (inst $vaddr, $data, $offset, 0, $slc)
711>;
712
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000713class FlatAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt,
Matt Arsenault90c75932017-10-03 00:06:41 +0000714 ValueType data_vt = vt> : GCNPat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000715 (vt (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$data)),
716 (inst $vaddr, $data, $offset, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000717>;
718
Matt Arsenault4e309b02017-07-29 01:03:53 +0000719class FlatSignedAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt,
Matt Arsenault90c75932017-10-03 00:06:41 +0000720 ValueType data_vt = vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000721 (vt (node (FLATSignedAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$data)),
722 (inst $vaddr, $data, $offset, $slc)
723>;
724
Matt Arsenault90c75932017-10-03 00:06:41 +0000725let OtherPredicates = [HasFlatAddressSpace] in {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000726
Matt Arsenaultbc683832017-09-20 03:43:35 +0000727def : FlatLoadPat <FLAT_LOAD_UBYTE, az_extloadi8_flat, i32>;
728def : FlatLoadPat <FLAT_LOAD_SBYTE, sextloadi8_flat, i32>;
729def : FlatLoadPat <FLAT_LOAD_UBYTE, az_extloadi8_flat, i16>;
730def : FlatLoadPat <FLAT_LOAD_SBYTE, sextloadi8_flat, i16>;
731def : FlatLoadPat <FLAT_LOAD_USHORT, az_extloadi16_flat, i32>;
732def : FlatLoadPat <FLAT_LOAD_USHORT, load_flat, i16>;
733def : FlatLoadPat <FLAT_LOAD_SSHORT, sextloadi16_flat, i32>;
734def : FlatLoadPat <FLAT_LOAD_DWORD, load_flat, i32>;
735def : FlatLoadPat <FLAT_LOAD_DWORDX2, load_flat, v2i32>;
Tim Renouf361b5b22019-03-21 12:01:21 +0000736def : FlatLoadPat <FLAT_LOAD_DWORDX3, load_flat, v3i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000737def : FlatLoadPat <FLAT_LOAD_DWORDX4, load_flat, v4i32>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000738
Matt Arsenaultbc683832017-09-20 03:43:35 +0000739def : FlatLoadAtomicPat <FLAT_LOAD_DWORD, atomic_load_flat, i32>;
740def : FlatLoadAtomicPat <FLAT_LOAD_DWORDX2, atomic_load_flat, i64>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000741
Matt Arsenaultbc683832017-09-20 03:43:35 +0000742def : FlatStorePat <FLAT_STORE_BYTE, truncstorei8_flat, i32>;
743def : FlatStorePat <FLAT_STORE_SHORT, truncstorei16_flat, i32>;
744def : FlatStorePat <FLAT_STORE_DWORD, store_flat, i32>;
745def : FlatStorePat <FLAT_STORE_DWORDX2, store_flat, v2i32>;
Tim Renouf361b5b22019-03-21 12:01:21 +0000746def : FlatStorePat <FLAT_STORE_DWORDX3, store_flat, v3i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000747def : FlatStorePat <FLAT_STORE_DWORDX4, store_flat, v4i32>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000748
Matt Arsenaultbc683832017-09-20 03:43:35 +0000749def : FlatStoreAtomicPat <FLAT_STORE_DWORD, atomic_store_flat, i32>;
750def : FlatStoreAtomicPat <FLAT_STORE_DWORDX2, atomic_store_flat, i64>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000751
752def : FlatAtomicPat <FLAT_ATOMIC_ADD_RTN, atomic_add_global, i32>;
753def : FlatAtomicPat <FLAT_ATOMIC_SUB_RTN, atomic_sub_global, i32>;
754def : FlatAtomicPat <FLAT_ATOMIC_INC_RTN, atomic_inc_global, i32>;
755def : FlatAtomicPat <FLAT_ATOMIC_DEC_RTN, atomic_dec_global, i32>;
756def : FlatAtomicPat <FLAT_ATOMIC_AND_RTN, atomic_and_global, i32>;
757def : FlatAtomicPat <FLAT_ATOMIC_SMAX_RTN, atomic_max_global, i32>;
758def : FlatAtomicPat <FLAT_ATOMIC_UMAX_RTN, atomic_umax_global, i32>;
759def : FlatAtomicPat <FLAT_ATOMIC_SMIN_RTN, atomic_min_global, i32>;
760def : FlatAtomicPat <FLAT_ATOMIC_UMIN_RTN, atomic_umin_global, i32>;
761def : FlatAtomicPat <FLAT_ATOMIC_OR_RTN, atomic_or_global, i32>;
762def : FlatAtomicPat <FLAT_ATOMIC_SWAP_RTN, atomic_swap_global, i32>;
Jan Vesely206a5102016-12-23 15:34:51 +0000763def : FlatAtomicPat <FLAT_ATOMIC_CMPSWAP_RTN, AMDGPUatomic_cmp_swap_global, i32, v2i32>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000764def : FlatAtomicPat <FLAT_ATOMIC_XOR_RTN, atomic_xor_global, i32>;
765
766def : FlatAtomicPat <FLAT_ATOMIC_ADD_X2_RTN, atomic_add_global, i64>;
767def : FlatAtomicPat <FLAT_ATOMIC_SUB_X2_RTN, atomic_sub_global, i64>;
768def : FlatAtomicPat <FLAT_ATOMIC_INC_X2_RTN, atomic_inc_global, i64>;
769def : FlatAtomicPat <FLAT_ATOMIC_DEC_X2_RTN, atomic_dec_global, i64>;
770def : FlatAtomicPat <FLAT_ATOMIC_AND_X2_RTN, atomic_and_global, i64>;
771def : FlatAtomicPat <FLAT_ATOMIC_SMAX_X2_RTN, atomic_max_global, i64>;
772def : FlatAtomicPat <FLAT_ATOMIC_UMAX_X2_RTN, atomic_umax_global, i64>;
773def : FlatAtomicPat <FLAT_ATOMIC_SMIN_X2_RTN, atomic_min_global, i64>;
774def : FlatAtomicPat <FLAT_ATOMIC_UMIN_X2_RTN, atomic_umin_global, i64>;
775def : FlatAtomicPat <FLAT_ATOMIC_OR_X2_RTN, atomic_or_global, i64>;
776def : FlatAtomicPat <FLAT_ATOMIC_SWAP_X2_RTN, atomic_swap_global, i64>;
Jan Vesely206a5102016-12-23 15:34:51 +0000777def : FlatAtomicPat <FLAT_ATOMIC_CMPSWAP_X2_RTN, AMDGPUatomic_cmp_swap_global, i64, v2i64>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000778def : FlatAtomicPat <FLAT_ATOMIC_XOR_X2_RTN, atomic_xor_global, i64>;
779
Matt Arsenaultbc683832017-09-20 03:43:35 +0000780def : FlatStorePat <FLAT_STORE_BYTE, truncstorei8_flat, i16>;
781def : FlatStorePat <FLAT_STORE_SHORT, store_flat, i16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000782
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000783let OtherPredicates = [D16PreservesUnusedBits] in {
Matt Arsenaultbc683832017-09-20 03:43:35 +0000784def : FlatStorePat <FLAT_STORE_SHORT_D16_HI, truncstorei16_hi16_flat, i32>;
785def : FlatStorePat <FLAT_STORE_BYTE_D16_HI, truncstorei8_hi16_flat, i32>;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000786
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000787def : FlatLoadPat_D16 <FLAT_LOAD_UBYTE_D16_HI, az_extloadi8_d16_hi_flat, v2i16>;
788def : FlatLoadPat_D16 <FLAT_LOAD_UBYTE_D16_HI, az_extloadi8_d16_hi_flat, v2f16>;
789def : FlatLoadPat_D16 <FLAT_LOAD_SBYTE_D16_HI, sextloadi8_d16_hi_flat, v2i16>;
790def : FlatLoadPat_D16 <FLAT_LOAD_SBYTE_D16_HI, sextloadi8_d16_hi_flat, v2f16>;
791def : FlatLoadPat_D16 <FLAT_LOAD_SHORT_D16_HI, load_d16_hi_flat, v2i16>;
792def : FlatLoadPat_D16 <FLAT_LOAD_SHORT_D16_HI, load_d16_hi_flat, v2f16>;
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000793
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000794def : FlatLoadPat_D16 <FLAT_LOAD_UBYTE_D16, az_extloadi8_d16_lo_flat, v2i16>;
795def : FlatLoadPat_D16 <FLAT_LOAD_UBYTE_D16, az_extloadi8_d16_lo_flat, v2f16>;
796def : FlatLoadPat_D16 <FLAT_LOAD_SBYTE_D16, sextloadi8_d16_lo_flat, v2i16>;
797def : FlatLoadPat_D16 <FLAT_LOAD_SBYTE_D16, sextloadi8_d16_lo_flat, v2f16>;
798def : FlatLoadPat_D16 <FLAT_LOAD_SHORT_D16, load_d16_lo_flat, v2i16>;
799def : FlatLoadPat_D16 <FLAT_LOAD_SHORT_D16, load_d16_lo_flat, v2f16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000800}
801
Matt Arsenault90c75932017-10-03 00:06:41 +0000802} // End OtherPredicates = [HasFlatAddressSpace]
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000803
Matt Arsenault90c75932017-10-03 00:06:41 +0000804let OtherPredicates = [HasFlatGlobalInsts], AddedComplexity = 10 in {
Matt Arsenault4e309b02017-07-29 01:03:53 +0000805
806def : FlatLoadSignedPat <GLOBAL_LOAD_UBYTE, az_extloadi8_global, i32>;
807def : FlatLoadSignedPat <GLOBAL_LOAD_SBYTE, sextloadi8_global, i32>;
808def : FlatLoadSignedPat <GLOBAL_LOAD_UBYTE, az_extloadi8_global, i16>;
809def : FlatLoadSignedPat <GLOBAL_LOAD_SBYTE, sextloadi8_global, i16>;
810def : FlatLoadSignedPat <GLOBAL_LOAD_USHORT, az_extloadi16_global, i32>;
811def : FlatLoadSignedPat <GLOBAL_LOAD_SSHORT, sextloadi16_global, i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000812def : FlatLoadSignedPat <GLOBAL_LOAD_USHORT, load_global, i16>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000813
Matt Arsenaultbc683832017-09-20 03:43:35 +0000814def : FlatLoadSignedPat <GLOBAL_LOAD_DWORD, load_global, i32>;
815def : FlatLoadSignedPat <GLOBAL_LOAD_DWORDX2, load_global, v2i32>;
Tim Renouf361b5b22019-03-21 12:01:21 +0000816def : FlatLoadSignedPat <GLOBAL_LOAD_DWORDX3, load_global, v3i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000817def : FlatLoadSignedPat <GLOBAL_LOAD_DWORDX4, load_global, v4i32>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000818
Matt Arsenaultbc683832017-09-20 03:43:35 +0000819def : FlatLoadAtomicPat <GLOBAL_LOAD_DWORD, atomic_load_global, i32>;
820def : FlatLoadAtomicPat <GLOBAL_LOAD_DWORDX2, atomic_load_global, i64>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000821
822def : FlatStoreSignedPat <GLOBAL_STORE_BYTE, truncstorei8_global, i32>;
823def : FlatStoreSignedPat <GLOBAL_STORE_BYTE, truncstorei8_global, i16>;
824def : FlatStoreSignedPat <GLOBAL_STORE_SHORT, truncstorei16_global, i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000825def : FlatStoreSignedPat <GLOBAL_STORE_SHORT, store_global, i16>;
826def : FlatStoreSignedPat <GLOBAL_STORE_DWORD, store_global, i32>;
827def : FlatStoreSignedPat <GLOBAL_STORE_DWORDX2, store_global, v2i32>;
Tim Renouf361b5b22019-03-21 12:01:21 +0000828def : FlatStoreSignedPat <GLOBAL_STORE_DWORDX3, store_global, v3i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000829def : FlatStoreSignedPat <GLOBAL_STORE_DWORDX4, store_global, v4i32>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000830
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000831let OtherPredicates = [D16PreservesUnusedBits] in {
Matt Arsenaultbc683832017-09-20 03:43:35 +0000832def : FlatStoreSignedPat <GLOBAL_STORE_SHORT_D16_HI, truncstorei16_hi16_global, i32>;
833def : FlatStoreSignedPat <GLOBAL_STORE_BYTE_D16_HI, truncstorei8_hi16_global, i32>;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000834
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000835def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_UBYTE_D16_HI, az_extloadi8_d16_hi_global, v2i16>;
836def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_UBYTE_D16_HI, az_extloadi8_d16_hi_global, v2f16>;
837def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SBYTE_D16_HI, sextloadi8_d16_hi_global, v2i16>;
838def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SBYTE_D16_HI, sextloadi8_d16_hi_global, v2f16>;
839def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SHORT_D16_HI, load_d16_hi_global, v2i16>;
840def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SHORT_D16_HI, load_d16_hi_global, v2f16>;
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000841
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000842def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_UBYTE_D16, az_extloadi8_d16_lo_global, v2i16>;
843def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_UBYTE_D16, az_extloadi8_d16_lo_global, v2f16>;
844def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SBYTE_D16, sextloadi8_d16_lo_global, v2i16>;
845def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SBYTE_D16, sextloadi8_d16_lo_global, v2f16>;
846def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SHORT_D16, load_d16_lo_global, v2i16>;
847def : FlatSignedLoadPat_D16 <GLOBAL_LOAD_SHORT_D16, load_d16_lo_global, v2f16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000848}
849
Matt Arsenaultbc683832017-09-20 03:43:35 +0000850def : FlatStoreSignedAtomicPat <GLOBAL_STORE_DWORD, store_atomic_global, i32>;
851def : FlatStoreSignedAtomicPat <GLOBAL_STORE_DWORDX2, store_atomic_global, i64>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000852
853def : FlatSignedAtomicPat <GLOBAL_ATOMIC_ADD_RTN, atomic_add_global, i32>;
854def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SUB_RTN, atomic_sub_global, i32>;
855def : FlatSignedAtomicPat <GLOBAL_ATOMIC_INC_RTN, atomic_inc_global, i32>;
856def : FlatSignedAtomicPat <GLOBAL_ATOMIC_DEC_RTN, atomic_dec_global, i32>;
857def : FlatSignedAtomicPat <GLOBAL_ATOMIC_AND_RTN, atomic_and_global, i32>;
858def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMAX_RTN, atomic_max_global, i32>;
859def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMAX_RTN, atomic_umax_global, i32>;
860def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMIN_RTN, atomic_min_global, i32>;
861def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMIN_RTN, atomic_umin_global, i32>;
862def : FlatSignedAtomicPat <GLOBAL_ATOMIC_OR_RTN, atomic_or_global, i32>;
863def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SWAP_RTN, atomic_swap_global, i32>;
864def : FlatSignedAtomicPat <GLOBAL_ATOMIC_CMPSWAP_RTN, AMDGPUatomic_cmp_swap_global, i32, v2i32>;
865def : FlatSignedAtomicPat <GLOBAL_ATOMIC_XOR_RTN, atomic_xor_global, i32>;
866
867def : FlatSignedAtomicPat <GLOBAL_ATOMIC_ADD_X2_RTN, atomic_add_global, i64>;
868def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SUB_X2_RTN, atomic_sub_global, i64>;
869def : FlatSignedAtomicPat <GLOBAL_ATOMIC_INC_X2_RTN, atomic_inc_global, i64>;
870def : FlatSignedAtomicPat <GLOBAL_ATOMIC_DEC_X2_RTN, atomic_dec_global, i64>;
871def : FlatSignedAtomicPat <GLOBAL_ATOMIC_AND_X2_RTN, atomic_and_global, i64>;
872def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMAX_X2_RTN, atomic_max_global, i64>;
873def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMAX_X2_RTN, atomic_umax_global, i64>;
874def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMIN_X2_RTN, atomic_min_global, i64>;
875def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMIN_X2_RTN, atomic_umin_global, i64>;
876def : FlatSignedAtomicPat <GLOBAL_ATOMIC_OR_X2_RTN, atomic_or_global, i64>;
877def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SWAP_X2_RTN, atomic_swap_global, i64>;
878def : FlatSignedAtomicPat <GLOBAL_ATOMIC_CMPSWAP_X2_RTN, AMDGPUatomic_cmp_swap_global, i64, v2i64>;
879def : FlatSignedAtomicPat <GLOBAL_ATOMIC_XOR_X2_RTN, atomic_xor_global, i64>;
880
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000881} // End OtherPredicates = [HasFlatGlobalInsts], AddedComplexity = 10
Matt Arsenault4e309b02017-07-29 01:03:53 +0000882
883
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000884//===----------------------------------------------------------------------===//
885// Target
886//===----------------------------------------------------------------------===//
887
888//===----------------------------------------------------------------------===//
889// CI
890//===----------------------------------------------------------------------===//
891
892class FLAT_Real_ci <bits<7> op, FLAT_Pseudo ps> :
893 FLAT_Real <op, ps>,
894 SIMCInstr <ps.PseudoInstr, SIEncodingFamily.SI> {
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000895 let AssemblerPredicate = isGFX7Only;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000896 let DecoderNamespace="GFX7";
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000897}
898
899def FLAT_LOAD_UBYTE_ci : FLAT_Real_ci <0x8, FLAT_LOAD_UBYTE>;
900def FLAT_LOAD_SBYTE_ci : FLAT_Real_ci <0x9, FLAT_LOAD_SBYTE>;
901def FLAT_LOAD_USHORT_ci : FLAT_Real_ci <0xa, FLAT_LOAD_USHORT>;
902def FLAT_LOAD_SSHORT_ci : FLAT_Real_ci <0xb, FLAT_LOAD_SSHORT>;
903def FLAT_LOAD_DWORD_ci : FLAT_Real_ci <0xc, FLAT_LOAD_DWORD>;
904def FLAT_LOAD_DWORDX2_ci : FLAT_Real_ci <0xd, FLAT_LOAD_DWORDX2>;
905def FLAT_LOAD_DWORDX4_ci : FLAT_Real_ci <0xe, FLAT_LOAD_DWORDX4>;
906def FLAT_LOAD_DWORDX3_ci : FLAT_Real_ci <0xf, FLAT_LOAD_DWORDX3>;
907
908def FLAT_STORE_BYTE_ci : FLAT_Real_ci <0x18, FLAT_STORE_BYTE>;
909def FLAT_STORE_SHORT_ci : FLAT_Real_ci <0x1a, FLAT_STORE_SHORT>;
910def FLAT_STORE_DWORD_ci : FLAT_Real_ci <0x1c, FLAT_STORE_DWORD>;
911def FLAT_STORE_DWORDX2_ci : FLAT_Real_ci <0x1d, FLAT_STORE_DWORDX2>;
912def FLAT_STORE_DWORDX4_ci : FLAT_Real_ci <0x1e, FLAT_STORE_DWORDX4>;
913def FLAT_STORE_DWORDX3_ci : FLAT_Real_ci <0x1f, FLAT_STORE_DWORDX3>;
914
915multiclass FLAT_Real_Atomics_ci <bits<7> op, FLAT_Pseudo ps> {
916 def _ci : FLAT_Real_ci<op, !cast<FLAT_Pseudo>(ps.PseudoInstr)>;
917 def _RTN_ci : FLAT_Real_ci<op, !cast<FLAT_Pseudo>(ps.PseudoInstr # "_RTN")>;
918}
919
920defm FLAT_ATOMIC_SWAP : FLAT_Real_Atomics_ci <0x30, FLAT_ATOMIC_SWAP>;
921defm FLAT_ATOMIC_CMPSWAP : FLAT_Real_Atomics_ci <0x31, FLAT_ATOMIC_CMPSWAP>;
922defm FLAT_ATOMIC_ADD : FLAT_Real_Atomics_ci <0x32, FLAT_ATOMIC_ADD>;
923defm FLAT_ATOMIC_SUB : FLAT_Real_Atomics_ci <0x33, FLAT_ATOMIC_SUB>;
924defm FLAT_ATOMIC_SMIN : FLAT_Real_Atomics_ci <0x35, FLAT_ATOMIC_SMIN>;
925defm FLAT_ATOMIC_UMIN : FLAT_Real_Atomics_ci <0x36, FLAT_ATOMIC_UMIN>;
926defm FLAT_ATOMIC_SMAX : FLAT_Real_Atomics_ci <0x37, FLAT_ATOMIC_SMAX>;
927defm FLAT_ATOMIC_UMAX : FLAT_Real_Atomics_ci <0x38, FLAT_ATOMIC_UMAX>;
928defm FLAT_ATOMIC_AND : FLAT_Real_Atomics_ci <0x39, FLAT_ATOMIC_AND>;
929defm FLAT_ATOMIC_OR : FLAT_Real_Atomics_ci <0x3a, FLAT_ATOMIC_OR>;
930defm FLAT_ATOMIC_XOR : FLAT_Real_Atomics_ci <0x3b, FLAT_ATOMIC_XOR>;
931defm FLAT_ATOMIC_INC : FLAT_Real_Atomics_ci <0x3c, FLAT_ATOMIC_INC>;
932defm FLAT_ATOMIC_DEC : FLAT_Real_Atomics_ci <0x3d, FLAT_ATOMIC_DEC>;
933defm FLAT_ATOMIC_SWAP_X2 : FLAT_Real_Atomics_ci <0x50, FLAT_ATOMIC_SWAP_X2>;
934defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Real_Atomics_ci <0x51, FLAT_ATOMIC_CMPSWAP_X2>;
935defm FLAT_ATOMIC_ADD_X2 : FLAT_Real_Atomics_ci <0x52, FLAT_ATOMIC_ADD_X2>;
936defm FLAT_ATOMIC_SUB_X2 : FLAT_Real_Atomics_ci <0x53, FLAT_ATOMIC_SUB_X2>;
937defm FLAT_ATOMIC_SMIN_X2 : FLAT_Real_Atomics_ci <0x55, FLAT_ATOMIC_SMIN_X2>;
938defm FLAT_ATOMIC_UMIN_X2 : FLAT_Real_Atomics_ci <0x56, FLAT_ATOMIC_UMIN_X2>;
939defm FLAT_ATOMIC_SMAX_X2 : FLAT_Real_Atomics_ci <0x57, FLAT_ATOMIC_SMAX_X2>;
940defm FLAT_ATOMIC_UMAX_X2 : FLAT_Real_Atomics_ci <0x58, FLAT_ATOMIC_UMAX_X2>;
941defm FLAT_ATOMIC_AND_X2 : FLAT_Real_Atomics_ci <0x59, FLAT_ATOMIC_AND_X2>;
942defm FLAT_ATOMIC_OR_X2 : FLAT_Real_Atomics_ci <0x5a, FLAT_ATOMIC_OR_X2>;
943defm FLAT_ATOMIC_XOR_X2 : FLAT_Real_Atomics_ci <0x5b, FLAT_ATOMIC_XOR_X2>;
944defm FLAT_ATOMIC_INC_X2 : FLAT_Real_Atomics_ci <0x5c, FLAT_ATOMIC_INC_X2>;
945defm FLAT_ATOMIC_DEC_X2 : FLAT_Real_Atomics_ci <0x5d, FLAT_ATOMIC_DEC_X2>;
946
947// CI Only flat instructions
948defm FLAT_ATOMIC_FCMPSWAP : FLAT_Real_Atomics_ci <0x3e, FLAT_ATOMIC_FCMPSWAP>;
949defm FLAT_ATOMIC_FMIN : FLAT_Real_Atomics_ci <0x3f, FLAT_ATOMIC_FMIN>;
950defm FLAT_ATOMIC_FMAX : FLAT_Real_Atomics_ci <0x40, FLAT_ATOMIC_FMAX>;
951defm FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_Real_Atomics_ci <0x5e, FLAT_ATOMIC_FCMPSWAP_X2>;
952defm FLAT_ATOMIC_FMIN_X2 : FLAT_Real_Atomics_ci <0x5f, FLAT_ATOMIC_FMIN_X2>;
953defm FLAT_ATOMIC_FMAX_X2 : FLAT_Real_Atomics_ci <0x60, FLAT_ATOMIC_FMAX_X2>;
954
955
956//===----------------------------------------------------------------------===//
957// VI
958//===----------------------------------------------------------------------===//
959
960class FLAT_Real_vi <bits<7> op, FLAT_Pseudo ps> :
961 FLAT_Real <op, ps>,
962 SIMCInstr <ps.PseudoInstr, SIEncodingFamily.VI> {
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000963 let AssemblerPredicate = isGFX8GFX9;
964 let DecoderNamespace = "GFX8";
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000965}
966
Matt Arsenault04004712017-07-20 05:17:54 +0000967multiclass FLAT_Real_AllAddr_vi<bits<7> op> {
968 def _vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(NAME)>;
969 def _SADDR_vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(NAME#"_SADDR")>;
970}
971
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000972def FLAT_LOAD_UBYTE_vi : FLAT_Real_vi <0x10, FLAT_LOAD_UBYTE>;
973def FLAT_LOAD_SBYTE_vi : FLAT_Real_vi <0x11, FLAT_LOAD_SBYTE>;
974def FLAT_LOAD_USHORT_vi : FLAT_Real_vi <0x12, FLAT_LOAD_USHORT>;
975def FLAT_LOAD_SSHORT_vi : FLAT_Real_vi <0x13, FLAT_LOAD_SSHORT>;
976def FLAT_LOAD_DWORD_vi : FLAT_Real_vi <0x14, FLAT_LOAD_DWORD>;
977def FLAT_LOAD_DWORDX2_vi : FLAT_Real_vi <0x15, FLAT_LOAD_DWORDX2>;
978def FLAT_LOAD_DWORDX4_vi : FLAT_Real_vi <0x17, FLAT_LOAD_DWORDX4>;
979def FLAT_LOAD_DWORDX3_vi : FLAT_Real_vi <0x16, FLAT_LOAD_DWORDX3>;
980
981def FLAT_STORE_BYTE_vi : FLAT_Real_vi <0x18, FLAT_STORE_BYTE>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000982def FLAT_STORE_BYTE_D16_HI_vi : FLAT_Real_vi <0x19, FLAT_STORE_BYTE_D16_HI>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000983def FLAT_STORE_SHORT_vi : FLAT_Real_vi <0x1a, FLAT_STORE_SHORT>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000984def FLAT_STORE_SHORT_D16_HI_vi : FLAT_Real_vi <0x1b, FLAT_STORE_SHORT_D16_HI>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000985def FLAT_STORE_DWORD_vi : FLAT_Real_vi <0x1c, FLAT_STORE_DWORD>;
986def FLAT_STORE_DWORDX2_vi : FLAT_Real_vi <0x1d, FLAT_STORE_DWORDX2>;
987def FLAT_STORE_DWORDX4_vi : FLAT_Real_vi <0x1f, FLAT_STORE_DWORDX4>;
988def FLAT_STORE_DWORDX3_vi : FLAT_Real_vi <0x1e, FLAT_STORE_DWORDX3>;
989
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000990def FLAT_LOAD_UBYTE_D16_vi : FLAT_Real_vi <0x20, FLAT_LOAD_UBYTE_D16>;
991def FLAT_LOAD_UBYTE_D16_HI_vi : FLAT_Real_vi <0x21, FLAT_LOAD_UBYTE_D16_HI>;
992def FLAT_LOAD_SBYTE_D16_vi : FLAT_Real_vi <0x22, FLAT_LOAD_SBYTE_D16>;
993def FLAT_LOAD_SBYTE_D16_HI_vi : FLAT_Real_vi <0x23, FLAT_LOAD_SBYTE_D16_HI>;
994def FLAT_LOAD_SHORT_D16_vi : FLAT_Real_vi <0x24, FLAT_LOAD_SHORT_D16>;
995def FLAT_LOAD_SHORT_D16_HI_vi : FLAT_Real_vi <0x25, FLAT_LOAD_SHORT_D16_HI>;
996
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000997multiclass FLAT_Real_Atomics_vi <bits<7> op, FLAT_Pseudo ps> {
998 def _vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(ps.PseudoInstr)>;
999 def _RTN_vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(ps.PseudoInstr # "_RTN")>;
1000}
1001
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +00001002multiclass FLAT_Global_Real_Atomics_vi<bits<7> op> :
1003 FLAT_Real_AllAddr_vi<op> {
1004 def _RTN_vi : FLAT_Real_vi <op, !cast<FLAT_Pseudo>(NAME#"_RTN")>;
1005 def _SADDR_RTN_vi : FLAT_Real_vi <op, !cast<FLAT_Pseudo>(NAME#"_SADDR_RTN")>;
1006}
1007
1008
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001009defm FLAT_ATOMIC_SWAP : FLAT_Real_Atomics_vi <0x40, FLAT_ATOMIC_SWAP>;
1010defm FLAT_ATOMIC_CMPSWAP : FLAT_Real_Atomics_vi <0x41, FLAT_ATOMIC_CMPSWAP>;
1011defm FLAT_ATOMIC_ADD : FLAT_Real_Atomics_vi <0x42, FLAT_ATOMIC_ADD>;
1012defm FLAT_ATOMIC_SUB : FLAT_Real_Atomics_vi <0x43, FLAT_ATOMIC_SUB>;
1013defm FLAT_ATOMIC_SMIN : FLAT_Real_Atomics_vi <0x44, FLAT_ATOMIC_SMIN>;
1014defm FLAT_ATOMIC_UMIN : FLAT_Real_Atomics_vi <0x45, FLAT_ATOMIC_UMIN>;
1015defm FLAT_ATOMIC_SMAX : FLAT_Real_Atomics_vi <0x46, FLAT_ATOMIC_SMAX>;
1016defm FLAT_ATOMIC_UMAX : FLAT_Real_Atomics_vi <0x47, FLAT_ATOMIC_UMAX>;
1017defm FLAT_ATOMIC_AND : FLAT_Real_Atomics_vi <0x48, FLAT_ATOMIC_AND>;
1018defm FLAT_ATOMIC_OR : FLAT_Real_Atomics_vi <0x49, FLAT_ATOMIC_OR>;
1019defm FLAT_ATOMIC_XOR : FLAT_Real_Atomics_vi <0x4a, FLAT_ATOMIC_XOR>;
1020defm FLAT_ATOMIC_INC : FLAT_Real_Atomics_vi <0x4b, FLAT_ATOMIC_INC>;
1021defm FLAT_ATOMIC_DEC : FLAT_Real_Atomics_vi <0x4c, FLAT_ATOMIC_DEC>;
1022defm FLAT_ATOMIC_SWAP_X2 : FLAT_Real_Atomics_vi <0x60, FLAT_ATOMIC_SWAP_X2>;
1023defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Real_Atomics_vi <0x61, FLAT_ATOMIC_CMPSWAP_X2>;
1024defm FLAT_ATOMIC_ADD_X2 : FLAT_Real_Atomics_vi <0x62, FLAT_ATOMIC_ADD_X2>;
1025defm FLAT_ATOMIC_SUB_X2 : FLAT_Real_Atomics_vi <0x63, FLAT_ATOMIC_SUB_X2>;
1026defm FLAT_ATOMIC_SMIN_X2 : FLAT_Real_Atomics_vi <0x64, FLAT_ATOMIC_SMIN_X2>;
1027defm FLAT_ATOMIC_UMIN_X2 : FLAT_Real_Atomics_vi <0x65, FLAT_ATOMIC_UMIN_X2>;
1028defm FLAT_ATOMIC_SMAX_X2 : FLAT_Real_Atomics_vi <0x66, FLAT_ATOMIC_SMAX_X2>;
1029defm FLAT_ATOMIC_UMAX_X2 : FLAT_Real_Atomics_vi <0x67, FLAT_ATOMIC_UMAX_X2>;
1030defm FLAT_ATOMIC_AND_X2 : FLAT_Real_Atomics_vi <0x68, FLAT_ATOMIC_AND_X2>;
1031defm FLAT_ATOMIC_OR_X2 : FLAT_Real_Atomics_vi <0x69, FLAT_ATOMIC_OR_X2>;
1032defm FLAT_ATOMIC_XOR_X2 : FLAT_Real_Atomics_vi <0x6a, FLAT_ATOMIC_XOR_X2>;
1033defm FLAT_ATOMIC_INC_X2 : FLAT_Real_Atomics_vi <0x6b, FLAT_ATOMIC_INC_X2>;
1034defm FLAT_ATOMIC_DEC_X2 : FLAT_Real_Atomics_vi <0x6c, FLAT_ATOMIC_DEC_X2>;
1035
Matt Arsenault04004712017-07-20 05:17:54 +00001036defm GLOBAL_LOAD_UBYTE : FLAT_Real_AllAddr_vi <0x10>;
1037defm GLOBAL_LOAD_SBYTE : FLAT_Real_AllAddr_vi <0x11>;
1038defm GLOBAL_LOAD_USHORT : FLAT_Real_AllAddr_vi <0x12>;
1039defm GLOBAL_LOAD_SSHORT : FLAT_Real_AllAddr_vi <0x13>;
1040defm GLOBAL_LOAD_DWORD : FLAT_Real_AllAddr_vi <0x14>;
1041defm GLOBAL_LOAD_DWORDX2 : FLAT_Real_AllAddr_vi <0x15>;
Matt Arsenault04004712017-07-20 05:17:54 +00001042defm GLOBAL_LOAD_DWORDX3 : FLAT_Real_AllAddr_vi <0x16>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +00001043defm GLOBAL_LOAD_DWORDX4 : FLAT_Real_AllAddr_vi <0x17>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +00001044
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001045defm GLOBAL_LOAD_UBYTE_D16 : FLAT_Real_AllAddr_vi <0x20>;
1046defm GLOBAL_LOAD_UBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x21>;
1047defm GLOBAL_LOAD_SBYTE_D16 : FLAT_Real_AllAddr_vi <0x22>;
1048defm GLOBAL_LOAD_SBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x23>;
1049defm GLOBAL_LOAD_SHORT_D16 : FLAT_Real_AllAddr_vi <0x24>;
1050defm GLOBAL_LOAD_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x25>;
1051
Matt Arsenault04004712017-07-20 05:17:54 +00001052defm GLOBAL_STORE_BYTE : FLAT_Real_AllAddr_vi <0x18>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001053defm GLOBAL_STORE_BYTE_D16_HI : FLAT_Real_AllAddr_vi <0x19>;
Matt Arsenault04004712017-07-20 05:17:54 +00001054defm GLOBAL_STORE_SHORT : FLAT_Real_AllAddr_vi <0x1a>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001055defm GLOBAL_STORE_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x1b>;
Matt Arsenault04004712017-07-20 05:17:54 +00001056defm GLOBAL_STORE_DWORD : FLAT_Real_AllAddr_vi <0x1c>;
1057defm GLOBAL_STORE_DWORDX2 : FLAT_Real_AllAddr_vi <0x1d>;
Matt Arsenault04004712017-07-20 05:17:54 +00001058defm GLOBAL_STORE_DWORDX3 : FLAT_Real_AllAddr_vi <0x1e>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +00001059defm GLOBAL_STORE_DWORDX4 : FLAT_Real_AllAddr_vi <0x1f>;
1060
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +00001061
1062defm GLOBAL_ATOMIC_SWAP : FLAT_Global_Real_Atomics_vi <0x40>;
1063defm GLOBAL_ATOMIC_CMPSWAP : FLAT_Global_Real_Atomics_vi <0x41>;
1064defm GLOBAL_ATOMIC_ADD : FLAT_Global_Real_Atomics_vi <0x42>;
1065defm GLOBAL_ATOMIC_SUB : FLAT_Global_Real_Atomics_vi <0x43>;
1066defm GLOBAL_ATOMIC_SMIN : FLAT_Global_Real_Atomics_vi <0x44>;
1067defm GLOBAL_ATOMIC_UMIN : FLAT_Global_Real_Atomics_vi <0x45>;
1068defm GLOBAL_ATOMIC_SMAX : FLAT_Global_Real_Atomics_vi <0x46>;
1069defm GLOBAL_ATOMIC_UMAX : FLAT_Global_Real_Atomics_vi <0x47>;
1070defm GLOBAL_ATOMIC_AND : FLAT_Global_Real_Atomics_vi <0x48>;
1071defm GLOBAL_ATOMIC_OR : FLAT_Global_Real_Atomics_vi <0x49>;
1072defm GLOBAL_ATOMIC_XOR : FLAT_Global_Real_Atomics_vi <0x4a>;
1073defm GLOBAL_ATOMIC_INC : FLAT_Global_Real_Atomics_vi <0x4b>;
1074defm GLOBAL_ATOMIC_DEC : FLAT_Global_Real_Atomics_vi <0x4c>;
1075defm GLOBAL_ATOMIC_SWAP_X2 : FLAT_Global_Real_Atomics_vi <0x60>;
1076defm GLOBAL_ATOMIC_CMPSWAP_X2 : FLAT_Global_Real_Atomics_vi <0x61>;
1077defm GLOBAL_ATOMIC_ADD_X2 : FLAT_Global_Real_Atomics_vi <0x62>;
1078defm GLOBAL_ATOMIC_SUB_X2 : FLAT_Global_Real_Atomics_vi <0x63>;
1079defm GLOBAL_ATOMIC_SMIN_X2 : FLAT_Global_Real_Atomics_vi <0x64>;
1080defm GLOBAL_ATOMIC_UMIN_X2 : FLAT_Global_Real_Atomics_vi <0x65>;
1081defm GLOBAL_ATOMIC_SMAX_X2 : FLAT_Global_Real_Atomics_vi <0x66>;
1082defm GLOBAL_ATOMIC_UMAX_X2 : FLAT_Global_Real_Atomics_vi <0x67>;
1083defm GLOBAL_ATOMIC_AND_X2 : FLAT_Global_Real_Atomics_vi <0x68>;
1084defm GLOBAL_ATOMIC_OR_X2 : FLAT_Global_Real_Atomics_vi <0x69>;
1085defm GLOBAL_ATOMIC_XOR_X2 : FLAT_Global_Real_Atomics_vi <0x6a>;
1086defm GLOBAL_ATOMIC_INC_X2 : FLAT_Global_Real_Atomics_vi <0x6b>;
1087defm GLOBAL_ATOMIC_DEC_X2 : FLAT_Global_Real_Atomics_vi <0x6c>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +00001088
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001089defm SCRATCH_LOAD_UBYTE : FLAT_Real_AllAddr_vi <0x10>;
1090defm SCRATCH_LOAD_SBYTE : FLAT_Real_AllAddr_vi <0x11>;
1091defm SCRATCH_LOAD_USHORT : FLAT_Real_AllAddr_vi <0x12>;
1092defm SCRATCH_LOAD_SSHORT : FLAT_Real_AllAddr_vi <0x13>;
1093defm SCRATCH_LOAD_DWORD : FLAT_Real_AllAddr_vi <0x14>;
1094defm SCRATCH_LOAD_DWORDX2 : FLAT_Real_AllAddr_vi <0x15>;
1095defm SCRATCH_LOAD_DWORDX3 : FLAT_Real_AllAddr_vi <0x16>;
1096defm SCRATCH_LOAD_DWORDX4 : FLAT_Real_AllAddr_vi <0x17>;
1097defm SCRATCH_STORE_BYTE : FLAT_Real_AllAddr_vi <0x18>;
1098defm SCRATCH_STORE_BYTE_D16_HI : FLAT_Real_AllAddr_vi <0x19>;
1099defm SCRATCH_LOAD_UBYTE_D16 : FLAT_Real_AllAddr_vi <0x20>;
1100defm SCRATCH_LOAD_UBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x21>;
1101defm SCRATCH_LOAD_SBYTE_D16 : FLAT_Real_AllAddr_vi <0x22>;
1102defm SCRATCH_LOAD_SBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x23>;
1103defm SCRATCH_LOAD_SHORT_D16 : FLAT_Real_AllAddr_vi <0x24>;
1104defm SCRATCH_LOAD_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x25>;
1105defm SCRATCH_STORE_SHORT : FLAT_Real_AllAddr_vi <0x1a>;
1106defm SCRATCH_STORE_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x1b>;
1107defm SCRATCH_STORE_DWORD : FLAT_Real_AllAddr_vi <0x1c>;
1108defm SCRATCH_STORE_DWORDX2 : FLAT_Real_AllAddr_vi <0x1d>;
1109defm SCRATCH_STORE_DWORDX3 : FLAT_Real_AllAddr_vi <0x1e>;
1110defm SCRATCH_STORE_DWORDX4 : FLAT_Real_AllAddr_vi <0x1f>;