Jia Liu | 9f61011 | 2012-02-17 08:55:11 +0000 | [diff] [blame] | 1 | //===-- MipsInstPrinter.cpp - Convert Mips MCInst to assembly syntax ------===// |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an Mips MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 14 | #include "MipsInstPrinter.h" |
Petar Jovanovic | a5da588 | 2014-02-04 18:41:57 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/MipsMCExpr.h" |
Chandler Carruth | 442f784 | 2014-03-04 10:07:28 +0000 | [diff] [blame] | 16 | #include "MipsInstrInfo.h" |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/StringExtras.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCExpr.h" |
| 19 | #include "llvm/MC/MCInst.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInstrInfo.h" |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCSymbol.h" |
Benjamin Kramer | dbdff47 | 2011-07-08 20:18:13 +0000 | [diff] [blame] | 22 | #include "llvm/Support/ErrorHandling.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 23 | #include "llvm/Support/raw_ostream.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 24 | using namespace llvm; |
| 25 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 26 | #define DEBUG_TYPE "asm-printer" |
| 27 | |
Jack Carter | 9c1a027 | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 28 | #define PRINT_ALIAS_INSTR |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 29 | #include "MipsGenAsmWriter.inc" |
| 30 | |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 31 | template<unsigned R> |
| 32 | static bool isReg(const MCInst &MI, unsigned OpNo) { |
| 33 | assert(MI.getOperand(OpNo).isReg() && "Register operand expected."); |
| 34 | return MI.getOperand(OpNo).getReg() == R; |
| 35 | } |
| 36 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 37 | const char* Mips::MipsFCCToString(Mips::CondCode CC) { |
| 38 | switch (CC) { |
| 39 | case FCOND_F: |
| 40 | case FCOND_T: return "f"; |
| 41 | case FCOND_UN: |
| 42 | case FCOND_OR: return "un"; |
| 43 | case FCOND_OEQ: |
| 44 | case FCOND_UNE: return "eq"; |
| 45 | case FCOND_UEQ: |
| 46 | case FCOND_ONE: return "ueq"; |
| 47 | case FCOND_OLT: |
| 48 | case FCOND_UGE: return "olt"; |
| 49 | case FCOND_ULT: |
| 50 | case FCOND_OGE: return "ult"; |
| 51 | case FCOND_OLE: |
| 52 | case FCOND_UGT: return "ole"; |
| 53 | case FCOND_ULE: |
| 54 | case FCOND_OGT: return "ule"; |
| 55 | case FCOND_SF: |
| 56 | case FCOND_ST: return "sf"; |
| 57 | case FCOND_NGLE: |
| 58 | case FCOND_GLE: return "ngle"; |
| 59 | case FCOND_SEQ: |
| 60 | case FCOND_SNE: return "seq"; |
| 61 | case FCOND_NGL: |
| 62 | case FCOND_GL: return "ngl"; |
| 63 | case FCOND_LT: |
| 64 | case FCOND_NLT: return "lt"; |
| 65 | case FCOND_NGE: |
| 66 | case FCOND_GE: return "nge"; |
| 67 | case FCOND_LE: |
| 68 | case FCOND_NLE: return "le"; |
| 69 | case FCOND_NGT: |
| 70 | case FCOND_GT: return "ngt"; |
| 71 | } |
Benjamin Kramer | dbdff47 | 2011-07-08 20:18:13 +0000 | [diff] [blame] | 72 | llvm_unreachable("Impossible condition code!"); |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 73 | } |
| 74 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 75 | void MipsInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
Benjamin Kramer | 20baffb | 2011-11-06 20:37:06 +0000 | [diff] [blame] | 76 | OS << '$' << StringRef(getRegisterName(RegNo)).lower(); |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 79 | void MipsInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 80 | StringRef Annot, const MCSubtargetInfo &STI) { |
Akira Hatanaka | 7d33c78 | 2012-07-05 19:26:38 +0000 | [diff] [blame] | 81 | switch (MI->getOpcode()) { |
| 82 | default: |
| 83 | break; |
| 84 | case Mips::RDHWR: |
| 85 | case Mips::RDHWR64: |
| 86 | O << "\t.set\tpush\n"; |
| 87 | O << "\t.set\tmips32r2\n"; |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 88 | break; |
| 89 | case Mips::Save16: |
Reed Kotler | 5bde5c3 | 2013-12-11 03:32:44 +0000 | [diff] [blame] | 90 | O << "\tsave\t"; |
| 91 | printSaveRestore(MI, O); |
| 92 | O << " # 16 bit inst\n"; |
| 93 | return; |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 94 | case Mips::SaveX16: |
| 95 | O << "\tsave\t"; |
| 96 | printSaveRestore(MI, O); |
| 97 | O << "\n"; |
| 98 | return; |
| 99 | case Mips::Restore16: |
Reed Kotler | 5bde5c3 | 2013-12-11 03:32:44 +0000 | [diff] [blame] | 100 | O << "\trestore\t"; |
| 101 | printSaveRestore(MI, O); |
| 102 | O << " # 16 bit inst\n"; |
| 103 | return; |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 104 | case Mips::RestoreX16: |
| 105 | O << "\trestore\t"; |
| 106 | printSaveRestore(MI, O); |
| 107 | O << "\n"; |
| 108 | return; |
Akira Hatanaka | 7d33c78 | 2012-07-05 19:26:38 +0000 | [diff] [blame] | 109 | } |
| 110 | |
Jack Carter | 9c1a027 | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 111 | // Try to print any aliases first. |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 112 | if (!printAliasInstr(MI, O) && !printAlias(*MI, O)) |
Jack Carter | 9c1a027 | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 113 | printInstruction(MI, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 114 | printAnnotation(O, Annot); |
Akira Hatanaka | 7d33c78 | 2012-07-05 19:26:38 +0000 | [diff] [blame] | 115 | |
| 116 | switch (MI->getOpcode()) { |
| 117 | default: |
| 118 | break; |
| 119 | case Mips::RDHWR: |
| 120 | case Mips::RDHWR64: |
| 121 | O << "\n\t.set\tpop"; |
| 122 | } |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | void MipsInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
| 126 | raw_ostream &O) { |
| 127 | const MCOperand &Op = MI->getOperand(OpNo); |
| 128 | if (Op.isReg()) { |
| 129 | printRegName(O, Op.getReg()); |
| 130 | return; |
| 131 | } |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 132 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 133 | if (Op.isImm()) { |
Simon Atanasyan | 58ee875 | 2016-03-17 10:43:36 +0000 | [diff] [blame] | 134 | O << formatImm(Op.getImm()); |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 135 | return; |
| 136 | } |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 137 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 138 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Daniel Sanders | 6ba3dd6 | 2016-06-03 09:53:06 +0000 | [diff] [blame] | 139 | Op.getExpr()->print(O, &MAI, true); |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Daniel Sanders | 03a8d2f | 2016-02-29 16:06:38 +0000 | [diff] [blame] | 142 | template <unsigned Bits, unsigned Offset> |
| 143 | void MipsInstPrinter::printUImm(const MCInst *MI, int opNum, raw_ostream &O) { |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 144 | const MCOperand &MO = MI->getOperand(opNum); |
Daniel Sanders | 03a8d2f | 2016-02-29 16:06:38 +0000 | [diff] [blame] | 145 | if (MO.isImm()) { |
| 146 | uint64_t Imm = MO.getImm(); |
| 147 | Imm -= Offset; |
| 148 | Imm &= (1 << Bits) - 1; |
| 149 | Imm += Offset; |
Simon Atanasyan | 58ee875 | 2016-03-17 10:43:36 +0000 | [diff] [blame] | 150 | O << formatImm(Imm); |
Daniel Sanders | 03a8d2f | 2016-02-29 16:06:38 +0000 | [diff] [blame] | 151 | return; |
| 152 | } |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 153 | |
Daniel Sanders | 03a8d2f | 2016-02-29 16:06:38 +0000 | [diff] [blame] | 154 | printOperand(MI, opNum, O); |
Daniel Sanders | 7e51fe1 | 2013-09-27 11:48:57 +0000 | [diff] [blame] | 155 | } |
| 156 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 157 | void MipsInstPrinter:: |
| 158 | printMemOperand(const MCInst *MI, int opNum, raw_ostream &O) { |
| 159 | // Load/Store memory operands -- imm($reg) |
| 160 | // If PIC target the target is loaded as the |
| 161 | // pattern lw $25,%call16($28) |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 162 | |
| 163 | // opNum can be invalid if instruction had reglist as operand. |
| 164 | // MemOperand is always last operand of instruction (base + offset). |
| 165 | switch (MI->getOpcode()) { |
| 166 | default: |
| 167 | break; |
| 168 | case Mips::SWM32_MM: |
| 169 | case Mips::LWM32_MM: |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 170 | case Mips::SWM16_MM: |
Zlatko Buljan | 797c2ae | 2015-11-12 13:21:33 +0000 | [diff] [blame] | 171 | case Mips::SWM16_MMR6: |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 172 | case Mips::LWM16_MM: |
Zlatko Buljan | 797c2ae | 2015-11-12 13:21:33 +0000 | [diff] [blame] | 173 | case Mips::LWM16_MMR6: |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 174 | opNum = MI->getNumOperands() - 2; |
| 175 | break; |
| 176 | } |
| 177 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 178 | printOperand(MI, opNum+1, O); |
| 179 | O << "("; |
| 180 | printOperand(MI, opNum, O); |
| 181 | O << ")"; |
| 182 | } |
| 183 | |
| 184 | void MipsInstPrinter:: |
| 185 | printMemOperandEA(const MCInst *MI, int opNum, raw_ostream &O) { |
| 186 | // when using stack locations for not load/store instructions |
| 187 | // print the same way as all normal 3 operand instructions. |
| 188 | printOperand(MI, opNum, O); |
| 189 | O << ", "; |
| 190 | printOperand(MI, opNum+1, O); |
| 191 | return; |
| 192 | } |
| 193 | |
| 194 | void MipsInstPrinter:: |
Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 195 | printFCCOperand(const MCInst *MI, int opNum, raw_ostream &O) { |
| 196 | const MCOperand& MO = MI->getOperand(opNum); |
| 197 | O << MipsFCCToString((Mips::CondCode)MO.getImm()); |
| 198 | } |
| 199 | |
| 200 | void MipsInstPrinter:: |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 201 | printRegisterPair(const MCInst *MI, int opNum, raw_ostream &O) { |
| 202 | printRegName(O, MI->getOperand(opNum).getReg()); |
| 203 | } |
| 204 | |
| 205 | void MipsInstPrinter:: |
Daniel Sanders | 2630718 | 2013-09-24 14:20:00 +0000 | [diff] [blame] | 206 | printSHFMask(const MCInst *MI, int opNum, raw_ostream &O) { |
| 207 | llvm_unreachable("TODO"); |
| 208 | } |
| 209 | |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 210 | bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI, |
| 211 | unsigned OpNo, raw_ostream &OS) { |
| 212 | OS << "\t" << Str << "\t"; |
| 213 | printOperand(&MI, OpNo, OS); |
| 214 | return true; |
| 215 | } |
| 216 | |
| 217 | bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI, |
| 218 | unsigned OpNo0, unsigned OpNo1, |
| 219 | raw_ostream &OS) { |
| 220 | printAlias(Str, MI, OpNo0, OS); |
| 221 | OS << ", "; |
| 222 | printOperand(&MI, OpNo1, OS); |
| 223 | return true; |
| 224 | } |
| 225 | |
| 226 | bool MipsInstPrinter::printAlias(const MCInst &MI, raw_ostream &OS) { |
| 227 | switch (MI.getOpcode()) { |
| 228 | case Mips::BEQ: |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 229 | case Mips::BEQ_MM: |
Akira Hatanaka | 2c544d8 | 2013-09-06 23:40:15 +0000 | [diff] [blame] | 230 | // beq $zero, $zero, $L2 => b $L2 |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame] | 231 | // beq $r0, $zero, $L2 => beqz $r0, $L2 |
Akira Hatanaka | 92ec3bd | 2013-09-07 00:26:26 +0000 | [diff] [blame] | 232 | return (isReg<Mips::ZERO>(MI, 0) && isReg<Mips::ZERO>(MI, 1) && |
| 233 | printAlias("b", MI, 2, OS)) || |
| 234 | (isReg<Mips::ZERO>(MI, 1) && printAlias("beqz", MI, 0, 2, OS)); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 235 | case Mips::BEQ64: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame] | 236 | // beq $r0, $zero, $L2 => beqz $r0, $L2 |
| 237 | return isReg<Mips::ZERO_64>(MI, 1) && printAlias("beqz", MI, 0, 2, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 238 | case Mips::BNE: |
Hrvoje Varga | 2db00ce | 2016-07-22 07:18:33 +0000 | [diff] [blame] | 239 | case Mips::BNE_MM: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame] | 240 | // bne $r0, $zero, $L2 => bnez $r0, $L2 |
| 241 | return isReg<Mips::ZERO>(MI, 1) && printAlias("bnez", MI, 0, 2, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 242 | case Mips::BNE64: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame] | 243 | // bne $r0, $zero, $L2 => bnez $r0, $L2 |
| 244 | return isReg<Mips::ZERO_64>(MI, 1) && printAlias("bnez", MI, 0, 2, OS); |
Akira Hatanaka | 5973e83 | 2013-07-30 20:24:24 +0000 | [diff] [blame] | 245 | case Mips::BGEZAL: |
| 246 | // bgezal $zero, $L1 => bal $L1 |
| 247 | return isReg<Mips::ZERO>(MI, 0) && printAlias("bal", MI, 1, OS); |
Akira Hatanaka | 1fb1b8b | 2013-07-26 20:13:47 +0000 | [diff] [blame] | 248 | case Mips::BC1T: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame] | 249 | // bc1t $fcc0, $L1 => bc1t $L1 |
| 250 | return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1t", MI, 1, OS); |
Akira Hatanaka | 1fb1b8b | 2013-07-26 20:13:47 +0000 | [diff] [blame] | 251 | case Mips::BC1F: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame] | 252 | // bc1f $fcc0, $L1 => bc1f $L1 |
| 253 | return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1f", MI, 1, OS); |
Akira Hatanaka | 34a32c0 | 2013-08-06 22:20:40 +0000 | [diff] [blame] | 254 | case Mips::JALR: |
| 255 | // jalr $ra, $r1 => jalr $r1 |
| 256 | return isReg<Mips::RA>(MI, 0) && printAlias("jalr", MI, 1, OS); |
| 257 | case Mips::JALR64: |
| 258 | // jalr $ra, $r1 => jalr $r1 |
| 259 | return isReg<Mips::RA_64>(MI, 0) && printAlias("jalr", MI, 1, OS); |
Akira Hatanaka | e2a39e7 | 2013-08-06 22:35:29 +0000 | [diff] [blame] | 260 | case Mips::NOR: |
Akira Hatanaka | 39f915b5 | 2013-08-21 01:18:46 +0000 | [diff] [blame] | 261 | case Mips::NOR_MM: |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 262 | case Mips::NOR_MMR6: |
Akira Hatanaka | e2a39e7 | 2013-08-06 22:35:29 +0000 | [diff] [blame] | 263 | // nor $r0, $r1, $zero => not $r0, $r1 |
| 264 | return isReg<Mips::ZERO>(MI, 2) && printAlias("not", MI, 0, 1, OS); |
| 265 | case Mips::NOR64: |
| 266 | // nor $r0, $r1, $zero => not $r0, $r1 |
| 267 | return isReg<Mips::ZERO_64>(MI, 2) && printAlias("not", MI, 0, 1, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 268 | case Mips::OR: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame] | 269 | // or $r0, $r1, $zero => move $r0, $r1 |
| 270 | return isReg<Mips::ZERO>(MI, 2) && printAlias("move", MI, 0, 1, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 271 | default: return false; |
| 272 | } |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 273 | } |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 274 | |
| 275 | void MipsInstPrinter::printSaveRestore(const MCInst *MI, raw_ostream &O) { |
| 276 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 277 | if (i != 0) O << ", "; |
| 278 | if (MI->getOperand(i).isReg()) |
| 279 | printRegName(O, MI->getOperand(i).getReg()); |
| 280 | else |
Daniel Sanders | 03a8d2f | 2016-02-29 16:06:38 +0000 | [diff] [blame] | 281 | printUImm<16>(MI, i, O); |
Reed Kotler | e0a34ee | 2013-12-08 16:51:52 +0000 | [diff] [blame] | 282 | } |
| 283 | } |
| 284 | |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 285 | void MipsInstPrinter:: |
| 286 | printRegisterList(const MCInst *MI, int opNum, raw_ostream &O) { |
| 287 | // - 2 because register List is always first operand of instruction and it is |
| 288 | // always followed by memory operand (base + offset). |
| 289 | for (int i = opNum, e = MI->getNumOperands() - 2; i != e; ++i) { |
| 290 | if (i != opNum) |
| 291 | O << ", "; |
| 292 | printRegName(O, MI->getOperand(i).getReg()); |
| 293 | } |
| 294 | } |