blob: 49ebbfb1d9106ea3debd538d435a2982d0775a0f [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARMISelLowering.h"
Eric Christopher1c069172010-09-10 22:42:06 +000016#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000019#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000022#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
25#include "llvm/ADT/StringExtras.h"
Pete Cooperef21bd42015-03-04 01:24:11 +000026#include "llvm/ADT/StringSwitch.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000027#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000028#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Bill Wendling202803e2011-10-05 00:02:33 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/Function.h"
40#include "llvm/IR/GlobalValue.h"
Tim Northover037f26f22014-04-17 18:22:47 +000041#include "llvm/IR/IRBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/Instruction.h"
43#include "llvm/IR/Instructions.h"
John Brawn0dbcd652015-03-18 12:01:59 +000044#include "llvm/IR/IntrinsicInst.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000045#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000046#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000047#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000048#include "llvm/Support/CommandLine.h"
Oliver Stannardc24f2172014-05-09 14:01:47 +000049#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000054#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "arm-isel"
58
Dale Johannesend679ff72010-06-03 21:09:53 +000059STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000060STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000061STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000062
Evan Chengf128bdc2010-06-16 07:35:02 +000063static cl::opt<bool>
64ARMInterworking("arm-interworking", cl::Hidden,
65 cl::desc("Enable / disable ARM interworking (for debugging only)"),
66 cl::init(true));
67
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000068namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000069 class ARMCCState : public CCState {
70 public:
71 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000072 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
73 ParmContext PC)
74 : CCState(CC, isVarArg, MF, locs, C) {
Cameron Zwarich89019782011-06-10 20:59:24 +000075 assert(((PC == Call) || (PC == Prologue)) &&
76 "ARMCCState users must specify whether their context is call"
77 "or prologue generation.");
78 CallOrPrologue = PC;
79 }
80 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +000081}
Cameron Zwarich89019782011-06-10 20:59:24 +000082
Stuart Hastings45fe3c32011-04-20 16:47:52 +000083// The APCS parameter registers.
Craig Topper840beec2014-04-04 05:16:06 +000084static const MCPhysReg GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000085 ARM::R0, ARM::R1, ARM::R2, ARM::R3
86};
87
Craig Topper4fa625f2012-08-12 03:16:37 +000088void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
89 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000090 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000091 setOperationAction(ISD::LOAD, VT, Promote);
92 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000093
Craig Topper4fa625f2012-08-12 03:16:37 +000094 setOperationAction(ISD::STORE, VT, Promote);
95 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000096 }
97
Craig Topper4fa625f2012-08-12 03:16:37 +000098 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +000099 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000100 setOperationAction(ISD::SETCC, VT, Custom);
101 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
102 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000103 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000104 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
105 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
106 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
107 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000108 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
110 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
111 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
112 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000113 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000114 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
115 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
116 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
117 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
118 setOperationAction(ISD::SELECT, VT, Expand);
119 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000120 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000121 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000122 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000123 setOperationAction(ISD::SHL, VT, Custom);
124 setOperationAction(ISD::SRA, VT, Custom);
125 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000126 }
127
128 // Promote all bit-wise operations.
129 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000130 setOperationAction(ISD::AND, VT, Promote);
131 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
132 setOperationAction(ISD::OR, VT, Promote);
133 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
134 setOperationAction(ISD::XOR, VT, Promote);
135 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000136 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000137
138 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000139 setOperationAction(ISD::SDIV, VT, Expand);
140 setOperationAction(ISD::UDIV, VT, Expand);
141 setOperationAction(ISD::FDIV, VT, Expand);
142 setOperationAction(ISD::SREM, VT, Expand);
143 setOperationAction(ISD::UREM, VT, Expand);
144 setOperationAction(ISD::FREM, VT, Expand);
James Molloya6702e22015-07-17 17:10:55 +0000145
146 if (VT.isInteger()) {
147 setOperationAction(ISD::SABSDIFF, VT, Legal);
148 setOperationAction(ISD::UABSDIFF, VT, Legal);
149 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000150}
151
Craig Topper4fa625f2012-08-12 03:16:37 +0000152void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000153 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000154 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000155}
156
Craig Topper4fa625f2012-08-12 03:16:37 +0000157void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Jakob Stoklund Olesen20912062014-01-14 06:18:34 +0000158 addRegisterClass(VT, &ARM::DPairRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000159 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000160}
161
Eric Christopher1889fdc2015-01-29 00:19:39 +0000162ARMTargetLowering::ARMTargetLowering(const TargetMachine &TM,
163 const ARMSubtarget &STI)
164 : TargetLowering(TM), Subtarget(&STI) {
165 RegInfo = Subtarget->getRegisterInfo();
166 Itins = Subtarget->getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000167
Duncan Sandsf2641e12011-09-06 19:07:46 +0000168 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
169
Tim Northoverd6a729b2014-01-06 14:28:05 +0000170 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000172 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
Eric Christopher824f42f2015-05-12 01:26:05 +0000173 Subtarget->hasARMOps() && !Subtarget->useSoftFloat()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000174 // Single-precision floating-point arithmetic.
175 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
176 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
177 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
178 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000179
Evan Chengc9f22fd12007-04-27 08:15:43 +0000180 // Double-precision floating-point arithmetic.
181 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
182 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
183 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
184 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng143576d2007-01-31 09:30:58 +0000185
Evan Chengc9f22fd12007-04-27 08:15:43 +0000186 // Single-precision comparisons.
187 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
188 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
189 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
190 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
191 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
192 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
193 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
194 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000195
Evan Chengc9f22fd12007-04-27 08:15:43 +0000196 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng143576d2007-01-31 09:30:58 +0000204
Evan Chengc9f22fd12007-04-27 08:15:43 +0000205 // Double-precision comparisons.
206 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
207 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
208 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
209 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
210 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
211 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
212 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
213 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000214
Evan Chengc9f22fd12007-04-27 08:15:43 +0000215 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Cheng10043e22007-01-19 07:51:42 +0000223
Evan Chengc9f22fd12007-04-27 08:15:43 +0000224 // Floating-point to integer conversions.
225 // i64 conversions are done via library routines even when generating VFP
226 // instructions, so use the same ones.
227 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
228 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
229 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
230 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000231
Evan Chengc9f22fd12007-04-27 08:15:43 +0000232 // Conversions between floating types.
233 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
234 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
235
236 // Integer to floating-point conversions.
237 // i64 conversions are done via library routines even when generating VFP
238 // instructions, so use the same ones.
Bob Wilsondc40d5a2009-03-20 23:16:43 +0000239 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
240 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengc9f22fd12007-04-27 08:15:43 +0000241 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
242 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
243 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
244 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
245 }
Evan Cheng10043e22007-01-19 07:51:42 +0000246 }
247
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000248 // These libcalls are not available in 32-bit.
Craig Topper062a2ba2014-04-25 05:30:21 +0000249 setLibcallName(RTLIB::SHL_I128, nullptr);
250 setLibcallName(RTLIB::SRL_I128, nullptr);
251 setLibcallName(RTLIB::SRA_I128, nullptr);
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000252
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000253 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetMachO() &&
254 !Subtarget->isTargetWindows()) {
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000255 static const struct {
256 const RTLIB::Libcall Op;
257 const char * const Name;
258 const CallingConv::ID CC;
259 const ISD::CondCode Cond;
260 } LibraryCalls[] = {
261 // Double-precision floating-point arithmetic helper functions
262 // RTABI chapter 4.1.2, Table 2
263 { RTLIB::ADD_F64, "__aeabi_dadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
264 { RTLIB::DIV_F64, "__aeabi_ddiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
265 { RTLIB::MUL_F64, "__aeabi_dmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
266 { RTLIB::SUB_F64, "__aeabi_dsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000267
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000268 // Double-precision floating-point comparison helper functions
269 // RTABI chapter 4.1.2, Table 3
270 { RTLIB::OEQ_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
271 { RTLIB::UNE_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
272 { RTLIB::OLT_F64, "__aeabi_dcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
273 { RTLIB::OLE_F64, "__aeabi_dcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
274 { RTLIB::OGE_F64, "__aeabi_dcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
275 { RTLIB::OGT_F64, "__aeabi_dcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
276 { RTLIB::UO_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
277 { RTLIB::O_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000278
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 { RTLIB::ADD_F32, "__aeabi_fadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
282 { RTLIB::DIV_F32, "__aeabi_fdiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
283 { RTLIB::MUL_F32, "__aeabi_fmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
284 { RTLIB::SUB_F32, "__aeabi_fsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000285
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000286 // Single-precision floating-point comparison helper functions
287 // RTABI chapter 4.1.2, Table 5
288 { RTLIB::OEQ_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
289 { RTLIB::UNE_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
290 { RTLIB::OLT_F32, "__aeabi_fcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
291 { RTLIB::OLE_F32, "__aeabi_fcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
292 { RTLIB::OGE_F32, "__aeabi_fcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
293 { RTLIB::OGT_F32, "__aeabi_fcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
294 { RTLIB::UO_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
295 { RTLIB::O_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000296
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000297 // Floating-point to integer conversions.
298 // RTABI chapter 4.1.2, Table 6
299 { RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
300 { RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
301 { RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
302 { RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
303 { RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
304 { RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
305 { RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
306 { RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000307
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000308 // Conversions between floating types.
309 // RTABI chapter 4.1.2, Table 7
310 { RTLIB::FPROUND_F64_F32, "__aeabi_d2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000311 { RTLIB::FPROUND_F64_F16, "__aeabi_d2h", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Chad Rosierad7c9102014-08-23 18:29:43 +0000312 { RTLIB::FPEXT_F32_F64, "__aeabi_f2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000313
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000314 // Integer to floating-point conversions.
315 // RTABI chapter 4.1.2, Table 8
316 { RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
317 { RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
318 { RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
319 { RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
320 { RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
321 { RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
322 { RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
323 { RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000324
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000325 // Long long helper functions
326 // RTABI chapter 4.2, Table 9
Chad Rosierad7c9102014-08-23 18:29:43 +0000327 { RTLIB::MUL_I64, "__aeabi_lmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
328 { RTLIB::SHL_I64, "__aeabi_llsl", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
329 { RTLIB::SRL_I64, "__aeabi_llsr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
330 { RTLIB::SRA_I64, "__aeabi_lasr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000331
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000332 // Integer division functions
333 // RTABI chapter 4.3.1
Chad Rosierad7c9102014-08-23 18:29:43 +0000334 { RTLIB::SDIV_I8, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
335 { RTLIB::SDIV_I16, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
336 { RTLIB::SDIV_I32, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
337 { RTLIB::SDIV_I64, "__aeabi_ldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
338 { RTLIB::UDIV_I8, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
339 { RTLIB::UDIV_I16, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
340 { RTLIB::UDIV_I32, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
341 { RTLIB::UDIV_I64, "__aeabi_uldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Renato Golin4cd51872011-05-22 21:41:23 +0000342
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000343 // Memory operations
344 // RTABI chapter 4.3.4
345 { RTLIB::MEMCPY, "__aeabi_memcpy", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
346 { RTLIB::MEMMOVE, "__aeabi_memmove", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
347 { RTLIB::MEMSET, "__aeabi_memset", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
348 };
349
350 for (const auto &LC : LibraryCalls) {
351 setLibcallName(LC.Op, LC.Name);
352 setLibcallCallingConv(LC.Op, LC.CC);
353 if (LC.Cond != ISD::SETCC_INVALID)
354 setCmpLibcallCC(LC.Op, LC.Cond);
355 }
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000356 }
357
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000358 if (Subtarget->isTargetWindows()) {
359 static const struct {
360 const RTLIB::Libcall Op;
361 const char * const Name;
362 const CallingConv::ID CC;
363 } LibraryCalls[] = {
364 { RTLIB::FPTOSINT_F32_I64, "__stoi64", CallingConv::ARM_AAPCS_VFP },
365 { RTLIB::FPTOSINT_F64_I64, "__dtoi64", CallingConv::ARM_AAPCS_VFP },
366 { RTLIB::FPTOUINT_F32_I64, "__stou64", CallingConv::ARM_AAPCS_VFP },
367 { RTLIB::FPTOUINT_F64_I64, "__dtou64", CallingConv::ARM_AAPCS_VFP },
368 { RTLIB::SINTTOFP_I64_F32, "__i64tos", CallingConv::ARM_AAPCS_VFP },
369 { RTLIB::SINTTOFP_I64_F64, "__i64tod", CallingConv::ARM_AAPCS_VFP },
370 { RTLIB::UINTTOFP_I64_F32, "__u64tos", CallingConv::ARM_AAPCS_VFP },
371 { RTLIB::UINTTOFP_I64_F64, "__u64tod", CallingConv::ARM_AAPCS_VFP },
372 };
373
374 for (const auto &LC : LibraryCalls) {
375 setLibcallName(LC.Op, LC.Name);
376 setLibcallCallingConv(LC.Op, LC.CC);
377 }
378 }
379
Bob Wilsonbc158992011-10-07 16:59:21 +0000380 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000381 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000382 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
383 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
384 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
385 }
386
Oliver Stannard11790b22014-08-11 09:12:32 +0000387 // The half <-> float conversion functions are always soft-float, but are
388 // needed for some targets which use a hard-float calling convention by
389 // default.
390 if (Subtarget->isAAPCS_ABI()) {
391 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_AAPCS);
393 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_AAPCS);
394 } else {
395 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_APCS);
396 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_APCS);
397 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_APCS);
398 }
399
David Goodwin22c2fba2009-07-08 23:10:31 +0000400 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000401 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000402 else
Craig Topperc7242e02012-04-20 07:30:17 +0000403 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Eric Christopher824f42f2015-05-12 01:26:05 +0000404 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000405 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000406 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000407 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Evan Cheng10043e22007-01-19 07:51:42 +0000408 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000409
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000410 for (MVT VT : MVT::vector_valuetypes()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000411 for (MVT InnerVT : MVT::vector_valuetypes()) {
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000412 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000413 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
414 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
415 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
416 }
Benjamin Kramer4dae5982014-04-26 12:06:28 +0000417
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000418 setOperationAction(ISD::MULHS, VT, Expand);
419 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
420 setOperationAction(ISD::MULHU, VT, Expand);
421 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000422
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000423 setOperationAction(ISD::BSWAP, VT, Expand);
Eli Friedman6f84fed2011-11-08 01:43:53 +0000424 }
425
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000426 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000427 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000428
Luke Cheeseman85fd06d2015-06-01 12:02:47 +0000429 setOperationAction(ISD::READ_REGISTER, MVT::i64, Custom);
430 setOperationAction(ISD::WRITE_REGISTER, MVT::i64, Custom);
431
Bob Wilson2e076c42009-06-22 23:27:02 +0000432 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000433 addDRTypeForNEON(MVT::v2f32);
434 addDRTypeForNEON(MVT::v8i8);
435 addDRTypeForNEON(MVT::v4i16);
436 addDRTypeForNEON(MVT::v2i32);
437 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000438
Owen Anderson9f944592009-08-11 20:47:22 +0000439 addQRTypeForNEON(MVT::v4f32);
440 addQRTypeForNEON(MVT::v2f64);
441 addQRTypeForNEON(MVT::v16i8);
442 addQRTypeForNEON(MVT::v8i16);
443 addQRTypeForNEON(MVT::v4i32);
444 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000445
Bob Wilson194a2512009-09-15 23:55:57 +0000446 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
447 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000448 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
449 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000450 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
451 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
452 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000453 // FIXME: Code duplication: FDIV and FREM are expanded always, see
454 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000455 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
456 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000457 // FIXME: Create unittest.
458 // In another words, find a way when "copysign" appears in DAG with vector
459 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000461 // FIXME: Code duplication: SETCC has custom operation action, see
462 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000463 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000464 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000465 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
466 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
467 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
468 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
469 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
470 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
471 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
472 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
473 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
474 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
475 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
476 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000477 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000478 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
479 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
480 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
481 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
482 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000483 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000484
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000485 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
486 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
487 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
488 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
489 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
490 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
491 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
492 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
493 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
494 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000495 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
496 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
497 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
498 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000499 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000500
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000501 // Mark v2f32 intrinsics.
502 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
503 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
504 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
505 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
506 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
507 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
508 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
509 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
510 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
511 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
512 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
513 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
514 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
515 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
516 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
517
Bob Wilson6cc46572009-09-16 00:32:15 +0000518 // Neon does not support some operations on v1i64 and v2i64 types.
519 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000520 // Custom handling for some quad-vector types to detect VMULL.
521 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
522 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
523 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000524 // Custom handling for some vector types to avoid expensive expansions
525 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
526 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
527 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
528 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000529 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
530 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000531 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000532 // a destination type that is wider than the source, and nor does
533 // it have a FP_TO_[SU]INT instruction with a narrower destination than
534 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000535 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
536 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000537 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
538 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000539
Eli Friedmane6385e62012-11-15 22:44:27 +0000540 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000541 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000542
Evan Chengb4eae132012-12-04 22:41:50 +0000543 // NEON does not have single instruction CTPOP for vectors with element
544 // types wider than 8-bits. However, custom lowering can leverage the
545 // v8i8/v16i8 vcnt instruction.
546 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
547 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
548 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
549 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
550
Logan Chien0a43abc2015-07-13 15:37:30 +0000551 // NEON does not have single instruction CTTZ for vectors.
552 setOperationAction(ISD::CTTZ, MVT::v8i8, Custom);
553 setOperationAction(ISD::CTTZ, MVT::v4i16, Custom);
554 setOperationAction(ISD::CTTZ, MVT::v2i32, Custom);
555 setOperationAction(ISD::CTTZ, MVT::v1i64, Custom);
556
557 setOperationAction(ISD::CTTZ, MVT::v16i8, Custom);
558 setOperationAction(ISD::CTTZ, MVT::v8i16, Custom);
559 setOperationAction(ISD::CTTZ, MVT::v4i32, Custom);
560 setOperationAction(ISD::CTTZ, MVT::v2i64, Custom);
561
562 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v8i8, Custom);
563 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v4i16, Custom);
564 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v2i32, Custom);
565 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v1i64, Custom);
566
567 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v16i8, Custom);
568 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v8i16, Custom);
569 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v4i32, Custom);
570 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v2i64, Custom);
571
Jim Grosbach5f215872013-02-27 21:31:12 +0000572 // NEON only has FMA instructions as of VFP4.
573 if (!Subtarget->hasVFP4()) {
574 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
575 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
576 }
577
Bob Wilson06fce872011-02-07 17:43:21 +0000578 setTargetDAGCombine(ISD::INTRINSIC_VOID);
579 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000580 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
581 setTargetDAGCombine(ISD::SHL);
582 setTargetDAGCombine(ISD::SRL);
583 setTargetDAGCombine(ISD::SRA);
584 setTargetDAGCombine(ISD::SIGN_EXTEND);
585 setTargetDAGCombine(ISD::ZERO_EXTEND);
586 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000587 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000588 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000589 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000590 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
591 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000592 setTargetDAGCombine(ISD::FP_TO_SINT);
593 setTargetDAGCombine(ISD::FP_TO_UINT);
594 setTargetDAGCombine(ISD::FDIV);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +0000595 setTargetDAGCombine(ISD::LOAD);
Nadav Rotem097106b2011-10-15 20:03:12 +0000596
James Molloy547d4c02012-02-20 09:24:05 +0000597 // It is legal to extload from v4i8 to v4i16 or v4i32.
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000598 for (MVT Ty : {MVT::v8i8, MVT::v4i8, MVT::v2i8, MVT::v4i16, MVT::v2i16,
599 MVT::v2i32}) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000600 for (MVT VT : MVT::integer_vector_valuetypes()) {
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000601 setLoadExtAction(ISD::EXTLOAD, VT, Ty, Legal);
602 setLoadExtAction(ISD::ZEXTLOAD, VT, Ty, Legal);
603 setLoadExtAction(ISD::SEXTLOAD, VT, Ty, Legal);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000604 }
James Molloy547d4c02012-02-20 09:24:05 +0000605 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000606 }
607
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000608 // ARM and Thumb2 support UMLAL/SMLAL.
609 if (!Subtarget->isThumb1Only())
610 setTargetDAGCombine(ISD::ADDC);
611
Oliver Stannard51b1d462014-08-21 12:50:31 +0000612 if (Subtarget->isFPOnlySP()) {
613 // When targetting a floating-point unit with only single-precision
614 // operations, f64 is legal for the few double-precision instructions which
615 // are present However, no double-precision operations other than moves,
616 // loads and stores are provided by the hardware.
617 setOperationAction(ISD::FADD, MVT::f64, Expand);
618 setOperationAction(ISD::FSUB, MVT::f64, Expand);
619 setOperationAction(ISD::FMUL, MVT::f64, Expand);
620 setOperationAction(ISD::FMA, MVT::f64, Expand);
621 setOperationAction(ISD::FDIV, MVT::f64, Expand);
622 setOperationAction(ISD::FREM, MVT::f64, Expand);
623 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
624 setOperationAction(ISD::FGETSIGN, MVT::f64, Expand);
625 setOperationAction(ISD::FNEG, MVT::f64, Expand);
626 setOperationAction(ISD::FABS, MVT::f64, Expand);
627 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
628 setOperationAction(ISD::FSIN, MVT::f64, Expand);
629 setOperationAction(ISD::FCOS, MVT::f64, Expand);
630 setOperationAction(ISD::FPOWI, MVT::f64, Expand);
631 setOperationAction(ISD::FPOW, MVT::f64, Expand);
632 setOperationAction(ISD::FLOG, MVT::f64, Expand);
633 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
634 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
635 setOperationAction(ISD::FEXP, MVT::f64, Expand);
636 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
637 setOperationAction(ISD::FCEIL, MVT::f64, Expand);
638 setOperationAction(ISD::FTRUNC, MVT::f64, Expand);
639 setOperationAction(ISD::FRINT, MVT::f64, Expand);
640 setOperationAction(ISD::FNEARBYINT, MVT::f64, Expand);
641 setOperationAction(ISD::FFLOOR, MVT::f64, Expand);
James Molloyfa041152015-03-23 16:15:16 +0000642 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
643 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
644 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
645 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
646 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Custom);
647 setOperationAction(ISD::FP_TO_UINT, MVT::f64, Custom);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000648 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
649 setOperationAction(ISD::FP_EXTEND, MVT::f64, Custom);
650 }
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000651
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000652 computeRegisterProperties(Subtarget->getRegisterInfo());
Evan Cheng10043e22007-01-19 07:51:42 +0000653
Tim Northover4e80b582014-07-18 13:01:19 +0000654 // ARM does not have floating-point extending loads.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000655 for (MVT VT : MVT::fp_valuetypes()) {
656 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
657 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f16, Expand);
658 }
Tim Northover4e80b582014-07-18 13:01:19 +0000659
660 // ... or truncating stores
661 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
662 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
663 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000664
Duncan Sands95d46ef2008-01-23 20:39:46 +0000665 // ARM does not have i1 sign extending load.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000666 for (MVT VT : MVT::integer_valuetypes())
667 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000668
Evan Cheng10043e22007-01-19 07:51:42 +0000669 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000670 if (!Subtarget->isThumb1Only()) {
671 for (unsigned im = (unsigned)ISD::PRE_INC;
672 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000673 setIndexedLoadAction(im, MVT::i1, Legal);
674 setIndexedLoadAction(im, MVT::i8, Legal);
675 setIndexedLoadAction(im, MVT::i16, Legal);
676 setIndexedLoadAction(im, MVT::i32, Legal);
677 setIndexedStoreAction(im, MVT::i1, Legal);
678 setIndexedStoreAction(im, MVT::i8, Legal);
679 setIndexedStoreAction(im, MVT::i16, Legal);
680 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000681 }
Evan Cheng10043e22007-01-19 07:51:42 +0000682 }
683
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000684 setOperationAction(ISD::SADDO, MVT::i32, Custom);
685 setOperationAction(ISD::UADDO, MVT::i32, Custom);
686 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
687 setOperationAction(ISD::USUBO, MVT::i32, Custom);
688
Evan Cheng10043e22007-01-19 07:51:42 +0000689 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000690 setOperationAction(ISD::MUL, MVT::i64, Expand);
691 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000692 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000693 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
694 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000695 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000696 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
697 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000698 setOperationAction(ISD::MULHS, MVT::i32, Expand);
699
Jim Grosbach5d994042009-10-31 19:38:01 +0000700 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000701 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000702 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000703 setOperationAction(ISD::SRL, MVT::i64, Custom);
704 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000705
Evan Chenge8916542011-08-30 01:34:54 +0000706 if (!Subtarget->isThumb1Only()) {
707 // FIXME: We should do this for Thumb1 as well.
708 setOperationAction(ISD::ADDC, MVT::i32, Custom);
709 setOperationAction(ISD::ADDE, MVT::i32, Custom);
710 setOperationAction(ISD::SUBC, MVT::i32, Custom);
711 setOperationAction(ISD::SUBE, MVT::i32, Custom);
712 }
713
Evan Cheng10043e22007-01-19 07:51:42 +0000714 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000715 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000716 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000717 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000718 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000719 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000720
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000721 // These just redirect to CTTZ and CTLZ on ARM.
722 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
723 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
724
Tim Northoverbc933082013-05-23 19:11:20 +0000725 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
726
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000727 // Only ARMv6 has BSWAP.
728 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000729 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000730
Bob Wilsone8a549c2012-09-29 21:43:49 +0000731 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
732 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
733 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000734 setOperationAction(ISD::SDIV, MVT::i32, Expand);
735 setOperationAction(ISD::UDIV, MVT::i32, Expand);
736 }
Renato Golin87610692013-07-16 09:32:17 +0000737
Sumanth Gundapaneni532a1362015-07-31 00:45:12 +0000738 // FIXME: Also set divmod for SREM on EABI/androideabi
Chad Rosierad7c9102014-08-23 18:29:43 +0000739 setOperationAction(ISD::SREM, MVT::i32, Expand);
740 setOperationAction(ISD::UREM, MVT::i32, Expand);
741 // Register based DivRem for AEABI (RTABI 4.2)
Sumanth Gundapaneni532a1362015-07-31 00:45:12 +0000742 if (Subtarget->isTargetAEABI() || Subtarget->isTargetAndroid()) {
Chad Rosierad7c9102014-08-23 18:29:43 +0000743 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
744 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
745 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
746 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
747 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
748 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
749 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
750 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
751
752 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
753 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
754 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
755 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
756 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
757 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
758 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
759 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
760
761 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
762 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
763 } else {
Renato Golin87610692013-07-16 09:32:17 +0000764 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
765 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
766 }
Bob Wilson7117a912009-03-20 22:42:55 +0000767
Owen Anderson9f944592009-08-11 20:47:22 +0000768 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
769 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
770 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
771 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000772 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000773
Evan Cheng74d92c12011-04-08 21:37:21 +0000774 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000775
Evan Cheng10043e22007-01-19 07:51:42 +0000776 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000777 setOperationAction(ISD::VASTART, MVT::Other, Custom);
778 setOperationAction(ISD::VAARG, MVT::Other, Expand);
779 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
780 setOperationAction(ISD::VAEND, MVT::Other, Expand);
781 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
782 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000783
Tim Northoverd6a729b2014-01-06 14:28:05 +0000784 if (!Subtarget->isTargetMachO()) {
785 // Non-MachO platforms may return values in these registers via the
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000786 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000787 setExceptionPointerRegister(ARM::R0);
788 setExceptionSelectorRegister(ARM::R1);
789 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000790
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000791 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
792 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
793 else
794 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
795
Evan Cheng6e809de2010-08-11 06:22:01 +0000796 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000797 // the default expansion. If we are targeting a single threaded system,
798 // then set them all for expand so we can lower them later into their
799 // non-atomic form.
800 if (TM.Options.ThreadModel == ThreadModel::Single)
801 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
802 else if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
Tim Northoverc882eb02014-04-03 11:44:58 +0000803 // ATOMIC_FENCE needs custom lowering; the others should have been expanded
804 // to ldrex/strex loops already.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000805 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tim Northoverc882eb02014-04-03 11:44:58 +0000806
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000807 // On v8, we have particularly efficient implementations of atomic fences
808 // if they can be combined with nearby atomic loads and stores.
809 if (!Subtarget->hasV8Ops()) {
Robin Morissetd18cda62014-08-15 22:17:28 +0000810 // Automatically insert fences (dmb ish) around ATOMIC_SWAP etc.
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000811 setInsertFencesForAtomic(true);
812 }
Jim Grosbach6860bb72010-06-18 22:35:32 +0000813 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000814 // If there's anything we can use as a barrier, go through custom lowering
815 // for ATOMIC_FENCE.
816 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
817 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
818
Jim Grosbach6860bb72010-06-18 22:35:32 +0000819 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000820 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000821 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000822 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000823 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000824 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000825 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000826 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000827 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000828 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000829 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000830 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000831 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000832 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
833 // Unordered/Monotonic case.
834 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
835 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000836 }
Evan Cheng10043e22007-01-19 07:51:42 +0000837
Evan Cheng21acf9f2010-11-04 05:19:35 +0000838 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000839
Eli Friedman8cfa7712010-06-26 04:36:50 +0000840 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
841 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000842 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
843 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000844 }
Owen Anderson9f944592009-08-11 20:47:22 +0000845 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000846
Eric Christopher824f42f2015-05-12 01:26:05 +0000847 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000848 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000849 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000850 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000851 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000852 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
853 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000854
855 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000856 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Matthias Braun3cd00c12015-07-16 22:34:16 +0000857 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
858 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
859 setOperationAction(ISD::EH_SJLJ_SETUP_DISPATCH, MVT::Other, Custom);
860 if (Subtarget->isTargetDarwin())
John McCall7d84ece2011-05-29 19:50:32 +0000861 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000862
Owen Anderson9f944592009-08-11 20:47:22 +0000863 setOperationAction(ISD::SETCC, MVT::i32, Expand);
864 setOperationAction(ISD::SETCC, MVT::f32, Expand);
865 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000866 setOperationAction(ISD::SELECT, MVT::i32, Custom);
867 setOperationAction(ISD::SELECT, MVT::f32, Custom);
868 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000869 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
870 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
871 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000872
Owen Anderson9f944592009-08-11 20:47:22 +0000873 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
874 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
875 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
876 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
877 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000878
Dan Gohman482732a2007-10-11 23:21:31 +0000879 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000880 setOperationAction(ISD::FSIN, MVT::f64, Expand);
881 setOperationAction(ISD::FSIN, MVT::f32, Expand);
882 setOperationAction(ISD::FCOS, MVT::f32, Expand);
883 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000884 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
885 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000886 setOperationAction(ISD::FREM, MVT::f64, Expand);
887 setOperationAction(ISD::FREM, MVT::f32, Expand);
Eric Christopher824f42f2015-05-12 01:26:05 +0000888 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000889 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000890 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
891 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000892 }
Owen Anderson9f944592009-08-11 20:47:22 +0000893 setOperationAction(ISD::FPOW, MVT::f64, Expand);
894 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000895
Evan Chengd0007f32012-04-10 21:40:28 +0000896 if (!Subtarget->hasVFP4()) {
897 setOperationAction(ISD::FMA, MVT::f64, Expand);
898 setOperationAction(ISD::FMA, MVT::f32, Expand);
899 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000900
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000901 // Various VFP goodness
Eric Christopher824f42f2015-05-12 01:26:05 +0000902 if (!Subtarget->useSoftFloat() && !Subtarget->isThumb1Only()) {
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000903 // FP-ARMv8 adds f64 <-> f16 conversion. Before that it should be expanded.
904 if (!Subtarget->hasFPARMv8() || Subtarget->isFPOnlySP()) {
Tim Northover53f3bcf2014-07-17 11:27:04 +0000905 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
906 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
907 }
908
909 // fp16 is a special v7 extension that adds f16 <-> f32 conversions.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000910 if (!Subtarget->hasFP16()) {
Tim Northoverfd7e4242014-07-17 10:51:23 +0000911 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
912 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000913 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000914 }
Jim Grosbach1a597112014-04-03 23:43:18 +0000915
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000916 // Combine sin / cos into one node or libcall if possible.
917 if (Subtarget->hasSinCos()) {
918 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
919 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Bob Wilson9868d712014-10-09 05:43:30 +0000920 if (Subtarget->getTargetTriple().isiOS()) {
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000921 // For iOS, we don't want to the normal expansion of a libcall to
922 // sincos. We want to issue a libcall to __sincos_stret.
923 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
924 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
925 }
926 }
Evan Cheng10043e22007-01-19 07:51:42 +0000927
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000928 // FP-ARMv8 implements a lot of rounding-like FP operations.
929 if (Subtarget->hasFPARMv8()) {
930 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
931 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
932 setOperationAction(ISD::FROUND, MVT::f32, Legal);
933 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
934 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
935 setOperationAction(ISD::FRINT, MVT::f32, Legal);
936 if (!Subtarget->isFPOnlySP()) {
937 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
938 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
939 setOperationAction(ISD::FROUND, MVT::f64, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
941 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
942 setOperationAction(ISD::FRINT, MVT::f64, Legal);
Chad Rosierb1bbf6f2014-08-15 21:38:16 +0000943 }
944 }
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000945 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000946 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000947 setTargetDAGCombine(ISD::ADD);
948 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000949 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000950 setTargetDAGCombine(ISD::AND);
951 setTargetDAGCombine(ISD::OR);
952 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000953
Evan Chengf258a152012-02-23 02:58:19 +0000954 if (Subtarget->hasV6Ops())
955 setTargetDAGCombine(ISD::SRL);
956
Evan Cheng10043e22007-01-19 07:51:42 +0000957 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000958
Eric Christopher824f42f2015-05-12 01:26:05 +0000959 if (Subtarget->useSoftFloat() || Subtarget->isThumb1Only() ||
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000960 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000961 setSchedulingPreference(Sched::RegPressure);
962 else
963 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000964
Evan Cheng3ae2b792011-01-06 06:52:41 +0000965 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000966 MaxStoresPerMemset = 8;
Sanjay Patel1166f2f2015-07-30 21:41:50 +0000967 MaxStoresPerMemsetOptSize = 4;
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000968 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
Sanjay Patel1166f2f2015-07-30 21:41:50 +0000969 MaxStoresPerMemcpyOptSize = 2;
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000970 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
Sanjay Patel1166f2f2015-07-30 21:41:50 +0000971 MaxStoresPerMemmoveOptSize = 2;
Evan Chengb71233f2010-06-26 01:52:05 +0000972
Rafael Espindolaa76eccf2010-07-11 04:01:49 +0000973 // On ARM arguments smaller than 4 bytes are extended, so all arguments
974 // are at least 4 bytes aligned.
975 setMinStackArgumentAlignment(4);
976
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000977 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000978 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000979
Eli Friedman2518f832011-05-06 20:34:06 +0000980 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +0000981}
982
Eric Christopher824f42f2015-05-12 01:26:05 +0000983bool ARMTargetLowering::useSoftFloat() const {
984 return Subtarget->useSoftFloat();
985}
986
Andrew Trick43f25632011-01-19 02:35:27 +0000987// FIXME: It might make sense to define the representative register class as the
988// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
989// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
990// SPR's representative would be DPR_VFP2. This should work well if register
991// pressure tracking were modified such that a register use would increment the
992// pressure of the register class's representative and all of it's super
993// classes' representatives transitively. We have not implemented this because
994// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000995// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +0000996// and extractions.
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000997std::pair<const TargetRegisterClass *, uint8_t>
998ARMTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
999 MVT VT) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00001000 const TargetRegisterClass *RRC = nullptr;
Evan Chenga77f3d32010-07-21 06:09:07 +00001001 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +00001002 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +00001003 default:
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001004 return TargetLowering::findRepresentativeClass(TRI, VT);
Evan Cheng28590382010-07-21 23:53:58 +00001005 // Use DPR as representative register class for all floating point
1006 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
1007 // the cost is 1 for both f32 and f64.
1008 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +00001009 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +00001010 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +00001011 // When NEON is used for SP, only half of the register file is available
1012 // because operations that define both SP and DP results will be constrained
1013 // to the VFP2 class (D0-D15). We currently model this constraint prior to
1014 // coalescing by double-counting the SP regs. See the FIXME above.
1015 if (Subtarget->useNEONForSinglePrecisionFP())
1016 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +00001017 break;
1018 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1019 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +00001020 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001021 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +00001022 break;
1023 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001024 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001025 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +00001026 break;
1027 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001028 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001029 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +00001030 break;
Evan Cheng10f99a32010-07-19 22:15:08 +00001031 }
Evan Chenga77f3d32010-07-21 06:09:07 +00001032 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +00001033}
1034
Evan Cheng10043e22007-01-19 07:51:42 +00001035const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001036 switch ((ARMISD::NodeType)Opcode) {
1037 case ARMISD::FIRST_NUMBER: break;
Evan Cheng10043e22007-01-19 07:51:42 +00001038 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +00001039 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +00001040 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
Matthias Braunf45afee2015-05-07 22:16:10 +00001041 case ARMISD::COPY_STRUCT_BYVAL: return "ARMISD::COPY_STRUCT_BYVAL";
Evan Cheng10043e22007-01-19 07:51:42 +00001042 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +00001043 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +00001044 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
1045 case ARMISD::tCALL: return "ARMISD::tCALL";
1046 case ARMISD::BRCOND: return "ARMISD::BRCOND";
1047 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +00001048 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +00001049 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +00001050 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +00001051 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
1052 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +00001053 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +00001054 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +00001055 case ARMISD::CMPFP: return "ARMISD::CMPFP";
1056 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +00001057 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +00001058 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +00001059
Evan Cheng10043e22007-01-19 07:51:42 +00001060 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +00001061
Jim Grosbach8546ec92010-01-18 19:58:49 +00001062 case ARMISD::RBIT: return "ARMISD::RBIT";
1063
Evan Cheng10043e22007-01-19 07:51:42 +00001064 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
1065 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
1066 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +00001067
Evan Chenge8916542011-08-30 01:34:54 +00001068 case ARMISD::ADDC: return "ARMISD::ADDC";
1069 case ARMISD::ADDE: return "ARMISD::ADDE";
1070 case ARMISD::SUBC: return "ARMISD::SUBC";
1071 case ARMISD::SUBE: return "ARMISD::SUBE";
1072
Bob Wilson22806742010-09-22 22:09:21 +00001073 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1074 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001075
Evan Chengec6d7c92009-10-28 06:55:03 +00001076 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
Matthias Braun3cd00c12015-07-16 22:34:16 +00001077 case ARMISD::EH_SJLJ_LONGJMP: return "ARMISD::EH_SJLJ_LONGJMP";
1078 case ARMISD::EH_SJLJ_SETUP_DISPATCH: return "ARMISD::EH_SJLJ_SETUP_DISPATCH";
Evan Chengec6d7c92009-10-28 06:55:03 +00001079
Dale Johannesend679ff72010-06-03 21:09:53 +00001080 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001081
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001082 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001083
Evan Chengb972e562009-08-07 00:34:42 +00001084 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1085
Bob Wilson7ed59712010-10-30 00:54:37 +00001086 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001087
Evan Cheng8740ee32010-11-03 06:34:55 +00001088 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1089
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00001090 case ARMISD::WIN__CHKSTK: return "ARMISD:::WIN__CHKSTK";
1091
Bob Wilson2e076c42009-06-22 23:27:02 +00001092 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001093 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001094 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001095 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1096 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001097 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1098 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001099 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1100 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001101 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1102 case ARMISD::VTST: return "ARMISD::VTST";
1103
1104 case ARMISD::VSHL: return "ARMISD::VSHL";
1105 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1106 case ARMISD::VSHRu: return "ARMISD::VSHRu";
Bob Wilson2e076c42009-06-22 23:27:02 +00001107 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1108 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1109 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1110 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1111 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1112 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1113 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1114 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1115 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1116 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1117 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1118 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
Matthias Braund04893f2015-05-07 21:33:59 +00001119 case ARMISD::VSLI: return "ARMISD::VSLI";
1120 case ARMISD::VSRI: return "ARMISD::VSRI";
Bob Wilson2e076c42009-06-22 23:27:02 +00001121 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1122 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001123 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001124 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001125 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001126 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001127 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001128 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001129 case ARMISD::VREV64: return "ARMISD::VREV64";
1130 case ARMISD::VREV32: return "ARMISD::VREV32";
1131 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001132 case ARMISD::VZIP: return "ARMISD::VZIP";
1133 case ARMISD::VUZP: return "ARMISD::VUZP";
1134 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001135 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1136 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001137 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1138 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001139 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1140 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001141 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilsonc6c13a32010-02-18 06:05:53 +00001142 case ARMISD::FMAX: return "ARMISD::FMAX";
1143 case ARMISD::FMIN: return "ARMISD::FMIN";
Joey Goulye3dd6842013-08-23 12:01:13 +00001144 case ARMISD::VMAXNM: return "ARMISD::VMAX";
1145 case ARMISD::VMINNM: return "ARMISD::VMIN";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001146 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001147 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1148 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001149 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001150 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1151 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1152 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001153 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1154 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1155 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1156 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1157 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1158 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1159 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1160 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1161 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1162 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1163 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1164 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1165 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1166 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1167 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1168 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1169 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001170 }
Matthias Braund04893f2015-05-07 21:33:59 +00001171 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +00001172}
1173
Mehdi Amini44ede332015-07-09 02:09:04 +00001174EVT ARMTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &,
1175 EVT VT) const {
1176 if (!VT.isVector())
1177 return getPointerTy(DL);
Duncan Sandsf2641e12011-09-06 19:07:46 +00001178 return VT.changeVectorElementTypeToInteger();
1179}
1180
Evan Cheng4cad68e2010-05-15 02:18:07 +00001181/// getRegClassFor - Return the register class that should be used for the
1182/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001183const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001184 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1185 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1186 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001187 if (Subtarget->hasNEON()) {
1188 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001189 return &ARM::QQPRRegClass;
1190 if (VT == MVT::v8i64)
1191 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001192 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001193 return TargetLowering::getRegClassFor(VT);
1194}
1195
John Brawn0dbcd652015-03-18 12:01:59 +00001196// memcpy, and other memory intrinsics, typically tries to use LDM/STM if the
1197// source/dest is aligned and the copy size is large enough. We therefore want
1198// to align such objects passed to memory intrinsics.
1199bool ARMTargetLowering::shouldAlignPointerArgs(CallInst *CI, unsigned &MinSize,
1200 unsigned &PrefAlign) const {
1201 if (!isa<MemIntrinsic>(CI))
1202 return false;
1203 MinSize = 8;
1204 // On ARM11 onwards (excluding M class) 8-byte aligned LDM is typically 1
1205 // cycle faster than 4-byte aligned LDM.
1206 PrefAlign = (Subtarget->hasV6Ops() && !Subtarget->isMClass() ? 8 : 4);
1207 return true;
1208}
1209
Eric Christopher84bdfd82010-07-21 22:26:11 +00001210// Create a fast isel object.
1211FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001212ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1213 const TargetLibraryInfo *libInfo) const {
1214 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001215}
1216
Evan Cheng4401f882010-05-20 23:26:43 +00001217Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001218 unsigned NumVals = N->getNumValues();
1219 if (!NumVals)
1220 return Sched::RegPressure;
1221
1222 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001223 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001224 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001225 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001226 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001227 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001228 }
Evan Chengbf914992010-05-28 23:25:23 +00001229
1230 if (!N->isMachineOpcode())
1231 return Sched::RegPressure;
1232
1233 // Load are scheduled for latency even if there instruction itinerary
1234 // is not available.
Eric Christopher1889fdc2015-01-29 00:19:39 +00001235 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001236 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001237
Evan Cheng6cc775f2011-06-28 19:10:37 +00001238 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001239 return Sched::RegPressure;
1240 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001241 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001242 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001243
Evan Cheng4401f882010-05-20 23:26:43 +00001244 return Sched::RegPressure;
1245}
1246
Evan Cheng10043e22007-01-19 07:51:42 +00001247//===----------------------------------------------------------------------===//
1248// Lowering Code
1249//===----------------------------------------------------------------------===//
1250
Evan Cheng10043e22007-01-19 07:51:42 +00001251/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1252static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1253 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001254 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001255 case ISD::SETNE: return ARMCC::NE;
1256 case ISD::SETEQ: return ARMCC::EQ;
1257 case ISD::SETGT: return ARMCC::GT;
1258 case ISD::SETGE: return ARMCC::GE;
1259 case ISD::SETLT: return ARMCC::LT;
1260 case ISD::SETLE: return ARMCC::LE;
1261 case ISD::SETUGT: return ARMCC::HI;
1262 case ISD::SETUGE: return ARMCC::HS;
1263 case ISD::SETULT: return ARMCC::LO;
1264 case ISD::SETULE: return ARMCC::LS;
1265 }
1266}
1267
Bob Wilsona2e83332009-09-09 23:14:54 +00001268/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1269static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001270 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001271 CondCode2 = ARMCC::AL;
1272 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001273 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001274 case ISD::SETEQ:
1275 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1276 case ISD::SETGT:
1277 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1278 case ISD::SETGE:
1279 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1280 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001281 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001282 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1283 case ISD::SETO: CondCode = ARMCC::VC; break;
1284 case ISD::SETUO: CondCode = ARMCC::VS; break;
1285 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1286 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1287 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1288 case ISD::SETLT:
1289 case ISD::SETULT: CondCode = ARMCC::LT; break;
1290 case ISD::SETLE:
1291 case ISD::SETULE: CondCode = ARMCC::LE; break;
1292 case ISD::SETNE:
1293 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1294 }
Evan Cheng10043e22007-01-19 07:51:42 +00001295}
1296
Bob Wilsona4c22902009-04-17 19:07:39 +00001297//===----------------------------------------------------------------------===//
1298// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001299//===----------------------------------------------------------------------===//
1300
1301#include "ARMGenCallingConv.inc"
1302
Oliver Stannardc24f2172014-05-09 14:01:47 +00001303/// getEffectiveCallingConv - Get the effective calling convention, taking into
1304/// account presence of floating point hardware and calling convention
1305/// limitations, such as support for variadic functions.
1306CallingConv::ID
1307ARMTargetLowering::getEffectiveCallingConv(CallingConv::ID CC,
1308 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001309 switch (CC) {
1310 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001311 llvm_unreachable("Unsupported calling convention");
Oliver Stannardc24f2172014-05-09 14:01:47 +00001312 case CallingConv::ARM_AAPCS:
1313 case CallingConv::ARM_APCS:
1314 case CallingConv::GHC:
1315 return CC;
1316 case CallingConv::ARM_AAPCS_VFP:
1317 return isVarArg ? CallingConv::ARM_AAPCS : CallingConv::ARM_AAPCS_VFP;
1318 case CallingConv::C:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001319 if (!Subtarget->isAAPCS_ABI())
Oliver Stannardc24f2172014-05-09 14:01:47 +00001320 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001321 else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001322 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1323 !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001324 return CallingConv::ARM_AAPCS_VFP;
1325 else
1326 return CallingConv::ARM_AAPCS;
1327 case CallingConv::Fast:
1328 if (!Subtarget->isAAPCS_ABI()) {
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001329 if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001330 return CallingConv::Fast;
1331 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001332 } else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001333 return CallingConv::ARM_AAPCS_VFP;
1334 else
1335 return CallingConv::ARM_AAPCS;
Evan Cheng08dd8c82010-10-22 18:23:05 +00001336 }
Oliver Stannardc24f2172014-05-09 14:01:47 +00001337}
1338
1339/// CCAssignFnForNode - Selects the correct CCAssignFn for the given
1340/// CallingConvention.
1341CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
1342 bool Return,
1343 bool isVarArg) const {
1344 switch (getEffectiveCallingConv(CC, isVarArg)) {
1345 default:
1346 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001347 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001348 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Oliver Stannardc24f2172014-05-09 14:01:47 +00001349 case CallingConv::ARM_AAPCS:
1350 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1351 case CallingConv::ARM_AAPCS_VFP:
1352 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1353 case CallingConv::Fast:
1354 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001355 case CallingConv::GHC:
1356 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001357 }
1358}
1359
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001360/// LowerCallResult - Lower the result values of a call into the
1361/// appropriate copies out of appropriate physical registers.
1362SDValue
1363ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001364 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001365 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001366 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001367 SmallVectorImpl<SDValue> &InVals,
1368 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001369
Bob Wilsona4c22902009-04-17 19:07:39 +00001370 // Assign locations to each value returned by this call.
1371 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001372 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1373 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001374 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001375 CCAssignFnForNode(CallConv, /* Return*/ true,
1376 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001377
1378 // Copy all of the result registers out of their specified physreg.
1379 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1380 CCValAssign VA = RVLocs[i];
1381
Stephen Linb8bd2322013-04-20 05:14:40 +00001382 // Pass 'this' value directly from the argument to return value, to avoid
1383 // reg unit interference
1384 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001385 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1386 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001387 InVals.push_back(ThisVal);
1388 continue;
1389 }
1390
Bob Wilson0041bd32009-04-25 00:33:20 +00001391 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001392 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001393 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001394 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001395 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001396 Chain = Lo.getValue(1);
1397 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001398 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001399 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001400 InFlag);
1401 Chain = Hi.getValue(1);
1402 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001403 if (!Subtarget->isLittle())
1404 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001405 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001406
Owen Anderson9f944592009-08-11 20:47:22 +00001407 if (VA.getLocVT() == MVT::v2f64) {
1408 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1409 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001410 DAG.getConstant(0, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001411
1412 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001413 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001414 Chain = Lo.getValue(1);
1415 InFlag = Lo.getValue(2);
1416 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001417 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001418 Chain = Hi.getValue(1);
1419 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001420 if (!Subtarget->isLittle())
1421 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001422 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001423 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001424 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001425 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001426 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001427 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1428 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001429 Chain = Val.getValue(1);
1430 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001431 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001432
1433 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001434 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001435 case CCValAssign::Full: break;
1436 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001437 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001438 break;
1439 }
1440
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001441 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001442 }
1443
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001444 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001445}
1446
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001447/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001448SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001449ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1450 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001451 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001452 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001453 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001454 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001455 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001456 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(DAG.getDataLayout()),
1457 StackPtr, PtrOff);
Bob Wilsona4c22902009-04-17 19:07:39 +00001458 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner886250c2010-09-21 18:51:21 +00001459 MachinePointerInfo::getStack(LocMemOffset),
David Greene0d0149f2010-02-15 16:55:24 +00001460 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001461}
1462
Andrew Trickef9de2a2013-05-25 02:42:55 +00001463void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001464 SDValue Chain, SDValue &Arg,
1465 RegsToPassVector &RegsToPass,
1466 CCValAssign &VA, CCValAssign &NextVA,
1467 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001468 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001469 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001470
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001471 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001472 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00001473 unsigned id = Subtarget->isLittle() ? 0 : 1;
1474 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001475
1476 if (NextVA.isRegLoc())
Christian Pirkerb5728192014-05-08 14:06:24 +00001477 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1-id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001478 else {
1479 assert(NextVA.isMemLoc());
Craig Topper062a2ba2014-04-25 05:30:21 +00001480 if (!StackPtr.getNode())
Mehdi Amini44ede332015-07-09 02:09:04 +00001481 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP,
1482 getPointerTy(DAG.getDataLayout()));
Bob Wilson2e076c42009-06-22 23:27:02 +00001483
Christian Pirkerb5728192014-05-08 14:06:24 +00001484 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1-id),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001485 dl, DAG, NextVA,
1486 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001487 }
1488}
1489
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001490/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001491/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1492/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001493SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001494ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001495 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001496 SelectionDAG &DAG = CLI.DAG;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001497 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001498 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1499 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1500 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001501 SDValue Chain = CLI.Chain;
1502 SDValue Callee = CLI.Callee;
1503 bool &isTailCall = CLI.IsTailCall;
1504 CallingConv::ID CallConv = CLI.CallConv;
1505 bool doesNotRet = CLI.DoesNotReturn;
1506 bool isVarArg = CLI.IsVarArg;
1507
Dale Johannesend679ff72010-06-03 21:09:53 +00001508 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001509 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1510 bool isThisReturn = false;
1511 bool isSibCall = false;
Akira Hatanakad9699bc2015-06-09 19:07:19 +00001512 auto Attr = MF.getFunction()->getFnAttribute("disable-tail-calls");
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001513
Bob Wilson8decdc42011-10-07 17:17:49 +00001514 // Disable tail calls if they're not supported.
Akira Hatanakad9699bc2015-06-09 19:07:19 +00001515 if (!Subtarget->supportsTailCall() || Attr.getValueAsString() == "true")
Bob Wilson3c9ed762010-08-13 22:43:33 +00001516 isTailCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001517
Dale Johannesend679ff72010-06-03 21:09:53 +00001518 if (isTailCall) {
1519 // Check if it's really possible to do a tail call.
1520 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001521 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001522 Outs, OutVals, Ins, DAG);
Reid Kleckner5772b772014-04-24 20:14:34 +00001523 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
1524 report_fatal_error("failed to perform tail call elimination on a call "
1525 "site marked musttail");
Dale Johannesend679ff72010-06-03 21:09:53 +00001526 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1527 // detected sibcalls.
1528 if (isTailCall) {
1529 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001530 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001531 }
1532 }
Evan Cheng10043e22007-01-19 07:51:42 +00001533
Bob Wilsona4c22902009-04-17 19:07:39 +00001534 // Analyze operands of the call, assigning locations to each operand.
1535 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001536 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1537 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001538 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001539 CCAssignFnForNode(CallConv, /* Return*/ false,
1540 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001541
Bob Wilsona4c22902009-04-17 19:07:39 +00001542 // Get a count of how many bytes are to be pushed on the stack.
1543 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001544
Dale Johannesend679ff72010-06-03 21:09:53 +00001545 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001546 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001547 NumBytes = 0;
1548
Evan Cheng10043e22007-01-19 07:51:42 +00001549 // Adjust the stack pointer for the new arguments...
1550 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001551 if (!isSibCall)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001552 Chain = DAG.getCALLSEQ_START(Chain,
1553 DAG.getIntPtrConstant(NumBytes, dl, true), dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001554
Mehdi Amini44ede332015-07-09 02:09:04 +00001555 SDValue StackPtr =
1556 DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy(DAG.getDataLayout()));
Evan Cheng10043e22007-01-19 07:51:42 +00001557
Bob Wilson2e076c42009-06-22 23:27:02 +00001558 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001559 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001560
Bob Wilsona4c22902009-04-17 19:07:39 +00001561 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001562 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001563 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1564 i != e;
1565 ++i, ++realArgIdx) {
1566 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001567 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001568 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001569 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001570
Bob Wilsona4c22902009-04-17 19:07:39 +00001571 // Promote the value if needed.
1572 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001573 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001574 case CCValAssign::Full: break;
1575 case CCValAssign::SExt:
1576 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1577 break;
1578 case CCValAssign::ZExt:
1579 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1580 break;
1581 case CCValAssign::AExt:
1582 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1583 break;
1584 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001585 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001586 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001587 }
1588
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001589 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001590 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001591 if (VA.getLocVT() == MVT::v2f64) {
1592 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001593 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00001594 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001595 DAG.getConstant(1, dl, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001596
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001597 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001598 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1599
1600 VA = ArgLocs[++i]; // skip ahead to next loc
1601 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001602 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001603 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1604 } else {
1605 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001606
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001607 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1608 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001609 }
1610 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001611 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001612 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001613 }
1614 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001615 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1616 assert(VA.getLocVT() == MVT::i32 &&
1617 "unexpected calling convention register assignment");
1618 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001619 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001620 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001621 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001622 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001623 } else if (isByVal) {
1624 assert(VA.isMemLoc());
1625 unsigned offset = 0;
1626
1627 // True if this byval aggregate will be split between registers
1628 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001629 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
Daniel Sanders8104b752014-11-01 19:32:23 +00001630 unsigned CurByValIdx = CCInfo.getInRegsParamsProcessed();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001631
1632 if (CurByValIdx < ByValArgsCount) {
1633
1634 unsigned RegBegin, RegEnd;
1635 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1636
Mehdi Amini44ede332015-07-09 02:09:04 +00001637 EVT PtrVT =
1638 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001639 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001640 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001641 SDValue Const = DAG.getConstant(4*i, dl, MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001642 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1643 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1644 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001645 false, false, false,
1646 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001647 MemOpChains.push_back(Load.getValue(1));
1648 RegsToPass.push_back(std::make_pair(j, Load));
1649 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001650
1651 // If parameter size outsides register area, "offset" value
1652 // helps us to calculate stack slot for remained part properly.
1653 offset = RegEnd - RegBegin;
1654
1655 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001656 }
1657
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001658 if (Flags.getByValSize() > 4*offset) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001659 auto PtrVT = getPointerTy(DAG.getDataLayout());
Manman Ren9f911162012-06-01 02:44:42 +00001660 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001661 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001662 SDValue Dst = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, StkPtrOff);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001663 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001664 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, SrcOffset);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001665 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset, dl,
Manman Ren9f911162012-06-01 02:44:42 +00001666 MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001667 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), dl,
1668 MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001669
Manman Ren9f911162012-06-01 02:44:42 +00001670 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001671 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001672 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001673 Ops));
Manman Ren9f911162012-06-01 02:44:42 +00001674 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001675 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001676 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001677
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001678 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1679 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001680 }
Evan Cheng10043e22007-01-19 07:51:42 +00001681 }
1682
1683 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001684 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Evan Cheng10043e22007-01-19 07:51:42 +00001685
1686 // Build a sequence of copy-to-reg nodes chained together with token chain
1687 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001688 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001689 // Tail call byval lowering might overwrite argument registers so in case of
1690 // tail call optimization the copies to registers are lowered later.
1691 if (!isTailCall)
1692 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1693 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1694 RegsToPass[i].second, InFlag);
1695 InFlag = Chain.getValue(1);
1696 }
Evan Cheng10043e22007-01-19 07:51:42 +00001697
Dale Johannesend679ff72010-06-03 21:09:53 +00001698 // For tail calls lower the arguments to the 'real' stack slot.
1699 if (isTailCall) {
1700 // Force all the incoming stack arguments to be loaded from the stack
1701 // before any new outgoing arguments are stored to the stack, because the
1702 // outgoing stack slots may alias the incoming argument stack slots, and
1703 // the alias isn't otherwise explicit. This is slightly more conservative
1704 // than necessary, because it means that each store effectively depends
1705 // on every argument instead of just those arguments it would clobber.
1706
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001707 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001708 InFlag = SDValue();
1709 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1710 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1711 RegsToPass[i].second, InFlag);
1712 InFlag = Chain.getValue(1);
1713 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001714 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001715 }
1716
Bill Wendling24c79f22008-09-16 21:48:12 +00001717 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1718 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1719 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001720 bool isDirect = false;
1721 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001722 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001723 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Mehdi Amini44ede332015-07-09 02:09:04 +00001724 auto PtrVt = getPointerTy(DAG.getDataLayout());
Jim Grosbach32bb3622010-04-14 22:28:31 +00001725
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00001726 if (Subtarget->genLongCalls()) {
Saleem Abdulrasool90386ad2014-06-07 20:29:27 +00001727 assert((Subtarget->isTargetWindows() ||
1728 getTargetMachine().getRelocationModel() == Reloc::Static) &&
1729 "long-calls with non-static relocation model!");
Jim Grosbach32bb3622010-04-14 22:28:31 +00001730 // Handle a global address or an external symbol. If it's not one of
1731 // those, the target's already in a register, so we don't need to do
1732 // anything extra.
1733 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001734 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001735 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001736 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001737 ARMConstantPoolValue *CPV =
1738 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1739
Jim Grosbach32bb3622010-04-14 22:28:31 +00001740 // Get the address of the callee into a register
Mehdi Amini44ede332015-07-09 02:09:04 +00001741 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001742 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Mehdi Amini44ede332015-07-09 02:09:04 +00001743 Callee = DAG.getLoad(PtrVt, dl, DAG.getEntryNode(), CPAddr,
1744 MachinePointerInfo::getConstantPool(), false, false,
1745 false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001746 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1747 const char *Sym = S->getSymbol();
1748
1749 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001750 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001751 ARMConstantPoolValue *CPV =
1752 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1753 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001754 // Get the address of the callee into a register
Mehdi Amini44ede332015-07-09 02:09:04 +00001755 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001756 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Mehdi Amini44ede332015-07-09 02:09:04 +00001757 Callee = DAG.getLoad(PtrVt, dl, DAG.getEntryNode(), CPAddr,
1758 MachinePointerInfo::getConstantPool(), false, false,
1759 false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001760 }
1761 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001762 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001763 isDirect = true;
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00001764 bool isDef = GV->isStrongDefinitionForLinker();
1765 bool isStub = (!isDef && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001766 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001767 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Chengc3c949b42007-06-19 21:05:09 +00001768 // ARM call to a local ARM function is predicable.
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00001769 isLocalARMFunc = !Subtarget->isThumb() && (isDef || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001770 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001771 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001772 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Mehdi Amini44ede332015-07-09 02:09:04 +00001773 Callee = DAG.getNode(
1774 ARMISD::WrapperPIC, dl, PtrVt,
1775 DAG.getTargetGlobalAddress(GV, dl, PtrVt, 0, ARMII::MO_NONLAZY));
1776 Callee = DAG.getLoad(PtrVt, dl, DAG.getEntryNode(), Callee,
Tim Northoverd4d294d2014-08-06 11:13:06 +00001777 MachinePointerInfo::getGOT(), false, false, true, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001778 } else if (Subtarget->isTargetCOFF()) {
1779 assert(Subtarget->isTargetWindows() &&
1780 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +00001781 unsigned TargetFlags = GV->hasDLLImportStorageClass()
1782 ? ARMII::MO_DLLIMPORT
1783 : ARMII::MO_NO_FLAG;
Mehdi Amini44ede332015-07-09 02:09:04 +00001784 Callee =
1785 DAG.getTargetGlobalAddress(GV, dl, PtrVt, /*Offset=*/0, TargetFlags);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001786 if (GV->hasDLLImportStorageClass())
Mehdi Amini44ede332015-07-09 02:09:04 +00001787 Callee =
1788 DAG.getLoad(PtrVt, dl, DAG.getEntryNode(),
1789 DAG.getNode(ARMISD::Wrapper, dl, PtrVt, Callee),
1790 MachinePointerInfo::getGOT(), false, false, false, 0);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001791 } else {
1792 // On ELF targets for PIC code, direct calls should go through the PLT
1793 unsigned OpFlags = 0;
1794 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001795 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001796 OpFlags = ARMII::MO_PLT;
Mehdi Amini44ede332015-07-09 02:09:04 +00001797 Callee = DAG.getTargetGlobalAddress(GV, dl, PtrVt, 0, OpFlags);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001798 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001799 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001800 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001801 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001802 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001803 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Cheng83f35172007-01-30 20:37:08 +00001804 // tBX takes a register source operand.
1805 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001806 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001807 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001808 ARMConstantPoolValue *CPV =
1809 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1810 ARMPCLabelIndex, 4);
Mehdi Amini44ede332015-07-09 02:09:04 +00001811 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001812 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Mehdi Amini44ede332015-07-09 02:09:04 +00001813 Callee = DAG.getLoad(PtrVt, dl, DAG.getEntryNode(), CPAddr,
1814 MachinePointerInfo::getConstantPool(), false, false,
1815 false, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001816 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001817 Callee = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVt, Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001818 } else {
1819 unsigned OpFlags = 0;
1820 // On ELF targets for PIC code, direct calls should go through the PLT
1821 if (Subtarget->isTargetELF() &&
1822 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1823 OpFlags = ARMII::MO_PLT;
Mehdi Amini44ede332015-07-09 02:09:04 +00001824 Callee = DAG.getTargetExternalSymbol(Sym, PtrVt, OpFlags);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001825 }
Evan Cheng10043e22007-01-19 07:51:42 +00001826 }
1827
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001828 // FIXME: handle tail calls differently.
1829 unsigned CallOpc;
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +00001830 bool HasMinSizeAttr = MF.getFunction()->hasFnAttribute(Attribute::MinSize);
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001831 if (Subtarget->isThumb()) {
1832 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001833 CallOpc = ARMISD::CALL_NOLINK;
1834 else
1835 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1836 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001837 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001838 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001839 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet8e1fe842012-11-02 21:32:17 +00001840 // Emit regular call when code size is the priority
1841 !HasMinSizeAttr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001842 // "mov lr, pc; b _foo" to avoid confusing the RSP
1843 CallOpc = ARMISD::CALL_NOLINK;
1844 else
1845 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001846 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001847
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001848 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001849 Ops.push_back(Chain);
1850 Ops.push_back(Callee);
1851
1852 // Add argument registers to the end of the list so that they are known live
1853 // into the call.
1854 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1855 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1856 RegsToPass[i].second.getValueType()));
1857
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001858 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001859 if (!isTailCall) {
1860 const uint32_t *Mask;
Eric Christopher1889fdc2015-01-29 00:19:39 +00001861 const ARMBaseRegisterInfo *ARI = Subtarget->getRegisterInfo();
Matthias Braunc22630e2013-10-04 16:52:54 +00001862 if (isThisReturn) {
1863 // For 'this' returns, use the R0-preserving mask if applicable
Eric Christopher9deb75d2015-03-11 22:42:13 +00001864 Mask = ARI->getThisReturnPreservedMask(MF, CallConv);
Matthias Braunc22630e2013-10-04 16:52:54 +00001865 if (!Mask) {
1866 // Set isThisReturn to false if the calling convention is not one that
1867 // allows 'returned' to be modeled in this way, so LowerCallResult does
1868 // not try to pass 'this' straight through
1869 isThisReturn = false;
Eric Christopher9deb75d2015-03-11 22:42:13 +00001870 Mask = ARI->getCallPreservedMask(MF, CallConv);
Matthias Braunc22630e2013-10-04 16:52:54 +00001871 }
1872 } else
Eric Christopher9deb75d2015-03-11 22:42:13 +00001873 Mask = ARI->getCallPreservedMask(MF, CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001874
Matthias Braunc22630e2013-10-04 16:52:54 +00001875 assert(Mask && "Missing call preserved mask for calling convention");
1876 Ops.push_back(DAG.getRegisterMask(Mask));
1877 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001878
Gabor Greiff304a7a2008-08-28 21:40:38 +00001879 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001880 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001881
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001882 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +00001883 if (isTailCall) {
1884 MF.getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +00001885 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +00001886 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001887
Duncan Sands739a0542008-07-02 17:40:58 +00001888 // Returns a chain and a flag for retval copy to use.
Craig Topper48d114b2014-04-26 18:35:24 +00001889 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00001890 InFlag = Chain.getValue(1);
1891
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001892 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
1893 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001894 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001895 InFlag = Chain.getValue(1);
1896
Bob Wilsona4c22902009-04-17 19:07:39 +00001897 // Handle result values, copying them out of physregs into vregs that we
1898 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001899 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001900 InVals, isThisReturn,
1901 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001902}
1903
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001904/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001905/// on the stack. Remember the next parameter register to allocate,
1906/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001907/// this.
Tim Northover8cda34f2015-03-11 18:54:22 +00001908void ARMTargetLowering::HandleByVal(CCState *State, unsigned &Size,
1909 unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001910 assert((State->getCallOrPrologue() == Prologue ||
1911 State->getCallOrPrologue() == Call) &&
1912 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001913
Tim Northover8cda34f2015-03-11 18:54:22 +00001914 // Byval (as with any stack) slots are always at least 4 byte aligned.
1915 Align = std::max(Align, 4U);
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001916
Tim Northover8cda34f2015-03-11 18:54:22 +00001917 unsigned Reg = State->AllocateReg(GPRArgRegs);
1918 if (!Reg)
1919 return;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001920
Tim Northover8cda34f2015-03-11 18:54:22 +00001921 unsigned AlignInRegs = Align / 4;
1922 unsigned Waste = (ARM::R4 - Reg) % AlignInRegs;
1923 for (unsigned i = 0; i < Waste; ++i)
1924 Reg = State->AllocateReg(GPRArgRegs);
1925
1926 if (!Reg)
1927 return;
1928
1929 unsigned Excess = 4 * (ARM::R4 - Reg);
1930
1931 // Special case when NSAA != SP and parameter size greater than size of
1932 // all remained GPR regs. In that case we can't split parameter, we must
1933 // send it to stack. We also must set NCRN to R4, so waste all
1934 // remained registers.
1935 const unsigned NSAAOffset = State->getNextStackOffset();
1936 if (NSAAOffset != 0 && Size > Excess) {
1937 while (State->AllocateReg(GPRArgRegs))
1938 ;
1939 return;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001940 }
Tim Northover8cda34f2015-03-11 18:54:22 +00001941
1942 // First register for byval parameter is the first register that wasn't
1943 // allocated before this method call, so it would be "reg".
1944 // If parameter is small enough to be saved in range [reg, r4), then
1945 // the end (first after last) register would be reg + param-size-in-regs,
1946 // else parameter would be splitted between registers and stack,
1947 // end register would be r4 in this case.
1948 unsigned ByValRegBegin = Reg;
1949 unsigned ByValRegEnd = std::min<unsigned>(Reg + Size / 4, ARM::R4);
1950 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1951 // Note, first register is allocated in the beginning of function already,
1952 // allocate remained amount of registers we need.
1953 for (unsigned i = Reg + 1; i != ByValRegEnd; ++i)
1954 State->AllocateReg(GPRArgRegs);
1955 // A byval parameter that is split between registers and memory needs its
1956 // size truncated here.
1957 // In the case where the entire structure fits in registers, we set the
1958 // size in memory to zero.
1959 Size = std::max<int>(Size - Excess, 0);
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001960}
1961
Dale Johannesend679ff72010-06-03 21:09:53 +00001962/// MatchingStackOffset - Return true if the given stack call argument is
1963/// already available in the same position (relatively) of the caller's
1964/// incoming argument stack.
1965static
1966bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1967 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00001968 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001969 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1970 int FI = INT_MAX;
1971 if (Arg.getOpcode() == ISD::CopyFromReg) {
1972 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001973 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00001974 return false;
1975 MachineInstr *Def = MRI->getVRegDef(VR);
1976 if (!Def)
1977 return false;
1978 if (!Flags.isByVal()) {
1979 if (!TII->isLoadFromStackSlot(Def, FI))
1980 return false;
1981 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00001982 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001983 }
1984 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1985 if (Flags.isByVal())
1986 // ByVal argument is passed in as a pointer but it's now being
1987 // dereferenced. e.g.
1988 // define @foo(%struct.X* %A) {
1989 // tail call @bar(%struct.X* byval %A)
1990 // }
1991 return false;
1992 SDValue Ptr = Ld->getBasePtr();
1993 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1994 if (!FINode)
1995 return false;
1996 FI = FINode->getIndex();
1997 } else
1998 return false;
1999
2000 assert(FI != INT_MAX);
2001 if (!MFI->isFixedObjectIndex(FI))
2002 return false;
2003 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
2004}
2005
2006/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2007/// for tail call optimization. Targets which want to do tail call
2008/// optimization should implement this function.
2009bool
2010ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2011 CallingConv::ID CalleeCC,
2012 bool isVarArg,
2013 bool isCalleeStructRet,
2014 bool isCallerStructRet,
2015 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002016 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00002017 const SmallVectorImpl<ISD::InputArg> &Ins,
2018 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00002019 const Function *CallerF = DAG.getMachineFunction().getFunction();
2020 CallingConv::ID CallerCC = CallerF->getCallingConv();
2021 bool CCMatch = CallerCC == CalleeCC;
2022
2023 // Look for obvious safe cases to perform tail call optimization that do not
2024 // require ABI changes. This is what gcc calls sibcall.
2025
Jim Grosbache3864cc2010-06-16 23:45:49 +00002026 // Do not sibcall optimize vararg calls unless the call site is not passing
2027 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00002028 if (isVarArg && !Outs.empty())
2029 return false;
2030
Tim Northoverd8407452013-10-01 14:33:28 +00002031 // Exception-handling functions need a special set of instructions to indicate
2032 // a return to the hardware. Tail-calling another function would probably
2033 // break this.
2034 if (CallerF->hasFnAttribute("interrupt"))
2035 return false;
2036
Dale Johannesend679ff72010-06-03 21:09:53 +00002037 // Also avoid sibcall optimization if either caller or callee uses struct
2038 // return semantics.
2039 if (isCalleeStructRet || isCallerStructRet)
2040 return false;
2041
Eric Christopherae326492015-03-12 22:48:50 +00002042 // FIXME: Completely disable sibcall for Thumb1 since ThumbRegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00002043 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
2044 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
2045 // support in the assembler and linker to be used. This would need to be
2046 // fixed to fully support tail calls in Thumb1.
2047 //
Dale Johannesene2289282010-07-08 01:18:23 +00002048 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
2049 // LR. This means if we need to reload LR, it takes an extra instructions,
2050 // which outweighs the value of the tail call; but here we don't know yet
2051 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00002052 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00002053 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00002054
2055 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
2056 // but we need to make sure there are enough registers; the only valid
2057 // registers are the 4 used for parameters. We don't currently do this
2058 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00002059 if (Subtarget->isThumb1Only())
2060 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00002061
Oliver Stannard12993dd2014-08-18 12:42:15 +00002062 // Externally-defined functions with weak linkage should not be
2063 // tail-called on ARM when the OS does not support dynamic
2064 // pre-emption of symbols, as the AAELF spec requires normal calls
2065 // to undefined weak functions to be replaced with a NOP or jump to the
2066 // next instruction. The behaviour of branch instructions in this
2067 // situation (as used for tail calls) is implementation-defined, so we
2068 // cannot rely on the linker replacing the tail call with a return.
2069 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2070 const GlobalValue *GV = G->getGlobal();
Daniel Sandersc81f4502015-06-16 15:44:21 +00002071 const Triple &TT = getTargetMachine().getTargetTriple();
Saleem Abdulrasool67f72992015-01-03 21:35:00 +00002072 if (GV->hasExternalWeakLinkage() &&
2073 (!TT.isOSWindows() || TT.isOSBinFormatELF() || TT.isOSBinFormatMachO()))
Oliver Stannard12993dd2014-08-18 12:42:15 +00002074 return false;
2075 }
2076
Dale Johannesend679ff72010-06-03 21:09:53 +00002077 // If the calling conventions do not match, then we'd better make sure the
2078 // results are returned in the same way as what the caller expects.
2079 if (!CCMatch) {
2080 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopherb5217502014-08-06 18:45:26 +00002081 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(), RVLocs1,
2082 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002083 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
2084
2085 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopherb5217502014-08-06 18:45:26 +00002086 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(), RVLocs2,
2087 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002088 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
2089
2090 if (RVLocs1.size() != RVLocs2.size())
2091 return false;
2092 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2093 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2094 return false;
2095 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2096 return false;
2097 if (RVLocs1[i].isRegLoc()) {
2098 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2099 return false;
2100 } else {
2101 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2102 return false;
2103 }
2104 }
2105 }
2106
Manman Ren7e48b252012-10-12 23:39:43 +00002107 // If Caller's vararg or byval argument has been split between registers and
2108 // stack, do not perform tail call, since part of the argument is in caller's
2109 // local frame.
2110 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
2111 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002112 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00002113 return false;
2114
Dale Johannesend679ff72010-06-03 21:09:53 +00002115 // If the callee takes no arguments then go on to check the results of the
2116 // call.
2117 if (!Outs.empty()) {
2118 // Check if stack adjustment is needed. For now, do not do this if any
2119 // argument is passed on the stack.
2120 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002121 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(), ArgLocs,
2122 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002123 CCInfo.AnalyzeCallOperands(Outs,
2124 CCAssignFnForNode(CalleeCC, false, isVarArg));
2125 if (CCInfo.getNextStackOffset()) {
2126 MachineFunction &MF = DAG.getMachineFunction();
2127
2128 // Check if the arguments are already laid out in the right way as
2129 // the caller's fixed stack objects.
2130 MachineFrameInfo *MFI = MF.getFrameInfo();
2131 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Eric Christopher1889fdc2015-01-29 00:19:39 +00002132 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002133 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2134 i != e;
2135 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002136 CCValAssign &VA = ArgLocs[i];
2137 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002138 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002139 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002140 if (VA.getLocInfo() == CCValAssign::Indirect)
2141 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002142 if (VA.needsCustom()) {
2143 // f64 and vector types are split into multiple registers or
2144 // register/stack-slot combinations. The types will not match
2145 // the registers; give up on memory f64 refs until we figure
2146 // out what to do about this.
2147 if (!VA.isRegLoc())
2148 return false;
2149 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002150 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002151 if (RegVT == MVT::v2f64) {
2152 if (!ArgLocs[++i].isRegLoc())
2153 return false;
2154 if (!ArgLocs[++i].isRegLoc())
2155 return false;
2156 }
2157 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002158 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2159 MFI, MRI, TII))
2160 return false;
2161 }
2162 }
2163 }
2164 }
2165
2166 return true;
2167}
2168
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002169bool
2170ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2171 MachineFunction &MF, bool isVarArg,
2172 const SmallVectorImpl<ISD::OutputArg> &Outs,
2173 LLVMContext &Context) const {
2174 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002175 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002176 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2177 isVarArg));
2178}
2179
Tim Northoverd8407452013-10-01 14:33:28 +00002180static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2181 SDLoc DL, SelectionDAG &DAG) {
2182 const MachineFunction &MF = DAG.getMachineFunction();
2183 const Function *F = MF.getFunction();
2184
2185 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2186
2187 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2188 // version of the "preferred return address". These offsets affect the return
2189 // instruction if this is a return from PL1 without hypervisor extensions.
2190 // IRQ/FIQ: +4 "subs pc, lr, #4"
2191 // SWI: 0 "subs pc, lr, #0"
2192 // ABORT: +4 "subs pc, lr, #4"
2193 // UNDEF: +4/+2 "subs pc, lr, #0"
2194 // UNDEF varies depending on where the exception came from ARM or Thumb
2195 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2196
2197 int64_t LROffset;
2198 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2199 IntKind == "ABORT")
2200 LROffset = 4;
2201 else if (IntKind == "SWI" || IntKind == "UNDEF")
2202 LROffset = 0;
2203 else
2204 report_fatal_error("Unsupported interrupt attribute. If present, value "
2205 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2206
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002207 RetOps.insert(RetOps.begin() + 1,
2208 DAG.getConstant(LROffset, DL, MVT::i32, false));
Tim Northoverd8407452013-10-01 14:33:28 +00002209
Craig Topper48d114b2014-04-26 18:35:24 +00002210 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other, RetOps);
Tim Northoverd8407452013-10-01 14:33:28 +00002211}
2212
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002213SDValue
2214ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002215 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002216 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002217 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002218 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002219
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002220 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002221 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002222
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002223 // CCState - Info about the registers and stack slots.
Eric Christopherb5217502014-08-06 18:45:26 +00002224 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
2225 *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002226
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002227 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002228 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2229 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002230
Bob Wilsona4c22902009-04-17 19:07:39 +00002231 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002232 SmallVector<SDValue, 4> RetOps;
2233 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Christian Pirkerb5728192014-05-08 14:06:24 +00002234 bool isLittleEndian = Subtarget->isLittle();
Bob Wilsona4c22902009-04-17 19:07:39 +00002235
Jonathan Roelofsef84bda2014-08-05 21:32:21 +00002236 MachineFunction &MF = DAG.getMachineFunction();
2237 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2238 AFI->setReturnRegsCount(RVLocs.size());
2239
Bob Wilsona4c22902009-04-17 19:07:39 +00002240 // Copy the result values into the output registers.
2241 for (unsigned i = 0, realRVLocIdx = 0;
2242 i != RVLocs.size();
2243 ++i, ++realRVLocIdx) {
2244 CCValAssign &VA = RVLocs[i];
2245 assert(VA.isRegLoc() && "Can only return in registers!");
2246
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002247 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002248
2249 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002250 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002251 case CCValAssign::Full: break;
2252 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002253 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002254 break;
2255 }
2256
Bob Wilsona4c22902009-04-17 19:07:39 +00002257 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002258 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002259 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002260 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002261 DAG.getConstant(0, dl, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002262 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002263 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002264
Christian Pirkerb5728192014-05-08 14:06:24 +00002265 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2266 HalfGPRs.getValue(isLittleEndian ? 0 : 1),
2267 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002268 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002269 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002270 VA = RVLocs[++i]; // skip ahead to next loc
2271 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Christian Pirkerb5728192014-05-08 14:06:24 +00002272 HalfGPRs.getValue(isLittleEndian ? 1 : 0),
2273 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002274 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002275 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002276 VA = RVLocs[++i]; // skip ahead to next loc
2277
2278 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002279 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002280 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002281 }
2282 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2283 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002284 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002285 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00002286 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2287 fmrrd.getValue(isLittleEndian ? 0 : 1),
2288 Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002289 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002290 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002291 VA = RVLocs[++i]; // skip ahead to next loc
Christian Pirkerb5728192014-05-08 14:06:24 +00002292 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2293 fmrrd.getValue(isLittleEndian ? 1 : 0),
Bob Wilsona4c22902009-04-17 19:07:39 +00002294 Flag);
2295 } else
2296 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2297
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002298 // Guarantee that all emitted copies are
2299 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002300 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002301 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002302 }
2303
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002304 // Update chain and glue.
2305 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002306 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002307 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002308
Tim Northoverd8407452013-10-01 14:33:28 +00002309 // CPUs which aren't M-class use a special sequence to return from
2310 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2311 // though we use "subs pc, lr, #N").
2312 //
2313 // M-class CPUs actually use a normal return sequence with a special
2314 // (hardware-provided) value in LR, so the normal code path works.
2315 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2316 !Subtarget->isMClass()) {
2317 if (Subtarget->isThumb1Only())
2318 report_fatal_error("interrupt attribute is not supported in Thumb1");
2319 return LowerInterruptReturn(RetOps, dl, DAG);
2320 }
2321
Craig Topper48d114b2014-04-26 18:35:24 +00002322 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, RetOps);
Evan Cheng10043e22007-01-19 07:51:42 +00002323}
2324
Evan Chengf8bad082012-04-10 01:51:00 +00002325bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002326 if (N->getNumValues() != 1)
2327 return false;
2328 if (!N->hasNUsesOfValue(1, 0))
2329 return false;
2330
Evan Chengf8bad082012-04-10 01:51:00 +00002331 SDValue TCChain = Chain;
2332 SDNode *Copy = *N->use_begin();
2333 if (Copy->getOpcode() == ISD::CopyToReg) {
2334 // If the copy has a glue operand, we conservatively assume it isn't safe to
2335 // perform a tail call.
2336 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2337 return false;
2338 TCChain = Copy->getOperand(0);
2339 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2340 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002341 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002342 SmallPtrSet<SDNode*, 2> Copies;
2343 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002344 UI != UE; ++UI) {
2345 if (UI->getOpcode() != ISD::CopyToReg)
2346 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002347 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002348 }
Evan Chengf8bad082012-04-10 01:51:00 +00002349 if (Copies.size() > 2)
2350 return false;
2351
2352 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2353 UI != UE; ++UI) {
2354 SDValue UseChain = UI->getOperand(0);
2355 if (Copies.count(UseChain.getNode()))
2356 // Second CopyToReg
2357 Copy = *UI;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002358 else {
2359 // We are at the top of this chain.
2360 // If the copy has a glue operand, we conservatively assume it
2361 // isn't safe to perform a tail call.
2362 if (UI->getOperand(UI->getNumOperands()-1).getValueType() == MVT::Glue)
2363 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002364 // First CopyToReg
2365 TCChain = UseChain;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002366 }
Evan Chengf8bad082012-04-10 01:51:00 +00002367 }
2368 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002369 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002370 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002371 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002372 Copy = *Copy->use_begin();
2373 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002374 return false;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002375 // If the copy has a glue operand, we conservatively assume it isn't safe to
2376 // perform a tail call.
2377 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2378 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002379 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002380 } else {
2381 return false;
2382 }
2383
Evan Cheng419ea282010-12-01 22:59:46 +00002384 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002385 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2386 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002387 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2388 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002389 return false;
2390 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002391 }
2392
Evan Chengf8bad082012-04-10 01:51:00 +00002393 if (!HasRet)
2394 return false;
2395
2396 Chain = TCChain;
2397 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002398}
2399
Evan Cheng0663f232011-03-21 01:19:09 +00002400bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Saleem Abdulrasoolb720a6b2014-03-11 15:09:49 +00002401 if (!Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002402 return false;
2403
Akira Hatanakad9699bc2015-06-09 19:07:19 +00002404 auto Attr =
2405 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
2406 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Evan Cheng0663f232011-03-21 01:19:09 +00002407 return false;
2408
2409 return !Subtarget->isThumb1Only();
2410}
2411
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00002412// Trying to write a 64 bit value so need to split into two 32 bit values first,
2413// and pass the lower and high parts through.
2414static SDValue LowerWRITE_REGISTER(SDValue Op, SelectionDAG &DAG) {
2415 SDLoc DL(Op);
2416 SDValue WriteValue = Op->getOperand(2);
2417
2418 // This function is only supposed to be called for i64 type argument.
2419 assert(WriteValue.getValueType() == MVT::i64
2420 && "LowerWRITE_REGISTER called for non-i64 type argument.");
2421
2422 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, WriteValue,
2423 DAG.getConstant(0, DL, MVT::i32));
2424 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, WriteValue,
2425 DAG.getConstant(1, DL, MVT::i32));
2426 SDValue Ops[] = { Op->getOperand(0), Op->getOperand(1), Lo, Hi };
2427 return DAG.getNode(ISD::WRITE_REGISTER, DL, MVT::Other, Ops);
2428}
2429
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002430// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2431// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2432// one of the above mentioned nodes. It has to be wrapped because otherwise
2433// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2434// be used to form addressing mode. These wrapped nodes will be selected
2435// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002436static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002437 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002438 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002439 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002440 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002441 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002442 if (CP->isMachineConstantPoolEntry())
2443 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2444 CP->getAlignment());
2445 else
2446 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2447 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002448 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002449}
2450
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002451unsigned ARMTargetLowering::getJumpTableEncoding() const {
2452 return MachineJumpTableInfo::EK_Inline;
2453}
2454
Dan Gohman21cea8a2010-04-17 15:26:15 +00002455SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2456 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002457 MachineFunction &MF = DAG.getMachineFunction();
2458 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2459 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002460 SDLoc DL(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002461 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002462 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002463 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2464 SDValue CPAddr;
2465 if (RelocM == Reloc::Static) {
2466 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2467 } else {
2468 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002469 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002470 ARMConstantPoolValue *CPV =
2471 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2472 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002473 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2474 }
2475 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2476 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002477 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002478 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002479 if (RelocM == Reloc::Static)
2480 return Result;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002481 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, DL, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002482 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002483}
2484
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002485// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002486SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002487ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002488 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002489 SDLoc dl(GA);
Mehdi Amini44ede332015-07-09 02:09:04 +00002490 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002491 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002492 MachineFunction &MF = DAG.getMachineFunction();
2493 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002494 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002495 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002496 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2497 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002498 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002499 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002500 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattner7727d052010-09-21 06:44:06 +00002501 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002502 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002503 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002504
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002505 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002506 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002507
2508 // call __tls_get_addr.
2509 ArgListTy Args;
2510 ArgListEntry Entry;
2511 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002512 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002513 Args.push_back(Entry);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002514
Dale Johannesen555a3752009-01-30 23:10:59 +00002515 // FIXME: is there useful debug info available here?
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002516 TargetLowering::CallLoweringInfo CLI(DAG);
2517 CLI.setDebugLoc(dl).setChain(Chain)
2518 .setCallee(CallingConv::C, Type::getInt32Ty(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002519 DAG.getExternalSymbol("__tls_get_addr", PtrVT), std::move(Args),
2520 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002521
Justin Holewinskiaa583972012-05-25 16:35:28 +00002522 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002523 return CallResult.first;
2524}
2525
2526// Lower ISD::GlobalTLSAddress using the "initial exec" or
2527// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002528SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002529ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002530 SelectionDAG &DAG,
2531 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002532 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002533 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002534 SDValue Offset;
2535 SDValue Chain = DAG.getEntryNode();
Mehdi Amini44ede332015-07-09 02:09:04 +00002536 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002537 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002538 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002539
Hans Wennborgaea41202012-05-04 09:40:39 +00002540 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002541 MachineFunction &MF = DAG.getMachineFunction();
2542 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002543 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002544 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002545 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2546 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002547 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2548 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2549 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002550 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002551 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002552 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002553 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002554 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002555 Chain = Offset.getValue(1);
2556
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002557 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002558 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002559
Evan Chengcdbb70c2009-10-31 03:39:36 +00002560 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002561 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002562 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002563 } else {
2564 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002565 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002566 ARMConstantPoolValue *CPV =
2567 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002568 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002569 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002570 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002571 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002572 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002573 }
2574
2575 // The address of the thread local variable is the add of the thread
2576 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002577 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002578}
2579
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002580SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002581ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002582 // TODO: implement the "local dynamic" model
2583 assert(Subtarget->isTargetELF() &&
2584 "TLS not implemented for non-ELF targets");
2585 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00002586 if (DAG.getTarget().Options.EmulatedTLS)
2587 return LowerToTLSEmulatedModel(GA, DAG);
Hans Wennborgaea41202012-05-04 09:40:39 +00002588
2589 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2590
2591 switch (model) {
2592 case TLSModel::GeneralDynamic:
2593 case TLSModel::LocalDynamic:
2594 return LowerToTLSGeneralDynamicModel(GA, DAG);
2595 case TLSModel::InitialExec:
2596 case TLSModel::LocalExec:
2597 return LowerToTLSExecModels(GA, DAG, model);
2598 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002599 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002600}
2601
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002602SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002603 SelectionDAG &DAG) const {
Mehdi Amini44ede332015-07-09 02:09:04 +00002604 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002605 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002606 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002607 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002608 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002609 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002610 ARMConstantPoolConstant::Create(GV,
2611 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002612 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002613 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00002614 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002615 CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002616 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002617 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002618 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002619 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002620 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002621 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002622 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002623 MachinePointerInfo::getGOT(),
2624 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002625 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002626 }
2627
2628 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002629 // pair. This is always cheaper.
Eric Christopherc1058df2014-07-04 01:55:26 +00002630 if (Subtarget->useMovt(DAG.getMachineFunction())) {
Evan Cheng68aec142011-01-19 02:16:49 +00002631 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002632 // FIXME: Once remat is capable of dealing with instructions with register
2633 // operands, expand this into two nodes.
2634 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2635 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002636 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002637 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2638 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2639 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2640 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002641 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002642 }
2643}
2644
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002645SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002646 SelectionDAG &DAG) const {
Mehdi Amini44ede332015-07-09 02:09:04 +00002647 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002648 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002649 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002650 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002651
Eric Christopherc1058df2014-07-04 01:55:26 +00002652 if (Subtarget->useMovt(DAG.getMachineFunction()))
Evan Cheng68aec142011-01-19 02:16:49 +00002653 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002654
Tim Northover72360d22013-12-02 10:35:41 +00002655 // FIXME: Once remat is capable of dealing with instructions with register
2656 // operands, expand this into multiple nodes
2657 unsigned Wrapper =
2658 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002659
Tim Northover72360d22013-12-02 10:35:41 +00002660 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2661 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002662
Evan Cheng1b389522009-09-03 07:04:02 +00002663 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002664 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2665 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002666 return Result;
2667}
2668
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002669SDValue ARMTargetLowering::LowerGlobalAddressWindows(SDValue Op,
2670 SelectionDAG &DAG) const {
2671 assert(Subtarget->isTargetWindows() && "non-Windows COFF is not supported");
Eric Christopherc1058df2014-07-04 01:55:26 +00002672 assert(Subtarget->useMovt(DAG.getMachineFunction()) &&
2673 "Windows on ARM expects to use movw/movt");
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002674
2675 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Reid Klecknerc35e7f52015-06-11 01:31:48 +00002676 const ARMII::TOF TargetFlags =
2677 (GV->hasDLLImportStorageClass() ? ARMII::MO_DLLIMPORT : ARMII::MO_NO_FLAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00002678 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002679 SDValue Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002680 SDLoc DL(Op);
2681
2682 ++NumMovwMovt;
2683
2684 // FIXME: Once remat is capable of dealing with instructions with register
2685 // operands, expand this into two nodes.
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002686 Result = DAG.getNode(ARMISD::Wrapper, DL, PtrVT,
2687 DAG.getTargetGlobalAddress(GV, DL, PtrVT, /*Offset=*/0,
Reid Klecknerc35e7f52015-06-11 01:31:48 +00002688 TargetFlags));
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002689 if (GV->hasDLLImportStorageClass())
2690 Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Result,
2691 MachinePointerInfo::getGOT(), false, false, false, 0);
2692 return Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002693}
2694
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002695SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002696 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002697 assert(Subtarget->isTargetELF() &&
2698 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002699 MachineFunction &MF = DAG.getMachineFunction();
2700 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002701 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Mehdi Amini44ede332015-07-09 02:09:04 +00002702 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002703 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002704 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002705 ARMConstantPoolValue *CPV =
2706 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2707 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002708 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002709 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002710 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002711 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002712 false, false, false, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002713 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002714 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002715}
2716
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002717SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002718ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002719 SDLoc dl(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002720 SDValue Val = DAG.getConstant(0, dl, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002721 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2722 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002723 Op.getOperand(1), Val);
2724}
2725
2726SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002727ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002728 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002729 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002730 Op.getOperand(1), DAG.getConstant(0, dl, MVT::i32));
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002731}
2732
Matthias Braun3cd00c12015-07-16 22:34:16 +00002733SDValue ARMTargetLowering::LowerEH_SJLJ_SETUP_DISPATCH(SDValue Op,
2734 SelectionDAG &DAG) const {
2735 SDLoc dl(Op);
2736 return DAG.getNode(ARMISD::EH_SJLJ_SETUP_DISPATCH, dl, MVT::Other,
2737 Op.getOperand(0));
2738}
2739
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002740SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002741ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002742 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002743 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002744 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002745 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002746 default: return SDValue(); // Don't custom lower most intrinsics.
Jim Grosbach07393ba2014-06-16 21:55:30 +00002747 case Intrinsic::arm_rbit: {
Yi Kongc655f0c2014-08-20 10:40:20 +00002748 assert(Op.getOperand(1).getValueType() == MVT::i32 &&
Jim Grosbach07393ba2014-06-16 21:55:30 +00002749 "RBIT intrinsic must have i32 type!");
Yi Kongc655f0c2014-08-20 10:40:20 +00002750 return DAG.getNode(ARMISD::RBIT, dl, MVT::i32, Op.getOperand(1));
Jim Grosbach07393ba2014-06-16 21:55:30 +00002751 }
Bob Wilson17f88782009-08-04 00:25:01 +00002752 case Intrinsic::arm_thread_pointer: {
Mehdi Amini44ede332015-07-09 02:09:04 +00002753 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Bob Wilson17f88782009-08-04 00:25:01 +00002754 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2755 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002756 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002757 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002758 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002759 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Mehdi Amini44ede332015-07-09 02:09:04 +00002760 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Jim Grosbach693e36a2009-08-11 00:09:57 +00002761 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2762 SDValue CPAddr;
2763 unsigned PCAdj = (RelocM != Reloc::PIC_)
2764 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002765 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002766 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2767 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002768 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002769 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002770 SDValue Result =
Evan Chengcdbb70c2009-10-31 03:39:36 +00002771 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002772 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002773 false, false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002774
2775 if (RelocM == Reloc::PIC_) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002776 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002777 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2778 }
2779 return Result;
2780 }
Evan Cheng18381b42011-03-29 23:06:19 +00002781 case Intrinsic::arm_neon_vmulls:
2782 case Intrinsic::arm_neon_vmullu: {
2783 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2784 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002785 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002786 Op.getOperand(1), Op.getOperand(2));
2787 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002788 }
2789}
2790
Eli Friedman30a49e92011-08-03 21:06:02 +00002791static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2792 const ARMSubtarget *Subtarget) {
2793 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002794 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002795 if (!Subtarget->hasDataBarrier()) {
2796 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2797 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2798 // here.
2799 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002800 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002801 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002802 DAG.getConstant(0, dl, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002803 }
2804
Tim Northover36b24172013-07-03 09:20:36 +00002805 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2806 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
Robin Morisseta47cb412014-09-03 21:01:03 +00002807 ARM_MB::MemBOpt Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002808 if (Subtarget->isMClass()) {
2809 // Only a full system barrier exists in the M-class architectures.
2810 Domain = ARM_MB::SY;
2811 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002812 // Swift happens to implement ISHST barriers in a way that's compatible with
2813 // Release semantics but weaker than ISH so we'd be fools not to use
2814 // it. Beware: other processors probably don't!
2815 Domain = ARM_MB::ISHST;
2816 }
2817
Joey Gouly926d3f52013-09-05 15:35:24 +00002818 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002819 DAG.getConstant(Intrinsic::arm_dmb, dl, MVT::i32),
2820 DAG.getConstant(Domain, dl, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002821}
2822
Evan Cheng8740ee32010-11-03 06:34:55 +00002823static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2824 const ARMSubtarget *Subtarget) {
2825 // ARM pre v5TE and Thumb1 does not have preload instructions.
2826 if (!(Subtarget->isThumb2() ||
2827 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2828 // Just preserve the chain.
2829 return Op.getOperand(0);
2830
Andrew Trickef9de2a2013-05-25 02:42:55 +00002831 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002832 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2833 if (!isRead &&
2834 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2835 // ARMv7 with MP extension has PLDW.
2836 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002837
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002838 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2839 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002840 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002841 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002842 isData = ~isData & 1;
2843 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002844
2845 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002846 Op.getOperand(1), DAG.getConstant(isRead, dl, MVT::i32),
2847 DAG.getConstant(isData, dl, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002848}
2849
Dan Gohman31ae5862010-04-17 14:41:14 +00002850static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2851 MachineFunction &MF = DAG.getMachineFunction();
2852 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2853
Evan Cheng10043e22007-01-19 07:51:42 +00002854 // vastart just stores the address of the VarArgsFrameIndex slot into the
2855 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002856 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002857 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00002858 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002859 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002860 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2861 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002862}
2863
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002864SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002865ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2866 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002867 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002868 MachineFunction &MF = DAG.getMachineFunction();
2869 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2870
Craig Topper760b1342012-02-22 05:59:10 +00002871 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002872 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002873 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002874 else
Craig Topperc7242e02012-04-20 07:30:17 +00002875 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002876
2877 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002878 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002879 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002880
2881 SDValue ArgValue2;
2882 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002883 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002884 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002885
2886 // Create load node to retrieve arguments from the stack.
Mehdi Amini44ede332015-07-09 02:09:04 +00002887 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Evan Chengcdbb70c2009-10-31 03:39:36 +00002888 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002889 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002890 false, false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002891 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002892 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002893 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002894 }
Christian Pirkerb5728192014-05-08 14:06:24 +00002895 if (!Subtarget->isLittle())
2896 std::swap (ArgValue, ArgValue2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002897 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002898}
2899
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002900// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002901// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002902// byval). Either way, we allocate stack slots adjacent to the data
2903// provided by our caller, and store the unallocated registers there.
2904// If this is a variadic function, the va_list pointer will begin with
2905// these values; otherwise, this reassembles a (byval) structure that
2906// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002907// Return: The frame index registers were stored into.
2908int
2909ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002910 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002911 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002912 unsigned InRegsParamRecordIdx,
Tim Northover8cda34f2015-03-11 18:54:22 +00002913 int ArgOffset,
2914 unsigned ArgSize) const {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002915 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00002916 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002917 // Setup first unallocated register as first byval register;
2918 // eat all remained registers
2919 // (these two actions are performed by HandleByVal method).
2920 // Then, here, we initialize stack frame with
2921 // "store-reg" instructions.
2922 // Case #2. Var-args function, that doesn't contain byval parameters.
2923 // The same: eat all remained unallocated registers,
2924 // initialize stack frame.
2925
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002926 MachineFunction &MF = DAG.getMachineFunction();
2927 MachineFrameInfo *MFI = MF.getFrameInfo();
2928 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002929 unsigned RBegin, REnd;
2930 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2931 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002932 } else {
Tim Northover8cda34f2015-03-11 18:54:22 +00002933 unsigned RBeginIdx = CCInfo.getFirstUnallocated(GPRArgRegs);
Aaron Ballmanc579d662015-03-12 13:24:06 +00002934 RBegin = RBeginIdx == 4 ? (unsigned)ARM::R4 : GPRArgRegs[RBeginIdx];
Tim Northover8cda34f2015-03-11 18:54:22 +00002935 REnd = ARM::R4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002936 }
2937
Tim Northover8cda34f2015-03-11 18:54:22 +00002938 if (REnd != RBegin)
2939 ArgOffset = -4 * (ARM::R4 - RBegin);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002940
Mehdi Amini44ede332015-07-09 02:09:04 +00002941 auto PtrVT = getPointerTy(DAG.getDataLayout());
Tim Northover8cda34f2015-03-11 18:54:22 +00002942 int FrameIndex = MFI->CreateFixedObject(ArgSize, ArgOffset, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002943 SDValue FIN = DAG.getFrameIndex(FrameIndex, PtrVT);
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002944
Tim Northover8cda34f2015-03-11 18:54:22 +00002945 SmallVector<SDValue, 4> MemOps;
2946 const TargetRegisterClass *RC =
2947 AFI->isThumb1OnlyFunction() ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002948
Tim Northover8cda34f2015-03-11 18:54:22 +00002949 for (unsigned Reg = RBegin, i = 0; Reg < REnd; ++Reg, ++i) {
2950 unsigned VReg = MF.addLiveIn(Reg, RC);
2951 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2952 SDValue Store =
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002953 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Tim Northover8cda34f2015-03-11 18:54:22 +00002954 MachinePointerInfo(OrigArg, 4 * i), false, false, 0);
2955 MemOps.push_back(Store);
Mehdi Amini44ede332015-07-09 02:09:04 +00002956 FIN = DAG.getNode(ISD::ADD, dl, PtrVT, FIN, DAG.getConstant(4, dl, PtrVT));
Oliver Stannardd55e1152014-03-05 15:25:27 +00002957 }
Tim Northover8cda34f2015-03-11 18:54:22 +00002958
2959 if (!MemOps.empty())
2960 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
2961 return FrameIndex;
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002962}
2963
2964// Setup stack frame, the va_list pointer will start from.
2965void
2966ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002967 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002968 unsigned ArgOffset,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002969 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002970 bool ForceMutable) const {
2971 MachineFunction &MF = DAG.getMachineFunction();
2972 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2973
2974 // Try to store any remaining integer argument regs
2975 // to their spots on the stack so that they may be loaded by deferencing
2976 // the result of va_next.
2977 // If there is no regs to be stored, just point address after last
2978 // argument passed via stack.
Tim Northover8cda34f2015-03-11 18:54:22 +00002979 int FrameIndex = StoreByValRegs(CCInfo, DAG, dl, Chain, nullptr,
2980 CCInfo.getInRegsParamsCount(),
2981 CCInfo.getNextStackOffset(), 4);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002982 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002983}
2984
Bob Wilson2e076c42009-06-22 23:27:02 +00002985SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002986ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002987 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002988 const SmallVectorImpl<ISD::InputArg>
2989 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002990 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002991 SmallVectorImpl<SDValue> &InVals)
2992 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00002993 MachineFunction &MF = DAG.getMachineFunction();
2994 MachineFrameInfo *MFI = MF.getFrameInfo();
2995
Bob Wilsona4c22902009-04-17 19:07:39 +00002996 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2997
2998 // Assign locations to all of the incoming arguments.
2999 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003000 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3001 *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003002 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003003 CCAssignFnForNode(CallConv, /* Return*/ false,
3004 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00003005
Bob Wilsona4c22902009-04-17 19:07:39 +00003006 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003007 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003008 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
3009 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003010
3011 // Initially ArgRegsSaveSize is zero.
3012 // Then we increase this value each time we meet byval parameter.
3013 // We also increase this value in case of varargs function.
3014 AFI->setArgRegsSaveSize(0);
3015
Oliver Stannardd55e1152014-03-05 15:25:27 +00003016 // Calculate the amount of stack space that we need to allocate to store
3017 // byval and variadic arguments that are passed in registers.
3018 // We need to know this before we allocate the first byval or variadic
3019 // argument, as they will be allocated a stack slot below the CFA (Canonical
3020 // Frame Address, the stack pointer at entry to the function).
Tim Northover8cda34f2015-03-11 18:54:22 +00003021 unsigned ArgRegBegin = ARM::R4;
Oliver Stannardd55e1152014-03-05 15:25:27 +00003022 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tim Northover8cda34f2015-03-11 18:54:22 +00003023 if (CCInfo.getInRegsParamsProcessed() >= CCInfo.getInRegsParamsCount())
3024 break;
Oliver Stannardd55e1152014-03-05 15:25:27 +00003025
Tim Northover8cda34f2015-03-11 18:54:22 +00003026 CCValAssign &VA = ArgLocs[i];
3027 unsigned Index = VA.getValNo();
3028 ISD::ArgFlagsTy Flags = Ins[Index].Flags;
3029 if (!Flags.isByVal())
3030 continue;
3031
3032 assert(VA.isMemLoc() && "unexpected byval pointer in reg");
3033 unsigned RBegin, REnd;
3034 CCInfo.getInRegsParamInfo(CCInfo.getInRegsParamsProcessed(), RBegin, REnd);
3035 ArgRegBegin = std::min(ArgRegBegin, RBegin);
3036
3037 CCInfo.nextInRegsParam();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003038 }
3039 CCInfo.rewindByValRegsInfo();
Tim Northover8cda34f2015-03-11 18:54:22 +00003040
3041 int lastInsIndex = -1;
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003042 if (isVarArg && MFI->hasVAStart()) {
Tim Northover8cda34f2015-03-11 18:54:22 +00003043 unsigned RegIdx = CCInfo.getFirstUnallocated(GPRArgRegs);
3044 if (RegIdx != array_lengthof(GPRArgRegs))
3045 ArgRegBegin = std::min(ArgRegBegin, (unsigned)GPRArgRegs[RegIdx]);
Oliver Stannardd55e1152014-03-05 15:25:27 +00003046 }
Tim Northover8cda34f2015-03-11 18:54:22 +00003047
3048 unsigned TotalArgRegsSaveSize = 4 * (ARM::R4 - ArgRegBegin);
3049 AFI->setArgRegsSaveSize(TotalArgRegsSaveSize);
Mehdi Amini44ede332015-07-09 02:09:04 +00003050 auto PtrVT = getPointerTy(DAG.getDataLayout());
Oliver Stannardd55e1152014-03-05 15:25:27 +00003051
Bob Wilsona4c22902009-04-17 19:07:39 +00003052 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3053 CCValAssign &VA = ArgLocs[i];
Andrew Trick05938a52015-02-16 18:10:47 +00003054 if (Ins[VA.getValNo()].isOrigArg()) {
3055 std::advance(CurOrigArg,
3056 Ins[VA.getValNo()].getOrigArgIndex() - CurArgIdx);
3057 CurArgIdx = Ins[VA.getValNo()].getOrigArgIndex();
3058 }
Bob Wilsonea09d4a2009-04-17 20:35:10 +00003059 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00003060 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003061 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00003062
Bob Wilsona4c22902009-04-17 19:07:39 +00003063 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003064 // f64 and vector types are split up into multiple registers or
3065 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00003066 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003067 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003068 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00003069 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00003070 SDValue ArgValue2;
3071 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00003072 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Mehdi Amini44ede332015-07-09 02:09:04 +00003073 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bob Wilson699bdf72010-04-13 22:03:22 +00003074 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003075 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003076 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00003077 } else {
3078 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
3079 Chain, DAG, dl);
3080 }
Owen Anderson9f944592009-08-11 20:47:22 +00003081 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
3082 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003083 ArgValue, ArgValue1,
3084 DAG.getIntPtrConstant(0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003085 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003086 ArgValue, ArgValue2,
3087 DAG.getIntPtrConstant(1, dl));
Bob Wilson2e076c42009-06-22 23:27:02 +00003088 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003089 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00003090
Bob Wilson2e076c42009-06-22 23:27:02 +00003091 } else {
Craig Topper760b1342012-02-22 05:59:10 +00003092 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003093
Owen Anderson9f944592009-08-11 20:47:22 +00003094 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003095 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003096 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003097 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003098 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003099 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003100 else if (RegVT == MVT::i32)
Craig Topper61e88f42014-11-21 05:58:21 +00003101 RC = AFI->isThumb1OnlyFunction() ? &ARM::tGPRRegClass
3102 : &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003103 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00003104 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00003105
3106 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003107 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003108 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00003109 }
3110
3111 // If this is an 8 or 16-bit value, it is really passed promoted
3112 // to 32 bits. Insert an assert[sz]ext to capture this, then
3113 // truncate to the right size.
3114 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003115 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00003116 case CCValAssign::Full: break;
3117 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003118 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003119 break;
3120 case CCValAssign::SExt:
3121 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3122 DAG.getValueType(VA.getValVT()));
3123 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3124 break;
3125 case CCValAssign::ZExt:
3126 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3127 DAG.getValueType(VA.getValVT()));
3128 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3129 break;
3130 }
3131
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003132 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003133
3134 } else { // VA.isRegLoc()
3135
3136 // sanity check
3137 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003138 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003139
Andrew Trick05938a52015-02-16 18:10:47 +00003140 int index = VA.getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003141
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003142 // Some Ins[] entries become multiple ArgLoc[] entries.
3143 // Process them only once.
3144 if (index != lastInsIndex)
3145 {
3146 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003147 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003148 // This can be changed with more analysis.
3149 // In case of tail call optimization mark all arguments mutable.
3150 // Since they could be overwritten by lowering of arguments in case of
3151 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003152 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003153 assert(Ins[index].isOrigArg() &&
3154 "Byval arguments cannot be implicit");
Daniel Sanders8104b752014-11-01 19:32:23 +00003155 unsigned CurByValIndex = CCInfo.getInRegsParamsProcessed();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003156
Tim Northover8cda34f2015-03-11 18:54:22 +00003157 int FrameIndex = StoreByValRegs(CCInfo, DAG, dl, Chain, CurOrigArg,
3158 CurByValIndex, VA.getLocMemOffset(),
3159 Flags.getByValSize());
Mehdi Amini44ede332015-07-09 02:09:04 +00003160 InVals.push_back(DAG.getFrameIndex(FrameIndex, PtrVT));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003161 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003162 } else {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003163 unsigned FIOffset = VA.getLocMemOffset();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003164 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003165 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003166
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003167 // Create load nodes to retrieve arguments from the stack.
Mehdi Amini44ede332015-07-09 02:09:04 +00003168 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003169 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
3170 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003171 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003172 }
3173 lastInsIndex = index;
3174 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003175 }
3176 }
3177
3178 // varargs
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003179 if (isVarArg && MFI->hasVAStart())
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003180 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003181 CCInfo.getNextStackOffset(),
3182 TotalArgRegsSaveSize);
Evan Cheng10043e22007-01-19 07:51:42 +00003183
Oliver Stannardb14c6252014-04-02 16:10:33 +00003184 AFI->setArgumentStackSize(CCInfo.getNextStackOffset());
3185
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003186 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003187}
3188
3189/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003190static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003191 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003192 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003193 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003194 // Maybe this has already been legalized into the constant pool?
3195 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003196 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003197 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003198 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003199 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003200 }
Renato Golin6fb9c2e2014-10-23 15:31:50 +00003201 } else if (Op->getOpcode() == ISD::BITCAST &&
3202 Op->getValueType(0) == MVT::f64) {
3203 // Handle (ISD::BITCAST (ARMISD::VMOVIMM (ISD::TargetConstant 0)) MVT::f64)
3204 // created by LowerConstantFP().
3205 SDValue BitcastOp = Op->getOperand(0);
3206 if (BitcastOp->getOpcode() == ARMISD::VMOVIMM) {
3207 SDValue MoveOp = BitcastOp->getOperand(0);
3208 if (MoveOp->getOpcode() == ISD::TargetConstant &&
3209 cast<ConstantSDNode>(MoveOp)->getZExtValue() == 0) {
3210 return true;
3211 }
3212 }
Evan Cheng10043e22007-01-19 07:51:42 +00003213 }
3214 return false;
3215}
3216
Evan Cheng10043e22007-01-19 07:51:42 +00003217/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3218/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003219SDValue
3220ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003221 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003222 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003223 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003224 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003225 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003226 // Constant does not fit, try adjusting it by one?
3227 switch (CC) {
3228 default: break;
3229 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003230 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003231 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003232 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003233 RHS = DAG.getConstant(C - 1, dl, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003234 }
3235 break;
3236 case ISD::SETULT:
3237 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003238 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003239 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003240 RHS = DAG.getConstant(C - 1, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003241 }
3242 break;
3243 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003244 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003245 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003246 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003247 RHS = DAG.getConstant(C + 1, dl, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003248 }
3249 break;
3250 case ISD::SETULE:
3251 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003252 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003253 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003254 RHS = DAG.getConstant(C + 1, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003255 }
3256 break;
3257 }
3258 }
3259 }
3260
3261 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003262 ARMISD::NodeType CompareType;
3263 switch (CondCode) {
3264 default:
3265 CompareType = ARMISD::CMP;
3266 break;
3267 case ARMCC::EQ:
3268 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003269 // Uses only Z Flag
3270 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003271 break;
3272 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003273 ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003274 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003275}
3276
3277/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003278SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003279ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003280 SDLoc dl) const {
Oliver Stannard51b1d462014-08-21 12:50:31 +00003281 assert(!Subtarget->isFPOnlySP() || RHS.getValueType() != MVT::f64);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003282 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003283 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003284 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003285 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003286 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3287 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003288}
3289
Bob Wilson45acbd02011-03-08 01:17:20 +00003290/// duplicateCmp - Glue values can have only one use, so this function
3291/// duplicates a comparison node.
3292SDValue
3293ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3294 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003295 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003296 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3297 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3298
3299 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3300 Cmp = Cmp.getOperand(0);
3301 Opc = Cmp.getOpcode();
3302 if (Opc == ARMISD::CMPFP)
3303 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3304 else {
3305 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3306 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3307 }
3308 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3309}
3310
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003311std::pair<SDValue, SDValue>
3312ARMTargetLowering::getARMXALUOOp(SDValue Op, SelectionDAG &DAG,
3313 SDValue &ARMcc) const {
3314 assert(Op.getValueType() == MVT::i32 && "Unsupported value type");
3315
3316 SDValue Value, OverflowCmp;
3317 SDValue LHS = Op.getOperand(0);
3318 SDValue RHS = Op.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003319 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003320
3321 // FIXME: We are currently always generating CMPs because we don't support
3322 // generating CMN through the backend. This is not as good as the natural
3323 // CMP case because it causes a register dependency and cannot be folded
3324 // later.
3325
3326 switch (Op.getOpcode()) {
3327 default:
3328 llvm_unreachable("Unknown overflow instruction!");
3329 case ISD::SADDO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003330 ARMcc = DAG.getConstant(ARMCC::VC, dl, MVT::i32);
3331 Value = DAG.getNode(ISD::ADD, dl, Op.getValueType(), LHS, RHS);
3332 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, Value, LHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003333 break;
3334 case ISD::UADDO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003335 ARMcc = DAG.getConstant(ARMCC::HS, dl, MVT::i32);
3336 Value = DAG.getNode(ISD::ADD, dl, Op.getValueType(), LHS, RHS);
3337 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, Value, LHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003338 break;
3339 case ISD::SSUBO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003340 ARMcc = DAG.getConstant(ARMCC::VC, dl, MVT::i32);
3341 Value = DAG.getNode(ISD::SUB, dl, Op.getValueType(), LHS, RHS);
3342 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, LHS, RHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003343 break;
3344 case ISD::USUBO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003345 ARMcc = DAG.getConstant(ARMCC::HS, dl, MVT::i32);
3346 Value = DAG.getNode(ISD::SUB, dl, Op.getValueType(), LHS, RHS);
3347 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, LHS, RHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003348 break;
3349 } // switch (...)
3350
3351 return std::make_pair(Value, OverflowCmp);
3352}
3353
3354
3355SDValue
3356ARMTargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
3357 // Let legalize expand this if it isn't a legal type yet.
3358 if (!DAG.getTargetLoweringInfo().isTypeLegal(Op.getValueType()))
3359 return SDValue();
3360
3361 SDValue Value, OverflowCmp;
3362 SDValue ARMcc;
3363 std::tie(Value, OverflowCmp) = getARMXALUOOp(Op, DAG, ARMcc);
3364 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003365 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003366 // We use 0 and 1 as false and true values.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003367 SDValue TVal = DAG.getConstant(1, dl, MVT::i32);
3368 SDValue FVal = DAG.getConstant(0, dl, MVT::i32);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003369 EVT VT = Op.getValueType();
3370
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003371 SDValue Overflow = DAG.getNode(ARMISD::CMOV, dl, VT, TVal, FVal,
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003372 ARMcc, CCR, OverflowCmp);
3373
3374 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003375 return DAG.getNode(ISD::MERGE_VALUES, dl, VTs, Value, Overflow);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003376}
3377
3378
Bill Wendling6a981312010-08-11 08:43:16 +00003379SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3380 SDValue Cond = Op.getOperand(0);
3381 SDValue SelectTrue = Op.getOperand(1);
3382 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003383 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003384 unsigned Opc = Cond.getOpcode();
3385
3386 if (Cond.getResNo() == 1 &&
3387 (Opc == ISD::SADDO || Opc == ISD::UADDO || Opc == ISD::SSUBO ||
3388 Opc == ISD::USUBO)) {
3389 if (!DAG.getTargetLoweringInfo().isTypeLegal(Cond->getValueType(0)))
3390 return SDValue();
3391
3392 SDValue Value, OverflowCmp;
3393 SDValue ARMcc;
3394 std::tie(Value, OverflowCmp) = getARMXALUOOp(Cond, DAG, ARMcc);
3395 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3396 EVT VT = Op.getValueType();
3397
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003398 return getCMOV(dl, VT, SelectTrue, SelectFalse, ARMcc, CCR,
Oliver Stannard51b1d462014-08-21 12:50:31 +00003399 OverflowCmp, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003400 }
Bill Wendling6a981312010-08-11 08:43:16 +00003401
3402 // Convert:
3403 //
3404 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3405 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3406 //
3407 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3408 const ConstantSDNode *CMOVTrue =
3409 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3410 const ConstantSDNode *CMOVFalse =
3411 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3412
3413 if (CMOVTrue && CMOVFalse) {
3414 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3415 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3416
3417 SDValue True;
3418 SDValue False;
3419 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3420 True = SelectTrue;
3421 False = SelectFalse;
3422 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3423 True = SelectFalse;
3424 False = SelectTrue;
3425 }
3426
3427 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003428 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003429 SDValue ARMcc = Cond.getOperand(2);
3430 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003431 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003432 assert(True.getValueType() == VT);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003433 return getCMOV(dl, VT, True, False, ARMcc, CCR, Cmp, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00003434 }
3435 }
3436 }
3437
Dan Gohmand4a77c42012-02-24 00:09:36 +00003438 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3439 // undefined bits before doing a full-word comparison with zero.
3440 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003441 DAG.getConstant(1, dl, Cond.getValueType()));
Dan Gohmand4a77c42012-02-24 00:09:36 +00003442
Bill Wendling6a981312010-08-11 08:43:16 +00003443 return DAG.getSelectCC(dl, Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003444 DAG.getConstant(0, dl, Cond.getValueType()),
Bill Wendling6a981312010-08-11 08:43:16 +00003445 SelectTrue, SelectFalse, ISD::SETNE);
3446}
3447
Joey Gouly881eab52013-08-22 15:29:11 +00003448static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3449 bool &swpCmpOps, bool &swpVselOps) {
3450 // Start by selecting the GE condition code for opcodes that return true for
3451 // 'equality'
3452 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3453 CC == ISD::SETULE)
3454 CondCode = ARMCC::GE;
3455
3456 // and GT for opcodes that return false for 'equality'.
3457 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3458 CC == ISD::SETULT)
3459 CondCode = ARMCC::GT;
3460
3461 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3462 // to swap the compare operands.
3463 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3464 CC == ISD::SETULT)
3465 swpCmpOps = true;
3466
3467 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3468 // If we have an unordered opcode, we need to swap the operands to the VSEL
3469 // instruction (effectively negating the condition).
3470 //
3471 // This also has the effect of swapping which one of 'less' or 'greater'
3472 // returns true, so we also swap the compare operands. It also switches
3473 // whether we return true for 'equality', so we compensate by picking the
3474 // opposite condition code to our original choice.
3475 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3476 CC == ISD::SETUGT) {
3477 swpCmpOps = !swpCmpOps;
3478 swpVselOps = !swpVselOps;
3479 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3480 }
3481
3482 // 'ordered' is 'anything but unordered', so use the VS condition code and
3483 // swap the VSEL operands.
3484 if (CC == ISD::SETO) {
3485 CondCode = ARMCC::VS;
3486 swpVselOps = true;
3487 }
3488
3489 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3490 // code and swap the VSEL operands.
3491 if (CC == ISD::SETUNE) {
3492 CondCode = ARMCC::EQ;
3493 swpVselOps = true;
3494 }
3495}
3496
Oliver Stannard51b1d462014-08-21 12:50:31 +00003497SDValue ARMTargetLowering::getCMOV(SDLoc dl, EVT VT, SDValue FalseVal,
3498 SDValue TrueVal, SDValue ARMcc, SDValue CCR,
3499 SDValue Cmp, SelectionDAG &DAG) const {
3500 if (Subtarget->isFPOnlySP() && VT == MVT::f64) {
3501 FalseVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3502 DAG.getVTList(MVT::i32, MVT::i32), FalseVal);
3503 TrueVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3504 DAG.getVTList(MVT::i32, MVT::i32), TrueVal);
3505
3506 SDValue TrueLow = TrueVal.getValue(0);
3507 SDValue TrueHigh = TrueVal.getValue(1);
3508 SDValue FalseLow = FalseVal.getValue(0);
3509 SDValue FalseHigh = FalseVal.getValue(1);
3510
3511 SDValue Low = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseLow, TrueLow,
3512 ARMcc, CCR, Cmp);
3513 SDValue High = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseHigh, TrueHigh,
3514 ARMcc, CCR, duplicateCmp(Cmp, DAG));
3515
3516 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Low, High);
3517 } else {
3518 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3519 Cmp);
3520 }
3521}
3522
Dan Gohman21cea8a2010-04-17 15:26:15 +00003523SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003524 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003525 SDValue LHS = Op.getOperand(0);
3526 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003527 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003528 SDValue TrueVal = Op.getOperand(2);
3529 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003530 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003531
Oliver Stannard51b1d462014-08-21 12:50:31 +00003532 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3533 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3534 dl);
3535
3536 // If softenSetCCOperands only returned one value, we should compare it to
3537 // zero.
3538 if (!RHS.getNode()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003539 RHS = DAG.getConstant(0, dl, LHS.getValueType());
Oliver Stannard51b1d462014-08-21 12:50:31 +00003540 CC = ISD::SETNE;
3541 }
3542 }
3543
Owen Anderson9f944592009-08-11 20:47:22 +00003544 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003545 // Try to generate VSEL on ARMv8.
3546 // The VSEL instruction can't use all the usual ARM condition
3547 // codes: it only has two bits to select the condition code, so it's
3548 // constrained to use only GE, GT, VS and EQ.
3549 //
3550 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3551 // swap the operands of the previous compare instruction (effectively
3552 // inverting the compare condition, swapping 'less' and 'greater') and
3553 // sometimes need to swap the operands to the VSEL (which inverts the
3554 // condition in the sense of firing whenever the previous condition didn't)
Eric Christopher1889fdc2015-01-29 00:19:39 +00003555 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3556 TrueVal.getValueType() == MVT::f64)) {
Joey Gouly881eab52013-08-22 15:29:11 +00003557 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3558 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3559 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
Artyom Skrobov3f8eae92015-05-06 11:44:10 +00003560 CC = ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003561 std::swap(TrueVal, FalseVal);
3562 }
3563 }
3564
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003565 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003566 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003567 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003568 return getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003569 }
3570
3571 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003572 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003573
Scott Douglass7ad77922015-04-08 17:18:28 +00003574 // Try to generate VMAXNM/VMINNM on ARMv8.
Eric Christopher1889fdc2015-01-29 00:19:39 +00003575 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3576 TrueVal.getValueType() == MVT::f64)) {
Scott Douglass7ad77922015-04-08 17:18:28 +00003577 // We can use VMAXNM/VMINNM for a compare followed by a select with the
Joey Goulye3dd6842013-08-23 12:01:13 +00003578 // same operands, as follows:
Scott Douglass7ad77922015-04-08 17:18:28 +00003579 // c = fcmp [?gt, ?ge, ?lt, ?le] a, b
Joey Goulye3dd6842013-08-23 12:01:13 +00003580 // select c, a, b
Scott Douglass7ad77922015-04-08 17:18:28 +00003581 // In NoNaNsFPMath the CC will have been changed from, e.g., 'ogt' to 'gt'.
Artyom Skrobov3f8eae92015-05-06 11:44:10 +00003582 bool swapSides = false;
3583 if (!getTargetMachine().Options.NoNaNsFPMath) {
3584 // transformability may depend on which way around we compare
3585 switch (CC) {
3586 default:
3587 break;
3588 case ISD::SETOGT:
3589 case ISD::SETOGE:
3590 case ISD::SETOLT:
3591 case ISD::SETOLE:
3592 // the non-NaN should be RHS
3593 swapSides = DAG.isKnownNeverNaN(LHS) && !DAG.isKnownNeverNaN(RHS);
3594 break;
3595 case ISD::SETUGT:
3596 case ISD::SETUGE:
3597 case ISD::SETULT:
3598 case ISD::SETULE:
3599 // the non-NaN should be LHS
3600 swapSides = DAG.isKnownNeverNaN(RHS) && !DAG.isKnownNeverNaN(LHS);
3601 break;
3602 }
3603 }
3604 swapSides = swapSides || (LHS == FalseVal && RHS == TrueVal);
3605 if (swapSides) {
3606 CC = ISD::getSetCCSwappedOperands(CC);
3607 std::swap(LHS, RHS);
3608 }
3609 if (LHS == TrueVal && RHS == FalseVal) {
3610 bool canTransform = true;
3611 // FIXME: FastMathFlags::noSignedZeros() doesn't appear reachable from here
3612 if (!getTargetMachine().Options.UnsafeFPMath &&
3613 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
3614 const ConstantFPSDNode *Zero;
3615 switch (CC) {
3616 default:
3617 break;
3618 case ISD::SETOGT:
3619 case ISD::SETUGT:
3620 case ISD::SETGT:
3621 // RHS must not be -0
3622 canTransform = (Zero = dyn_cast<ConstantFPSDNode>(RHS)) &&
3623 !Zero->isNegative();
3624 break;
3625 case ISD::SETOGE:
3626 case ISD::SETUGE:
3627 case ISD::SETGE:
3628 // LHS must not be -0
3629 canTransform = (Zero = dyn_cast<ConstantFPSDNode>(LHS)) &&
3630 !Zero->isNegative();
3631 break;
3632 case ISD::SETOLT:
3633 case ISD::SETULT:
3634 case ISD::SETLT:
3635 // RHS must not be +0
3636 canTransform = (Zero = dyn_cast<ConstantFPSDNode>(RHS)) &&
3637 Zero->isNegative();
3638 break;
3639 case ISD::SETOLE:
3640 case ISD::SETULE:
3641 case ISD::SETLE:
3642 // LHS must not be +0
3643 canTransform = (Zero = dyn_cast<ConstantFPSDNode>(LHS)) &&
3644 Zero->isNegative();
3645 break;
3646 }
3647 }
3648 if (canTransform) {
3649 // Note: If one of the elements in a pair is a number and the other
3650 // element is NaN, the corresponding result element is the number.
3651 // This is consistent with the IEEE 754-2008 standard.
3652 // Therefore, a > b ? a : b <=> vmax(a,b), if b is constant and a is NaN
3653 switch (CC) {
3654 default:
3655 break;
3656 case ISD::SETOGT:
3657 case ISD::SETOGE:
3658 if (!DAG.isKnownNeverNaN(RHS))
3659 break;
3660 return DAG.getNode(ARMISD::VMAXNM, dl, VT, LHS, RHS);
3661 case ISD::SETUGT:
3662 case ISD::SETUGE:
3663 if (!DAG.isKnownNeverNaN(LHS))
3664 break;
3665 case ISD::SETGT:
3666 case ISD::SETGE:
3667 return DAG.getNode(ARMISD::VMAXNM, dl, VT, LHS, RHS);
3668 case ISD::SETOLT:
3669 case ISD::SETOLE:
3670 if (!DAG.isKnownNeverNaN(RHS))
3671 break;
3672 return DAG.getNode(ARMISD::VMINNM, dl, VT, LHS, RHS);
3673 case ISD::SETULT:
3674 case ISD::SETULE:
3675 if (!DAG.isKnownNeverNaN(LHS))
3676 break;
3677 case ISD::SETLT:
3678 case ISD::SETLE:
3679 return DAG.getNode(ARMISD::VMINNM, dl, VT, LHS, RHS);
3680 }
Oliver Stannard79efe412014-10-27 09:23:02 +00003681 }
Joey Goulye3dd6842013-08-23 12:01:13 +00003682 }
3683
Joey Gouly881eab52013-08-22 15:29:11 +00003684 bool swpCmpOps = false;
3685 bool swpVselOps = false;
3686 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3687
3688 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3689 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3690 if (swpCmpOps)
3691 std::swap(LHS, RHS);
3692 if (swpVselOps)
3693 std::swap(TrueVal, FalseVal);
3694 }
3695 }
3696
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003697 SDValue ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003698 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003699 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003700 SDValue Result = getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003701 if (CondCode2 != ARMCC::AL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003702 SDValue ARMcc2 = DAG.getConstant(CondCode2, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003703 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003704 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003705 Result = getCMOV(dl, VT, Result, TrueVal, ARMcc2, CCR, Cmp2, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003706 }
3707 return Result;
3708}
3709
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003710/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3711/// to morph to an integer compare sequence.
3712static bool canChangeToInt(SDValue Op, bool &SeenZero,
3713 const ARMSubtarget *Subtarget) {
3714 SDNode *N = Op.getNode();
3715 if (!N->hasOneUse())
3716 // Otherwise it requires moving the value from fp to integer registers.
3717 return false;
3718 if (!N->getNumValues())
3719 return false;
3720 EVT VT = Op.getValueType();
3721 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3722 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3723 // vmrs are very slow, e.g. cortex-a8.
3724 return false;
3725
3726 if (isFloatingPointZero(Op)) {
3727 SeenZero = true;
3728 return true;
3729 }
3730 return ISD::isNormalLoad(N);
3731}
3732
3733static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3734 if (isFloatingPointZero(Op))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003735 return DAG.getConstant(0, SDLoc(Op), MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003736
3737 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003738 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003739 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003740 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003741 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003742
3743 llvm_unreachable("Unknown VFP cmp argument!");
3744}
3745
3746static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3747 SDValue &RetVal1, SDValue &RetVal2) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003748 SDLoc dl(Op);
3749
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003750 if (isFloatingPointZero(Op)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003751 RetVal1 = DAG.getConstant(0, dl, MVT::i32);
3752 RetVal2 = DAG.getConstant(0, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003753 return;
3754 }
3755
3756 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3757 SDValue Ptr = Ld->getBasePtr();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003758 RetVal1 = DAG.getLoad(MVT::i32, dl,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003759 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003760 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003761 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003762 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003763
3764 EVT PtrType = Ptr.getValueType();
3765 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003766 SDValue NewPtr = DAG.getNode(ISD::ADD, dl,
3767 PtrType, Ptr, DAG.getConstant(4, dl, PtrType));
3768 RetVal2 = DAG.getLoad(MVT::i32, dl,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003769 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003770 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003771 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003772 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003773 return;
3774 }
3775
3776 llvm_unreachable("Unknown VFP cmp argument!");
3777}
3778
3779/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3780/// f32 and even f64 comparisons to integer ones.
3781SDValue
3782ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3783 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003784 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003785 SDValue LHS = Op.getOperand(2);
3786 SDValue RHS = Op.getOperand(3);
3787 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003788 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003789
Evan Chengd12af5d2012-03-01 23:27:13 +00003790 bool LHSSeenZero = false;
3791 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3792 bool RHSSeenZero = false;
3793 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3794 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003795 // If unsafe fp math optimization is enabled and there are no other uses of
3796 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003797 // to an integer comparison.
3798 if (CC == ISD::SETOEQ)
3799 CC = ISD::SETEQ;
3800 else if (CC == ISD::SETUNE)
3801 CC = ISD::SETNE;
3802
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003803 SDValue Mask = DAG.getConstant(0x7fffffff, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003804 SDValue ARMcc;
3805 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003806 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3807 bitcastf32Toi32(LHS, DAG), Mask);
3808 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3809 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003810 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3811 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3812 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3813 Chain, Dest, ARMcc, CCR, Cmp);
3814 }
3815
3816 SDValue LHS1, LHS2;
3817 SDValue RHS1, RHS2;
3818 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3819 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003820 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3821 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003822 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003823 ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003824 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003825 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
Craig Topper48d114b2014-04-26 18:35:24 +00003826 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003827 }
3828
3829 return SDValue();
3830}
3831
3832SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3833 SDValue Chain = Op.getOperand(0);
3834 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3835 SDValue LHS = Op.getOperand(2);
3836 SDValue RHS = Op.getOperand(3);
3837 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003838 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003839
Oliver Stannard51b1d462014-08-21 12:50:31 +00003840 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3841 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3842 dl);
3843
3844 // If softenSetCCOperands only returned one value, we should compare it to
3845 // zero.
3846 if (!RHS.getNode()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003847 RHS = DAG.getConstant(0, dl, LHS.getValueType());
Oliver Stannard51b1d462014-08-21 12:50:31 +00003848 CC = ISD::SETNE;
3849 }
3850 }
3851
Owen Anderson9f944592009-08-11 20:47:22 +00003852 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003853 SDValue ARMcc;
3854 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003855 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003856 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003857 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003858 }
3859
Owen Anderson9f944592009-08-11 20:47:22 +00003860 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003861
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003862 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003863 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3864 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3865 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3866 if (Result.getNode())
3867 return Result;
3868 }
3869
Evan Cheng10043e22007-01-19 07:51:42 +00003870 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003871 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003872
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003873 SDValue ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003874 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003875 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003876 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003877 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Craig Topper48d114b2014-04-26 18:35:24 +00003878 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003879 if (CondCode2 != ARMCC::AL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003880 ARMcc = DAG.getConstant(CondCode2, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003881 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Craig Topper48d114b2014-04-26 18:35:24 +00003882 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003883 }
3884 return Res;
3885}
3886
Dan Gohman21cea8a2010-04-17 15:26:15 +00003887SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003888 SDValue Chain = Op.getOperand(0);
3889 SDValue Table = Op.getOperand(1);
3890 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003891 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003892
Mehdi Amini44ede332015-07-09 02:09:04 +00003893 EVT PTy = getPointerTy(DAG.getDataLayout());
Evan Cheng10043e22007-01-19 07:51:42 +00003894 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003895 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Tim Northover4998a472015-05-13 20:28:38 +00003896 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003897 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, dl, PTy));
Evan Chengc8bed032009-07-28 20:53:24 +00003898 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003899 if (Subtarget->isThumb2()) {
3900 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3901 // which does another jump to the destination. This also makes it easier
3902 // to translate it to TBB / TBH later.
3903 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003904 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Tim Northover4998a472015-05-13 20:28:38 +00003905 Addr, Op.getOperand(2), JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003906 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003907 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003908 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattner7727d052010-09-21 06:44:06 +00003909 MachinePointerInfo::getJumpTable(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003910 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003911 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003912 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Tim Northover4998a472015-05-13 20:28:38 +00003913 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003914 } else {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003915 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00003916 MachinePointerInfo::getJumpTable(),
3917 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003918 Chain = Addr.getValue(1);
Tim Northover4998a472015-05-13 20:28:38 +00003919 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003920 }
Evan Cheng10043e22007-01-19 07:51:42 +00003921}
3922
Eli Friedman2d4055b2011-11-09 23:36:02 +00003923static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003924 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003925 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003926
James Molloy547d4c02012-02-20 09:24:05 +00003927 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3928 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3929 return Op;
3930 return DAG.UnrollVectorOp(Op.getNode());
3931 }
3932
3933 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3934 "Invalid type for custom lowering!");
3935 if (VT != MVT::v4i16)
3936 return DAG.UnrollVectorOp(Op.getNode());
3937
3938 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3939 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003940}
3941
Oliver Stannard51b1d462014-08-21 12:50:31 +00003942SDValue ARMTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003943 EVT VT = Op.getValueType();
3944 if (VT.isVector())
3945 return LowerVectorFP_TO_INT(Op, DAG);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003946 if (Subtarget->isFPOnlySP() && Op.getOperand(0).getValueType() == MVT::f64) {
3947 RTLIB::Libcall LC;
3948 if (Op.getOpcode() == ISD::FP_TO_SINT)
3949 LC = RTLIB::getFPTOSINT(Op.getOperand(0).getValueType(),
3950 Op.getValueType());
3951 else
3952 LC = RTLIB::getFPTOUINT(Op.getOperand(0).getValueType(),
3953 Op.getValueType());
3954 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
3955 /*isSigned*/ false, SDLoc(Op)).first;
3956 }
3957
James Molloyfa041152015-03-23 16:15:16 +00003958 return Op;
Bob Wilsone4191e72010-03-19 22:51:32 +00003959}
3960
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003961static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3962 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003963 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003964
Eli Friedman2d4055b2011-11-09 23:36:02 +00003965 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3966 if (VT.getVectorElementType() == MVT::f32)
3967 return Op;
3968 return DAG.UnrollVectorOp(Op.getNode());
3969 }
3970
Duncan Sandsa41634e2011-08-12 14:54:45 +00003971 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3972 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003973 if (VT != MVT::v4f32)
3974 return DAG.UnrollVectorOp(Op.getNode());
3975
3976 unsigned CastOpc;
3977 unsigned Opc;
3978 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003979 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003980 case ISD::SINT_TO_FP:
3981 CastOpc = ISD::SIGN_EXTEND;
3982 Opc = ISD::SINT_TO_FP;
3983 break;
3984 case ISD::UINT_TO_FP:
3985 CastOpc = ISD::ZERO_EXTEND;
3986 Opc = ISD::UINT_TO_FP;
3987 break;
3988 }
3989
3990 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3991 return DAG.getNode(Opc, dl, VT, Op);
3992}
3993
Oliver Stannard51b1d462014-08-21 12:50:31 +00003994SDValue ARMTargetLowering::LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const {
Bob Wilsone4191e72010-03-19 22:51:32 +00003995 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003996 if (VT.isVector())
3997 return LowerVectorINT_TO_FP(Op, DAG);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003998 if (Subtarget->isFPOnlySP() && Op.getValueType() == MVT::f64) {
3999 RTLIB::Libcall LC;
4000 if (Op.getOpcode() == ISD::SINT_TO_FP)
4001 LC = RTLIB::getSINTTOFP(Op.getOperand(0).getValueType(),
4002 Op.getValueType());
4003 else
4004 LC = RTLIB::getUINTTOFP(Op.getOperand(0).getValueType(),
4005 Op.getValueType());
4006 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
4007 /*isSigned*/ false, SDLoc(Op)).first;
4008 }
4009
James Molloyfa041152015-03-23 16:15:16 +00004010 return Op;
Bob Wilsone4191e72010-03-19 22:51:32 +00004011}
4012
Evan Cheng25f93642010-07-08 02:08:50 +00004013SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00004014 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004015 SDValue Tmp0 = Op.getOperand(0);
4016 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004017 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004018 EVT VT = Op.getValueType();
4019 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00004020 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
4021 Tmp0.getOpcode() == ARMISD::VMOVDRR;
4022 bool UseNEON = !InGPR && Subtarget->hasNEON();
4023
4024 if (UseNEON) {
4025 // Use VBSL to copy the sign bit.
4026 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
4027 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004028 DAG.getTargetConstant(EncodedVal, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004029 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
4030 if (VT == MVT::f64)
4031 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4032 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004033 DAG.getConstant(32, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004034 else /*if (VT == MVT::f32)*/
4035 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
4036 if (SrcVT == MVT::f32) {
4037 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
4038 if (VT == MVT::f64)
4039 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4040 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004041 DAG.getConstant(32, dl, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00004042 } else if (VT == MVT::f32)
4043 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
4044 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004045 DAG.getConstant(32, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004046 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
4047 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
4048
4049 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004050 dl, MVT::i32);
Evan Chengd6b641e2011-02-23 02:24:55 +00004051 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
4052 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
4053 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00004054
Evan Chengd6b641e2011-02-23 02:24:55 +00004055 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
4056 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
4057 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00004058 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00004059 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
4060 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004061 DAG.getConstant(0, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004062 } else {
4063 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
4064 }
4065
4066 return Res;
4067 }
Evan Cheng2da1c952011-02-11 02:28:55 +00004068
4069 // Bitcast operand 1 to i32.
4070 if (SrcVT == MVT::f64)
4071 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004072 Tmp1).getValue(1);
Evan Cheng2da1c952011-02-11 02:28:55 +00004073 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
4074
Evan Chengd6b641e2011-02-23 02:24:55 +00004075 // Or in the signbit with integer operations.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004076 SDValue Mask1 = DAG.getConstant(0x80000000, dl, MVT::i32);
4077 SDValue Mask2 = DAG.getConstant(0x7fffffff, dl, MVT::i32);
Evan Chengd6b641e2011-02-23 02:24:55 +00004078 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
4079 if (VT == MVT::f32) {
4080 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
4081 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
4082 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4083 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00004084 }
4085
Evan Chengd6b641e2011-02-23 02:24:55 +00004086 // f64: Or the high part with signbit and then combine two parts.
4087 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004088 Tmp0);
Evan Chengd6b641e2011-02-23 02:24:55 +00004089 SDValue Lo = Tmp0.getValue(0);
4090 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
4091 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
4092 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00004093}
4094
Evan Cheng168ced92010-05-22 01:47:14 +00004095SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
4096 MachineFunction &MF = DAG.getMachineFunction();
4097 MachineFrameInfo *MFI = MF.getFrameInfo();
4098 MFI->setReturnAddressIsTaken(true);
4099
Bill Wendling908bf812014-01-06 00:43:20 +00004100 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004101 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004102
Evan Cheng168ced92010-05-22 01:47:14 +00004103 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004104 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00004105 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4106 if (Depth) {
4107 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004108 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Evan Cheng168ced92010-05-22 01:47:14 +00004109 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
4110 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004111 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00004112 }
4113
4114 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00004115 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00004116 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
4117}
4118
Dan Gohman21cea8a2010-04-17 15:26:15 +00004119SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004120 const ARMBaseRegisterInfo &ARI =
4121 *static_cast<const ARMBaseRegisterInfo*>(RegInfo);
4122 MachineFunction &MF = DAG.getMachineFunction();
4123 MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004124 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00004125
Owen Anderson53aa7a92009-08-10 22:56:29 +00004126 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004127 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004128 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004129 unsigned FrameReg = ARI.getFrameRegister(MF);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004130 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
4131 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00004132 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
4133 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004134 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004135 return FrameAddr;
4136}
4137
Renato Golinc7aea402014-05-06 16:51:25 +00004138// FIXME? Maybe this could be a TableGen attribute on some registers and
4139// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +00004140unsigned ARMTargetLowering::getRegisterByName(const char* RegName, EVT VT,
4141 SelectionDAG &DAG) const {
Renato Golinc7aea402014-05-06 16:51:25 +00004142 unsigned Reg = StringSwitch<unsigned>(RegName)
4143 .Case("sp", ARM::SP)
4144 .Default(0);
4145 if (Reg)
4146 return Reg;
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00004147 report_fatal_error(Twine("Invalid register name \""
4148 + StringRef(RegName) + "\"."));
4149}
4150
4151// Result is 64 bit value so split into two 32 bit values and return as a
4152// pair of values.
4153static void ExpandREAD_REGISTER(SDNode *N, SmallVectorImpl<SDValue> &Results,
4154 SelectionDAG &DAG) {
4155 SDLoc DL(N);
4156
4157 // This function is only supposed to be called for i64 type destination.
4158 assert(N->getValueType(0) == MVT::i64
4159 && "ExpandREAD_REGISTER called for non-i64 type result.");
4160
4161 SDValue Read = DAG.getNode(ISD::READ_REGISTER, DL,
4162 DAG.getVTList(MVT::i32, MVT::i32, MVT::Other),
4163 N->getOperand(0),
4164 N->getOperand(1));
4165
4166 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Read.getValue(0),
4167 Read.getValue(1)));
4168 Results.push_back(Read.getOperand(0));
Renato Golinc7aea402014-05-06 16:51:25 +00004169}
4170
Wesley Peck527da1b2010-11-23 03:31:01 +00004171/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00004172/// expand a bit convert where either the source or destination type is i64 to
4173/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
4174/// operand type is illegal (e.g., v2f32 for a target that doesn't support
4175/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004176static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00004177 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004178 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004179 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00004180
Bob Wilson59b70ea2010-04-17 05:30:19 +00004181 // This function is only supposed to be called for i64 types, either as the
4182 // source or destination of the bit convert.
4183 EVT SrcVT = Op.getValueType();
4184 EVT DstVT = N->getValueType(0);
4185 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00004186 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00004187
Bob Wilson59b70ea2010-04-17 05:30:19 +00004188 // Turn i64->f64 into VMOVDRR.
4189 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00004190 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004191 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004192 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004193 DAG.getConstant(1, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00004194 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00004195 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00004196 }
Bob Wilson7117a912009-03-20 22:42:55 +00004197
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00004198 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00004199 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
Christian Pirker238c7c12014-05-12 11:19:20 +00004200 SDValue Cvt;
Mehdi Aminiffc14022015-07-08 01:00:38 +00004201 if (DAG.getDataLayout().isBigEndian() && SrcVT.isVector() &&
Christian Pirker6692e7c2014-05-14 16:59:44 +00004202 SrcVT.getVectorNumElements() > 1)
Christian Pirker238c7c12014-05-12 11:19:20 +00004203 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4204 DAG.getVTList(MVT::i32, MVT::i32),
4205 DAG.getNode(ARMISD::VREV64, dl, SrcVT, Op));
4206 else
4207 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4208 DAG.getVTList(MVT::i32, MVT::i32), Op);
Bob Wilson59b70ea2010-04-17 05:30:19 +00004209 // Merge the pieces into a single i64 value.
4210 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
4211 }
Bob Wilson7117a912009-03-20 22:42:55 +00004212
Bob Wilson59b70ea2010-04-17 05:30:19 +00004213 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00004214}
4215
Bob Wilson2e076c42009-06-22 23:27:02 +00004216/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00004217/// Zero vectors are used to represent vector negation and in those cases
4218/// will be implemented with the NEON VNEG instruction. However, VNEG does
4219/// not support i64 elements, so sometimes the zero vectors will need to be
4220/// explicitly constructed. Regardless, use a canonical VMOV to create the
4221/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004222static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004223 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00004224 // The canonical modified immediate encoding of a zero vector is....0!
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004225 SDValue EncodedVal = DAG.getTargetConstant(0, dl, MVT::i32);
Bob Wilsona3f19012010-07-13 21:16:48 +00004226 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
4227 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00004228 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00004229}
4230
Jim Grosbach624fcb22009-10-31 21:00:56 +00004231/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
4232/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004233SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
4234 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00004235 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4236 EVT VT = Op.getValueType();
4237 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004238 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004239 SDValue ShOpLo = Op.getOperand(0);
4240 SDValue ShOpHi = Op.getOperand(1);
4241 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004242 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004243 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00004244
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004245 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
4246
Jim Grosbach624fcb22009-10-31 21:00:56 +00004247 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004248 DAG.getConstant(VTBits, dl, MVT::i32), ShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004249 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
4250 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004251 DAG.getConstant(VTBits, dl, MVT::i32));
Jim Grosbach624fcb22009-10-31 21:00:56 +00004252 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
4253 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004254 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004255
4256 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004257 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, dl, MVT::i32),
4258 ISD::SETGE, ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004259 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004260 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00004261 CCR, Cmp);
4262
4263 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004264 return DAG.getMergeValues(Ops, dl);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004265}
4266
Jim Grosbach5d994042009-10-31 19:38:01 +00004267/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
4268/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004269SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
4270 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00004271 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4272 EVT VT = Op.getValueType();
4273 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004274 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00004275 SDValue ShOpLo = Op.getOperand(0);
4276 SDValue ShOpHi = Op.getOperand(1);
4277 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004278 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00004279
4280 assert(Op.getOpcode() == ISD::SHL_PARTS);
4281 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004282 DAG.getConstant(VTBits, dl, MVT::i32), ShAmt);
Jim Grosbach5d994042009-10-31 19:38:01 +00004283 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
4284 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004285 DAG.getConstant(VTBits, dl, MVT::i32));
Jim Grosbach5d994042009-10-31 19:38:01 +00004286 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
4287 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
4288
4289 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
4290 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004291 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, dl, MVT::i32),
4292 ISD::SETGE, ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004293 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004294 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00004295 CCR, Cmp);
4296
4297 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004298 return DAG.getMergeValues(Ops, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004299}
4300
Jim Grosbach535d3b42010-09-08 03:54:02 +00004301SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00004302 SelectionDAG &DAG) const {
4303 // The rounding mode is in bits 23:22 of the FPSCR.
4304 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
4305 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
4306 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004307 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00004308 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004309 DAG.getConstant(Intrinsic::arm_get_fpscr, dl,
Nate Begemanb69b1822010-08-03 21:31:55 +00004310 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004311 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004312 DAG.getConstant(1U << 22, dl, MVT::i32));
Nate Begemanb69b1822010-08-03 21:31:55 +00004313 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004314 DAG.getConstant(22, dl, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004315 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004316 DAG.getConstant(3, dl, MVT::i32));
Nate Begemanb69b1822010-08-03 21:31:55 +00004317}
4318
Jim Grosbach8546ec92010-01-18 19:58:49 +00004319static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
4320 const ARMSubtarget *ST) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004321 SDLoc dl(N);
Logan Chien0a43abc2015-07-13 15:37:30 +00004322 EVT VT = N->getValueType(0);
4323 if (VT.isVector()) {
4324 assert(ST->hasNEON());
4325
4326 // Compute the least significant set bit: LSB = X & -X
4327 SDValue X = N->getOperand(0);
4328 SDValue NX = DAG.getNode(ISD::SUB, dl, VT, getZeroVector(VT, DAG, dl), X);
4329 SDValue LSB = DAG.getNode(ISD::AND, dl, VT, X, NX);
4330
4331 EVT ElemTy = VT.getVectorElementType();
4332
4333 if (ElemTy == MVT::i8) {
4334 // Compute with: cttz(x) = ctpop(lsb - 1)
4335 SDValue One = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4336 DAG.getTargetConstant(1, dl, ElemTy));
4337 SDValue Bits = DAG.getNode(ISD::SUB, dl, VT, LSB, One);
4338 return DAG.getNode(ISD::CTPOP, dl, VT, Bits);
4339 }
4340
4341 if ((ElemTy == MVT::i16 || ElemTy == MVT::i32) &&
4342 (N->getOpcode() == ISD::CTTZ_ZERO_UNDEF)) {
4343 // Compute with: cttz(x) = (width - 1) - ctlz(lsb), if x != 0
4344 unsigned NumBits = ElemTy.getSizeInBits();
4345 SDValue WidthMinus1 =
4346 DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4347 DAG.getTargetConstant(NumBits - 1, dl, ElemTy));
4348 SDValue CTLZ = DAG.getNode(ISD::CTLZ, dl, VT, LSB);
4349 return DAG.getNode(ISD::SUB, dl, VT, WidthMinus1, CTLZ);
4350 }
4351
4352 // Compute with: cttz(x) = ctpop(lsb - 1)
4353
4354 // Since we can only compute the number of bits in a byte with vcnt.8, we
4355 // have to gather the result with pairwise addition (vpaddl) for i16, i32,
4356 // and i64.
4357
4358 // Compute LSB - 1.
4359 SDValue Bits;
4360 if (ElemTy == MVT::i64) {
4361 // Load constant 0xffff'ffff'ffff'ffff to register.
4362 SDValue FF = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4363 DAG.getTargetConstant(0x1eff, dl, MVT::i32));
4364 Bits = DAG.getNode(ISD::ADD, dl, VT, LSB, FF);
4365 } else {
4366 SDValue One = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4367 DAG.getTargetConstant(1, dl, ElemTy));
4368 Bits = DAG.getNode(ISD::SUB, dl, VT, LSB, One);
4369 }
4370
4371 // Count #bits with vcnt.8.
4372 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4373 SDValue BitsVT8 = DAG.getNode(ISD::BITCAST, dl, VT8Bit, Bits);
4374 SDValue Cnt8 = DAG.getNode(ISD::CTPOP, dl, VT8Bit, BitsVT8);
4375
4376 // Gather the #bits with vpaddl (pairwise add.)
4377 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4378 SDValue Cnt16 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT16Bit,
4379 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4380 Cnt8);
4381 if (ElemTy == MVT::i16)
4382 return Cnt16;
4383
4384 EVT VT32Bit = VT.is64BitVector() ? MVT::v2i32 : MVT::v4i32;
4385 SDValue Cnt32 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT32Bit,
4386 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4387 Cnt16);
4388 if (ElemTy == MVT::i32)
4389 return Cnt32;
4390
4391 assert(ElemTy == MVT::i64);
4392 SDValue Cnt64 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4393 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4394 Cnt32);
4395 return Cnt64;
4396 }
Jim Grosbach8546ec92010-01-18 19:58:49 +00004397
4398 if (!ST->hasV6T2Ops())
4399 return SDValue();
4400
4401 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
4402 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
4403}
4404
Evan Chengb4eae132012-12-04 22:41:50 +00004405/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
4406/// for each 16-bit element from operand, repeated. The basic idea is to
4407/// leverage vcnt to get the 8-bit counts, gather and add the results.
4408///
4409/// Trace for v4i16:
4410/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4411/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
4412/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004413/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00004414/// [b0 b1 b2 b3 b4 b5 b6 b7]
4415/// +[b1 b0 b3 b2 b5 b4 b7 b6]
4416/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
4417/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
4418static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
4419 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004420 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004421
4422 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4423 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
4424 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
4425 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
4426 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
4427 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
4428}
4429
4430/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
4431/// bit-count for each 16-bit element from the operand. We need slightly
4432/// different sequencing for v4i16 and v8i16 to stay within NEON's available
4433/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00004434///
Evan Chengb4eae132012-12-04 22:41:50 +00004435/// Trace for v4i16:
4436/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4437/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
4438/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
4439/// v4i16:Extracted = [k0 k1 k2 k3 ]
4440static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
4441 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004442 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004443
4444 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
4445 if (VT.is64BitVector()) {
4446 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
4447 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004448 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004449 } else {
4450 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004451 BitCounts, DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004452 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
4453 }
4454}
4455
4456/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
4457/// bit-count for each 32-bit element from the operand. The idea here is
4458/// to split the vector into 16-bit elements, leverage the 16-bit count
4459/// routine, and then combine the results.
4460///
4461/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4462/// input = [v0 v1 ] (vi: 32-bit elements)
4463/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4464/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004465/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004466/// [k0 k1 k2 k3 ]
4467/// N1 =+[k1 k0 k3 k2 ]
4468/// [k0 k2 k1 k3 ]
4469/// N2 =+[k1 k3 k0 k2 ]
4470/// [k0 k2 k1 k3 ]
4471/// Extended =+[k1 k3 k0 k2 ]
4472/// [k0 k2 ]
4473/// Extracted=+[k1 k3 ]
4474///
4475static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4476 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004477 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004478
4479 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4480
4481 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4482 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4483 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4484 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4485 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4486
4487 if (VT.is64BitVector()) {
4488 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4489 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004490 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004491 } else {
4492 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004493 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004494 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4495 }
4496}
4497
4498static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4499 const ARMSubtarget *ST) {
4500 EVT VT = N->getValueType(0);
4501
4502 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004503 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4504 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004505 "Unexpected type for custom ctpop lowering");
4506
4507 if (VT.getVectorElementType() == MVT::i32)
4508 return lowerCTPOP32BitElements(N, DAG);
4509 else
4510 return lowerCTPOP16BitElements(N, DAG);
4511}
4512
Bob Wilson2e076c42009-06-22 23:27:02 +00004513static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4514 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004515 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004516 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004517
Bob Wilson7d471332010-11-18 21:16:28 +00004518 if (!VT.isVector())
4519 return SDValue();
4520
Bob Wilson2e076c42009-06-22 23:27:02 +00004521 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004522 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004523
Bob Wilson7d471332010-11-18 21:16:28 +00004524 // Left shifts translate directly to the vshiftu intrinsic.
4525 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004526 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004527 DAG.getConstant(Intrinsic::arm_neon_vshiftu, dl,
4528 MVT::i32),
Bob Wilson7d471332010-11-18 21:16:28 +00004529 N->getOperand(0), N->getOperand(1));
4530
4531 assert((N->getOpcode() == ISD::SRA ||
4532 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4533
4534 // NEON uses the same intrinsics for both left and right shifts. For
4535 // right shifts, the shift amounts are negative, so negate the vector of
4536 // shift amounts.
4537 EVT ShiftVT = N->getOperand(1).getValueType();
4538 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4539 getZeroVector(ShiftVT, DAG, dl),
4540 N->getOperand(1));
4541 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4542 Intrinsic::arm_neon_vshifts :
4543 Intrinsic::arm_neon_vshiftu);
4544 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004545 DAG.getConstant(vshiftInt, dl, MVT::i32),
Bob Wilson7d471332010-11-18 21:16:28 +00004546 N->getOperand(0), NegatedCount);
4547}
4548
4549static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4550 const ARMSubtarget *ST) {
4551 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004552 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004553
Eli Friedman682d8c12009-08-22 03:13:10 +00004554 // We can get here for a node like i32 = ISD::SHL i32, i64
4555 if (VT != MVT::i64)
4556 return SDValue();
4557
4558 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004559 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004560
Chris Lattnerf81d5882007-11-24 07:07:01 +00004561 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4562 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004563 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004564 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004565
Chris Lattnerf81d5882007-11-24 07:07:01 +00004566 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004567 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004568
Chris Lattnerf81d5882007-11-24 07:07:01 +00004569 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004570 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004571 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004572 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004573 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004574
Chris Lattnerf81d5882007-11-24 07:07:01 +00004575 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4576 // captures the result into a carry flag.
4577 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Craig Topper48d114b2014-04-26 18:35:24 +00004578 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), Hi);
Bob Wilson7117a912009-03-20 22:42:55 +00004579
Chris Lattnerf81d5882007-11-24 07:07:01 +00004580 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004581 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004582
Chris Lattnerf81d5882007-11-24 07:07:01 +00004583 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004584 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004585}
4586
Bob Wilson2e076c42009-06-22 23:27:02 +00004587static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4588 SDValue TmpOp0, TmpOp1;
4589 bool Invert = false;
4590 bool Swap = false;
4591 unsigned Opc = 0;
4592
4593 SDValue Op0 = Op.getOperand(0);
4594 SDValue Op1 = Op.getOperand(1);
4595 SDValue CC = Op.getOperand(2);
Tim Northover45aa89c2015-02-08 00:50:47 +00004596 EVT CmpVT = Op0.getValueType().changeVectorElementTypeToInteger();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004597 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004598 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004599 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004600
Oliver Stannard51b1d462014-08-21 12:50:31 +00004601 if (Op1.getValueType().isFloatingPoint()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004602 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004603 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004604 case ISD::SETUNE:
4605 case ISD::SETNE: Invert = true; // Fallthrough
4606 case ISD::SETOEQ:
4607 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4608 case ISD::SETOLT:
4609 case ISD::SETLT: Swap = true; // Fallthrough
4610 case ISD::SETOGT:
4611 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4612 case ISD::SETOLE:
4613 case ISD::SETLE: Swap = true; // Fallthrough
4614 case ISD::SETOGE:
4615 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4616 case ISD::SETUGE: Swap = true; // Fallthrough
4617 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4618 case ISD::SETUGT: Swap = true; // Fallthrough
4619 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4620 case ISD::SETUEQ: Invert = true; // Fallthrough
4621 case ISD::SETONE:
4622 // Expand this to (OLT | OGT).
4623 TmpOp0 = Op0;
4624 TmpOp1 = Op1;
4625 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004626 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4627 Op1 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004628 break;
4629 case ISD::SETUO: Invert = true; // Fallthrough
4630 case ISD::SETO:
4631 // Expand this to (OLT | OGE).
4632 TmpOp0 = Op0;
4633 TmpOp1 = Op1;
4634 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004635 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4636 Op1 = DAG.getNode(ARMISD::VCGE, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004637 break;
4638 }
4639 } else {
4640 // Integer comparisons.
4641 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004642 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004643 case ISD::SETNE: Invert = true;
4644 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4645 case ISD::SETLT: Swap = true;
4646 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4647 case ISD::SETLE: Swap = true;
4648 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4649 case ISD::SETULT: Swap = true;
4650 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4651 case ISD::SETULE: Swap = true;
4652 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4653 }
4654
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004655 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004656 if (Opc == ARMISD::VCEQ) {
4657
4658 SDValue AndOp;
4659 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4660 AndOp = Op0;
4661 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4662 AndOp = Op1;
4663
4664 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004665 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004666 AndOp = AndOp.getOperand(0);
4667
4668 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4669 Opc = ARMISD::VTST;
Tim Northover45aa89c2015-02-08 00:50:47 +00004670 Op0 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(0));
4671 Op1 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004672 Invert = !Invert;
4673 }
4674 }
4675 }
4676
4677 if (Swap)
4678 std::swap(Op0, Op1);
4679
Owen Andersonc7baee32010-11-08 23:21:22 +00004680 // If one of the operands is a constant vector zero, attempt to fold the
4681 // comparison to a specialized compare-against-zero form.
4682 SDValue SingleOp;
4683 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4684 SingleOp = Op0;
4685 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4686 if (Opc == ARMISD::VCGE)
4687 Opc = ARMISD::VCLEZ;
4688 else if (Opc == ARMISD::VCGT)
4689 Opc = ARMISD::VCLTZ;
4690 SingleOp = Op1;
4691 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004692
Owen Andersonc7baee32010-11-08 23:21:22 +00004693 SDValue Result;
4694 if (SingleOp.getNode()) {
4695 switch (Opc) {
4696 case ARMISD::VCEQ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004697 Result = DAG.getNode(ARMISD::VCEQZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004698 case ARMISD::VCGE:
Tim Northover45aa89c2015-02-08 00:50:47 +00004699 Result = DAG.getNode(ARMISD::VCGEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004700 case ARMISD::VCLEZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004701 Result = DAG.getNode(ARMISD::VCLEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004702 case ARMISD::VCGT:
Tim Northover45aa89c2015-02-08 00:50:47 +00004703 Result = DAG.getNode(ARMISD::VCGTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004704 case ARMISD::VCLTZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004705 Result = DAG.getNode(ARMISD::VCLTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004706 default:
Tim Northover45aa89c2015-02-08 00:50:47 +00004707 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004708 }
4709 } else {
Tim Northover45aa89c2015-02-08 00:50:47 +00004710 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004711 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004712
Tim Northover45aa89c2015-02-08 00:50:47 +00004713 Result = DAG.getSExtOrTrunc(Result, dl, VT);
4714
Bob Wilson2e076c42009-06-22 23:27:02 +00004715 if (Invert)
4716 Result = DAG.getNOT(dl, Result, VT);
4717
4718 return Result;
4719}
4720
Bob Wilson5b2b5042010-06-14 22:19:57 +00004721/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4722/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004723/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004724static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4725 unsigned SplatBitSize, SelectionDAG &DAG,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004726 SDLoc dl, EVT &VT, bool is128Bits,
4727 NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004728 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004729
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004730 // SplatBitSize is set to the smallest size that splats the vector, so a
4731 // zero vector will always have SplatBitSize == 8. However, NEON modified
4732 // immediate instructions others than VMOV do not support the 8-bit encoding
4733 // of a zero vector, and the default encoding of zero is supposed to be the
4734 // 32-bit version.
4735 if (SplatBits == 0)
4736 SplatBitSize = 32;
4737
Bob Wilson2e076c42009-06-22 23:27:02 +00004738 switch (SplatBitSize) {
4739 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004740 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004741 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004742 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004743 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004744 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004745 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004746 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004747 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004748
4749 case 16:
4750 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004751 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004752 if ((SplatBits & ~0xff) == 0) {
4753 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004754 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004755 Imm = SplatBits;
4756 break;
4757 }
4758 if ((SplatBits & ~0xff00) == 0) {
4759 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004760 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004761 Imm = SplatBits >> 8;
4762 break;
4763 }
4764 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004765
4766 case 32:
4767 // NEON's 32-bit VMOV supports splat values where:
4768 // * only one byte is nonzero, or
4769 // * the least significant byte is 0xff and the second byte is nonzero, or
4770 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004771 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004772 if ((SplatBits & ~0xff) == 0) {
4773 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004774 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004775 Imm = SplatBits;
4776 break;
4777 }
4778 if ((SplatBits & ~0xff00) == 0) {
4779 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004780 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004781 Imm = SplatBits >> 8;
4782 break;
4783 }
4784 if ((SplatBits & ~0xff0000) == 0) {
4785 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004786 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004787 Imm = SplatBits >> 16;
4788 break;
4789 }
4790 if ((SplatBits & ~0xff000000) == 0) {
4791 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004792 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004793 Imm = SplatBits >> 24;
4794 break;
4795 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004796
Owen Andersona4076922010-11-05 21:57:54 +00004797 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4798 if (type == OtherModImm) return SDValue();
4799
Bob Wilson2e076c42009-06-22 23:27:02 +00004800 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004801 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4802 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004803 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004804 Imm = SplatBits >> 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004805 break;
4806 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004807
4808 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004809 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4810 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004811 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004812 Imm = SplatBits >> 16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004813 break;
4814 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004815
4816 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4817 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4818 // VMOV.I32. A (very) minor optimization would be to replicate the value
4819 // and fall through here to test for a valid 64-bit splat. But, then the
4820 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004821 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004822
4823 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004824 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004825 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004826 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004827 uint64_t BitMask = 0xff;
4828 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004829 unsigned ImmMask = 1;
4830 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004831 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004832 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004833 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004834 Imm |= ImmMask;
4835 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004836 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004837 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004838 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004839 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004840 }
Christian Pirker6f81e752014-06-23 18:05:53 +00004841
Mehdi Aminiffc14022015-07-08 01:00:38 +00004842 if (DAG.getDataLayout().isBigEndian())
Christian Pirker6f81e752014-06-23 18:05:53 +00004843 // swap higher and lower 32 bit word
4844 Imm = ((Imm & 0xf) << 4) | ((Imm & 0xf0) >> 4);
4845
Bob Wilson6eae5202010-06-11 21:34:50 +00004846 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004847 OpCmode = 0x1e;
Bob Wilsona3f19012010-07-13 21:16:48 +00004848 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004849 break;
4850 }
4851
Bob Wilson6eae5202010-06-11 21:34:50 +00004852 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004853 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004854 }
4855
Bob Wilsona3f19012010-07-13 21:16:48 +00004856 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004857 return DAG.getTargetConstant(EncodedVal, dl, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004858}
4859
Lang Hames591cdaf2012-03-29 21:56:11 +00004860SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4861 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004862 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004863 return SDValue();
4864
Tim Northoverf79c3a52013-08-20 08:57:11 +00004865 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004866 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004867
Oliver Stannard51b1d462014-08-21 12:50:31 +00004868 // Use the default (constant pool) lowering for double constants when we have
4869 // an SP-only FPU
4870 if (IsDouble && Subtarget->isFPOnlySP())
4871 return SDValue();
4872
Lang Hames591cdaf2012-03-29 21:56:11 +00004873 // Try splatting with a VMOV.f32...
4874 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004875 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4876
Lang Hames591cdaf2012-03-29 21:56:11 +00004877 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004878 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4879 // We have code in place to select a valid ConstantFP already, no need to
4880 // do any mangling.
4881 return Op;
4882 }
4883
4884 // It's a float and we are trying to use NEON operations where
4885 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004886 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004887 SDValue NewVal = DAG.getTargetConstant(ImmVal, DL, MVT::i32);
Lang Hames591cdaf2012-03-29 21:56:11 +00004888 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4889 NewVal);
4890 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004891 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00004892 }
4893
Tim Northoverf79c3a52013-08-20 08:57:11 +00004894 // The rest of our options are NEON only, make sure that's allowed before
4895 // proceeding..
4896 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4897 return SDValue();
4898
Lang Hames591cdaf2012-03-29 21:56:11 +00004899 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004900 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4901
4902 // It wouldn't really be worth bothering for doubles except for one very
4903 // important value, which does happen to match: 0.0. So make sure we don't do
4904 // anything stupid.
4905 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4906 return SDValue();
4907
4908 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004909 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, SDLoc(Op),
4910 VMovVT, false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004911 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004912 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004913 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4914 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004915 if (IsDouble)
4916 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4917
4918 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004919 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4920 VecConstant);
4921 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004922 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00004923 }
4924
4925 // Finally, try a VMVN.i32
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004926 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, SDLoc(Op), VMovVT,
Tim Northoverf79c3a52013-08-20 08:57:11 +00004927 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004928 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004929 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004930 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004931
4932 if (IsDouble)
4933 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4934
4935 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004936 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4937 VecConstant);
4938 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004939 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00004940 }
4941
4942 return SDValue();
4943}
4944
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004945// check if an VEXT instruction can handle the shuffle mask when the
4946// vector sources of the shuffle are the same.
4947static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4948 unsigned NumElts = VT.getVectorNumElements();
4949
4950 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4951 if (M[0] < 0)
4952 return false;
4953
4954 Imm = M[0];
4955
4956 // If this is a VEXT shuffle, the immediate value is the index of the first
4957 // element. The other shuffle indices must be the successive elements after
4958 // the first one.
4959 unsigned ExpectedElt = Imm;
4960 for (unsigned i = 1; i < NumElts; ++i) {
4961 // Increment the expected index. If it wraps around, just follow it
4962 // back to index zero and keep going.
4963 ++ExpectedElt;
4964 if (ExpectedElt == NumElts)
4965 ExpectedElt = 0;
4966
4967 if (M[i] < 0) continue; // ignore UNDEF indices
4968 if (ExpectedElt != static_cast<unsigned>(M[i]))
4969 return false;
4970 }
4971
4972 return true;
4973}
4974
Lang Hames591cdaf2012-03-29 21:56:11 +00004975
Benjamin Kramer339ced42012-01-15 13:16:05 +00004976static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004977 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004978 unsigned NumElts = VT.getVectorNumElements();
4979 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004980
4981 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4982 if (M[0] < 0)
4983 return false;
4984
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004985 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004986
4987 // If this is a VEXT shuffle, the immediate value is the index of the first
4988 // element. The other shuffle indices must be the successive elements after
4989 // the first one.
4990 unsigned ExpectedElt = Imm;
4991 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004992 // Increment the expected index. If it wraps around, it may still be
4993 // a VEXT but the source vectors must be swapped.
4994 ExpectedElt += 1;
4995 if (ExpectedElt == NumElts * 2) {
4996 ExpectedElt = 0;
4997 ReverseVEXT = true;
4998 }
4999
Bob Wilson411dfad2010-08-17 05:54:34 +00005000 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005001 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00005002 return false;
5003 }
5004
5005 // Adjust the index value if the source operands will be swapped.
5006 if (ReverseVEXT)
5007 Imm -= NumElts;
5008
Bob Wilson32cd8552009-08-19 17:03:43 +00005009 return true;
5010}
5011
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005012/// isVREVMask - Check if a vector shuffle corresponds to a VREV
5013/// instruction with the specified blocksize. (The order of the elements
5014/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00005015static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005016 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
5017 "Only possible block sizes for VREV are: 16, 32, 64");
5018
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005019 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00005020 if (EltSz == 64)
5021 return false;
5022
5023 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005024 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00005025 // If the first shuffle index is UNDEF, be optimistic.
5026 if (M[0] < 0)
5027 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005028
5029 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
5030 return false;
5031
5032 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00005033 if (M[i] < 0) continue; // ignore UNDEF indices
5034 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005035 return false;
5036 }
5037
5038 return true;
5039}
5040
Benjamin Kramer339ced42012-01-15 13:16:05 +00005041static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00005042 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
5043 // range, then 0 is placed into the resulting vector. So pretty much any mask
5044 // of 8 elements can work here.
5045 return VT == MVT::v8i8 && M.size() == 8;
5046}
5047
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005048// Checks whether the shuffle mask represents a vector transpose (VTRN) by
5049// checking that pairs of elements in the shuffle mask represent the same index
5050// in each vector, incrementing the expected index by 2 at each step.
5051// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 4, 2, 6]
5052// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,e,c,g}
5053// v2={e,f,g,h}
5054// WhichResult gives the offset for each element in the mask based on which
5055// of the two results it belongs to.
5056//
5057// The transpose can be represented either as:
5058// result1 = shufflevector v1, v2, result1_shuffle_mask
5059// result2 = shufflevector v1, v2, result2_shuffle_mask
5060// where v1/v2 and the shuffle masks have the same number of elements
5061// (here WhichResult (see below) indicates which result is being checked)
5062//
5063// or as:
5064// results = shufflevector v1, v2, shuffle_mask
5065// where both results are returned in one vector and the shuffle mask has twice
5066// as many elements as v1/v2 (here WhichResult will always be 0 if true) here we
5067// want to check the low half and high half of the shuffle mask as if it were
5068// the other case
Benjamin Kramer339ced42012-01-15 13:16:05 +00005069static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005070 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5071 if (EltSz == 64)
5072 return false;
5073
Bob Wilsona7062312009-08-21 20:54:19 +00005074 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005075 if (M.size() != NumElts && M.size() != NumElts*2)
5076 return false;
5077
5078 // If the mask is twice as long as the result then we need to check the upper
5079 // and lower parts of the mask
5080 for (unsigned i = 0; i < M.size(); i += NumElts) {
5081 WhichResult = M[i] == 0 ? 0 : 1;
5082 for (unsigned j = 0; j < NumElts; j += 2) {
5083 if ((M[i+j] >= 0 && (unsigned) M[i+j] != j + WhichResult) ||
5084 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != j + NumElts + WhichResult))
5085 return false;
5086 }
Bob Wilsona7062312009-08-21 20:54:19 +00005087 }
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005088
5089 if (M.size() == NumElts*2)
5090 WhichResult = 0;
5091
Bob Wilsona7062312009-08-21 20:54:19 +00005092 return true;
5093}
5094
Bob Wilson0bbd3072009-12-03 06:40:55 +00005095/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
5096/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5097/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005098static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005099 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5100 if (EltSz == 64)
5101 return false;
5102
5103 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005104 if (M.size() != NumElts && M.size() != NumElts*2)
5105 return false;
5106
5107 for (unsigned i = 0; i < M.size(); i += NumElts) {
5108 WhichResult = M[i] == 0 ? 0 : 1;
5109 for (unsigned j = 0; j < NumElts; j += 2) {
5110 if ((M[i+j] >= 0 && (unsigned) M[i+j] != j + WhichResult) ||
5111 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != j + WhichResult))
5112 return false;
5113 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005114 }
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005115
5116 if (M.size() == NumElts*2)
5117 WhichResult = 0;
5118
Bob Wilson0bbd3072009-12-03 06:40:55 +00005119 return true;
5120}
5121
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005122// Checks whether the shuffle mask represents a vector unzip (VUZP) by checking
5123// that the mask elements are either all even and in steps of size 2 or all odd
5124// and in steps of size 2.
5125// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 2, 4, 6]
5126// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,c,e,g}
5127// v2={e,f,g,h}
5128// Requires similar checks to that of isVTRNMask with
5129// respect the how results are returned.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005130static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005131 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5132 if (EltSz == 64)
5133 return false;
5134
Bob Wilsona7062312009-08-21 20:54:19 +00005135 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005136 if (M.size() != NumElts && M.size() != NumElts*2)
5137 return false;
5138
5139 for (unsigned i = 0; i < M.size(); i += NumElts) {
5140 WhichResult = M[i] == 0 ? 0 : 1;
5141 for (unsigned j = 0; j < NumElts; ++j) {
5142 if (M[i+j] >= 0 && (unsigned) M[i+j] != 2 * j + WhichResult)
5143 return false;
5144 }
Bob Wilsona7062312009-08-21 20:54:19 +00005145 }
5146
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005147 if (M.size() == NumElts*2)
5148 WhichResult = 0;
5149
Bob Wilsona7062312009-08-21 20:54:19 +00005150 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00005151 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00005152 return false;
5153
5154 return true;
5155}
5156
Bob Wilson0bbd3072009-12-03 06:40:55 +00005157/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
5158/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5159/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005160static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005161 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5162 if (EltSz == 64)
5163 return false;
5164
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005165 unsigned NumElts = VT.getVectorNumElements();
5166 if (M.size() != NumElts && M.size() != NumElts*2)
5167 return false;
5168
5169 unsigned Half = NumElts / 2;
5170 for (unsigned i = 0; i < M.size(); i += NumElts) {
5171 WhichResult = M[i] == 0 ? 0 : 1;
5172 for (unsigned j = 0; j < NumElts; j += Half) {
5173 unsigned Idx = WhichResult;
5174 for (unsigned k = 0; k < Half; ++k) {
5175 int MIdx = M[i + j + k];
5176 if (MIdx >= 0 && (unsigned) MIdx != Idx)
5177 return false;
5178 Idx += 2;
5179 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005180 }
5181 }
5182
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005183 if (M.size() == NumElts*2)
5184 WhichResult = 0;
5185
Bob Wilson0bbd3072009-12-03 06:40:55 +00005186 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5187 if (VT.is64BitVector() && EltSz == 32)
5188 return false;
5189
5190 return true;
5191}
5192
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005193// Checks whether the shuffle mask represents a vector zip (VZIP) by checking
5194// that pairs of elements of the shufflemask represent the same index in each
5195// vector incrementing sequentially through the vectors.
5196// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 4, 1, 5]
5197// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,e,b,f}
5198// v2={e,f,g,h}
5199// Requires similar checks to that of isVTRNMask with respect the how results
5200// are returned.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005201static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005202 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5203 if (EltSz == 64)
5204 return false;
5205
Bob Wilsona7062312009-08-21 20:54:19 +00005206 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005207 if (M.size() != NumElts && M.size() != NumElts*2)
5208 return false;
5209
5210 for (unsigned i = 0; i < M.size(); i += NumElts) {
5211 WhichResult = M[i] == 0 ? 0 : 1;
5212 unsigned Idx = WhichResult * NumElts / 2;
5213 for (unsigned j = 0; j < NumElts; j += 2) {
5214 if ((M[i+j] >= 0 && (unsigned) M[i+j] != Idx) ||
5215 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != Idx + NumElts))
5216 return false;
5217 Idx += 1;
5218 }
Bob Wilsona7062312009-08-21 20:54:19 +00005219 }
5220
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005221 if (M.size() == NumElts*2)
5222 WhichResult = 0;
5223
Bob Wilsona7062312009-08-21 20:54:19 +00005224 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00005225 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00005226 return false;
5227
5228 return true;
5229}
5230
Bob Wilson0bbd3072009-12-03 06:40:55 +00005231/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
5232/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5233/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005234static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005235 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5236 if (EltSz == 64)
5237 return false;
5238
5239 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005240 if (M.size() != NumElts && M.size() != NumElts*2)
5241 return false;
5242
5243 for (unsigned i = 0; i < M.size(); i += NumElts) {
5244 WhichResult = M[i] == 0 ? 0 : 1;
5245 unsigned Idx = WhichResult * NumElts / 2;
5246 for (unsigned j = 0; j < NumElts; j += 2) {
5247 if ((M[i+j] >= 0 && (unsigned) M[i+j] != Idx) ||
5248 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != Idx))
5249 return false;
5250 Idx += 1;
5251 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005252 }
5253
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005254 if (M.size() == NumElts*2)
5255 WhichResult = 0;
5256
Bob Wilson0bbd3072009-12-03 06:40:55 +00005257 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5258 if (VT.is64BitVector() && EltSz == 32)
5259 return false;
5260
5261 return true;
5262}
5263
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005264/// Check if \p ShuffleMask is a NEON two-result shuffle (VZIP, VUZP, VTRN),
5265/// and return the corresponding ARMISD opcode if it is, or 0 if it isn't.
5266static unsigned isNEONTwoResultShuffleMask(ArrayRef<int> ShuffleMask, EVT VT,
5267 unsigned &WhichResult,
5268 bool &isV_UNDEF) {
5269 isV_UNDEF = false;
5270 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5271 return ARMISD::VTRN;
5272 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5273 return ARMISD::VUZP;
5274 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5275 return ARMISD::VZIP;
5276
5277 isV_UNDEF = true;
5278 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5279 return ARMISD::VTRN;
5280 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5281 return ARMISD::VUZP;
5282 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5283 return ARMISD::VZIP;
5284
5285 return 0;
5286}
5287
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005288/// \return true if this is a reverse operation on an vector.
5289static bool isReverseMask(ArrayRef<int> M, EVT VT) {
5290 unsigned NumElts = VT.getVectorNumElements();
5291 // Make sure the mask has the right size.
5292 if (NumElts != M.size())
5293 return false;
5294
5295 // Look for <15, ..., 3, -1, 1, 0>.
5296 for (unsigned i = 0; i != NumElts; ++i)
5297 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
5298 return false;
5299
5300 return true;
5301}
5302
Dale Johannesen2bff5052010-07-29 20:10:08 +00005303// If N is an integer constant that can be moved into a register in one
5304// instruction, return an SDValue of such a constant (will become a MOV
5305// instruction). Otherwise return null.
5306static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005307 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00005308 uint64_t Val;
5309 if (!isa<ConstantSDNode>(N))
5310 return SDValue();
5311 Val = cast<ConstantSDNode>(N)->getZExtValue();
5312
5313 if (ST->isThumb1Only()) {
5314 if (Val <= 255 || ~Val <= 255)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005315 return DAG.getConstant(Val, dl, MVT::i32);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005316 } else {
5317 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005318 return DAG.getConstant(Val, dl, MVT::i32);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005319 }
5320 return SDValue();
5321}
5322
Bob Wilson2e076c42009-06-22 23:27:02 +00005323// If this is a case we can't handle, return null and let the default
5324// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00005325SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
5326 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00005327 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005328 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005329 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00005330
5331 APInt SplatBits, SplatUndef;
5332 unsigned SplatBitSize;
5333 bool HasAnyUndefs;
5334 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005335 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00005336 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00005337 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00005338 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00005339 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005340 DAG, dl, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005341 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00005342 if (Val.getNode()) {
5343 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005344 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00005345 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00005346
5347 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00005348 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00005349 Val = isNEONModifiedImm(NegatedImm,
5350 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005351 DAG, dl, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005352 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005353 if (Val.getNode()) {
5354 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005355 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005356 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005357
5358 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00005359 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00005360 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005361 if (ImmVal != -1) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005362 SDValue Val = DAG.getTargetConstant(ImmVal, dl, MVT::i32);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005363 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
5364 }
5365 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005366 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00005367 }
5368
Bob Wilson91fdf682010-05-22 00:23:12 +00005369 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00005370 //
5371 // As an optimisation, even if more than one value is used it may be more
5372 // profitable to splat with one value then change some lanes.
5373 //
5374 // Heuristically we decide to do this if the vector has a "dominant" value,
5375 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00005376 unsigned NumElts = VT.getVectorNumElements();
5377 bool isOnlyLowElement = true;
5378 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005379 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00005380 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005381
5382 // Map of the number of times a particular SDValue appears in the
5383 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00005384 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00005385 SDValue Value;
5386 for (unsigned i = 0; i < NumElts; ++i) {
5387 SDValue V = Op.getOperand(i);
5388 if (V.getOpcode() == ISD::UNDEF)
5389 continue;
5390 if (i > 0)
5391 isOnlyLowElement = false;
5392 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
5393 isConstant = false;
5394
James Molloy49bdbce2012-09-06 09:55:02 +00005395 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00005396 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00005397
James Molloy49bdbce2012-09-06 09:55:02 +00005398 // Is this value dominant? (takes up more than half of the lanes)
5399 if (++Count > (NumElts / 2)) {
5400 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00005401 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00005402 }
Bob Wilson91fdf682010-05-22 00:23:12 +00005403 }
James Molloy49bdbce2012-09-06 09:55:02 +00005404 if (ValueCounts.size() != 1)
5405 usesOnlyOneValue = false;
5406 if (!Value.getNode() && ValueCounts.size() > 0)
5407 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00005408
James Molloy49bdbce2012-09-06 09:55:02 +00005409 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00005410 return DAG.getUNDEF(VT);
5411
Quentin Colombet0f2fe742013-07-23 22:34:47 +00005412 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
5413 // Keep going if we are hitting this case.
5414 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00005415 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
5416
Dale Johannesen2bff5052010-07-29 20:10:08 +00005417 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5418
Dale Johannesen710a2d92010-10-19 20:00:17 +00005419 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
5420 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00005421 if (hasDominantValue && EltSize <= 32) {
5422 if (!isConstant) {
5423 SDValue N;
5424
5425 // If we are VDUPing a value that comes directly from a vector, that will
5426 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00005427 // just use VDUPLANE. We can only do this if the lane being extracted
5428 // is at a constant index, as the VDUP from lane instructions only have
5429 // constant-index forms.
5430 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
5431 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00005432 // We need to create a new undef vector to use for the VDUPLANE if the
5433 // size of the vector from which we get the value is different than the
5434 // size of the vector that we need to create. We will insert the element
5435 // such that the register coalescer will remove unnecessary copies.
5436 if (VT != Value->getOperand(0).getValueType()) {
5437 ConstantSDNode *constIndex;
5438 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
5439 assert(constIndex && "The index is not a constant!");
5440 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
5441 VT.getVectorNumElements();
5442 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
5443 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005444 Value, DAG.getConstant(index, dl, MVT::i32)),
5445 DAG.getConstant(index, dl, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005446 } else
Silviu Barangab1409702012-10-15 09:41:32 +00005447 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00005448 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005449 } else
James Molloy49bdbce2012-09-06 09:55:02 +00005450 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
5451
5452 if (!usesOnlyOneValue) {
5453 // The dominant value was splatted as 'N', but we now have to insert
5454 // all differing elements.
5455 for (unsigned I = 0; I < NumElts; ++I) {
5456 if (Op.getOperand(I) == Value)
5457 continue;
5458 SmallVector<SDValue, 3> Ops;
5459 Ops.push_back(N);
5460 Ops.push_back(Op.getOperand(I));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005461 Ops.push_back(DAG.getConstant(I, dl, MVT::i32));
Craig Topper48d114b2014-04-26 18:35:24 +00005462 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Ops);
James Molloy49bdbce2012-09-06 09:55:02 +00005463 }
5464 }
5465 return N;
5466 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00005467 if (VT.getVectorElementType().isFloatingPoint()) {
5468 SmallVector<SDValue, 8> Ops;
5469 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005470 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00005471 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00005472 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00005473 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, Ops);
Dale Johannesenff376752010-10-20 22:03:37 +00005474 Val = LowerBUILD_VECTOR(Val, DAG, ST);
5475 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00005476 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005477 }
James Molloy49bdbce2012-09-06 09:55:02 +00005478 if (usesOnlyOneValue) {
5479 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
5480 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00005481 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00005482 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00005483 }
5484
5485 // If all elements are constants and the case above didn't get hit, fall back
5486 // to the default expansion, which will generate a load from the constant
5487 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00005488 if (isConstant)
5489 return SDValue();
5490
Bob Wilson6f2b8962011-01-07 21:37:30 +00005491 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
5492 if (NumElts >= 4) {
5493 SDValue shuffle = ReconstructShuffle(Op, DAG);
5494 if (shuffle != SDValue())
5495 return shuffle;
5496 }
5497
Bob Wilson91fdf682010-05-22 00:23:12 +00005498 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00005499 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
5500 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00005501 if (EltSize >= 32) {
5502 // Do the expansion with floating-point types, since that is what the VFP
5503 // registers are defined to use, and since i64 is not legal.
5504 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5505 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005506 SmallVector<SDValue, 8> Ops;
5507 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005508 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Craig Topper48d114b2014-04-26 18:35:24 +00005509 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005510 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005511 }
5512
Jim Grosbach24e102a2013-07-08 18:18:52 +00005513 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
5514 // know the default expansion would otherwise fall back on something even
5515 // worse. For a vector with one or two non-undef values, that's
5516 // scalar_to_vector for the elements followed by a shuffle (provided the
5517 // shuffle is valid for the target) and materialization element by element
5518 // on the stack followed by a load for everything else.
5519 if (!isConstant && !usesOnlyOneValue) {
5520 SDValue Vec = DAG.getUNDEF(VT);
5521 for (unsigned i = 0 ; i < NumElts; ++i) {
5522 SDValue V = Op.getOperand(i);
5523 if (V.getOpcode() == ISD::UNDEF)
5524 continue;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005525 SDValue LaneIdx = DAG.getConstant(i, dl, MVT::i32);
Jim Grosbach24e102a2013-07-08 18:18:52 +00005526 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
5527 }
5528 return Vec;
5529 }
5530
Bob Wilson2e076c42009-06-22 23:27:02 +00005531 return SDValue();
5532}
5533
Bob Wilson6f2b8962011-01-07 21:37:30 +00005534// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00005535// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00005536SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
5537 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005538 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005539 EVT VT = Op.getValueType();
5540 unsigned NumElts = VT.getVectorNumElements();
5541
5542 SmallVector<SDValue, 2> SourceVecs;
5543 SmallVector<unsigned, 2> MinElts;
5544 SmallVector<unsigned, 2> MaxElts;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005545
Bob Wilson6f2b8962011-01-07 21:37:30 +00005546 for (unsigned i = 0; i < NumElts; ++i) {
5547 SDValue V = Op.getOperand(i);
5548 if (V.getOpcode() == ISD::UNDEF)
5549 continue;
5550 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
5551 // A shuffle can only come from building a vector from various
5552 // elements of other vectors.
5553 return SDValue();
Eli Friedman74d1da52011-10-14 23:58:49 +00005554 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
5555 VT.getVectorElementType()) {
5556 // This code doesn't know how to handle shuffles where the vector
5557 // element types do not match (this happens because type legalization
5558 // promotes the return type of EXTRACT_VECTOR_ELT).
5559 // FIXME: It might be appropriate to extend this code to handle
5560 // mismatched types.
5561 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005562 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005563
Bob Wilson6f2b8962011-01-07 21:37:30 +00005564 // Record this extraction against the appropriate vector if possible...
5565 SDValue SourceVec = V.getOperand(0);
Jim Grosbach6df755c2012-07-25 17:02:47 +00005566 // If the element number isn't a constant, we can't effectively
5567 // analyze what's going on.
5568 if (!isa<ConstantSDNode>(V.getOperand(1)))
5569 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005570 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
5571 bool FoundSource = false;
5572 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
5573 if (SourceVecs[j] == SourceVec) {
5574 if (MinElts[j] > EltNo)
5575 MinElts[j] = EltNo;
5576 if (MaxElts[j] < EltNo)
5577 MaxElts[j] = EltNo;
5578 FoundSource = true;
5579 break;
5580 }
5581 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005582
Bob Wilson6f2b8962011-01-07 21:37:30 +00005583 // Or record a new source if not...
5584 if (!FoundSource) {
5585 SourceVecs.push_back(SourceVec);
5586 MinElts.push_back(EltNo);
5587 MaxElts.push_back(EltNo);
5588 }
5589 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005590
Bob Wilson6f2b8962011-01-07 21:37:30 +00005591 // Currently only do something sane when at most two source vectors
5592 // involved.
5593 if (SourceVecs.size() > 2)
5594 return SDValue();
5595
5596 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
5597 int VEXTOffsets[2] = {0, 0};
Andrew Trick5eb0a302011-01-19 02:26:13 +00005598
Bob Wilson6f2b8962011-01-07 21:37:30 +00005599 // This loop extracts the usage patterns of the source vectors
5600 // and prepares appropriate SDValues for a shuffle if possible.
5601 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
5602 if (SourceVecs[i].getValueType() == VT) {
5603 // No VEXT necessary
5604 ShuffleSrcs[i] = SourceVecs[i];
5605 VEXTOffsets[i] = 0;
5606 continue;
5607 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
5608 // It probably isn't worth padding out a smaller vector just to
5609 // break it down again in a shuffle.
5610 return SDValue();
5611 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005612
Bob Wilson6f2b8962011-01-07 21:37:30 +00005613 // Since only 64-bit and 128-bit vectors are legal on ARM and
5614 // we've eliminated the other cases...
Bob Wilson3fa9c062011-01-07 23:40:46 +00005615 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
5616 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick5eb0a302011-01-19 02:26:13 +00005617
Bob Wilson6f2b8962011-01-07 21:37:30 +00005618 if (MaxElts[i] - MinElts[i] >= NumElts) {
5619 // Span too large for a VEXT to cope
5620 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005621 }
5622
Bob Wilson6f2b8962011-01-07 21:37:30 +00005623 if (MinElts[i] >= NumElts) {
5624 // The extraction can just take the second half
5625 VEXTOffsets[i] = NumElts;
Eric Christopher2af95512011-01-14 23:50:53 +00005626 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5627 SourceVecs[i],
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005628 DAG.getIntPtrConstant(NumElts, dl));
Bob Wilson6f2b8962011-01-07 21:37:30 +00005629 } else if (MaxElts[i] < NumElts) {
5630 // The extraction can just take the first half
5631 VEXTOffsets[i] = 0;
Eric Christopher2af95512011-01-14 23:50:53 +00005632 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5633 SourceVecs[i],
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005634 DAG.getIntPtrConstant(0, dl));
Bob Wilson6f2b8962011-01-07 21:37:30 +00005635 } else {
5636 // An actual VEXT is needed
5637 VEXTOffsets[i] = MinElts[i];
Eric Christopher2af95512011-01-14 23:50:53 +00005638 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5639 SourceVecs[i],
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005640 DAG.getIntPtrConstant(0, dl));
Eric Christopher2af95512011-01-14 23:50:53 +00005641 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5642 SourceVecs[i],
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005643 DAG.getIntPtrConstant(NumElts, dl));
Bob Wilson6f2b8962011-01-07 21:37:30 +00005644 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005645 DAG.getConstant(VEXTOffsets[i], dl,
5646 MVT::i32));
Bob Wilson6f2b8962011-01-07 21:37:30 +00005647 }
5648 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005649
Bob Wilson6f2b8962011-01-07 21:37:30 +00005650 SmallVector<int, 8> Mask;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005651
Bob Wilson6f2b8962011-01-07 21:37:30 +00005652 for (unsigned i = 0; i < NumElts; ++i) {
5653 SDValue Entry = Op.getOperand(i);
5654 if (Entry.getOpcode() == ISD::UNDEF) {
5655 Mask.push_back(-1);
5656 continue;
5657 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005658
Bob Wilson6f2b8962011-01-07 21:37:30 +00005659 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher2af95512011-01-14 23:50:53 +00005660 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
5661 .getOperand(1))->getSExtValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005662 if (ExtractVec == SourceVecs[0]) {
5663 Mask.push_back(ExtractElt - VEXTOffsets[0]);
5664 } else {
5665 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
5666 }
5667 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005668
Bob Wilson6f2b8962011-01-07 21:37:30 +00005669 // Final check before we try to produce nonsense...
5670 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher2af95512011-01-14 23:50:53 +00005671 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
5672 &Mask[0]);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005673
Bob Wilson6f2b8962011-01-07 21:37:30 +00005674 return SDValue();
5675}
5676
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005677/// isShuffleMaskLegal - Targets can use this to indicate that they only
5678/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5679/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5680/// are assumed to be legal.
5681bool
5682ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5683 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005684 if (VT.getVectorNumElements() == 4 &&
5685 (VT.is128BitVector() || VT.is64BitVector())) {
5686 unsigned PFIndexes[4];
5687 for (unsigned i = 0; i != 4; ++i) {
5688 if (M[i] < 0)
5689 PFIndexes[i] = 8;
5690 else
5691 PFIndexes[i] = M[i];
5692 }
5693
5694 // Compute the index in the perfect shuffle table.
5695 unsigned PFTableIndex =
5696 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5697 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5698 unsigned Cost = (PFEntry >> 30);
5699
5700 if (Cost <= 4)
5701 return true;
5702 }
5703
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005704 bool ReverseVEXT, isV_UNDEF;
Bob Wilsona7062312009-08-21 20:54:19 +00005705 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005706
Bob Wilson846bd792010-06-07 23:53:38 +00005707 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5708 return (EltSize >= 32 ||
5709 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005710 isVREVMask(M, VT, 64) ||
5711 isVREVMask(M, VT, 32) ||
5712 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005713 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005714 isVTBLMask(M, VT) ||
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005715 isNEONTwoResultShuffleMask(M, VT, WhichResult, isV_UNDEF) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005716 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005717}
5718
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005719/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5720/// the specified operations to build the shuffle.
5721static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5722 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005723 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005724 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5725 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5726 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5727
5728 enum {
5729 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5730 OP_VREV,
5731 OP_VDUP0,
5732 OP_VDUP1,
5733 OP_VDUP2,
5734 OP_VDUP3,
5735 OP_VEXT1,
5736 OP_VEXT2,
5737 OP_VEXT3,
5738 OP_VUZPL, // VUZP, left result
5739 OP_VUZPR, // VUZP, right result
5740 OP_VZIPL, // VZIP, left result
5741 OP_VZIPR, // VZIP, right result
5742 OP_VTRNL, // VTRN, left result
5743 OP_VTRNR // VTRN, right result
5744 };
5745
5746 if (OpNum == OP_COPY) {
5747 if (LHSID == (1*9+2)*9+3) return LHS;
5748 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5749 return RHS;
5750 }
5751
5752 SDValue OpLHS, OpRHS;
5753 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5754 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5755 EVT VT = OpLHS.getValueType();
5756
5757 switch (OpNum) {
5758 default: llvm_unreachable("Unknown shuffle opcode!");
5759 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005760 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005761 if (VT.getVectorElementType() == MVT::i32 ||
5762 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005763 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5764 // vrev <4 x i16> -> VREV32
5765 if (VT.getVectorElementType() == MVT::i16)
5766 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5767 // vrev <4 x i8> -> VREV16
5768 assert(VT.getVectorElementType() == MVT::i8);
5769 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005770 case OP_VDUP0:
5771 case OP_VDUP1:
5772 case OP_VDUP2:
5773 case OP_VDUP3:
5774 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005775 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, dl, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005776 case OP_VEXT1:
5777 case OP_VEXT2:
5778 case OP_VEXT3:
5779 return DAG.getNode(ARMISD::VEXT, dl, VT,
5780 OpLHS, OpRHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005781 DAG.getConstant(OpNum - OP_VEXT1 + 1, dl, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005782 case OP_VUZPL:
5783 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005784 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005785 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5786 case OP_VZIPL:
5787 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005788 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005789 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5790 case OP_VTRNL:
5791 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005792 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5793 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005794 }
5795}
5796
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005797static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005798 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005799 SelectionDAG &DAG) {
5800 // Check to see if we can use the VTBL instruction.
5801 SDValue V1 = Op.getOperand(0);
5802 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005803 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005804
5805 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005806 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005807 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005808 VTBLMask.push_back(DAG.getConstant(*I, DL, MVT::i32));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005809
5810 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5811 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
Craig Topper48d114b2014-04-26 18:35:24 +00005812 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlingebecb332011-03-15 20:47:26 +00005813
Owen Anderson77aa2662011-04-05 21:48:57 +00005814 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Craig Topper48d114b2014-04-26 18:35:24 +00005815 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005816}
5817
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005818static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5819 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005820 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005821 SDValue OpLHS = Op.getOperand(0);
5822 EVT VT = OpLHS.getValueType();
5823
5824 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5825 "Expect an v8i16/v16i8 type");
5826 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5827 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5828 // extract the first 8 bytes into the top double word and the last 8 bytes
5829 // into the bottom double word. The v8i16 case is similar.
5830 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5831 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005832 DAG.getConstant(ExtractNum, DL, MVT::i32));
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005833}
5834
Bob Wilson2e076c42009-06-22 23:27:02 +00005835static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005836 SDValue V1 = Op.getOperand(0);
5837 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005838 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005839 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005840 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005841
Bob Wilsonc6800b52009-08-13 02:13:04 +00005842 // Convert shuffles that are directly supported on NEON to target-specific
5843 // DAG nodes, instead of keeping them as shuffles and matching them again
5844 // during code selection. This is more efficient and avoids the possibility
5845 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005846 // FIXME: floating-point vectors should be canonicalized to integer vectors
5847 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005848 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005849
Bob Wilson846bd792010-06-07 23:53:38 +00005850 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5851 if (EltSize <= 32) {
5852 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5853 int Lane = SVN->getSplatIndex();
5854 // If this is undef splat, generate it via "just" vdup, if possible.
5855 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005856
Dan Gohman198b7ff2011-11-03 21:49:52 +00005857 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005858 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5859 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5860 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005861 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5862 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5863 // reaches it).
5864 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5865 !isa<ConstantSDNode>(V1.getOperand(0))) {
5866 bool IsScalarToVector = true;
5867 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5868 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5869 IsScalarToVector = false;
5870 break;
5871 }
5872 if (IsScalarToVector)
5873 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5874 }
Bob Wilson846bd792010-06-07 23:53:38 +00005875 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005876 DAG.getConstant(Lane, dl, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005877 }
Bob Wilson846bd792010-06-07 23:53:38 +00005878
5879 bool ReverseVEXT;
5880 unsigned Imm;
5881 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5882 if (ReverseVEXT)
5883 std::swap(V1, V2);
5884 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005885 DAG.getConstant(Imm, dl, MVT::i32));
Bob Wilson846bd792010-06-07 23:53:38 +00005886 }
5887
5888 if (isVREVMask(ShuffleMask, VT, 64))
5889 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5890 if (isVREVMask(ShuffleMask, VT, 32))
5891 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5892 if (isVREVMask(ShuffleMask, VT, 16))
5893 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5894
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005895 if (V2->getOpcode() == ISD::UNDEF &&
5896 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5897 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005898 DAG.getConstant(Imm, dl, MVT::i32));
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005899 }
5900
Bob Wilson846bd792010-06-07 23:53:38 +00005901 // Check for Neon shuffles that modify both input vectors in place.
5902 // If both results are used, i.e., if there are two shuffles with the same
5903 // source operands and with masks corresponding to both results of one of
5904 // these operations, DAG memoization will ensure that a single node is
5905 // used for both shuffles.
5906 unsigned WhichResult;
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005907 bool isV_UNDEF;
5908 if (unsigned ShuffleOpc = isNEONTwoResultShuffleMask(
5909 ShuffleMask, VT, WhichResult, isV_UNDEF)) {
5910 if (isV_UNDEF)
5911 V2 = V1;
5912 return DAG.getNode(ShuffleOpc, dl, DAG.getVTList(VT, VT), V1, V2)
5913 .getValue(WhichResult);
5914 }
Bob Wilson846bd792010-06-07 23:53:38 +00005915
Ahmed Bougacha9a909422015-06-19 02:32:35 +00005916 // Also check for these shuffles through CONCAT_VECTORS: we canonicalize
5917 // shuffles that produce a result larger than their operands with:
5918 // shuffle(concat(v1, undef), concat(v2, undef))
5919 // ->
5920 // shuffle(concat(v1, v2), undef)
5921 // because we can access quad vectors (see PerformVECTOR_SHUFFLECombine).
5922 //
5923 // This is useful in the general case, but there are special cases where
5924 // native shuffles produce larger results: the two-result ops.
5925 //
5926 // Look through the concat when lowering them:
5927 // shuffle(concat(v1, v2), undef)
5928 // ->
5929 // concat(VZIP(v1, v2):0, :1)
5930 //
5931 if (V1->getOpcode() == ISD::CONCAT_VECTORS &&
5932 V2->getOpcode() == ISD::UNDEF) {
5933 SDValue SubV1 = V1->getOperand(0);
5934 SDValue SubV2 = V1->getOperand(1);
5935 EVT SubVT = SubV1.getValueType();
5936
5937 // We expect these to have been canonicalized to -1.
5938 assert(std::all_of(ShuffleMask.begin(), ShuffleMask.end(), [&](int i) {
5939 return i < (int)VT.getVectorNumElements();
5940 }) && "Unexpected shuffle index into UNDEF operand!");
5941
5942 if (unsigned ShuffleOpc = isNEONTwoResultShuffleMask(
5943 ShuffleMask, SubVT, WhichResult, isV_UNDEF)) {
5944 if (isV_UNDEF)
5945 SubV2 = SubV1;
5946 assert((WhichResult == 0) &&
5947 "In-place shuffle of concat can only have one result!");
5948 SDValue Res = DAG.getNode(ShuffleOpc, dl, DAG.getVTList(SubVT, SubVT),
5949 SubV1, SubV2);
5950 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Res.getValue(0),
5951 Res.getValue(1));
5952 }
5953 }
Bob Wilsoncce31f62009-08-14 05:08:32 +00005954 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005955
Bob Wilsona7062312009-08-21 20:54:19 +00005956 // If the shuffle is not directly supported and it has 4 elements, use
5957 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00005958 unsigned NumElts = VT.getVectorNumElements();
5959 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005960 unsigned PFIndexes[4];
5961 for (unsigned i = 0; i != 4; ++i) {
5962 if (ShuffleMask[i] < 0)
5963 PFIndexes[i] = 8;
5964 else
5965 PFIndexes[i] = ShuffleMask[i];
5966 }
5967
5968 // Compute the index in the perfect shuffle table.
5969 unsigned PFTableIndex =
5970 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005971 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5972 unsigned Cost = (PFEntry >> 30);
5973
5974 if (Cost <= 4)
5975 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5976 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00005977
Bob Wilsond8a9a042010-06-04 00:04:02 +00005978 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00005979 if (EltSize >= 32) {
5980 // Do the expansion with floating-point types, since that is what the VFP
5981 // registers are defined to use, and since i64 is not legal.
5982 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5983 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005984 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5985 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005986 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00005987 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00005988 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00005989 Ops.push_back(DAG.getUNDEF(EltVT));
5990 else
5991 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5992 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5993 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005994 dl, MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00005995 }
Craig Topper48d114b2014-04-26 18:35:24 +00005996 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005997 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00005998 }
5999
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00006000 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
6001 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
6002
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006003 if (VT == MVT::v8i8) {
6004 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
6005 if (NewOp.getNode())
6006 return NewOp;
6007 }
6008
Bob Wilson6f34e272009-08-14 05:16:33 +00006009 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00006010}
6011
Eli Friedmana5e244c2011-10-24 23:08:52 +00006012static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
6013 // INSERT_VECTOR_ELT is legal only for immediate indexes.
6014 SDValue Lane = Op.getOperand(2);
6015 if (!isa<ConstantSDNode>(Lane))
6016 return SDValue();
6017
6018 return Op;
6019}
6020
Bob Wilson2e076c42009-06-22 23:27:02 +00006021static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00006022 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00006023 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00006024 if (!isa<ConstantSDNode>(Lane))
6025 return SDValue();
6026
6027 SDValue Vec = Op.getOperand(0);
6028 if (Op.getValueType() == MVT::i32 &&
6029 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006030 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00006031 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
6032 }
6033
6034 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00006035}
6036
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006037static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
6038 // The only time a CONCAT_VECTORS operation can have legal types is when
6039 // two 64-bit vectors are concatenated to a 128-bit vector.
6040 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
6041 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00006042 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006043 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006044 SDValue Op0 = Op.getOperand(0);
6045 SDValue Op1 = Op.getOperand(1);
6046 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00006047 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00006048 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006049 DAG.getIntPtrConstant(0, dl));
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006050 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00006051 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00006052 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006053 DAG.getIntPtrConstant(1, dl));
Wesley Peck527da1b2010-11-23 03:31:01 +00006054 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00006055}
6056
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006057/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
6058/// element has been zero/sign-extended, depending on the isSigned parameter,
6059/// from an integer type half its size.
6060static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
6061 bool isSigned) {
6062 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
6063 EVT VT = N->getValueType(0);
6064 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
6065 SDNode *BVN = N->getOperand(0).getNode();
6066 if (BVN->getValueType(0) != MVT::v4i32 ||
6067 BVN->getOpcode() != ISD::BUILD_VECTOR)
6068 return false;
Mehdi Aminiffc14022015-07-08 01:00:38 +00006069 unsigned LoElt = DAG.getDataLayout().isBigEndian() ? 1 : 0;
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006070 unsigned HiElt = 1 - LoElt;
6071 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
6072 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
6073 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
6074 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
6075 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
6076 return false;
6077 if (isSigned) {
6078 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
6079 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
6080 return true;
6081 } else {
6082 if (Hi0->isNullValue() && Hi1->isNullValue())
6083 return true;
6084 }
6085 return false;
6086 }
6087
6088 if (N->getOpcode() != ISD::BUILD_VECTOR)
6089 return false;
6090
6091 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6092 SDNode *Elt = N->getOperand(i).getNode();
6093 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
6094 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
6095 unsigned HalfSize = EltSize / 2;
6096 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00006097 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006098 return false;
6099 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00006100 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006101 return false;
6102 }
6103 continue;
6104 }
6105 return false;
6106 }
6107
6108 return true;
6109}
6110
6111/// isSignExtended - Check if a node is a vector value that is sign-extended
6112/// or a constant BUILD_VECTOR with sign-extended elements.
6113static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
6114 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
6115 return true;
6116 if (isExtendedBUILD_VECTOR(N, DAG, true))
6117 return true;
6118 return false;
6119}
6120
6121/// isZeroExtended - Check if a node is a vector value that is zero-extended
6122/// or a constant BUILD_VECTOR with zero-extended elements.
6123static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
6124 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
6125 return true;
6126 if (isExtendedBUILD_VECTOR(N, DAG, false))
6127 return true;
6128 return false;
6129}
6130
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006131static EVT getExtensionTo64Bits(const EVT &OrigVT) {
6132 if (OrigVT.getSizeInBits() >= 64)
6133 return OrigVT;
6134
6135 assert(OrigVT.isSimple() && "Expecting a simple value type");
6136
6137 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
6138 switch (OrigSimpleTy) {
6139 default: llvm_unreachable("Unexpected Vector Type");
6140 case MVT::v2i8:
6141 case MVT::v2i16:
6142 return MVT::v2i32;
6143 case MVT::v4i8:
6144 return MVT::v4i16;
6145 }
6146}
6147
Sebastian Popa204f722012-11-30 19:08:04 +00006148/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
6149/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
6150/// We insert the required extension here to get the vector to fill a D register.
6151static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
6152 const EVT &OrigTy,
6153 const EVT &ExtTy,
6154 unsigned ExtOpcode) {
6155 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
6156 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
6157 // 64-bits we need to insert a new extension so that it will be 64-bits.
6158 assert(ExtTy.is128BitVector() && "Unexpected extension size");
6159 if (OrigTy.getSizeInBits() >= 64)
6160 return N;
6161
6162 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006163 EVT NewVT = getExtensionTo64Bits(OrigTy);
6164
Andrew Trickef9de2a2013-05-25 02:42:55 +00006165 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00006166}
6167
6168/// SkipLoadExtensionForVMULL - return a load of the original vector size that
6169/// does not do any sign/zero extension. If the original vector is less
6170/// than 64 bits, an appropriate extension will be added after the load to
6171/// reach a total size of 64 bits. We have to add the extension separately
6172/// because ARM does not have a sign/zero extending load for vectors.
6173static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006174 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
6175
6176 // The load already has the right type.
6177 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006178 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00006179 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
6180 LD->isNonTemporal(), LD->isInvariant(),
6181 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006182
6183 // We need to create a zextload/sextload. We cannot just create a load
6184 // followed by a zext/zext node because LowerMUL is also run during normal
6185 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006186 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006187 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00006188 LD->getMemoryVT(), LD->isVolatile(), LD->isInvariant(),
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006189 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00006190}
6191
6192/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
6193/// extending load, or BUILD_VECTOR with extended elements, return the
6194/// unextended value. The unextended vector should be 64 bits so that it can
6195/// be used as an operand to a VMULL instruction. If the original vector size
6196/// before extension is less than 64 bits we add a an extension to resize
6197/// the vector to 64 bits.
6198static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00006199 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00006200 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
6201 N->getOperand(0)->getValueType(0),
6202 N->getValueType(0),
6203 N->getOpcode());
6204
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006205 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00006206 return SkipLoadExtensionForVMULL(LD, DAG);
6207
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006208 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
6209 // have been legalized as a BITCAST from v4i32.
6210 if (N->getOpcode() == ISD::BITCAST) {
6211 SDNode *BVN = N->getOperand(0).getNode();
6212 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
6213 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
Mehdi Aminiffc14022015-07-08 01:00:38 +00006214 unsigned LowElt = DAG.getDataLayout().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006215 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006216 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
6217 }
6218 // Construct a new BUILD_VECTOR with elements truncated to half the size.
6219 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
6220 EVT VT = N->getValueType(0);
6221 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
6222 unsigned NumElts = VT.getVectorNumElements();
6223 MVT TruncVT = MVT::getIntegerVT(EltSize);
6224 SmallVector<SDValue, 8> Ops;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006225 SDLoc dl(N);
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006226 for (unsigned i = 0; i != NumElts; ++i) {
6227 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
6228 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00006229 // Element types smaller than 32 bits are not legal, so use i32 elements.
6230 // The values are implicitly truncated so sext vs. zext doesn't matter.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006231 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), dl, MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006232 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006233 return DAG.getNode(ISD::BUILD_VECTOR, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00006234 MVT::getVectorVT(TruncVT, NumElts), Ops);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006235}
6236
Evan Chenge2086e72011-03-29 01:56:09 +00006237static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
6238 unsigned Opcode = N->getOpcode();
6239 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
6240 SDNode *N0 = N->getOperand(0).getNode();
6241 SDNode *N1 = N->getOperand(1).getNode();
6242 return N0->hasOneUse() && N1->hasOneUse() &&
6243 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
6244 }
6245 return false;
6246}
6247
6248static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
6249 unsigned Opcode = N->getOpcode();
6250 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
6251 SDNode *N0 = N->getOperand(0).getNode();
6252 SDNode *N1 = N->getOperand(1).getNode();
6253 return N0->hasOneUse() && N1->hasOneUse() &&
6254 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
6255 }
6256 return false;
6257}
6258
Bob Wilson38ab35a2010-09-01 23:50:19 +00006259static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
6260 // Multiplications are only custom-lowered for 128-bit vectors so that
6261 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
6262 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00006263 assert(VT.is128BitVector() && VT.isInteger() &&
6264 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00006265 SDNode *N0 = Op.getOperand(0).getNode();
6266 SDNode *N1 = Op.getOperand(1).getNode();
6267 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00006268 bool isMLA = false;
6269 bool isN0SExt = isSignExtended(N0, DAG);
6270 bool isN1SExt = isSignExtended(N1, DAG);
6271 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00006272 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00006273 else {
6274 bool isN0ZExt = isZeroExtended(N0, DAG);
6275 bool isN1ZExt = isZeroExtended(N1, DAG);
6276 if (isN0ZExt && isN1ZExt)
6277 NewOpc = ARMISD::VMULLu;
6278 else if (isN1SExt || isN1ZExt) {
6279 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
6280 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
6281 if (isN1SExt && isAddSubSExt(N0, DAG)) {
6282 NewOpc = ARMISD::VMULLs;
6283 isMLA = true;
6284 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
6285 NewOpc = ARMISD::VMULLu;
6286 isMLA = true;
6287 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
6288 std::swap(N0, N1);
6289 NewOpc = ARMISD::VMULLu;
6290 isMLA = true;
6291 }
6292 }
6293
6294 if (!NewOpc) {
6295 if (VT == MVT::v2i64)
6296 // Fall through to expand this. It is not legal.
6297 return SDValue();
6298 else
6299 // Other vector multiplications are legal.
6300 return Op;
6301 }
6302 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006303
6304 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006305 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00006306 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00006307 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006308 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00006309 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006310 assert(Op0.getValueType().is64BitVector() &&
6311 Op1.getValueType().is64BitVector() &&
6312 "unexpected types for extended operands to VMULL");
6313 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
6314 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006315
Evan Chenge2086e72011-03-29 01:56:09 +00006316 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
6317 // isel lowering to take advantage of no-stall back to back vmul + vmla.
6318 // vmull q0, d4, d6
6319 // vmlal q0, d5, d6
6320 // is faster than
6321 // vaddl q0, d4, d5
6322 // vmovl q1, d6
6323 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00006324 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
6325 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006326 EVT Op1VT = Op1.getValueType();
6327 return DAG.getNode(N0->getOpcode(), DL, VT,
6328 DAG.getNode(NewOpc, DL, VT,
6329 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
6330 DAG.getNode(NewOpc, DL, VT,
6331 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00006332}
6333
Owen Anderson77aa2662011-04-05 21:48:57 +00006334static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006335LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00006336 // Convert to float
6337 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
6338 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
6339 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
6340 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
6341 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
6342 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
6343 // Get reciprocal estimate.
6344 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00006345 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006346 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6347 Y);
Nate Begemanfa62d502011-02-11 20:53:29 +00006348 // Because char has a smaller range than uchar, we can actually get away
6349 // without any newton steps. This requires that we use a weird bias
6350 // of 0xb000, however (again, this has been exhaustively tested).
6351 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
6352 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
6353 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006354 Y = DAG.getConstant(0xb000, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006355 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
6356 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
6357 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
6358 // Convert back to short.
6359 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
6360 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
6361 return X;
6362}
6363
Owen Anderson77aa2662011-04-05 21:48:57 +00006364static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006365LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00006366 SDValue N2;
6367 // Convert to float.
6368 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
6369 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
6370 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
6371 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
6372 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
6373 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006374
Nate Begemanfa62d502011-02-11 20:53:29 +00006375 // Use reciprocal estimate and one refinement step.
6376 // float4 recip = vrecpeq_f32(yf);
6377 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006378 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006379 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6380 N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006381 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006382 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Nate Begemanfa62d502011-02-11 20:53:29 +00006383 N1, N2);
6384 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6385 // Because short has a smaller range than ushort, we can actually get away
6386 // with only a single newton step. This requires that we use a weird bias
6387 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006388 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00006389 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6390 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006391 N1 = DAG.getConstant(0x89, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006392 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6393 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6394 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6395 // Convert back to integer and return.
6396 // return vmovn_s32(vcvt_s32_f32(result));
6397 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6398 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6399 return N0;
6400}
6401
6402static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
6403 EVT VT = Op.getValueType();
6404 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6405 "unexpected type for custom-lowering ISD::SDIV");
6406
Andrew Trickef9de2a2013-05-25 02:42:55 +00006407 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006408 SDValue N0 = Op.getOperand(0);
6409 SDValue N1 = Op.getOperand(1);
6410 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006411
Nate Begemanfa62d502011-02-11 20:53:29 +00006412 if (VT == MVT::v8i8) {
6413 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
6414 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006415
Nate Begemanfa62d502011-02-11 20:53:29 +00006416 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006417 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006418 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006419 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006420 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006421 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006422 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006423 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006424
6425 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
6426 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
6427
6428 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6429 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006430
Nate Begemanfa62d502011-02-11 20:53:29 +00006431 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
6432 return N0;
6433 }
6434 return LowerSDIV_v4i16(N0, N1, dl, DAG);
6435}
6436
6437static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
6438 EVT VT = Op.getValueType();
6439 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6440 "unexpected type for custom-lowering ISD::UDIV");
6441
Andrew Trickef9de2a2013-05-25 02:42:55 +00006442 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006443 SDValue N0 = Op.getOperand(0);
6444 SDValue N1 = Op.getOperand(1);
6445 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006446
Nate Begemanfa62d502011-02-11 20:53:29 +00006447 if (VT == MVT::v8i8) {
6448 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
6449 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006450
Nate Begemanfa62d502011-02-11 20:53:29 +00006451 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006452 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006453 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006454 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006455 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006456 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006457 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006458 DAG.getIntPtrConstant(0, dl));
Owen Anderson77aa2662011-04-05 21:48:57 +00006459
Nate Begemanfa62d502011-02-11 20:53:29 +00006460 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
6461 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00006462
Nate Begemanfa62d502011-02-11 20:53:29 +00006463 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6464 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006465
6466 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006467 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, dl,
6468 MVT::i32),
Nate Begemanfa62d502011-02-11 20:53:29 +00006469 N0);
6470 return N0;
6471 }
Owen Anderson77aa2662011-04-05 21:48:57 +00006472
Nate Begemanfa62d502011-02-11 20:53:29 +00006473 // v4i16 sdiv ... Convert to float.
6474 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
6475 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
6476 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
6477 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
6478 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006479 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00006480
6481 // Use reciprocal estimate and two refinement steps.
6482 // float4 recip = vrecpeq_f32(yf);
6483 // recip *= vrecpsq_f32(yf, recip);
6484 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006485 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006486 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6487 BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006488 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006489 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006490 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006491 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00006492 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006493 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006494 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006495 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6496 // Simply multiplying by the reciprocal estimate can leave us a few ulps
6497 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
6498 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006499 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006500 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6501 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006502 N1 = DAG.getConstant(2, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006503 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6504 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6505 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6506 // Convert back to integer and return.
6507 // return vmovn_u32(vcvt_s32_f32(result));
6508 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6509 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6510 return N0;
6511}
6512
Evan Chenge8916542011-08-30 01:34:54 +00006513static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
6514 EVT VT = Op.getNode()->getValueType(0);
6515 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
6516
6517 unsigned Opc;
6518 bool ExtraOp = false;
6519 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00006520 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00006521 case ISD::ADDC: Opc = ARMISD::ADDC; break;
6522 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
6523 case ISD::SUBC: Opc = ARMISD::SUBC; break;
6524 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
6525 }
6526
6527 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00006528 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006529 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006530 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006531 Op.getOperand(1), Op.getOperand(2));
6532}
6533
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006534SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
6535 assert(Subtarget->isTargetDarwin());
6536
6537 // For iOS, we want to call an alternative entry point: __sincos_stret,
6538 // return values are passed via sret.
6539 SDLoc dl(Op);
6540 SDValue Arg = Op.getOperand(0);
6541 EVT ArgVT = Arg.getValueType();
6542 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Mehdi Amini44ede332015-07-09 02:09:04 +00006543 auto PtrVT = getPointerTy(DAG.getDataLayout());
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006544
6545 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006546
6547 // Pair of floats / doubles used to pass the result.
Reid Kleckner343c3952014-11-20 23:51:47 +00006548 StructType *RetTy = StructType::get(ArgTy, ArgTy, nullptr);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006549
6550 // Create stack object for sret.
Mehdi Amini44ede332015-07-09 02:09:04 +00006551 auto &DL = DAG.getDataLayout();
6552 const uint64_t ByteSize = DL.getTypeAllocSize(RetTy);
6553 const unsigned StackAlign = DL.getPrefTypeAlignment(RetTy);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006554 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00006555 SDValue SRet = DAG.getFrameIndex(FrameIdx, getPointerTy(DL));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006556
6557 ArgListTy Args;
6558 ArgListEntry Entry;
6559
6560 Entry.Node = SRet;
6561 Entry.Ty = RetTy->getPointerTo();
6562 Entry.isSExt = false;
6563 Entry.isZExt = false;
6564 Entry.isSRet = true;
6565 Args.push_back(Entry);
6566
6567 Entry.Node = Arg;
6568 Entry.Ty = ArgTy;
6569 Entry.isSExt = false;
6570 Entry.isZExt = false;
6571 Args.push_back(Entry);
6572
6573 const char *LibcallName = (ArgVT == MVT::f64)
6574 ? "__sincos_stret" : "__sincosf_stret";
Mehdi Amini44ede332015-07-09 02:09:04 +00006575 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy(DL));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006576
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006577 TargetLowering::CallLoweringInfo CLI(DAG);
6578 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
6579 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), Callee,
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006580 std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006581 .setDiscardResult();
6582
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006583 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
6584
6585 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
6586 MachinePointerInfo(), false, false, false, 0);
6587
6588 // Address of cos field.
Mehdi Amini44ede332015-07-09 02:09:04 +00006589 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, SRet,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006590 DAG.getIntPtrConstant(ArgVT.getStoreSize(), dl));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006591 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
6592 MachinePointerInfo(), false, false, false, 0);
6593
6594 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
6595 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
6596 LoadSin.getValue(0), LoadCos.getValue(0));
6597}
6598
Eli Friedman10f9ce22011-09-15 22:26:18 +00006599static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00006600 // Monotonic load/store is legal for all targets
6601 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
6602 return Op;
6603
Alp Tokercb402912014-01-24 17:20:08 +00006604 // Acquire/Release load/store is not legal for targets without a
Eli Friedmanba912e02011-09-15 22:18:49 +00006605 // dmb or equivalent available.
6606 return SDValue();
6607}
6608
Tim Northoverbc933082013-05-23 19:11:20 +00006609static void ReplaceREADCYCLECOUNTER(SDNode *N,
6610 SmallVectorImpl<SDValue> &Results,
6611 SelectionDAG &DAG,
6612 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006613 SDLoc DL(N);
Tim Northoverbc933082013-05-23 19:11:20 +00006614 SDValue Cycles32, OutChain;
6615
6616 if (Subtarget->hasPerfMon()) {
6617 // Under Power Management extensions, the cycle-count is:
6618 // mrc p15, #0, <Rt>, c9, c13, #0
6619 SDValue Ops[] = { N->getOperand(0), // Chain
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006620 DAG.getConstant(Intrinsic::arm_mrc, DL, MVT::i32),
6621 DAG.getConstant(15, DL, MVT::i32),
6622 DAG.getConstant(0, DL, MVT::i32),
6623 DAG.getConstant(9, DL, MVT::i32),
6624 DAG.getConstant(13, DL, MVT::i32),
6625 DAG.getConstant(0, DL, MVT::i32)
Tim Northoverbc933082013-05-23 19:11:20 +00006626 };
6627
6628 Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006629 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Tim Northoverbc933082013-05-23 19:11:20 +00006630 OutChain = Cycles32.getValue(1);
6631 } else {
6632 // Intrinsic is defined to return 0 on unsupported platforms. Technically
6633 // there are older ARM CPUs that have implementation-specific ways of
6634 // obtaining this information (FIXME!).
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006635 Cycles32 = DAG.getConstant(0, DL, MVT::i32);
Tim Northoverbc933082013-05-23 19:11:20 +00006636 OutChain = DAG.getEntryNode();
6637 }
6638
6639
6640 SDValue Cycles64 = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006641 Cycles32, DAG.getConstant(0, DL, MVT::i32));
Tim Northoverbc933082013-05-23 19:11:20 +00006642 Results.push_back(Cycles64);
6643 Results.push_back(OutChain);
6644}
6645
Dan Gohman21cea8a2010-04-17 15:26:15 +00006646SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006647 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006648 default: llvm_unreachable("Don't know how to custom lower this!");
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00006649 case ISD::WRITE_REGISTER: return LowerWRITE_REGISTER(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006650 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006651 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006652 case ISD::GlobalAddress:
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00006653 switch (Subtarget->getTargetTriple().getObjectFormat()) {
6654 default: llvm_unreachable("unknown object format");
6655 case Triple::COFF:
6656 return LowerGlobalAddressWindows(Op, DAG);
6657 case Triple::ELF:
6658 return LowerGlobalAddressELF(Op, DAG);
6659 case Triple::MachO:
6660 return LowerGlobalAddressDarwin(Op, DAG);
6661 }
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006662 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006663 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006664 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6665 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006666 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006667 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006668 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006669 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006670 case ISD::SINT_TO_FP:
6671 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6672 case ISD::FP_TO_SINT:
6673 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006674 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006675 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006676 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006677 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006678 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006679 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Matthias Braun3cd00c12015-07-16 22:34:16 +00006680 case ISD::EH_SJLJ_SETUP_DISPATCH: return LowerEH_SJLJ_SETUP_DISPATCH(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006681 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6682 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006683 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006684 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006685 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006686 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng15b80e42009-11-12 07:13:11 +00006687 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006688 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006689 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Logan Chien0a43abc2015-07-13 15:37:30 +00006690 case ISD::CTTZ:
6691 case ISD::CTTZ_ZERO_UNDEF: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006692 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006693 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006694 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006695 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006696 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006697 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006698 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006699 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006700 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006701 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006702 case ISD::SDIV: return LowerSDIV(Op, DAG);
6703 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006704 case ISD::ADDC:
6705 case ISD::ADDE:
6706 case ISD::SUBC:
6707 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00006708 case ISD::SADDO:
6709 case ISD::UADDO:
6710 case ISD::SSUBO:
6711 case ISD::USUBO:
6712 return LowerXALUO(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006713 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006714 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006715 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006716 case ISD::SDIVREM:
6717 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00006718 case ISD::DYNAMIC_STACKALLOC:
6719 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
6720 return LowerDYNAMIC_STACKALLOC(Op, DAG);
6721 llvm_unreachable("Don't know how to custom lower this!");
Oliver Stannard51b1d462014-08-21 12:50:31 +00006722 case ISD::FP_ROUND: return LowerFP_ROUND(Op, DAG);
6723 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006724 }
Evan Cheng10043e22007-01-19 07:51:42 +00006725}
6726
Duncan Sands6ed40142008-12-01 11:39:25 +00006727/// ReplaceNodeResults - Replace the results of node with an illegal result
6728/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006729void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6730 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006731 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006732 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006733 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006734 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006735 llvm_unreachable("Don't know how to custom expand this!");
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00006736 case ISD::READ_REGISTER:
6737 ExpandREAD_REGISTER(N, Results, DAG);
6738 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00006739 case ISD::BITCAST:
6740 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006741 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006742 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006743 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006744 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006745 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006746 case ISD::READCYCLECOUNTER:
6747 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6748 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006749 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006750 if (Res.getNode())
6751 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006752}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006753
Evan Cheng10043e22007-01-19 07:51:42 +00006754//===----------------------------------------------------------------------===//
6755// ARM Scheduler Hooks
6756//===----------------------------------------------------------------------===//
6757
Bill Wendling030b58e2011-10-06 22:18:16 +00006758/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6759/// registers the function context.
6760void ARMTargetLowering::
6761SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6762 MachineBasicBlock *DispatchBB, int FI) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00006763 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling374ee192011-10-03 21:25:38 +00006764 DebugLoc dl = MI->getDebugLoc();
6765 MachineFunction *MF = MBB->getParent();
6766 MachineRegisterInfo *MRI = &MF->getRegInfo();
6767 MachineConstantPool *MCP = MF->getConstantPool();
6768 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6769 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006770
Bill Wendling374ee192011-10-03 21:25:38 +00006771 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006772 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006773
Bill Wendling374ee192011-10-03 21:25:38 +00006774 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006775 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006776 ARMConstantPoolValue *CPV =
6777 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6778 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6779
Craig Topper61e88f42014-11-21 05:58:21 +00006780 const TargetRegisterClass *TRC = isThumb ? &ARM::tGPRRegClass
6781 : &ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006782
Bill Wendling030b58e2011-10-06 22:18:16 +00006783 // Grab constant pool and fixed stack memory operands.
6784 MachineMemOperand *CPMMO =
6785 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6786 MachineMemOperand::MOLoad, 4, 4);
6787
6788 MachineMemOperand *FIMMOSt =
6789 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6790 MachineMemOperand::MOStore, 4, 4);
6791
6792 // Load the address of the dispatch MBB into the jump buffer.
6793 if (isThumb2) {
6794 // Incoming value: jbuf
6795 // ldr.n r5, LCPI1_1
6796 // orr r5, r5, #1
6797 // add r5, pc
6798 // str r5, [$jbuf, #+4] ; &jbuf[1]
6799 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6800 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6801 .addConstantPoolIndex(CPI)
6802 .addMemOperand(CPMMO));
6803 // Set the low bit because of thumb mode.
6804 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6805 AddDefaultCC(
6806 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6807 .addReg(NewVReg1, RegState::Kill)
6808 .addImm(0x01)));
6809 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6810 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6811 .addReg(NewVReg2, RegState::Kill)
6812 .addImm(PCLabelId);
6813 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6814 .addReg(NewVReg3, RegState::Kill)
6815 .addFrameIndex(FI)
6816 .addImm(36) // &jbuf[1] :: pc
6817 .addMemOperand(FIMMOSt));
6818 } else if (isThumb) {
6819 // Incoming value: jbuf
6820 // ldr.n r1, LCPI1_4
6821 // add r1, pc
6822 // mov r2, #1
6823 // orrs r1, r2
6824 // add r2, $jbuf, #+4 ; &jbuf[1]
6825 // str r1, [r2]
6826 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6827 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6828 .addConstantPoolIndex(CPI)
6829 .addMemOperand(CPMMO));
6830 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6831 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6832 .addReg(NewVReg1, RegState::Kill)
6833 .addImm(PCLabelId);
6834 // Set the low bit because of thumb mode.
6835 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6836 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6837 .addReg(ARM::CPSR, RegState::Define)
6838 .addImm(1));
6839 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6840 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6841 .addReg(ARM::CPSR, RegState::Define)
6842 .addReg(NewVReg2, RegState::Kill)
6843 .addReg(NewVReg3, RegState::Kill));
6844 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Tim Northover23075cc2014-10-20 21:28:41 +00006845 BuildMI(*MBB, MI, dl, TII->get(ARM::tADDframe), NewVReg5)
6846 .addFrameIndex(FI)
6847 .addImm(36); // &jbuf[1] :: pc
Bill Wendling030b58e2011-10-06 22:18:16 +00006848 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6849 .addReg(NewVReg4, RegState::Kill)
6850 .addReg(NewVReg5, RegState::Kill)
6851 .addImm(0)
6852 .addMemOperand(FIMMOSt));
6853 } else {
6854 // Incoming value: jbuf
6855 // ldr r1, LCPI1_1
6856 // add r1, pc, r1
6857 // str r1, [$jbuf, #+4] ; &jbuf[1]
6858 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6859 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6860 .addConstantPoolIndex(CPI)
6861 .addImm(0)
6862 .addMemOperand(CPMMO));
6863 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6864 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6865 .addReg(NewVReg1, RegState::Kill)
6866 .addImm(PCLabelId));
6867 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6868 .addReg(NewVReg2, RegState::Kill)
6869 .addFrameIndex(FI)
6870 .addImm(36) // &jbuf[1] :: pc
6871 .addMemOperand(FIMMOSt));
6872 }
6873}
6874
Matthias Brauneec4efc2015-04-28 00:37:05 +00006875void ARMTargetLowering::EmitSjLjDispatchBlock(MachineInstr *MI,
6876 MachineBasicBlock *MBB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00006877 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00006878 DebugLoc dl = MI->getDebugLoc();
6879 MachineFunction *MF = MBB->getParent();
6880 MachineRegisterInfo *MRI = &MF->getRegInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00006881 MachineFrameInfo *MFI = MF->getFrameInfo();
6882 int FI = MFI->getFunctionContextIndex();
6883
Craig Topper61e88f42014-11-21 05:58:21 +00006884 const TargetRegisterClass *TRC = Subtarget->isThumb() ? &ARM::tGPRRegClass
6885 : &ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006886
Bill Wendling362c1b02011-10-06 21:29:56 +00006887 // Get a mapping of the call site numbers to all of the landing pads they're
6888 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006889 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6890 unsigned MaxCSNum = 0;
6891 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006892 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6893 ++BB) {
Bill Wendling202803e2011-10-05 00:02:33 +00006894 if (!BB->isLandingPad()) continue;
6895
6896 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6897 // pad.
6898 for (MachineBasicBlock::iterator
6899 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6900 if (!II->isEHLabel()) continue;
6901
6902 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006903 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006904
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006905 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6906 for (SmallVectorImpl<unsigned>::iterator
6907 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6908 CSI != CSE; ++CSI) {
6909 CallSiteNumToLPad[*CSI].push_back(BB);
6910 MaxCSNum = std::max(MaxCSNum, *CSI);
6911 }
Bill Wendling202803e2011-10-05 00:02:33 +00006912 break;
6913 }
6914 }
6915
6916 // Get an ordered list of the machine basic blocks for the jump table.
6917 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006918 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006919 LPadList.reserve(CallSiteNumToLPad.size());
6920 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6921 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6922 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006923 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006924 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006925 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6926 }
Bill Wendling202803e2011-10-05 00:02:33 +00006927 }
6928
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006929 assert(!LPadList.empty() &&
6930 "No landing pad destinations for the dispatch jump table!");
6931
Bill Wendling362c1b02011-10-06 21:29:56 +00006932 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006933 MachineJumpTableInfo *JTI =
6934 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6935 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
Chad Rosier96603432013-03-01 18:30:38 +00006936 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006937
Bill Wendling362c1b02011-10-06 21:29:56 +00006938 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006939
6940 // Shove the dispatch's address into the return slot in the function context.
6941 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6942 DispatchBB->setIsLandingPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006943
Bill Wendling324be982011-10-05 00:39:32 +00006944 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006945 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006946 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006947 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006948 else
6949 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6950
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006951 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006952 DispatchBB->addSuccessor(TrapBB);
6953
6954 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6955 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006956
Bill Wendling510fbcd2011-10-17 21:32:56 +00006957 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006958 MF->insert(MF->end(), DispatchBB);
6959 MF->insert(MF->end(), DispContBB);
6960 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00006961
Bill Wendling030b58e2011-10-06 22:18:16 +00006962 // Insert code into the entry block that creates and registers the function
6963 // context.
6964 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6965
Bill Wendling030b58e2011-10-06 22:18:16 +00006966 MachineMemOperand *FIMMOLd =
Bill Wendling362c1b02011-10-06 21:29:56 +00006967 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendlingb3d46782011-10-06 23:37:36 +00006968 MachineMemOperand::MOLoad |
6969 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00006970
Chad Rosier1ec8e402012-11-06 23:05:24 +00006971 MachineInstrBuilder MIB;
6972 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6973
6974 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6975 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6976
6977 // Add a register mask with no preserved registers. This results in all
6978 // registers being marked as clobbered.
6979 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00006980
Bill Wendling85833f72011-10-18 22:49:07 +00006981 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00006982 if (Subtarget->isThumb2()) {
6983 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6984 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6985 .addFrameIndex(FI)
6986 .addImm(4)
6987 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006988
Bill Wendling85833f72011-10-18 22:49:07 +00006989 if (NumLPads < 256) {
6990 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6991 .addReg(NewVReg1)
6992 .addImm(LPadList.size()));
6993 } else {
6994 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6995 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006996 .addImm(NumLPads & 0xFFFF));
6997
6998 unsigned VReg2 = VReg1;
6999 if ((NumLPads & 0xFFFF0000) != 0) {
7000 VReg2 = MRI->createVirtualRegister(TRC);
7001 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
7002 .addReg(VReg1)
7003 .addImm(NumLPads >> 16));
7004 }
7005
Bill Wendling85833f72011-10-18 22:49:07 +00007006 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
7007 .addReg(NewVReg1)
7008 .addReg(VReg2));
7009 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007010
Bill Wendling5626c662011-10-06 22:53:00 +00007011 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
7012 .addMBB(TrapBB)
7013 .addImm(ARMCC::HI)
7014 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00007015
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007016 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
7017 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Tim Northover4998a472015-05-13 20:28:38 +00007018 .addJumpTableIndex(MJTI));
Bill Wendling202803e2011-10-05 00:02:33 +00007019
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007020 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007021 AddDefaultCC(
7022 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007023 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
7024 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00007025 .addReg(NewVReg1)
7026 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
7027
7028 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007029 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00007030 .addReg(NewVReg1)
Tim Northover4998a472015-05-13 20:28:38 +00007031 .addJumpTableIndex(MJTI);
Bill Wendling5626c662011-10-06 22:53:00 +00007032 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00007033 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7034 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
7035 .addFrameIndex(FI)
7036 .addImm(1)
7037 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00007038
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007039 if (NumLPads < 256) {
7040 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
7041 .addReg(NewVReg1)
7042 .addImm(NumLPads));
7043 } else {
7044 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00007045 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7046 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7047
7048 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007049 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007050 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007051 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007052 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007053
7054 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7055 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
7056 .addReg(VReg1, RegState::Define)
7057 .addConstantPoolIndex(Idx));
7058 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
7059 .addReg(NewVReg1)
7060 .addReg(VReg1));
7061 }
7062
Bill Wendlingb3d46782011-10-06 23:37:36 +00007063 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
7064 .addMBB(TrapBB)
7065 .addImm(ARMCC::HI)
7066 .addReg(ARM::CPSR);
7067
7068 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7069 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
7070 .addReg(ARM::CPSR, RegState::Define)
7071 .addReg(NewVReg1)
7072 .addImm(2));
7073
7074 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00007075 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Tim Northover4998a472015-05-13 20:28:38 +00007076 .addJumpTableIndex(MJTI));
Bill Wendlingb3d46782011-10-06 23:37:36 +00007077
7078 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7079 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
7080 .addReg(ARM::CPSR, RegState::Define)
7081 .addReg(NewVReg2, RegState::Kill)
7082 .addReg(NewVReg3));
7083
7084 MachineMemOperand *JTMMOLd =
7085 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
7086 MachineMemOperand::MOLoad, 4, 4);
7087
7088 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
7089 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
7090 .addReg(NewVReg4, RegState::Kill)
7091 .addImm(0)
7092 .addMemOperand(JTMMOLd));
7093
Chad Rosier96603432013-03-01 18:30:38 +00007094 unsigned NewVReg6 = NewVReg5;
7095 if (RelocM == Reloc::PIC_) {
7096 NewVReg6 = MRI->createVirtualRegister(TRC);
7097 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
7098 .addReg(ARM::CPSR, RegState::Define)
7099 .addReg(NewVReg5, RegState::Kill)
7100 .addReg(NewVReg3));
7101 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00007102
7103 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
7104 .addReg(NewVReg6, RegState::Kill)
Tim Northover4998a472015-05-13 20:28:38 +00007105 .addJumpTableIndex(MJTI);
Bill Wendling5626c662011-10-06 22:53:00 +00007106 } else {
7107 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7108 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
7109 .addFrameIndex(FI)
7110 .addImm(4)
7111 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00007112
Bill Wendling4969dcd2011-10-18 22:52:20 +00007113 if (NumLPads < 256) {
7114 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
7115 .addReg(NewVReg1)
7116 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00007117 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00007118 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7119 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00007120 .addImm(NumLPads & 0xFFFF));
7121
7122 unsigned VReg2 = VReg1;
7123 if ((NumLPads & 0xFFFF0000) != 0) {
7124 VReg2 = MRI->createVirtualRegister(TRC);
7125 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
7126 .addReg(VReg1)
7127 .addImm(NumLPads >> 16));
7128 }
7129
Bill Wendling4969dcd2011-10-18 22:52:20 +00007130 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7131 .addReg(NewVReg1)
7132 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00007133 } else {
7134 MachineConstantPool *ConstantPool = MF->getConstantPool();
7135 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7136 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7137
7138 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007139 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007140 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007141 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007142 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7143
7144 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7145 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
7146 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00007147 .addConstantPoolIndex(Idx)
7148 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00007149 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7150 .addReg(NewVReg1)
7151 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00007152 }
7153
Bill Wendling5626c662011-10-06 22:53:00 +00007154 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
7155 .addMBB(TrapBB)
7156 .addImm(ARMCC::HI)
7157 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00007158
Bill Wendling973c8172011-10-18 22:11:18 +00007159 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007160 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00007161 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00007162 .addReg(NewVReg1)
7163 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00007164 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7165 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Tim Northover4998a472015-05-13 20:28:38 +00007166 .addJumpTableIndex(MJTI));
Bill Wendling5626c662011-10-06 22:53:00 +00007167
7168 MachineMemOperand *JTMMOLd =
7169 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
7170 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00007171 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007172 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00007173 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
7174 .addReg(NewVReg3, RegState::Kill)
7175 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00007176 .addImm(0)
7177 .addMemOperand(JTMMOLd));
7178
Chad Rosier96603432013-03-01 18:30:38 +00007179 if (RelocM == Reloc::PIC_) {
7180 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
7181 .addReg(NewVReg5, RegState::Kill)
7182 .addReg(NewVReg4)
Tim Northover4998a472015-05-13 20:28:38 +00007183 .addJumpTableIndex(MJTI);
Chad Rosier96603432013-03-01 18:30:38 +00007184 } else {
7185 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
7186 .addReg(NewVReg5, RegState::Kill)
Tim Northover4998a472015-05-13 20:28:38 +00007187 .addJumpTableIndex(MJTI);
Chad Rosier96603432013-03-01 18:30:38 +00007188 }
Bill Wendling5626c662011-10-06 22:53:00 +00007189 }
Bill Wendling202803e2011-10-05 00:02:33 +00007190
Bill Wendling324be982011-10-05 00:39:32 +00007191 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00007192 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00007193 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00007194 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
7195 MachineBasicBlock *CurMBB = *I;
David Blaikie70573dc2014-11-19 07:49:26 +00007196 if (SeenMBBs.insert(CurMBB).second)
Bill Wendling883ec972011-10-07 23:18:02 +00007197 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007198 }
7199
Bill Wendling26d27802011-10-17 05:25:09 +00007200 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper840beec2014-04-04 05:16:06 +00007201 const MCPhysReg *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00007202 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Craig Topper46276792014-08-24 23:23:06 +00007203 for (MachineBasicBlock *BB : InvokeBBs) {
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007204
7205 // Remove the landing pad successor from the invoke block and replace it
7206 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00007207 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
7208 BB->succ_end());
7209 while (!Successors.empty()) {
7210 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling883ec972011-10-07 23:18:02 +00007211 if (SMBB->isLandingPad()) {
7212 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00007213 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007214 }
7215 }
7216
7217 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007218
7219 // Find the invoke call and mark all of the callee-saved registers as
7220 // 'implicit defined' so that they're spilled. This prevents code from
7221 // moving instructions to before the EH block, where they will never be
7222 // executed.
7223 for (MachineBasicBlock::reverse_iterator
7224 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007225 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007226
7227 DenseMap<unsigned, bool> DefRegs;
7228 for (MachineInstr::mop_iterator
7229 OI = II->operands_begin(), OE = II->operands_end();
7230 OI != OE; ++OI) {
7231 if (!OI->isReg()) continue;
7232 DefRegs[OI->getReg()] = true;
7233 }
7234
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00007235 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007236
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007237 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00007238 unsigned Reg = SavedRegs[i];
7239 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00007240 !ARM::tGPRRegClass.contains(Reg) &&
7241 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007242 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007243 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007244 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007245 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007246 continue;
7247 if (!DefRegs[Reg])
7248 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007249 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007250
7251 break;
7252 }
Bill Wendling883ec972011-10-07 23:18:02 +00007253 }
Bill Wendling324be982011-10-05 00:39:32 +00007254
Bill Wendling617075f2011-10-18 18:30:49 +00007255 // Mark all former landing pads as non-landing pads. The dispatch is the only
7256 // landing pad now.
7257 for (SmallVectorImpl<MachineBasicBlock*>::iterator
7258 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
7259 (*I)->setIsLandingPad(false);
7260
Bill Wendling324be982011-10-05 00:39:32 +00007261 // The instruction is gone now.
7262 MI->eraseFromParent();
Bill Wendling374ee192011-10-03 21:25:38 +00007263}
7264
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007265static
7266MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
7267 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
7268 E = MBB->succ_end(); I != E; ++I)
7269 if (*I != Succ)
7270 return *I;
7271 llvm_unreachable("Expecting a BB with two successors!");
7272}
7273
Manman Renb504f492013-10-29 22:27:32 +00007274/// Return the load opcode for a given load size. If load size >= 8,
7275/// neon opcode will be returned.
7276static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
7277 if (LdSize >= 8)
7278 return LdSize == 16 ? ARM::VLD1q32wb_fixed
7279 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
7280 if (IsThumb1)
7281 return LdSize == 4 ? ARM::tLDRi
7282 : LdSize == 2 ? ARM::tLDRHi
7283 : LdSize == 1 ? ARM::tLDRBi : 0;
7284 if (IsThumb2)
7285 return LdSize == 4 ? ARM::t2LDR_POST
7286 : LdSize == 2 ? ARM::t2LDRH_POST
7287 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
7288 return LdSize == 4 ? ARM::LDR_POST_IMM
7289 : LdSize == 2 ? ARM::LDRH_POST
7290 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
7291}
7292
7293/// Return the store opcode for a given store size. If store size >= 8,
7294/// neon opcode will be returned.
7295static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
7296 if (StSize >= 8)
7297 return StSize == 16 ? ARM::VST1q32wb_fixed
7298 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
7299 if (IsThumb1)
7300 return StSize == 4 ? ARM::tSTRi
7301 : StSize == 2 ? ARM::tSTRHi
7302 : StSize == 1 ? ARM::tSTRBi : 0;
7303 if (IsThumb2)
7304 return StSize == 4 ? ARM::t2STR_POST
7305 : StSize == 2 ? ARM::t2STRH_POST
7306 : StSize == 1 ? ARM::t2STRB_POST : 0;
7307 return StSize == 4 ? ARM::STR_POST_IMM
7308 : StSize == 2 ? ARM::STRH_POST
7309 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
7310}
7311
7312/// Emit a post-increment load operation with given size. The instructions
7313/// will be added to BB at Pos.
7314static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
7315 const TargetInstrInfo *TII, DebugLoc dl,
7316 unsigned LdSize, unsigned Data, unsigned AddrIn,
7317 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7318 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
7319 assert(LdOpc != 0 && "Should have a load opcode");
7320 if (LdSize >= 8) {
7321 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7322 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7323 .addImm(0));
7324 } else if (IsThumb1) {
7325 // load + update AddrIn
7326 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7327 .addReg(AddrIn).addImm(0));
7328 MachineInstrBuilder MIB =
7329 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7330 MIB = AddDefaultT1CC(MIB);
7331 MIB.addReg(AddrIn).addImm(LdSize);
7332 AddDefaultPred(MIB);
7333 } else if (IsThumb2) {
7334 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7335 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7336 .addImm(LdSize));
7337 } else { // arm
7338 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7339 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7340 .addReg(0).addImm(LdSize));
7341 }
7342}
7343
7344/// Emit a post-increment store operation with given size. The instructions
7345/// will be added to BB at Pos.
7346static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
7347 const TargetInstrInfo *TII, DebugLoc dl,
7348 unsigned StSize, unsigned Data, unsigned AddrIn,
7349 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7350 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
7351 assert(StOpc != 0 && "Should have a store opcode");
7352 if (StSize >= 8) {
7353 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7354 .addReg(AddrIn).addImm(0).addReg(Data));
7355 } else if (IsThumb1) {
7356 // store + update AddrIn
7357 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
7358 .addReg(AddrIn).addImm(0));
7359 MachineInstrBuilder MIB =
7360 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7361 MIB = AddDefaultT1CC(MIB);
7362 MIB.addReg(AddrIn).addImm(StSize);
7363 AddDefaultPred(MIB);
7364 } else if (IsThumb2) {
7365 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7366 .addReg(Data).addReg(AddrIn).addImm(StSize));
7367 } else { // arm
7368 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7369 .addReg(Data).addReg(AddrIn).addReg(0)
7370 .addImm(StSize));
7371 }
7372}
7373
David Peixottoc32e24a2013-10-17 19:49:22 +00007374MachineBasicBlock *
7375ARMTargetLowering::EmitStructByval(MachineInstr *MI,
7376 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00007377 // This pseudo instruction has 3 operands: dst, src, size
7378 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
7379 // Otherwise, we will generate unrolled scalar copies.
Eric Christopher1889fdc2015-01-29 00:19:39 +00007380 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Manman Rene8735522012-06-01 19:33:18 +00007381 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7382 MachineFunction::iterator It = BB;
7383 ++It;
7384
7385 unsigned dest = MI->getOperand(0).getReg();
7386 unsigned src = MI->getOperand(1).getReg();
7387 unsigned SizeVal = MI->getOperand(2).getImm();
7388 unsigned Align = MI->getOperand(3).getImm();
7389 DebugLoc dl = MI->getDebugLoc();
7390
Manman Rene8735522012-06-01 19:33:18 +00007391 MachineFunction *MF = BB->getParent();
7392 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00007393 unsigned UnitSize = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00007394 const TargetRegisterClass *TRC = nullptr;
7395 const TargetRegisterClass *VecTRC = nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007396
7397 bool IsThumb1 = Subtarget->isThumb1Only();
7398 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00007399
7400 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00007401 UnitSize = 1;
7402 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00007403 UnitSize = 2;
7404 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00007405 // Check whether we can use NEON instructions.
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +00007406 if (!MF->getFunction()->hasFnAttribute(Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00007407 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00007408 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00007409 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00007410 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00007411 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00007412 }
7413 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00007414 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00007415 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00007416 }
Manman Ren6e1fd462012-06-18 22:23:48 +00007417
David Peixottob0653e532013-10-24 16:39:36 +00007418 // Select the correct opcode and register class for unit size load/store
7419 bool IsNeon = UnitSize >= 8;
Craig Topper61e88f42014-11-21 05:58:21 +00007420 TRC = (IsThumb1 || IsThumb2) ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007421 if (IsNeon)
Craig Topper61e88f42014-11-21 05:58:21 +00007422 VecTRC = UnitSize == 16 ? &ARM::DPairRegClass
7423 : UnitSize == 8 ? &ARM::DPRRegClass
7424 : nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007425
Manman Rene8735522012-06-01 19:33:18 +00007426 unsigned BytesLeft = SizeVal % UnitSize;
7427 unsigned LoopSize = SizeVal - BytesLeft;
7428
7429 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7430 // Use LDR and STR to copy.
7431 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7432 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7433 unsigned srcIn = src;
7434 unsigned destIn = dest;
7435 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007436 unsigned srcOut = MRI.createVirtualRegister(TRC);
7437 unsigned destOut = MRI.createVirtualRegister(TRC);
7438 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007439 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7440 IsThumb1, IsThumb2);
7441 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7442 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007443 srcIn = srcOut;
7444 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007445 }
7446
7447 // Handle the leftover bytes with LDRB and STRB.
7448 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7449 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007450 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007451 unsigned srcOut = MRI.createVirtualRegister(TRC);
7452 unsigned destOut = MRI.createVirtualRegister(TRC);
7453 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007454 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7455 IsThumb1, IsThumb2);
7456 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7457 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007458 srcIn = srcOut;
7459 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007460 }
7461 MI->eraseFromParent(); // The instruction is gone now.
7462 return BB;
7463 }
7464
7465 // Expand the pseudo op to a loop.
7466 // thisMBB:
7467 // ...
7468 // movw varEnd, # --> with thumb2
7469 // movt varEnd, #
7470 // ldrcp varEnd, idx --> without thumb2
7471 // fallthrough --> loopMBB
7472 // loopMBB:
7473 // PHI varPhi, varEnd, varLoop
7474 // PHI srcPhi, src, srcLoop
7475 // PHI destPhi, dst, destLoop
7476 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7477 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7478 // subs varLoop, varPhi, #UnitSize
7479 // bne loopMBB
7480 // fallthrough --> exitMBB
7481 // exitMBB:
7482 // epilogue to handle left-over bytes
7483 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7484 // [destOut] = STRB_POST(scratch, destLoop, 1)
7485 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7486 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7487 MF->insert(It, loopMBB);
7488 MF->insert(It, exitMBB);
7489
7490 // Transfer the remainder of BB and its successor edges to exitMBB.
7491 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007492 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Manman Rene8735522012-06-01 19:33:18 +00007493 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7494
7495 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007496 unsigned varEnd = MRI.createVirtualRegister(TRC);
Derek Schuffb0513892015-03-26 22:11:00 +00007497 if (Subtarget->useMovt(*MF)) {
David Peixottob0653e532013-10-24 16:39:36 +00007498 unsigned Vtmp = varEnd;
7499 if ((LoopSize & 0xFFFF0000) != 0)
7500 Vtmp = MRI.createVirtualRegister(TRC);
Derek Schuffb0513892015-03-26 22:11:00 +00007501 AddDefaultPred(BuildMI(BB, dl,
7502 TII->get(IsThumb2 ? ARM::t2MOVi16 : ARM::MOVi16),
7503 Vtmp).addImm(LoopSize & 0xFFFF));
David Peixottob0653e532013-10-24 16:39:36 +00007504
7505 if ((LoopSize & 0xFFFF0000) != 0)
Derek Schuffb0513892015-03-26 22:11:00 +00007506 AddDefaultPred(BuildMI(BB, dl,
7507 TII->get(IsThumb2 ? ARM::t2MOVTi16 : ARM::MOVTi16),
7508 varEnd)
7509 .addReg(Vtmp)
7510 .addImm(LoopSize >> 16));
David Peixottob0653e532013-10-24 16:39:36 +00007511 } else {
7512 MachineConstantPool *ConstantPool = MF->getConstantPool();
7513 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7514 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7515
7516 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007517 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
David Peixottob0653e532013-10-24 16:39:36 +00007518 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007519 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
David Peixottob0653e532013-10-24 16:39:36 +00007520 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7521
7522 if (IsThumb1)
7523 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7524 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7525 else
7526 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7527 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7528 }
Manman Rene8735522012-06-01 19:33:18 +00007529 BB->addSuccessor(loopMBB);
7530
7531 // Generate the loop body:
7532 // varPhi = PHI(varLoop, varEnd)
7533 // srcPhi = PHI(srcLoop, src)
7534 // destPhi = PHI(destLoop, dst)
7535 MachineBasicBlock *entryBB = BB;
7536 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007537 unsigned varLoop = MRI.createVirtualRegister(TRC);
7538 unsigned varPhi = MRI.createVirtualRegister(TRC);
7539 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7540 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7541 unsigned destLoop = MRI.createVirtualRegister(TRC);
7542 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007543
7544 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7545 .addReg(varLoop).addMBB(loopMBB)
7546 .addReg(varEnd).addMBB(entryBB);
7547 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7548 .addReg(srcLoop).addMBB(loopMBB)
7549 .addReg(src).addMBB(entryBB);
7550 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7551 .addReg(destLoop).addMBB(loopMBB)
7552 .addReg(dest).addMBB(entryBB);
7553
7554 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7555 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007556 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007557 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7558 IsThumb1, IsThumb2);
7559 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7560 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007561
7562 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007563 if (IsThumb1) {
7564 MachineInstrBuilder MIB =
7565 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7566 MIB = AddDefaultT1CC(MIB);
7567 MIB.addReg(varPhi).addImm(UnitSize);
7568 AddDefaultPred(MIB);
7569 } else {
7570 MachineInstrBuilder MIB =
7571 BuildMI(*BB, BB->end(), dl,
7572 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7573 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7574 MIB->getOperand(5).setReg(ARM::CPSR);
7575 MIB->getOperand(5).setIsDef(true);
7576 }
7577 BuildMI(*BB, BB->end(), dl,
7578 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7579 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007580
7581 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7582 BB->addSuccessor(loopMBB);
7583 BB->addSuccessor(exitMBB);
7584
7585 // Add epilogue to handle BytesLeft.
7586 BB = exitMBB;
7587 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007588
7589 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7590 // [destOut] = STRB_POST(scratch, destLoop, 1)
7591 unsigned srcIn = srcLoop;
7592 unsigned destIn = destLoop;
7593 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007594 unsigned srcOut = MRI.createVirtualRegister(TRC);
7595 unsigned destOut = MRI.createVirtualRegister(TRC);
7596 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007597 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7598 IsThumb1, IsThumb2);
7599 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7600 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007601 srcIn = srcOut;
7602 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007603 }
7604
7605 MI->eraseFromParent(); // The instruction is gone now.
7606 return BB;
7607}
7608
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007609MachineBasicBlock *
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007610ARMTargetLowering::EmitLowered__chkstk(MachineInstr *MI,
7611 MachineBasicBlock *MBB) const {
7612 const TargetMachine &TM = getTargetMachine();
Eric Christopher1889fdc2015-01-29 00:19:39 +00007613 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007614 DebugLoc DL = MI->getDebugLoc();
7615
7616 assert(Subtarget->isTargetWindows() &&
7617 "__chkstk is only supported on Windows");
7618 assert(Subtarget->isThumb2() && "Windows on ARM requires Thumb-2 mode");
7619
7620 // __chkstk takes the number of words to allocate on the stack in R4, and
7621 // returns the stack adjustment in number of bytes in R4. This will not
7622 // clober any other registers (other than the obvious lr).
7623 //
7624 // Although, technically, IP should be considered a register which may be
7625 // clobbered, the call itself will not touch it. Windows on ARM is a pure
7626 // thumb-2 environment, so there is no interworking required. As a result, we
7627 // do not expect a veneer to be emitted by the linker, clobbering IP.
7628 //
Alp Toker1d099d92014-06-19 19:41:26 +00007629 // Each module receives its own copy of __chkstk, so no import thunk is
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007630 // required, again, ensuring that IP is not clobbered.
7631 //
7632 // Finally, although some linkers may theoretically provide a trampoline for
7633 // out of range calls (which is quite common due to a 32M range limitation of
7634 // branches for Thumb), we can generate the long-call version via
7635 // -mcmodel=large, alleviating the need for the trampoline which may clobber
7636 // IP.
7637
7638 switch (TM.getCodeModel()) {
7639 case CodeModel::Small:
7640 case CodeModel::Medium:
7641 case CodeModel::Default:
7642 case CodeModel::Kernel:
7643 BuildMI(*MBB, MI, DL, TII.get(ARM::tBL))
7644 .addImm((unsigned)ARMCC::AL).addReg(0)
7645 .addExternalSymbol("__chkstk")
7646 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7647 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7648 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7649 break;
7650 case CodeModel::Large:
7651 case CodeModel::JITDefault: {
7652 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
7653 unsigned Reg = MRI.createVirtualRegister(&ARM::rGPRRegClass);
7654
7655 BuildMI(*MBB, MI, DL, TII.get(ARM::t2MOVi32imm), Reg)
7656 .addExternalSymbol("__chkstk");
7657 BuildMI(*MBB, MI, DL, TII.get(ARM::tBLXr))
7658 .addImm((unsigned)ARMCC::AL).addReg(0)
7659 .addReg(Reg, RegState::Kill)
7660 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7661 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7662 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7663 break;
7664 }
7665 }
7666
7667 AddDefaultCC(AddDefaultPred(BuildMI(*MBB, MI, DL, TII.get(ARM::t2SUBrr),
7668 ARM::SP)
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +00007669 .addReg(ARM::SP).addReg(ARM::R4)));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007670
7671 MI->eraseFromParent();
7672 return MBB;
7673}
7674
7675MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007676ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007677 MachineBasicBlock *BB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007678 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00007679 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00007680 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00007681 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00007682 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007683 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00007684 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00007685 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00007686 // The Thumb2 pre-indexed stores have the same MI operands, they just
7687 // define them differently in the .td files from the isel patterns, so
7688 // they need pseudos.
7689 case ARM::t2STR_preidx:
7690 MI->setDesc(TII->get(ARM::t2STR_PRE));
7691 return BB;
7692 case ARM::t2STRB_preidx:
7693 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7694 return BB;
7695 case ARM::t2STRH_preidx:
7696 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7697 return BB;
7698
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007699 case ARM::STRi_preidx:
7700 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007701 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007702 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7703 // Decode the offset.
7704 unsigned Offset = MI->getOperand(4).getImm();
7705 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7706 Offset = ARM_AM::getAM2Offset(Offset);
7707 if (isSub)
7708 Offset = -Offset;
7709
Jim Grosbachf402f692011-08-12 21:02:34 +00007710 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007711 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007712 .addOperand(MI->getOperand(0)) // Rn_wb
7713 .addOperand(MI->getOperand(1)) // Rt
7714 .addOperand(MI->getOperand(2)) // Rn
7715 .addImm(Offset) // offset (skip GPR==zero_reg)
7716 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007717 .addOperand(MI->getOperand(6))
7718 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007719 MI->eraseFromParent();
7720 return BB;
7721 }
7722 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007723 case ARM::STRBr_preidx:
7724 case ARM::STRH_preidx: {
7725 unsigned NewOpc;
7726 switch (MI->getOpcode()) {
7727 default: llvm_unreachable("unexpected opcode!");
7728 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7729 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7730 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7731 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007732 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7733 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7734 MIB.addOperand(MI->getOperand(i));
7735 MI->eraseFromParent();
7736 return BB;
7737 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007738
Evan Chengbb2af352009-08-12 05:17:19 +00007739 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007740 // To "insert" a SELECT_CC instruction, we actually have to insert the
7741 // diamond control-flow pattern. The incoming instruction knows the
7742 // destination vreg to set, the condition code register to branch on, the
7743 // true/false values to select between, and a branch opcode to use.
7744 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007745 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007746 ++It;
7747
7748 // thisMBB:
7749 // ...
7750 // TrueVal = ...
7751 // cmpTY ccX, r1, r2
7752 // bCC copy1MBB
7753 // fallthrough --> copy0MBB
7754 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007755 MachineFunction *F = BB->getParent();
7756 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7757 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007758 F->insert(It, copy0MBB);
7759 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007760
7761 // Transfer the remainder of BB and its successor edges to sinkMBB.
7762 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007763 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007764 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7765
Dan Gohmanf4f04102010-07-06 15:49:48 +00007766 BB->addSuccessor(copy0MBB);
7767 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007768
Dan Gohman34396292010-07-06 20:24:04 +00007769 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7770 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7771
Evan Cheng10043e22007-01-19 07:51:42 +00007772 // copy0MBB:
7773 // %FalseValue = ...
7774 // # fallthrough to sinkMBB
7775 BB = copy0MBB;
7776
7777 // Update machine-CFG edges
7778 BB->addSuccessor(sinkMBB);
7779
7780 // sinkMBB:
7781 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7782 // ...
7783 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007784 BuildMI(*BB, BB->begin(), dl,
7785 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007786 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7787 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7788
Dan Gohman34396292010-07-06 20:24:04 +00007789 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007790 return BB;
7791 }
Evan Chengb972e562009-08-07 00:34:42 +00007792
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007793 case ARM::BCCi64:
7794 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007795 // If there is an unconditional branch to the other successor, remove it.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007796 BB->erase(std::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007797
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007798 // Compare both parts that make up the double comparison separately for
7799 // equality.
7800 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7801
7802 unsigned LHS1 = MI->getOperand(1).getReg();
7803 unsigned LHS2 = MI->getOperand(2).getReg();
7804 if (RHSisZero) {
7805 AddDefaultPred(BuildMI(BB, dl,
7806 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7807 .addReg(LHS1).addImm(0));
7808 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7809 .addReg(LHS2).addImm(0)
7810 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7811 } else {
7812 unsigned RHS1 = MI->getOperand(3).getReg();
7813 unsigned RHS2 = MI->getOperand(4).getReg();
7814 AddDefaultPred(BuildMI(BB, dl,
7815 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7816 .addReg(LHS1).addReg(RHS1));
7817 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7818 .addReg(LHS2).addReg(RHS2)
7819 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7820 }
7821
7822 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7823 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7824 if (MI->getOperand(0).getImm() == ARMCC::NE)
7825 std::swap(destMBB, exitMBB);
7826
7827 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7828 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007829 if (isThumb2)
7830 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7831 else
7832 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007833
7834 MI->eraseFromParent(); // The pseudo instruction is gone now.
7835 return BB;
7836 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007837
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007838 case ARM::Int_eh_sjlj_setjmp:
7839 case ARM::Int_eh_sjlj_setjmp_nofp:
7840 case ARM::tInt_eh_sjlj_setjmp:
7841 case ARM::t2Int_eh_sjlj_setjmp:
7842 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Matthias Braun3cd00c12015-07-16 22:34:16 +00007843 return BB;
7844
7845 case ARM::Int_eh_sjlj_setup_dispatch:
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007846 EmitSjLjDispatchBlock(MI, BB);
7847 return BB;
7848
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007849 case ARM::ABS:
7850 case ARM::t2ABS: {
7851 // To insert an ABS instruction, we have to insert the
7852 // diamond control-flow pattern. The incoming instruction knows the
7853 // source vreg to test against 0, the destination vreg to set,
7854 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007855 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007856 // It transforms
7857 // V1 = ABS V0
7858 // into
7859 // V2 = MOVS V0
7860 // BCC (branch to SinkBB if V0 >= 0)
7861 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007862 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007863 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7864 MachineFunction::iterator BBI = BB;
7865 ++BBI;
7866 MachineFunction *Fn = BB->getParent();
7867 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7868 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7869 Fn->insert(BBI, RSBBB);
7870 Fn->insert(BBI, SinkBB);
7871
7872 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7873 unsigned int ABSDstReg = MI->getOperand(0).getReg();
Pete Cooper51118812015-04-30 22:15:59 +00007874 bool ABSSrcKIll = MI->getOperand(1).isKill();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007875 bool isThumb2 = Subtarget->isThumb2();
7876 MachineRegisterInfo &MRI = Fn->getRegInfo();
7877 // In Thumb mode S must not be specified if source register is the SP or
7878 // PC and if destination register is the SP, so restrict register class
Craig Topper61e88f42014-11-21 05:58:21 +00007879 unsigned NewRsbDstReg =
7880 MRI.createVirtualRegister(isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007881
7882 // Transfer the remainder of BB and its successor edges to sinkMBB.
7883 SinkBB->splice(SinkBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007884 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007885 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7886
7887 BB->addSuccessor(RSBBB);
7888 BB->addSuccessor(SinkBB);
7889
7890 // fall through to SinkMBB
7891 RSBBB->addSuccessor(SinkBB);
7892
Manman Rene0763c72012-06-15 21:32:12 +00007893 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007894 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007895 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7896 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007897
7898 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007899 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007900 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7901 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7902
7903 // insert rsbri in RSBBB
7904 // Note: BCC and rsbri will be converted into predicated rsbmi
7905 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007906 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007907 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Pete Cooper51118812015-04-30 22:15:59 +00007908 .addReg(ABSSrcReg, ABSSrcKIll ? RegState::Kill : 0)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007909 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7910
Andrew Trick3f07c422011-10-18 18:40:53 +00007911 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007912 // reuse ABSDstReg to not change uses of ABS instruction
7913 BuildMI(*SinkBB, SinkBB->begin(), dl,
7914 TII->get(ARM::PHI), ABSDstReg)
7915 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007916 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007917
7918 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007919 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007920
7921 // return last added BB
7922 return SinkBB;
7923 }
Manman Rene8735522012-06-01 19:33:18 +00007924 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007925 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007926 return EmitStructByval(MI, BB);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007927 case ARM::WIN__CHKSTK:
7928 return EmitLowered__chkstk(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007929 }
7930}
7931
Evan Chenge6fba772011-08-30 19:09:48 +00007932void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7933 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007934 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007935 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7936 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7937 // operand is still set to noreg. If needed, set the optional operand's
7938 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00007939 //
Andrew Trick88b24502011-10-18 19:18:52 +00007940 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00007941
Andrew Trick924123a2011-09-21 02:20:46 +00007942 // Rename pseudo opcodes.
7943 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7944 if (NewOpc) {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007945 const ARMBaseInstrInfo *TII = Subtarget->getInstrInfo();
Andrew Trick88b24502011-10-18 19:18:52 +00007946 MCID = &TII->get(NewOpc);
7947
7948 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7949 "converted opcode should be the same except for cc_out");
7950
7951 MI->setDesc(*MCID);
7952
7953 // Add the optional cc_out operand
7954 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00007955 }
Andrew Trick88b24502011-10-18 19:18:52 +00007956 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00007957
7958 // Any ARM instruction that sets the 's' bit should specify an optional
7959 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00007960 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007961 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007962 return;
7963 }
Andrew Trick924123a2011-09-21 02:20:46 +00007964 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7965 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007966 bool definesCPSR = false;
7967 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00007968 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00007969 i != e; ++i) {
7970 const MachineOperand &MO = MI->getOperand(i);
7971 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7972 definesCPSR = true;
7973 if (MO.isDead())
7974 deadCPSR = true;
7975 MI->RemoveOperand(i);
7976 break;
Evan Chenge6fba772011-08-30 19:09:48 +00007977 }
7978 }
Andrew Trick8586e622011-09-20 03:17:40 +00007979 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00007980 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007981 return;
7982 }
7983 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00007984 if (deadCPSR) {
7985 assert(!MI->getOperand(ccOutIdx).getReg() &&
7986 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00007987 return;
Andrew Trick924123a2011-09-21 02:20:46 +00007988 }
Andrew Trick8586e622011-09-20 03:17:40 +00007989
Andrew Trick924123a2011-09-21 02:20:46 +00007990 // If this instruction was defined with an optional CPSR def and its dag node
7991 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007992 MachineOperand &MO = MI->getOperand(ccOutIdx);
7993 MO.setReg(ARM::CPSR);
7994 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00007995}
7996
Evan Cheng10043e22007-01-19 07:51:42 +00007997//===----------------------------------------------------------------------===//
7998// ARM Optimization Hooks
7999//===----------------------------------------------------------------------===//
8000
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008001// Helper function that checks if N is a null or all ones constant.
8002static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
8003 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
8004 if (!C)
8005 return false;
8006 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
8007}
8008
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008009// Return true if N is conditionally 0 or all ones.
8010// Detects these expressions where cc is an i1 value:
8011//
8012// (select cc 0, y) [AllOnes=0]
8013// (select cc y, 0) [AllOnes=0]
8014// (zext cc) [AllOnes=0]
8015// (sext cc) [AllOnes=0/1]
8016// (select cc -1, y) [AllOnes=1]
8017// (select cc y, -1) [AllOnes=1]
8018//
8019// Invert is set when N is the null/all ones constant when CC is false.
8020// OtherOp is set to the alternative value of N.
8021static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
8022 SDValue &CC, bool &Invert,
8023 SDValue &OtherOp,
8024 SelectionDAG &DAG) {
8025 switch (N->getOpcode()) {
8026 default: return false;
8027 case ISD::SELECT: {
8028 CC = N->getOperand(0);
8029 SDValue N1 = N->getOperand(1);
8030 SDValue N2 = N->getOperand(2);
8031 if (isZeroOrAllOnes(N1, AllOnes)) {
8032 Invert = false;
8033 OtherOp = N2;
8034 return true;
8035 }
8036 if (isZeroOrAllOnes(N2, AllOnes)) {
8037 Invert = true;
8038 OtherOp = N1;
8039 return true;
8040 }
8041 return false;
8042 }
8043 case ISD::ZERO_EXTEND:
8044 // (zext cc) can never be the all ones value.
8045 if (AllOnes)
8046 return false;
8047 // Fall through.
8048 case ISD::SIGN_EXTEND: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008049 SDLoc dl(N);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008050 EVT VT = N->getValueType(0);
8051 CC = N->getOperand(0);
8052 if (CC.getValueType() != MVT::i1)
8053 return false;
8054 Invert = !AllOnes;
8055 if (AllOnes)
8056 // When looking for an AllOnes constant, N is an sext, and the 'other'
8057 // value is 0.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008058 OtherOp = DAG.getConstant(0, dl, VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008059 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8060 // When looking for a 0 constant, N can be zext or sext.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008061 OtherOp = DAG.getConstant(1, dl, VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008062 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008063 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), dl,
8064 VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008065 return true;
8066 }
8067 }
8068}
8069
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008070// Combine a constant select operand into its use:
8071//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008072// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
8073// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
8074// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
8075// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8076// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008077//
8078// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008079// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008080//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008081// Also recognize sext/zext from i1:
8082//
8083// (add (zext cc), x) -> (select cc (add x, 1), x)
8084// (add (sext cc), x) -> (select cc (add x, -1), x)
8085//
8086// These transformations eventually create predicated instructions.
8087//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008088// @param N The node to transform.
8089// @param Slct The N operand that is a select.
8090// @param OtherOp The other N operand (x above).
8091// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008092// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008093// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00008094static
8095SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008096 TargetLowering::DAGCombinerInfo &DCI,
8097 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00008098 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00008099 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008100 SDValue NonConstantVal;
8101 SDValue CCOp;
8102 bool SwapSelectOps;
8103 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
8104 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008105 return SDValue();
8106
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008107 // Slct is now know to be the desired identity constant when CC is true.
8108 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008109 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008110 OtherOp, NonConstantVal);
8111 // Unless SwapSelectOps says CC should be false.
8112 if (SwapSelectOps)
8113 std::swap(TrueVal, FalseVal);
8114
Andrew Trickef9de2a2013-05-25 02:42:55 +00008115 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008116 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00008117}
8118
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008119// Attempt combineSelectAndUse on each operand of a commutative operator N.
8120static
8121SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
8122 TargetLowering::DAGCombinerInfo &DCI) {
8123 SDValue N0 = N->getOperand(0);
8124 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008125 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008126 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
8127 if (Result.getNode())
8128 return Result;
8129 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008130 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008131 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
8132 if (Result.getNode())
8133 return Result;
8134 }
8135 return SDValue();
8136}
8137
Eric Christopher1b8b94192011-06-29 21:10:36 +00008138// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00008139// (only after legalization).
8140static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
8141 TargetLowering::DAGCombinerInfo &DCI,
8142 const ARMSubtarget *Subtarget) {
8143
8144 // Only perform optimization if after legalize, and if NEON is available. We
8145 // also expected both operands to be BUILD_VECTORs.
8146 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
8147 || N0.getOpcode() != ISD::BUILD_VECTOR
8148 || N1.getOpcode() != ISD::BUILD_VECTOR)
8149 return SDValue();
8150
8151 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
8152 EVT VT = N->getValueType(0);
8153 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
8154 return SDValue();
8155
8156 // Check that the vector operands are of the right form.
8157 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
8158 // operands, where N is the size of the formed vector.
8159 // Each EXTRACT_VECTOR should have the same input vector and odd or even
8160 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008161
8162 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00008163 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00008164 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00008165 SDValue Vec = N0->getOperand(0)->getOperand(0);
8166 SDNode *V = Vec.getNode();
8167 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00008168
Eric Christopher1b8b94192011-06-29 21:10:36 +00008169 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008170 // check to see if each of their operands are an EXTRACT_VECTOR with
8171 // the same vector and appropriate index.
8172 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
8173 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
8174 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00008175
Tanya Lattnere9e67052011-06-14 23:48:48 +00008176 SDValue ExtVec0 = N0->getOperand(i);
8177 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008178
Tanya Lattnere9e67052011-06-14 23:48:48 +00008179 // First operand is the vector, verify its the same.
8180 if (V != ExtVec0->getOperand(0).getNode() ||
8181 V != ExtVec1->getOperand(0).getNode())
8182 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00008183
Tanya Lattnere9e67052011-06-14 23:48:48 +00008184 // Second is the constant, verify its correct.
8185 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
8186 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00008187
Tanya Lattnere9e67052011-06-14 23:48:48 +00008188 // For the constant, we want to see all the even or all the odd.
8189 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
8190 || C1->getZExtValue() != nextIndex+1)
8191 return SDValue();
8192
8193 // Increment index.
8194 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008195 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00008196 return SDValue();
8197 }
8198
8199 // Create VPADDL node.
8200 SelectionDAG &DAG = DCI.DAG;
8201 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00008202
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008203 SDLoc dl(N);
8204
Tanya Lattnere9e67052011-06-14 23:48:48 +00008205 // Build operand list.
8206 SmallVector<SDValue, 8> Ops;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008207 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls, dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00008208 TLI.getPointerTy(DAG.getDataLayout())));
Tanya Lattnere9e67052011-06-14 23:48:48 +00008209
8210 // Input is the vector.
8211 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008212
Tanya Lattnere9e67052011-06-14 23:48:48 +00008213 // Get widened type and narrowed type.
8214 MVT widenType;
8215 unsigned numElem = VT.getVectorNumElements();
Oliver Stannard6cb23462015-05-18 16:39:16 +00008216
Silviu Barangaa3106e62014-04-03 10:44:27 +00008217 EVT inputLaneType = Vec.getValueType().getVectorElementType();
8218 switch (inputLaneType.getSimpleVT().SimpleTy) {
Tanya Lattnere9e67052011-06-14 23:48:48 +00008219 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
8220 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
8221 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
8222 default:
Craig Toppere55c5562012-02-07 02:50:20 +00008223 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00008224 }
8225
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008226 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, widenType, Ops);
Silviu Barangaa3106e62014-04-03 10:44:27 +00008227 unsigned ExtOp = VT.bitsGT(tmp.getValueType()) ? ISD::ANY_EXTEND : ISD::TRUNCATE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008228 return DAG.getNode(ExtOp, dl, VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00008229}
8230
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008231static SDValue findMUL_LOHI(SDValue V) {
8232 if (V->getOpcode() == ISD::UMUL_LOHI ||
8233 V->getOpcode() == ISD::SMUL_LOHI)
8234 return V;
8235 return SDValue();
8236}
8237
8238static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
8239 TargetLowering::DAGCombinerInfo &DCI,
8240 const ARMSubtarget *Subtarget) {
8241
8242 if (Subtarget->isThumb1Only()) return SDValue();
8243
8244 // Only perform the checks after legalize when the pattern is available.
8245 if (DCI.isBeforeLegalize()) return SDValue();
8246
8247 // Look for multiply add opportunities.
8248 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
8249 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
8250 // a glue link from the first add to the second add.
8251 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
8252 // a S/UMLAL instruction.
Matthias Braun60912082015-05-20 18:40:06 +00008253 // UMUL_LOHI
8254 // / :lo \ :hi
8255 // / \ [no multiline comment]
8256 // loAdd -> ADDE |
8257 // \ :glue /
8258 // \ /
8259 // ADDC <- hiAdd
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008260 //
8261 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
8262 SDValue AddcOp0 = AddcNode->getOperand(0);
8263 SDValue AddcOp1 = AddcNode->getOperand(1);
8264
8265 // Check if the two operands are from the same mul_lohi node.
8266 if (AddcOp0.getNode() == AddcOp1.getNode())
8267 return SDValue();
8268
8269 assert(AddcNode->getNumValues() == 2 &&
8270 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00008271 "Expect ADDC with two result values. First: i32");
8272
8273 // Check that we have a glued ADDC node.
8274 if (AddcNode->getValueType(1) != MVT::Glue)
8275 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008276
8277 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
8278 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
8279 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
8280 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
8281 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
8282 return SDValue();
8283
8284 // Look for the glued ADDE.
8285 SDNode* AddeNode = AddcNode->getGluedUser();
Craig Topper062a2ba2014-04-25 05:30:21 +00008286 if (!AddeNode)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008287 return SDValue();
8288
8289 // Make sure it is really an ADDE.
8290 if (AddeNode->getOpcode() != ISD::ADDE)
8291 return SDValue();
8292
8293 assert(AddeNode->getNumOperands() == 3 &&
8294 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
8295 "ADDE node has the wrong inputs");
8296
8297 // Check for the triangle shape.
8298 SDValue AddeOp0 = AddeNode->getOperand(0);
8299 SDValue AddeOp1 = AddeNode->getOperand(1);
8300
8301 // Make sure that the ADDE operands are not coming from the same node.
8302 if (AddeOp0.getNode() == AddeOp1.getNode())
8303 return SDValue();
8304
8305 // Find the MUL_LOHI node walking up ADDE's operands.
8306 bool IsLeftOperandMUL = false;
8307 SDValue MULOp = findMUL_LOHI(AddeOp0);
8308 if (MULOp == SDValue())
8309 MULOp = findMUL_LOHI(AddeOp1);
8310 else
8311 IsLeftOperandMUL = true;
8312 if (MULOp == SDValue())
Jyoti Allurf1d70502015-01-23 09:10:03 +00008313 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008314
8315 // Figure out the right opcode.
8316 unsigned Opc = MULOp->getOpcode();
8317 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
8318
8319 // Figure out the high and low input values to the MLAL node.
Craig Topper062a2ba2014-04-25 05:30:21 +00008320 SDValue* HiAdd = nullptr;
8321 SDValue* LoMul = nullptr;
8322 SDValue* LowAdd = nullptr;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008323
Jyoti Allurf1d70502015-01-23 09:10:03 +00008324 // Ensure that ADDE is from high result of ISD::SMUL_LOHI.
8325 if ((AddeOp0 != MULOp.getValue(1)) && (AddeOp1 != MULOp.getValue(1)))
8326 return SDValue();
8327
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008328 if (IsLeftOperandMUL)
8329 HiAdd = &AddeOp1;
8330 else
8331 HiAdd = &AddeOp0;
8332
8333
Jyoti Allurf1d70502015-01-23 09:10:03 +00008334 // Ensure that LoMul and LowAdd are taken from correct ISD::SMUL_LOHI node
8335 // whose low result is fed to the ADDC we are checking.
8336
8337 if (AddcOp0 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008338 LoMul = &AddcOp0;
8339 LowAdd = &AddcOp1;
8340 }
Jyoti Allurf1d70502015-01-23 09:10:03 +00008341 if (AddcOp1 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008342 LoMul = &AddcOp1;
8343 LowAdd = &AddcOp0;
8344 }
8345
Craig Topper062a2ba2014-04-25 05:30:21 +00008346 if (!LoMul)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008347 return SDValue();
8348
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008349 // Create the merged node.
8350 SelectionDAG &DAG = DCI.DAG;
8351
8352 // Build operand list.
8353 SmallVector<SDValue, 8> Ops;
8354 Ops.push_back(LoMul->getOperand(0));
8355 Ops.push_back(LoMul->getOperand(1));
8356 Ops.push_back(*LowAdd);
8357 Ops.push_back(*HiAdd);
8358
Andrew Trickef9de2a2013-05-25 02:42:55 +00008359 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Craig Topper48d114b2014-04-26 18:35:24 +00008360 DAG.getVTList(MVT::i32, MVT::i32), Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008361
8362 // Replace the ADDs' nodes uses by the MLA node's values.
8363 SDValue HiMLALResult(MLALNode.getNode(), 1);
8364 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
8365
8366 SDValue LoMLALResult(MLALNode.getNode(), 0);
8367 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
8368
8369 // Return original node to notify the driver to stop replacing.
8370 SDValue resNode(AddcNode, 0);
8371 return resNode;
8372}
8373
8374/// PerformADDCCombine - Target-specific dag combine transform from
8375/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
8376static SDValue PerformADDCCombine(SDNode *N,
8377 TargetLowering::DAGCombinerInfo &DCI,
8378 const ARMSubtarget *Subtarget) {
8379
8380 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
8381
8382}
8383
Bob Wilson728eb292010-07-29 20:34:14 +00008384/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
8385/// operands N0 and N1. This is a helper for PerformADDCombine that is
8386/// called with the default operands, and if that fails, with commuted
8387/// operands.
8388static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008389 TargetLowering::DAGCombinerInfo &DCI,
8390 const ARMSubtarget *Subtarget){
8391
8392 // Attempt to create vpaddl for this add.
8393 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
8394 if (Result.getNode())
8395 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008396
Chris Lattner4147f082009-03-12 06:52:53 +00008397 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008398 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008399 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
8400 if (Result.getNode()) return Result;
8401 }
Chris Lattner4147f082009-03-12 06:52:53 +00008402 return SDValue();
8403}
8404
Bob Wilson728eb292010-07-29 20:34:14 +00008405/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8406///
8407static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008408 TargetLowering::DAGCombinerInfo &DCI,
8409 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00008410 SDValue N0 = N->getOperand(0);
8411 SDValue N1 = N->getOperand(1);
8412
8413 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008414 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008415 if (Result.getNode())
8416 return Result;
8417
8418 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008419 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008420}
8421
Chris Lattner4147f082009-03-12 06:52:53 +00008422/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00008423///
Chris Lattner4147f082009-03-12 06:52:53 +00008424static SDValue PerformSUBCombine(SDNode *N,
8425 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008426 SDValue N0 = N->getOperand(0);
8427 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008428
Chris Lattner4147f082009-03-12 06:52:53 +00008429 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008430 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008431 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8432 if (Result.getNode()) return Result;
8433 }
Bob Wilson7117a912009-03-20 22:42:55 +00008434
Chris Lattner4147f082009-03-12 06:52:53 +00008435 return SDValue();
8436}
8437
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008438/// PerformVMULCombine
8439/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8440/// special multiplier accumulator forwarding.
8441/// vmul d3, d0, d2
8442/// vmla d3, d1, d2
8443/// is faster than
8444/// vadd d3, d0, d1
8445/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008446// However, for (A + B) * (A + B),
8447// vadd d2, d0, d1
8448// vmul d3, d0, d2
8449// vmla d3, d1, d2
8450// is slower than
8451// vadd d2, d0, d1
8452// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008453static SDValue PerformVMULCombine(SDNode *N,
8454 TargetLowering::DAGCombinerInfo &DCI,
8455 const ARMSubtarget *Subtarget) {
8456 if (!Subtarget->hasVMLxForwarding())
8457 return SDValue();
8458
8459 SelectionDAG &DAG = DCI.DAG;
8460 SDValue N0 = N->getOperand(0);
8461 SDValue N1 = N->getOperand(1);
8462 unsigned Opcode = N0.getOpcode();
8463 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8464 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008465 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008466 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8467 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8468 return SDValue();
8469 std::swap(N0, N1);
8470 }
8471
Weiming Zhao2052f482013-09-25 23:12:06 +00008472 if (N0 == N1)
8473 return SDValue();
8474
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008475 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008476 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008477 SDValue N00 = N0->getOperand(0);
8478 SDValue N01 = N0->getOperand(1);
8479 return DAG.getNode(Opcode, DL, VT,
8480 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8481 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8482}
8483
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008484static SDValue PerformMULCombine(SDNode *N,
8485 TargetLowering::DAGCombinerInfo &DCI,
8486 const ARMSubtarget *Subtarget) {
8487 SelectionDAG &DAG = DCI.DAG;
8488
8489 if (Subtarget->isThumb1Only())
8490 return SDValue();
8491
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008492 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8493 return SDValue();
8494
8495 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008496 if (VT.is64BitVector() || VT.is128BitVector())
8497 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008498 if (VT != MVT::i32)
8499 return SDValue();
8500
8501 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8502 if (!C)
8503 return SDValue();
8504
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008505 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008506 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008507
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008508 ShiftAmt = ShiftAmt & (32 - 1);
8509 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008510 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008511
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008512 SDValue Res;
8513 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008514
8515 if (MulAmt >= 0) {
8516 if (isPowerOf2_32(MulAmt - 1)) {
8517 // (mul x, 2^N + 1) => (add (shl x, N), x)
8518 Res = DAG.getNode(ISD::ADD, DL, VT,
8519 V,
8520 DAG.getNode(ISD::SHL, DL, VT,
8521 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008522 DAG.getConstant(Log2_32(MulAmt - 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008523 MVT::i32)));
8524 } else if (isPowerOf2_32(MulAmt + 1)) {
8525 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8526 Res = DAG.getNode(ISD::SUB, DL, VT,
8527 DAG.getNode(ISD::SHL, DL, VT,
8528 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008529 DAG.getConstant(Log2_32(MulAmt + 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008530 MVT::i32)),
8531 V);
8532 } else
8533 return SDValue();
8534 } else {
8535 uint64_t MulAmtAbs = -MulAmt;
8536 if (isPowerOf2_32(MulAmtAbs + 1)) {
8537 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8538 Res = DAG.getNode(ISD::SUB, DL, VT,
8539 V,
8540 DAG.getNode(ISD::SHL, DL, VT,
8541 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008542 DAG.getConstant(Log2_32(MulAmtAbs + 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008543 MVT::i32)));
8544 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8545 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8546 Res = DAG.getNode(ISD::ADD, DL, VT,
8547 V,
8548 DAG.getNode(ISD::SHL, DL, VT,
8549 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008550 DAG.getConstant(Log2_32(MulAmtAbs - 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008551 MVT::i32)));
8552 Res = DAG.getNode(ISD::SUB, DL, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008553 DAG.getConstant(0, DL, MVT::i32), Res);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008554
8555 } else
8556 return SDValue();
8557 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008558
8559 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008560 Res = DAG.getNode(ISD::SHL, DL, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008561 Res, DAG.getConstant(ShiftAmt, DL, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008562
8563 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008564 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008565 return SDValue();
8566}
8567
Owen Anderson30c48922010-11-05 19:27:46 +00008568static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008569 TargetLowering::DAGCombinerInfo &DCI,
8570 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008571
Owen Anderson30c48922010-11-05 19:27:46 +00008572 // Attempt to use immediate-form VBIC
8573 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008574 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008575 EVT VT = N->getValueType(0);
8576 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008577
Tanya Lattner266792a2011-04-07 15:24:20 +00008578 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8579 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008580
Owen Anderson30c48922010-11-05 19:27:46 +00008581 APInt SplatBits, SplatUndef;
8582 unsigned SplatBitSize;
8583 bool HasAnyUndefs;
8584 if (BVN &&
8585 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8586 if (SplatBitSize <= 64) {
8587 EVT VbicVT;
8588 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8589 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008590 DAG, dl, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008591 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008592 if (Val.getNode()) {
8593 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008594 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008595 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008596 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008597 }
8598 }
8599 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008600
Evan Chenge87681c2012-02-23 01:19:06 +00008601 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008602 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8603 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8604 if (Result.getNode())
8605 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008606 }
8607
Owen Anderson30c48922010-11-05 19:27:46 +00008608 return SDValue();
8609}
8610
Jim Grosbach11013ed2010-07-16 23:05:05 +00008611/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8612static SDValue PerformORCombine(SDNode *N,
8613 TargetLowering::DAGCombinerInfo &DCI,
8614 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008615 // Attempt to use immediate-form VORR
8616 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008617 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008618 EVT VT = N->getValueType(0);
8619 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008620
Tanya Lattner266792a2011-04-07 15:24:20 +00008621 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8622 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008623
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008624 APInt SplatBits, SplatUndef;
8625 unsigned SplatBitSize;
8626 bool HasAnyUndefs;
8627 if (BVN && Subtarget->hasNEON() &&
8628 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8629 if (SplatBitSize <= 64) {
8630 EVT VorrVT;
8631 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8632 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008633 DAG, dl, VorrVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008634 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008635 if (Val.getNode()) {
8636 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008637 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008638 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008639 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008640 }
8641 }
8642 }
8643
Evan Chenge87681c2012-02-23 01:19:06 +00008644 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008645 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8646 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8647 if (Result.getNode())
8648 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008649 }
8650
Nadav Rotem3a94c542012-08-13 18:52:44 +00008651 // The code below optimizes (or (and X, Y), Z).
8652 // The AND operand needs to have a single user to make these optimizations
8653 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008654 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00008655 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008656 return SDValue();
8657 SDValue N1 = N->getOperand(1);
8658
8659 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8660 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8661 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8662 APInt SplatUndef;
8663 unsigned SplatBitSize;
8664 bool HasAnyUndefs;
8665
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008666 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008667 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008668 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8669 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008670 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008671 HasAnyUndefs) && !HasAnyUndefs) {
8672 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8673 HasAnyUndefs) && !HasAnyUndefs) {
8674 // Ensure that the bit width of the constants are the same and that
8675 // the splat arguments are logical inverses as per the pattern we
8676 // are trying to simplify.
8677 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
8678 SplatBits0 == ~SplatBits1) {
8679 // Canonicalize the vector type to make instruction selection
8680 // simpler.
8681 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8682 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8683 N0->getOperand(1),
8684 N0->getOperand(0),
8685 N1->getOperand(0));
8686 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8687 }
8688 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008689 }
8690 }
8691
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008692 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8693 // reasonable.
8694
Jim Grosbach11013ed2010-07-16 23:05:05 +00008695 // BFI is only available on V6T2+
8696 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8697 return SDValue();
8698
Andrew Trickef9de2a2013-05-25 02:42:55 +00008699 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008700 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008701 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008702 //
8703 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008704 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008705 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008706 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008707 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008708 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008709
Jim Grosbach11013ed2010-07-16 23:05:05 +00008710 if (VT != MVT::i32)
8711 return SDValue();
8712
Evan Cheng2e51bb42010-12-13 20:32:54 +00008713 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008714
Jim Grosbach11013ed2010-07-16 23:05:05 +00008715 // The value and the mask need to be constants so we can verify this is
8716 // actually a bitfield set. If the mask is 0xffff, we can do better
8717 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008718 SDValue MaskOp = N0.getOperand(1);
8719 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8720 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008721 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008722 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008723 if (Mask == 0xffff)
8724 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008725 SDValue Res;
8726 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008727 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8728 if (N1C) {
8729 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008730 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008731 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008732
Evan Cheng34345752010-12-11 04:11:38 +00008733 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008734 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008735
Evan Cheng2e51bb42010-12-13 20:32:54 +00008736 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008737 DAG.getConstant(Val, DL, MVT::i32),
8738 DAG.getConstant(Mask, DL, MVT::i32));
Evan Cheng34345752010-12-11 04:11:38 +00008739
8740 // Do not add new nodes to DAG combiner worklist.
8741 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008742 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008743 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008744 } else if (N1.getOpcode() == ISD::AND) {
8745 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008746 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8747 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008748 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008749 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008750
Eric Christopherd5530962011-03-26 01:21:03 +00008751 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8752 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008753 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008754 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008755 // The pack halfword instruction works better for masks that fit it,
8756 // so use that when it's available.
8757 if (Subtarget->hasT2ExtractPack() &&
8758 (Mask == 0xffff || Mask == 0xffff0000))
8759 return SDValue();
8760 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008761 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008762 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008763 DAG.getConstant(amt, DL, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008764 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008765 DAG.getConstant(Mask, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008766 // Do not add new nodes to DAG combiner worklist.
8767 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008768 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008769 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008770 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008771 // The pack halfword instruction works better for masks that fit it,
8772 // so use that when it's available.
8773 if (Subtarget->hasT2ExtractPack() &&
8774 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8775 return SDValue();
8776 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008777 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008778 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008779 DAG.getConstant(lsb, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008780 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008781 DAG.getConstant(Mask2, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008782 // Do not add new nodes to DAG combiner worklist.
8783 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008784 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008785 }
8786 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008787
Evan Cheng2e51bb42010-12-13 20:32:54 +00008788 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8789 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8790 ARM::isBitFieldInvertedMask(~Mask)) {
8791 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8792 // where lsb(mask) == #shamt and masked bits of B are known zero.
8793 SDValue ShAmt = N00.getOperand(1);
8794 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008795 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008796 if (ShAmtC != LSB)
8797 return SDValue();
8798
8799 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008800 DAG.getConstant(~Mask, DL, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008801
8802 // Do not add new nodes to DAG combiner worklist.
8803 DCI.CombineTo(N, Res, false);
8804 }
8805
Jim Grosbach11013ed2010-07-16 23:05:05 +00008806 return SDValue();
8807}
8808
Evan Chenge87681c2012-02-23 01:19:06 +00008809static SDValue PerformXORCombine(SDNode *N,
8810 TargetLowering::DAGCombinerInfo &DCI,
8811 const ARMSubtarget *Subtarget) {
8812 EVT VT = N->getValueType(0);
8813 SelectionDAG &DAG = DCI.DAG;
8814
8815 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8816 return SDValue();
8817
8818 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008819 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8820 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8821 if (Result.getNode())
8822 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008823 }
8824
8825 return SDValue();
8826}
8827
Evan Cheng6d02d902011-06-15 01:12:31 +00008828/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8829/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008830static SDValue PerformBFICombine(SDNode *N,
8831 TargetLowering::DAGCombinerInfo &DCI) {
8832 SDValue N1 = N->getOperand(1);
8833 if (N1.getOpcode() == ISD::AND) {
8834 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8835 if (!N11C)
8836 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008837 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008838 unsigned LSB = countTrailingZeros(~InvMask);
8839 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Aaron Ballman0d6a0102014-12-16 14:04:11 +00008840 assert(Width <
8841 static_cast<unsigned>(std::numeric_limits<unsigned>::digits) &&
Michael Ilsemanaddddc42014-12-15 18:48:43 +00008842 "undefined behavior");
8843 unsigned Mask = (1u << Width) - 1;
Evan Chengc1778132010-12-14 03:22:07 +00008844 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008845 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008846 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008847 N->getOperand(0), N1.getOperand(0),
8848 N->getOperand(2));
8849 }
8850 return SDValue();
8851}
8852
Bob Wilson22806742010-09-22 22:09:21 +00008853/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8854/// ARMISD::VMOVRRD.
8855static SDValue PerformVMOVRRDCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008856 TargetLowering::DAGCombinerInfo &DCI,
8857 const ARMSubtarget *Subtarget) {
Bob Wilson22806742010-09-22 22:09:21 +00008858 // vmovrrd(vmovdrr x, y) -> x,y
8859 SDValue InDouble = N->getOperand(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00008860 if (InDouble.getOpcode() == ARMISD::VMOVDRR && !Subtarget->isFPOnlySP())
Bob Wilson22806742010-09-22 22:09:21 +00008861 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008862
8863 // vmovrrd(load f64) -> (load i32), (load i32)
8864 SDNode *InNode = InDouble.getNode();
8865 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8866 InNode->getValueType(0) == MVT::f64 &&
8867 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8868 !cast<LoadSDNode>(InNode)->isVolatile()) {
8869 // TODO: Should this be done for non-FrameIndex operands?
8870 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8871
8872 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008873 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008874 SDValue BasePtr = LD->getBasePtr();
8875 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8876 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008877 LD->isNonTemporal(), LD->isInvariant(),
8878 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008879
8880 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008881 DAG.getConstant(4, DL, MVT::i32));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008882 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8883 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008884 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008885 std::min(4U, LD->getAlignment() / 2));
8886
8887 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
Mehdi Aminiffc14022015-07-08 01:00:38 +00008888 if (DCI.DAG.getDataLayout().isBigEndian())
Christian Pirker762b2c62014-06-01 09:30:52 +00008889 std::swap (NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008890 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008891 return Result;
8892 }
8893
Bob Wilson22806742010-09-22 22:09:21 +00008894 return SDValue();
8895}
8896
8897/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8898/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8899static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8900 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8901 SDValue Op0 = N->getOperand(0);
8902 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008903 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008904 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008905 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008906 Op1 = Op1.getOperand(0);
8907 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8908 Op0.getNode() == Op1.getNode() &&
8909 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008910 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008911 N->getValueType(0), Op0.getOperand(0));
8912 return SDValue();
8913}
8914
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008915/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8916/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8917/// i64 vector to have f64 elements, since the value can then be loaded
8918/// directly into a VFP register.
8919static bool hasNormalLoadOperand(SDNode *N) {
8920 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8921 for (unsigned i = 0; i < NumElts; ++i) {
8922 SDNode *Elt = N->getOperand(i).getNode();
8923 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8924 return true;
8925 }
8926 return false;
8927}
8928
Bob Wilsoncb6db982010-09-17 22:59:05 +00008929/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8930/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008931static SDValue PerformBUILD_VECTORCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008932 TargetLowering::DAGCombinerInfo &DCI,
8933 const ARMSubtarget *Subtarget) {
Bob Wilsoncb6db982010-09-17 22:59:05 +00008934 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8935 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8936 // into a pair of GPRs, which is fine when the value is used as a scalar,
8937 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008938 SelectionDAG &DAG = DCI.DAG;
8939 if (N->getNumOperands() == 2) {
8940 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8941 if (RV.getNode())
8942 return RV;
8943 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00008944
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008945 // Load i64 elements as f64 values so that type legalization does not split
8946 // them up into i32 values.
8947 EVT VT = N->getValueType(0);
8948 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8949 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008950 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008951 SmallVector<SDValue, 8> Ops;
8952 unsigned NumElts = VT.getVectorNumElements();
8953 for (unsigned i = 0; i < NumElts; ++i) {
8954 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8955 Ops.push_back(V);
8956 // Make the DAGCombiner fold the bitcast.
8957 DCI.AddToWorklist(V.getNode());
8958 }
8959 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00008960 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008961 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8962}
8963
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008964/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
8965static SDValue
8966PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8967 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
8968 // At that time, we may have inserted bitcasts from integer to float.
8969 // If these bitcasts have survived DAGCombine, change the lowering of this
8970 // BUILD_VECTOR in something more vector friendly, i.e., that does not
8971 // force to use floating point types.
8972
8973 // Make sure we can change the type of the vector.
8974 // This is possible iff:
8975 // 1. The vector is only used in a bitcast to a integer type. I.e.,
8976 // 1.1. Vector is used only once.
8977 // 1.2. Use is a bit convert to an integer type.
8978 // 2. The size of its operands are 32-bits (64-bits are not legal).
8979 EVT VT = N->getValueType(0);
8980 EVT EltVT = VT.getVectorElementType();
8981
8982 // Check 1.1. and 2.
8983 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
8984 return SDValue();
8985
8986 // By construction, the input type must be float.
8987 assert(EltVT == MVT::f32 && "Unexpected type!");
8988
8989 // Check 1.2.
8990 SDNode *Use = *N->use_begin();
8991 if (Use->getOpcode() != ISD::BITCAST ||
8992 Use->getValueType(0).isFloatingPoint())
8993 return SDValue();
8994
8995 // Check profitability.
8996 // Model is, if more than half of the relevant operands are bitcast from
8997 // i32, turn the build_vector into a sequence of insert_vector_elt.
8998 // Relevant operands are everything that is not statically
8999 // (i.e., at compile time) bitcasted.
9000 unsigned NumOfBitCastedElts = 0;
9001 unsigned NumElts = VT.getVectorNumElements();
9002 unsigned NumOfRelevantElts = NumElts;
9003 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
9004 SDValue Elt = N->getOperand(Idx);
9005 if (Elt->getOpcode() == ISD::BITCAST) {
9006 // Assume only bit cast to i32 will go away.
9007 if (Elt->getOperand(0).getValueType() == MVT::i32)
9008 ++NumOfBitCastedElts;
9009 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
9010 // Constants are statically casted, thus do not count them as
9011 // relevant operands.
9012 --NumOfRelevantElts;
9013 }
9014
9015 // Check if more than half of the elements require a non-free bitcast.
9016 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
9017 return SDValue();
9018
9019 SelectionDAG &DAG = DCI.DAG;
9020 // Create the new vector type.
9021 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
9022 // Check if the type is legal.
9023 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9024 if (!TLI.isTypeLegal(VecVT))
9025 return SDValue();
9026
9027 // Combine:
9028 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
9029 // => BITCAST INSERT_VECTOR_ELT
9030 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
9031 // (BITCAST EN), N.
9032 SDValue Vec = DAG.getUNDEF(VecVT);
9033 SDLoc dl(N);
9034 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
9035 SDValue V = N->getOperand(Idx);
9036 if (V.getOpcode() == ISD::UNDEF)
9037 continue;
9038 if (V.getOpcode() == ISD::BITCAST &&
9039 V->getOperand(0).getValueType() == MVT::i32)
9040 // Fold obvious case.
9041 V = V.getOperand(0);
9042 else {
Jim Grosbach1a597112014-04-03 23:43:18 +00009043 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009044 // Make the DAGCombiner fold the bitcasts.
9045 DCI.AddToWorklist(V.getNode());
9046 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009047 SDValue LaneIdx = DAG.getConstant(Idx, dl, MVT::i32);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009048 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
9049 }
9050 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
9051 // Make the DAGCombiner fold the bitcasts.
9052 DCI.AddToWorklist(Vec.getNode());
9053 return Vec;
9054}
9055
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009056/// PerformInsertEltCombine - Target-specific dag combine xforms for
9057/// ISD::INSERT_VECTOR_ELT.
9058static SDValue PerformInsertEltCombine(SDNode *N,
9059 TargetLowering::DAGCombinerInfo &DCI) {
9060 // Bitcast an i64 load inserted into a vector to f64.
9061 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9062 EVT VT = N->getValueType(0);
9063 SDNode *Elt = N->getOperand(1).getNode();
9064 if (VT.getVectorElementType() != MVT::i64 ||
9065 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
9066 return SDValue();
9067
9068 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009069 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009070 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9071 VT.getVectorNumElements());
9072 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
9073 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
9074 // Make the DAGCombiner fold the bitcasts.
9075 DCI.AddToWorklist(Vec.getNode());
9076 DCI.AddToWorklist(V.getNode());
9077 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
9078 Vec, V, N->getOperand(2));
9079 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00009080}
9081
Bob Wilsonc7334a12010-10-27 20:38:28 +00009082/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
9083/// ISD::VECTOR_SHUFFLE.
9084static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
9085 // The LLVM shufflevector instruction does not require the shuffle mask
9086 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
9087 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
9088 // operands do not match the mask length, they are extended by concatenating
9089 // them with undef vectors. That is probably the right thing for other
9090 // targets, but for NEON it is better to concatenate two double-register
9091 // size vector operands into a single quad-register size vector. Do that
9092 // transformation here:
9093 // shuffle(concat(v1, undef), concat(v2, undef)) ->
9094 // shuffle(concat(v1, v2), undef)
9095 SDValue Op0 = N->getOperand(0);
9096 SDValue Op1 = N->getOperand(1);
9097 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
9098 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
9099 Op0.getNumOperands() != 2 ||
9100 Op1.getNumOperands() != 2)
9101 return SDValue();
9102 SDValue Concat0Op1 = Op0.getOperand(1);
9103 SDValue Concat1Op1 = Op1.getOperand(1);
9104 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
9105 Concat1Op1.getOpcode() != ISD::UNDEF)
9106 return SDValue();
9107 // Skip the transformation if any of the types are illegal.
9108 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9109 EVT VT = N->getValueType(0);
9110 if (!TLI.isTypeLegal(VT) ||
9111 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
9112 !TLI.isTypeLegal(Concat1Op1.getValueType()))
9113 return SDValue();
9114
Andrew Trickef9de2a2013-05-25 02:42:55 +00009115 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009116 Op0.getOperand(0), Op1.getOperand(0));
9117 // Translate the shuffle mask.
9118 SmallVector<int, 16> NewMask;
9119 unsigned NumElts = VT.getVectorNumElements();
9120 unsigned HalfElts = NumElts/2;
9121 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
9122 for (unsigned n = 0; n < NumElts; ++n) {
9123 int MaskElt = SVN->getMaskElt(n);
9124 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00009125 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00009126 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00009127 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00009128 NewElt = HalfElts + MaskElt - NumElts;
9129 NewMask.push_back(NewElt);
9130 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009131 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009132 DAG.getUNDEF(VT), NewMask.data());
9133}
9134
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009135/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP,
9136/// NEON load/store intrinsics, and generic vector load/stores, to merge
9137/// base address updates.
9138/// For generic load/stores, the memory type is assumed to be a vector.
9139/// The caller is assumed to have checked legality.
Bob Wilson06fce872011-02-07 17:43:21 +00009140static SDValue CombineBaseUpdate(SDNode *N,
9141 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson06fce872011-02-07 17:43:21 +00009142 SelectionDAG &DAG = DCI.DAG;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009143 const bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
9144 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009145 const bool isStore = N->getOpcode() == ISD::STORE;
9146 const unsigned AddrOpIdx = ((isIntrinsic || isStore) ? 2 : 1);
Bob Wilson06fce872011-02-07 17:43:21 +00009147 SDValue Addr = N->getOperand(AddrOpIdx);
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009148 MemSDNode *MemN = cast<MemSDNode>(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009149 SDLoc dl(N);
Bob Wilson06fce872011-02-07 17:43:21 +00009150
9151 // Search for a use of the address operand that is an increment.
9152 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
9153 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
9154 SDNode *User = *UI;
9155 if (User->getOpcode() != ISD::ADD ||
9156 UI.getUse().getResNo() != Addr.getResNo())
9157 continue;
9158
9159 // Check that the add is independent of the load/store. Otherwise, folding
9160 // it would create a cycle.
9161 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
9162 continue;
9163
9164 // Find the new opcode for the updating load/store.
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009165 bool isLoadOp = true;
Bob Wilson06fce872011-02-07 17:43:21 +00009166 bool isLaneOp = false;
9167 unsigned NewOpc = 0;
9168 unsigned NumVecs = 0;
9169 if (isIntrinsic) {
9170 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
9171 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00009172 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009173 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
9174 NumVecs = 1; break;
9175 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
9176 NumVecs = 2; break;
9177 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
9178 NumVecs = 3; break;
9179 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
9180 NumVecs = 4; break;
9181 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
9182 NumVecs = 2; isLaneOp = true; break;
9183 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
9184 NumVecs = 3; isLaneOp = true; break;
9185 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
9186 NumVecs = 4; isLaneOp = true; break;
9187 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009188 NumVecs = 1; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009189 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009190 NumVecs = 2; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009191 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009192 NumVecs = 3; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009193 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009194 NumVecs = 4; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009195 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009196 NumVecs = 2; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009197 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009198 NumVecs = 3; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009199 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009200 NumVecs = 4; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009201 }
9202 } else {
9203 isLaneOp = true;
9204 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00009205 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009206 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
9207 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
9208 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009209 case ISD::LOAD: NewOpc = ARMISD::VLD1_UPD;
9210 NumVecs = 1; isLaneOp = false; break;
9211 case ISD::STORE: NewOpc = ARMISD::VST1_UPD;
9212 NumVecs = 1; isLaneOp = false; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009213 }
9214 }
9215
9216 // Find the size of memory referenced by the load/store.
9217 EVT VecTy;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009218 if (isLoadOp) {
Bob Wilson06fce872011-02-07 17:43:21 +00009219 VecTy = N->getValueType(0);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009220 } else if (isIntrinsic) {
Renato Golin2a5c0a52015-02-04 10:11:59 +00009221 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009222 } else {
9223 assert(isStore && "Node has to be a load, a store, or an intrinsic!");
9224 VecTy = N->getOperand(1).getValueType();
9225 }
9226
Bob Wilson06fce872011-02-07 17:43:21 +00009227 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
9228 if (isLaneOp)
9229 NumBytes /= VecTy.getVectorNumElements();
9230
9231 // If the increment is a constant, it must match the memory ref size.
9232 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
9233 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
9234 uint64_t IncVal = CInc->getZExtValue();
9235 if (IncVal != NumBytes)
9236 continue;
9237 } else if (NumBytes >= 3 * 16) {
9238 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
9239 // separate instructions that make it harder to use a non-constant update.
9240 continue;
9241 }
9242
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009243 // OK, we found an ADD we can fold into the base update.
9244 // Now, create a _UPD node, taking care of not breaking alignment.
9245
9246 EVT AlignedVecTy = VecTy;
9247 unsigned Alignment = MemN->getAlignment();
9248
9249 // If this is a less-than-standard-aligned load/store, change the type to
9250 // match the standard alignment.
9251 // The alignment is overlooked when selecting _UPD variants; and it's
9252 // easier to introduce bitcasts here than fix that.
9253 // There are 3 ways to get to this base-update combine:
9254 // - intrinsics: they are assumed to be properly aligned (to the standard
9255 // alignment of the memory type), so we don't need to do anything.
9256 // - ARMISD::VLDx nodes: they are only generated from the aforementioned
9257 // intrinsics, so, likewise, there's nothing to do.
9258 // - generic load/store instructions: the alignment is specified as an
9259 // explicit operand, rather than implicitly as the standard alignment
9260 // of the memory type (like the intrisics). We need to change the
9261 // memory type to match the explicit alignment. That way, we don't
9262 // generate non-standard-aligned ARMISD::VLDx nodes.
9263 if (isa<LSBaseSDNode>(N)) {
9264 if (Alignment == 0)
9265 Alignment = 1;
9266 if (Alignment < VecTy.getScalarSizeInBits() / 8) {
9267 MVT EltTy = MVT::getIntegerVT(Alignment * 8);
9268 assert(NumVecs == 1 && "Unexpected multi-element generic load/store.");
9269 assert(!isLaneOp && "Unexpected generic load/store lane.");
9270 unsigned NumElts = NumBytes / (EltTy.getSizeInBits() / 8);
9271 AlignedVecTy = MVT::getVectorVT(EltTy, NumElts);
9272 }
9273 // Don't set an explicit alignment on regular load/stores that we want
9274 // to transform to VLD/VST 1_UPD nodes.
9275 // This matches the behavior of regular load/stores, which only get an
9276 // explicit alignment if the MMO alignment is larger than the standard
9277 // alignment of the memory type.
9278 // Intrinsics, however, always get an explicit alignment, set to the
9279 // alignment of the MMO.
9280 Alignment = 1;
9281 }
9282
Bob Wilson06fce872011-02-07 17:43:21 +00009283 // Create the new updating load/store node.
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009284 // First, create an SDVTList for the new updating node's results.
Bob Wilson06fce872011-02-07 17:43:21 +00009285 EVT Tys[6];
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009286 unsigned NumResultVecs = (isLoadOp ? NumVecs : 0);
Bob Wilson06fce872011-02-07 17:43:21 +00009287 unsigned n;
9288 for (n = 0; n < NumResultVecs; ++n)
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009289 Tys[n] = AlignedVecTy;
Bob Wilson06fce872011-02-07 17:43:21 +00009290 Tys[n++] = MVT::i32;
9291 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00009292 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumResultVecs+2));
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009293
9294 // Then, gather the new node's operands.
Bob Wilson06fce872011-02-07 17:43:21 +00009295 SmallVector<SDValue, 8> Ops;
9296 Ops.push_back(N->getOperand(0)); // incoming chain
9297 Ops.push_back(N->getOperand(AddrOpIdx));
9298 Ops.push_back(Inc);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009299
9300 if (StoreSDNode *StN = dyn_cast<StoreSDNode>(N)) {
9301 // Try to match the intrinsic's signature
9302 Ops.push_back(StN->getValue());
9303 } else {
9304 // Loads (and of course intrinsics) match the intrinsics' signature,
9305 // so just add all but the alignment operand.
9306 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands() - 1; ++i)
9307 Ops.push_back(N->getOperand(i));
9308 }
9309
9310 // For all node types, the alignment operand is always the last one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009311 Ops.push_back(DAG.getConstant(Alignment, dl, MVT::i32));
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009312
9313 // If this is a non-standard-aligned STORE, the penultimate operand is the
9314 // stored value. Bitcast it to the aligned type.
9315 if (AlignedVecTy != VecTy && N->getOpcode() == ISD::STORE) {
9316 SDValue &StVal = Ops[Ops.size()-2];
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009317 StVal = DAG.getNode(ISD::BITCAST, dl, AlignedVecTy, StVal);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009318 }
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009319
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009320 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, dl, SDTys,
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009321 Ops, AlignedVecTy,
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009322 MemN->getMemOperand());
Bob Wilson06fce872011-02-07 17:43:21 +00009323
9324 // Update the uses.
Ahmed Bougacha4c2b0782015-02-19 23:13:10 +00009325 SmallVector<SDValue, 5> NewResults;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009326 for (unsigned i = 0; i < NumResultVecs; ++i)
Bob Wilson06fce872011-02-07 17:43:21 +00009327 NewResults.push_back(SDValue(UpdN.getNode(), i));
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009328
9329 // If this is an non-standard-aligned LOAD, the first result is the loaded
9330 // value. Bitcast it to the expected result type.
9331 if (AlignedVecTy != VecTy && N->getOpcode() == ISD::LOAD) {
9332 SDValue &LdVal = NewResults[0];
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009333 LdVal = DAG.getNode(ISD::BITCAST, dl, VecTy, LdVal);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009334 }
9335
Bob Wilson06fce872011-02-07 17:43:21 +00009336 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
9337 DCI.CombineTo(N, NewResults);
9338 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
9339
9340 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00009341 }
Bob Wilson06fce872011-02-07 17:43:21 +00009342 return SDValue();
9343}
9344
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009345static SDValue PerformVLDCombine(SDNode *N,
9346 TargetLowering::DAGCombinerInfo &DCI) {
9347 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9348 return SDValue();
9349
9350 return CombineBaseUpdate(N, DCI);
9351}
9352
Bob Wilson2d790df2010-11-28 06:51:26 +00009353/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
9354/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
9355/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
9356/// return true.
9357static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9358 SelectionDAG &DAG = DCI.DAG;
9359 EVT VT = N->getValueType(0);
9360 // vldN-dup instructions only support 64-bit vectors for N > 1.
9361 if (!VT.is64BitVector())
9362 return false;
9363
9364 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
9365 SDNode *VLD = N->getOperand(0).getNode();
9366 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
9367 return false;
9368 unsigned NumVecs = 0;
9369 unsigned NewOpc = 0;
9370 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
9371 if (IntNo == Intrinsic::arm_neon_vld2lane) {
9372 NumVecs = 2;
9373 NewOpc = ARMISD::VLD2DUP;
9374 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9375 NumVecs = 3;
9376 NewOpc = ARMISD::VLD3DUP;
9377 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9378 NumVecs = 4;
9379 NewOpc = ARMISD::VLD4DUP;
9380 } else {
9381 return false;
9382 }
9383
9384 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9385 // numbers match the load.
9386 unsigned VLDLaneNo =
9387 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9388 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9389 UI != UE; ++UI) {
9390 // Ignore uses of the chain result.
9391 if (UI.getUse().getResNo() == NumVecs)
9392 continue;
9393 SDNode *User = *UI;
9394 if (User->getOpcode() != ARMISD::VDUPLANE ||
9395 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9396 return false;
9397 }
9398
9399 // Create the vldN-dup node.
9400 EVT Tys[5];
9401 unsigned n;
9402 for (n = 0; n < NumVecs; ++n)
9403 Tys[n] = VT;
9404 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00009405 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumVecs+1));
Bob Wilson2d790df2010-11-28 06:51:26 +00009406 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9407 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009408 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00009409 Ops, VLDMemInt->getMemoryVT(),
Bob Wilson2d790df2010-11-28 06:51:26 +00009410 VLDMemInt->getMemOperand());
9411
9412 // Update the uses.
9413 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9414 UI != UE; ++UI) {
9415 unsigned ResNo = UI.getUse().getResNo();
9416 // Ignore uses of the chain result.
9417 if (ResNo == NumVecs)
9418 continue;
9419 SDNode *User = *UI;
9420 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9421 }
9422
9423 // Now the vldN-lane intrinsic is dead except for its chain result.
9424 // Update uses of the chain.
9425 std::vector<SDValue> VLDDupResults;
9426 for (unsigned n = 0; n < NumVecs; ++n)
9427 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9428 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9429 DCI.CombineTo(VLD, VLDDupResults);
9430
9431 return true;
9432}
9433
Bob Wilson103a0dc2010-07-14 01:22:12 +00009434/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9435/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009436static SDValue PerformVDUPLANECombine(SDNode *N,
9437 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009438 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009439
Bob Wilson2d790df2010-11-28 06:51:26 +00009440 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9441 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9442 if (CombineVLDDUP(N, DCI))
9443 return SDValue(N, 0);
9444
9445 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9446 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009447 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009448 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009449 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009450 return SDValue();
9451
9452 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9453 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9454 // The canonical VMOV for a zero vector uses a 32-bit element size.
9455 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9456 unsigned EltBits;
9457 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9458 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009459 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009460 if (EltSize > VT.getVectorElementType().getSizeInBits())
9461 return SDValue();
9462
Andrew Trickef9de2a2013-05-25 02:42:55 +00009463 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009464}
9465
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009466static SDValue PerformLOADCombine(SDNode *N,
9467 TargetLowering::DAGCombinerInfo &DCI) {
9468 EVT VT = N->getValueType(0);
9469
9470 // If this is a legal vector load, try to combine it into a VLD1_UPD.
9471 if (ISD::isNormalLoad(N) && VT.isVector() &&
9472 DCI.DAG.getTargetLoweringInfo().isTypeLegal(VT))
9473 return CombineBaseUpdate(N, DCI);
9474
9475 return SDValue();
9476}
9477
Ahmed Bougacha23167462014-12-09 21:26:53 +00009478/// PerformSTORECombine - Target-specific dag combine xforms for
9479/// ISD::STORE.
9480static SDValue PerformSTORECombine(SDNode *N,
9481 TargetLowering::DAGCombinerInfo &DCI) {
9482 StoreSDNode *St = cast<StoreSDNode>(N);
9483 if (St->isVolatile())
9484 return SDValue();
9485
9486 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
9487 // pack all of the elements in one place. Next, store to memory in fewer
9488 // chunks.
9489 SDValue StVal = St->getValue();
9490 EVT VT = StVal.getValueType();
9491 if (St->isTruncatingStore() && VT.isVector()) {
9492 SelectionDAG &DAG = DCI.DAG;
9493 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9494 EVT StVT = St->getMemoryVT();
9495 unsigned NumElems = VT.getVectorNumElements();
9496 assert(StVT != VT && "Cannot truncate to the same type");
9497 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
9498 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
9499
9500 // From, To sizes and ElemCount must be pow of two
9501 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
9502
9503 // We are going to use the original vector elt for storing.
9504 // Accumulated smaller vector elements must be a multiple of the store size.
9505 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
9506
9507 unsigned SizeRatio = FromEltSz / ToEltSz;
9508 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
9509
9510 // Create a type on which we perform the shuffle.
9511 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
9512 NumElems*SizeRatio);
9513 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
9514
9515 SDLoc DL(St);
9516 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
9517 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
9518 for (unsigned i = 0; i < NumElems; ++i)
Mehdi Aminiffc14022015-07-08 01:00:38 +00009519 ShuffleVec[i] = DAG.getDataLayout().isBigEndian()
9520 ? (i + 1) * SizeRatio - 1
9521 : i * SizeRatio;
Ahmed Bougacha23167462014-12-09 21:26:53 +00009522
9523 // Can't shuffle using an illegal type.
9524 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
9525
9526 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
9527 DAG.getUNDEF(WideVec.getValueType()),
9528 ShuffleVec.data());
9529 // At this point all of the data is stored at the bottom of the
9530 // register. We now need to save it to mem.
9531
9532 // Find the largest store unit
9533 MVT StoreType = MVT::i8;
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +00009534 for (MVT Tp : MVT::integer_valuetypes()) {
Ahmed Bougacha23167462014-12-09 21:26:53 +00009535 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
9536 StoreType = Tp;
9537 }
9538 // Didn't find a legal store type.
9539 if (!TLI.isTypeLegal(StoreType))
9540 return SDValue();
9541
9542 // Bitcast the original vector into a vector of store-size units
9543 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
9544 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
9545 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
9546 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
9547 SmallVector<SDValue, 8> Chains;
Mehdi Amini44ede332015-07-09 02:09:04 +00009548 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits() / 8, DL,
9549 TLI.getPointerTy(DAG.getDataLayout()));
Ahmed Bougacha23167462014-12-09 21:26:53 +00009550 SDValue BasePtr = St->getBasePtr();
9551
9552 // Perform one or more big stores into memory.
9553 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
9554 for (unsigned I = 0; I < E; I++) {
9555 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
9556 StoreType, ShuffWide,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009557 DAG.getIntPtrConstant(I, DL));
Ahmed Bougacha23167462014-12-09 21:26:53 +00009558 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
9559 St->getPointerInfo(), St->isVolatile(),
9560 St->isNonTemporal(), St->getAlignment());
9561 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
9562 Increment);
9563 Chains.push_back(Ch);
9564 }
9565 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
9566 }
9567
9568 if (!ISD::isNormalStore(St))
9569 return SDValue();
9570
9571 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
9572 // ARM stores of arguments in the same cache line.
9573 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
9574 StVal.getNode()->hasOneUse()) {
9575 SelectionDAG &DAG = DCI.DAG;
Mehdi Aminiffc14022015-07-08 01:00:38 +00009576 bool isBigEndian = DAG.getDataLayout().isBigEndian();
Ahmed Bougacha23167462014-12-09 21:26:53 +00009577 SDLoc DL(St);
9578 SDValue BasePtr = St->getBasePtr();
9579 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
9580 StVal.getNode()->getOperand(isBigEndian ? 1 : 0 ),
9581 BasePtr, St->getPointerInfo(), St->isVolatile(),
9582 St->isNonTemporal(), St->getAlignment());
9583
9584 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009585 DAG.getConstant(4, DL, MVT::i32));
Ahmed Bougacha23167462014-12-09 21:26:53 +00009586 return DAG.getStore(NewST1.getValue(0), DL,
9587 StVal.getNode()->getOperand(isBigEndian ? 0 : 1),
9588 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
9589 St->isNonTemporal(),
9590 std::min(4U, St->getAlignment() / 2));
9591 }
9592
9593 if (StVal.getValueType() == MVT::i64 &&
9594 StVal.getNode()->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9595
9596 // Bitcast an i64 store extracted from a vector to f64.
9597 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9598 SelectionDAG &DAG = DCI.DAG;
9599 SDLoc dl(StVal);
9600 SDValue IntVec = StVal.getOperand(0);
9601 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9602 IntVec.getValueType().getVectorNumElements());
9603 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
9604 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
9605 Vec, StVal.getOperand(1));
9606 dl = SDLoc(N);
9607 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
9608 // Make the DAGCombiner fold the bitcasts.
9609 DCI.AddToWorklist(Vec.getNode());
9610 DCI.AddToWorklist(ExtElt.getNode());
9611 DCI.AddToWorklist(V.getNode());
9612 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
9613 St->getPointerInfo(), St->isVolatile(),
9614 St->isNonTemporal(), St->getAlignment(),
9615 St->getAAInfo());
9616 }
9617
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009618 // If this is a legal vector store, try to combine it into a VST1_UPD.
9619 if (ISD::isNormalStore(N) && VT.isVector() &&
9620 DCI.DAG.getTargetLoweringInfo().isTypeLegal(VT))
9621 return CombineBaseUpdate(N, DCI);
9622
Ahmed Bougacha23167462014-12-09 21:26:53 +00009623 return SDValue();
9624}
9625
Eric Christopher1b8b94192011-06-29 21:10:36 +00009626// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00009627// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9628static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9629{
Chad Rosier6b610b32011-06-28 17:26:57 +00009630 integerPart cN;
9631 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009632 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9633 I != E; I++) {
9634 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9635 if (!C)
9636 return false;
9637
Eric Christopher1b8b94192011-06-29 21:10:36 +00009638 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009639 APFloat APF = C->getValueAPF();
9640 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9641 != APFloat::opOK || !isExact)
9642 return false;
9643
9644 c0 = (I == 0) ? cN : c0;
9645 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9646 return false;
9647 }
9648 C = c0;
9649 return true;
9650}
9651
9652/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9653/// can replace combinations of VMUL and VCVT (floating-point to integer)
9654/// when the VMUL has a constant operand that is a power of 2.
9655///
9656/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9657/// vmul.f32 d16, d17, d16
9658/// vcvt.s32.f32 d16, d16
9659/// becomes:
9660/// vcvt.s32.f32 d16, d16, #3
9661static SDValue PerformVCVTCombine(SDNode *N,
9662 TargetLowering::DAGCombinerInfo &DCI,
9663 const ARMSubtarget *Subtarget) {
9664 SelectionDAG &DAG = DCI.DAG;
9665 SDValue Op = N->getOperand(0);
9666
9667 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9668 Op.getOpcode() != ISD::FMUL)
9669 return SDValue();
9670
9671 uint64_t C;
9672 SDValue N0 = Op->getOperand(0);
9673 SDValue ConstVec = Op->getOperand(1);
9674 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9675
Eric Christopher1b8b94192011-06-29 21:10:36 +00009676 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00009677 !isConstVecPow2(ConstVec, isSigned, C))
9678 return SDValue();
9679
Tim Northover7cbc2152013-06-28 15:29:25 +00009680 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
9681 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
Bradley Smithececb7f2014-12-16 10:59:27 +00009682 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9683 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32 ||
9684 NumLanes > 4) {
Tim Northover7cbc2152013-06-28 15:29:25 +00009685 // These instructions only exist converting from f32 to i32. We can handle
9686 // smaller integers by generating an extra truncate, but larger ones would
Bradley Smithececb7f2014-12-16 10:59:27 +00009687 // be lossy. We also can't handle more then 4 lanes, since these intructions
9688 // only support v2i32/v4i32 types.
Tim Northover7cbc2152013-06-28 15:29:25 +00009689 return SDValue();
9690 }
9691
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009692 SDLoc dl(N);
Chad Rosierfa8d8932011-06-24 19:23:04 +00009693 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9694 Intrinsic::arm_neon_vcvtfp2fxu;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009695 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl,
Tim Northover7cbc2152013-06-28 15:29:25 +00009696 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009697 DAG.getConstant(IntrinsicOpcode, dl, MVT::i32),
9698 N0,
9699 DAG.getConstant(Log2_64(C), dl, MVT::i32));
Tim Northover7cbc2152013-06-28 15:29:25 +00009700
9701 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009702 FixConv = DAG.getNode(ISD::TRUNCATE, dl, N->getValueType(0), FixConv);
Tim Northover7cbc2152013-06-28 15:29:25 +00009703
9704 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009705}
9706
9707/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9708/// can replace combinations of VCVT (integer to floating-point) and VDIV
9709/// when the VDIV has a constant operand that is a power of 2.
9710///
9711/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9712/// vcvt.f32.s32 d16, d16
9713/// vdiv.f32 d16, d17, d16
9714/// becomes:
9715/// vcvt.f32.s32 d16, d16, #3
9716static SDValue PerformVDIVCombine(SDNode *N,
9717 TargetLowering::DAGCombinerInfo &DCI,
9718 const ARMSubtarget *Subtarget) {
9719 SelectionDAG &DAG = DCI.DAG;
9720 SDValue Op = N->getOperand(0);
9721 unsigned OpOpcode = Op.getNode()->getOpcode();
9722
9723 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9724 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9725 return SDValue();
9726
9727 uint64_t C;
9728 SDValue ConstVec = N->getOperand(1);
9729 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9730
9731 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9732 !isConstVecPow2(ConstVec, isSigned, C))
9733 return SDValue();
9734
Tim Northover7cbc2152013-06-28 15:29:25 +00009735 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
9736 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
9737 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9738 // These instructions only exist converting from i32 to f32. We can handle
9739 // smaller integers by generating an extra extend, but larger ones would
9740 // be lossy.
9741 return SDValue();
9742 }
9743
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009744 SDLoc dl(N);
Tim Northover7cbc2152013-06-28 15:29:25 +00009745 SDValue ConvInput = Op.getOperand(0);
9746 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9747 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9748 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009749 dl, NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
Tim Northover7cbc2152013-06-28 15:29:25 +00009750 ConvInput);
9751
Eric Christopher1b8b94192011-06-29 21:10:36 +00009752 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00009753 Intrinsic::arm_neon_vcvtfxu2fp;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009754 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl,
Chad Rosierfa8d8932011-06-24 19:23:04 +00009755 Op.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009756 DAG.getConstant(IntrinsicOpcode, dl, MVT::i32),
9757 ConvInput, DAG.getConstant(Log2_64(C), dl, MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00009758}
9759
9760/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00009761/// operand of a vector shift operation, where all the elements of the
9762/// build_vector must have the same constant integer value.
9763static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9764 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00009765 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00009766 Op = Op.getOperand(0);
9767 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9768 APInt SplatBits, SplatUndef;
9769 unsigned SplatBitSize;
9770 bool HasAnyUndefs;
9771 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9772 HasAnyUndefs, ElementBits) ||
9773 SplatBitSize > ElementBits)
9774 return false;
9775 Cnt = SplatBits.getSExtValue();
9776 return true;
9777}
9778
9779/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9780/// operand of a vector shift left operation. That value must be in the range:
9781/// 0 <= Value < ElementBits for a left shift; or
9782/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009783static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009784 assert(VT.isVector() && "vector shift count is not a vector type");
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009785 int64_t ElementBits = VT.getVectorElementType().getSizeInBits();
Bob Wilson2e076c42009-06-22 23:27:02 +00009786 if (! getVShiftImm(Op, ElementBits, Cnt))
9787 return false;
9788 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9789}
9790
9791/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9792/// operand of a vector shift right operation. For a shift opcode, the value
9793/// is positive, but for an intrinsic the value count must be negative. The
9794/// absolute value must be in the range:
9795/// 1 <= |Value| <= ElementBits for a right shift; or
9796/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009797static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00009798 int64_t &Cnt) {
9799 assert(VT.isVector() && "vector shift count is not a vector type");
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009800 int64_t ElementBits = VT.getVectorElementType().getSizeInBits();
Bob Wilson2e076c42009-06-22 23:27:02 +00009801 if (! getVShiftImm(Op, ElementBits, Cnt))
9802 return false;
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009803 if (!isIntrinsic)
9804 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9805 if (Cnt >= -(isNarrow ? ElementBits/2 : ElementBits) && Cnt <= -1) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009806 Cnt = -Cnt;
Luke Cheesemanb5c627a2015-07-24 09:31:48 +00009807 return true;
9808 }
9809 return false;
Bob Wilson2e076c42009-06-22 23:27:02 +00009810}
9811
9812/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9813static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9814 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9815 switch (IntNo) {
9816 default:
9817 // Don't do anything for most intrinsics.
9818 break;
9819
James Molloya6702e22015-07-17 17:10:55 +00009820 case Intrinsic::arm_neon_vabds:
9821 if (!N->getValueType(0).isInteger())
9822 return SDValue();
9823 return DAG.getNode(ISD::SABSDIFF, SDLoc(N), N->getValueType(0),
9824 N->getOperand(1), N->getOperand(2));
9825 case Intrinsic::arm_neon_vabdu:
9826 return DAG.getNode(ISD::UABSDIFF, SDLoc(N), N->getValueType(0),
9827 N->getOperand(1), N->getOperand(2));
9828
Bob Wilson2e076c42009-06-22 23:27:02 +00009829 // Vector shifts: check for immediate versions and lower them.
9830 // Note: This is done during DAG combining instead of DAG legalizing because
9831 // the build_vectors for 64-bit vector element shift counts are generally
9832 // not legal, and it is hard to see their values after they get legalized to
9833 // loads from a constant pool.
9834 case Intrinsic::arm_neon_vshifts:
9835 case Intrinsic::arm_neon_vshiftu:
Bob Wilson2e076c42009-06-22 23:27:02 +00009836 case Intrinsic::arm_neon_vrshifts:
9837 case Intrinsic::arm_neon_vrshiftu:
9838 case Intrinsic::arm_neon_vrshiftn:
9839 case Intrinsic::arm_neon_vqshifts:
9840 case Intrinsic::arm_neon_vqshiftu:
9841 case Intrinsic::arm_neon_vqshiftsu:
9842 case Intrinsic::arm_neon_vqshiftns:
9843 case Intrinsic::arm_neon_vqshiftnu:
9844 case Intrinsic::arm_neon_vqshiftnsu:
9845 case Intrinsic::arm_neon_vqrshiftns:
9846 case Intrinsic::arm_neon_vqrshiftnu:
9847 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009848 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009849 int64_t Cnt;
9850 unsigned VShiftOpc = 0;
9851
9852 switch (IntNo) {
9853 case Intrinsic::arm_neon_vshifts:
9854 case Intrinsic::arm_neon_vshiftu:
9855 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9856 VShiftOpc = ARMISD::VSHL;
9857 break;
9858 }
9859 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9860 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9861 ARMISD::VSHRs : ARMISD::VSHRu);
9862 break;
9863 }
9864 return SDValue();
9865
Bob Wilson2e076c42009-06-22 23:27:02 +00009866 case Intrinsic::arm_neon_vrshifts:
9867 case Intrinsic::arm_neon_vrshiftu:
9868 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9869 break;
9870 return SDValue();
9871
9872 case Intrinsic::arm_neon_vqshifts:
9873 case Intrinsic::arm_neon_vqshiftu:
9874 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9875 break;
9876 return SDValue();
9877
9878 case Intrinsic::arm_neon_vqshiftsu:
9879 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9880 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009881 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009882
Bob Wilson2e076c42009-06-22 23:27:02 +00009883 case Intrinsic::arm_neon_vrshiftn:
9884 case Intrinsic::arm_neon_vqshiftns:
9885 case Intrinsic::arm_neon_vqshiftnu:
9886 case Intrinsic::arm_neon_vqshiftnsu:
9887 case Intrinsic::arm_neon_vqrshiftns:
9888 case Intrinsic::arm_neon_vqrshiftnu:
9889 case Intrinsic::arm_neon_vqrshiftnsu:
9890 // Narrowing shifts require an immediate right shift.
9891 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9892 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009893 llvm_unreachable("invalid shift count for narrowing vector shift "
9894 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009895
9896 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009897 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009898 }
9899
9900 switch (IntNo) {
9901 case Intrinsic::arm_neon_vshifts:
9902 case Intrinsic::arm_neon_vshiftu:
9903 // Opcode already set above.
9904 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00009905 case Intrinsic::arm_neon_vrshifts:
9906 VShiftOpc = ARMISD::VRSHRs; break;
9907 case Intrinsic::arm_neon_vrshiftu:
9908 VShiftOpc = ARMISD::VRSHRu; break;
9909 case Intrinsic::arm_neon_vrshiftn:
9910 VShiftOpc = ARMISD::VRSHRN; break;
9911 case Intrinsic::arm_neon_vqshifts:
9912 VShiftOpc = ARMISD::VQSHLs; break;
9913 case Intrinsic::arm_neon_vqshiftu:
9914 VShiftOpc = ARMISD::VQSHLu; break;
9915 case Intrinsic::arm_neon_vqshiftsu:
9916 VShiftOpc = ARMISD::VQSHLsu; break;
9917 case Intrinsic::arm_neon_vqshiftns:
9918 VShiftOpc = ARMISD::VQSHRNs; break;
9919 case Intrinsic::arm_neon_vqshiftnu:
9920 VShiftOpc = ARMISD::VQSHRNu; break;
9921 case Intrinsic::arm_neon_vqshiftnsu:
9922 VShiftOpc = ARMISD::VQSHRNsu; break;
9923 case Intrinsic::arm_neon_vqrshiftns:
9924 VShiftOpc = ARMISD::VQRSHRNs; break;
9925 case Intrinsic::arm_neon_vqrshiftnu:
9926 VShiftOpc = ARMISD::VQRSHRNu; break;
9927 case Intrinsic::arm_neon_vqrshiftnsu:
9928 VShiftOpc = ARMISD::VQRSHRNsu; break;
9929 }
9930
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009931 SDLoc dl(N);
9932 return DAG.getNode(VShiftOpc, dl, N->getValueType(0),
9933 N->getOperand(1), DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009934 }
9935
9936 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009937 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009938 int64_t Cnt;
9939 unsigned VShiftOpc = 0;
9940
9941 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9942 VShiftOpc = ARMISD::VSLI;
9943 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9944 VShiftOpc = ARMISD::VSRI;
9945 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009946 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009947 }
9948
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009949 SDLoc dl(N);
9950 return DAG.getNode(VShiftOpc, dl, N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009951 N->getOperand(1), N->getOperand(2),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009952 DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009953 }
9954
9955 case Intrinsic::arm_neon_vqrshifts:
9956 case Intrinsic::arm_neon_vqrshiftu:
9957 // No immediate versions of these to check for.
9958 break;
9959 }
9960
9961 return SDValue();
9962}
9963
9964/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9965/// lowers them. As with the vector shift intrinsics, this is done during DAG
9966/// combining instead of DAG legalizing because the build_vectors for 64-bit
9967/// vector element shift counts are generally not legal, and it is hard to see
9968/// their values after they get legalized to loads from a constant pool.
9969static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9970 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009971 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +00009972 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9973 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9974 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9975 SDValue N1 = N->getOperand(1);
9976 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9977 SDValue N0 = N->getOperand(0);
9978 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9979 DAG.MaskedValueIsZero(N0.getOperand(0),
9980 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009981 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +00009982 }
9983 }
Bob Wilson2e076c42009-06-22 23:27:02 +00009984
9985 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +00009986 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9987 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +00009988 return SDValue();
9989
9990 assert(ST->hasNEON() && "unexpected vector shift");
9991 int64_t Cnt;
9992
9993 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009994 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009995
9996 case ISD::SHL:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009997 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt)) {
9998 SDLoc dl(N);
9999 return DAG.getNode(ARMISD::VSHL, dl, VT, N->getOperand(0),
10000 DAG.getConstant(Cnt, dl, MVT::i32));
10001 }
Bob Wilson2e076c42009-06-22 23:27:02 +000010002 break;
10003
10004 case ISD::SRA:
10005 case ISD::SRL:
10006 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
10007 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
10008 ARMISD::VSHRs : ARMISD::VSHRu);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010009 SDLoc dl(N);
10010 return DAG.getNode(VShiftOpc, dl, VT, N->getOperand(0),
10011 DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +000010012 }
10013 }
10014 return SDValue();
10015}
10016
10017/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
10018/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
10019static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
10020 const ARMSubtarget *ST) {
10021 SDValue N0 = N->getOperand(0);
10022
10023 // Check for sign- and zero-extensions of vector extract operations of 8-
10024 // and 16-bit vector elements. NEON supports these directly. They are
10025 // handled during DAG combining because type legalization will promote them
10026 // to 32-bit types and it is messy to recognize the operations after that.
10027 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
10028 SDValue Vec = N0.getOperand(0);
10029 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +000010030 EVT VT = N->getValueType(0);
10031 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +000010032 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10033
Owen Anderson9f944592009-08-11 20:47:22 +000010034 if (VT == MVT::i32 &&
10035 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +000010036 TLI.isTypeLegal(Vec.getValueType()) &&
10037 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +000010038
10039 unsigned Opc = 0;
10040 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010041 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +000010042 case ISD::SIGN_EXTEND:
10043 Opc = ARMISD::VGETLANEs;
10044 break;
10045 case ISD::ZERO_EXTEND:
10046 case ISD::ANY_EXTEND:
10047 Opc = ARMISD::VGETLANEu;
10048 break;
10049 }
Andrew Trickef9de2a2013-05-25 02:42:55 +000010050 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +000010051 }
10052 }
10053
10054 return SDValue();
10055}
10056
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010057/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
10058/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
10059static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
10060 const ARMSubtarget *ST) {
10061 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng55f0c6b2010-07-15 22:07:12 +000010062 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010063 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
10064 // a NaN; only do the transformation when it matches that behavior.
10065
10066 // For now only do this when using NEON for FP operations; if using VFP, it
10067 // is not obvious that the benefit outweighs the cost of switching to the
10068 // NEON pipeline.
10069 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
10070 N->getValueType(0) != MVT::f32)
10071 return SDValue();
10072
10073 SDValue CondLHS = N->getOperand(0);
10074 SDValue CondRHS = N->getOperand(1);
10075 SDValue LHS = N->getOperand(2);
10076 SDValue RHS = N->getOperand(3);
10077 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
10078
10079 unsigned Opcode = 0;
10080 bool IsReversed;
Bob Wilsonba8ac742010-02-24 22:15:53 +000010081 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010082 IsReversed = false; // x CC y ? x : y
Bob Wilsonba8ac742010-02-24 22:15:53 +000010083 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010084 IsReversed = true ; // x CC y ? y : x
10085 } else {
10086 return SDValue();
10087 }
10088
Bob Wilsonba8ac742010-02-24 22:15:53 +000010089 bool IsUnordered;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010090 switch (CC) {
10091 default: break;
10092 case ISD::SETOLT:
10093 case ISD::SETOLE:
10094 case ISD::SETLT:
10095 case ISD::SETLE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010096 case ISD::SETULT:
10097 case ISD::SETULE:
Bob Wilsonba8ac742010-02-24 22:15:53 +000010098 // If LHS is NaN, an ordered comparison will be false and the result will
10099 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
10100 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
10101 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
10102 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
10103 break;
10104 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
10105 // will return -0, so vmin can only be used for unsafe math or if one of
10106 // the operands is known to be nonzero.
10107 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +000010108 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +000010109 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10110 break;
10111 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010112 break;
10113
10114 case ISD::SETOGT:
10115 case ISD::SETOGE:
10116 case ISD::SETGT:
10117 case ISD::SETGE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010118 case ISD::SETUGT:
10119 case ISD::SETUGE:
Bob Wilsonba8ac742010-02-24 22:15:53 +000010120 // If LHS is NaN, an ordered comparison will be false and the result will
10121 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
10122 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
10123 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
10124 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
10125 break;
10126 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
10127 // will return +0, so vmax can only be used for unsafe math or if one of
10128 // the operands is known to be nonzero.
10129 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +000010130 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +000010131 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10132 break;
10133 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010134 break;
10135 }
10136
10137 if (!Opcode)
10138 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +000010139 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), LHS, RHS);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010140}
10141
Evan Chengf863e3f2011-07-13 00:42:17 +000010142/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
10143SDValue
10144ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
10145 SDValue Cmp = N->getOperand(4);
10146 if (Cmp.getOpcode() != ARMISD::CMPZ)
10147 // Only looking at EQ and NE cases.
10148 return SDValue();
10149
10150 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +000010151 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +000010152 SDValue LHS = Cmp.getOperand(0);
10153 SDValue RHS = Cmp.getOperand(1);
10154 SDValue FalseVal = N->getOperand(0);
10155 SDValue TrueVal = N->getOperand(1);
10156 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +000010157 ARMCC::CondCodes CC =
10158 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +000010159
10160 // Simplify
10161 // mov r1, r0
10162 // cmp r1, x
10163 // mov r0, y
10164 // moveq r0, x
10165 // to
10166 // cmp r0, x
10167 // movne r0, y
10168 //
10169 // mov r1, r0
10170 // cmp r1, x
10171 // mov r0, x
10172 // movne r0, y
10173 // to
10174 // cmp r0, x
10175 // movne r0, y
10176 /// FIXME: Turn this into a target neutral optimization?
10177 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +000010178 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +000010179 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
10180 N->getOperand(3), Cmp);
10181 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
10182 SDValue ARMcc;
10183 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
10184 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
10185 N->getOperand(3), NewCmp);
10186 }
10187
10188 if (Res.getNode()) {
10189 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +000010190 DAG.computeKnownBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +000010191 // Capture demanded bits information that would be otherwise lost.
10192 if (KnownZero == 0xfffffffe)
10193 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10194 DAG.getValueType(MVT::i1));
10195 else if (KnownZero == 0xffffff00)
10196 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10197 DAG.getValueType(MVT::i8));
10198 else if (KnownZero == 0xffff0000)
10199 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10200 DAG.getValueType(MVT::i16));
10201 }
10202
10203 return Res;
10204}
10205
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010206SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +000010207 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010208 switch (N->getOpcode()) {
10209 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +000010210 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +000010211 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010212 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +000010213 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +000010214 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +000010215 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
10216 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +000010217 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +000010218 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI, Subtarget);
Bob Wilson22806742010-09-22 22:09:21 +000010219 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010220 case ISD::STORE: return PerformSTORECombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +000010221 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI, Subtarget);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010222 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +000010223 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +000010224 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +000010225 case ISD::FP_TO_SINT:
10226 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
10227 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010228 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +000010229 case ISD::SHL:
10230 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010231 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +000010232 case ISD::SIGN_EXTEND:
10233 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010234 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
10235 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +000010236 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010237 case ISD::LOAD: return PerformLOADCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010238 case ARMISD::VLD2DUP:
10239 case ARMISD::VLD3DUP:
10240 case ARMISD::VLD4DUP:
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010241 return PerformVLDCombine(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +000010242 case ARMISD::BUILD_VECTOR:
10243 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010244 case ISD::INTRINSIC_VOID:
10245 case ISD::INTRINSIC_W_CHAIN:
10246 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10247 case Intrinsic::arm_neon_vld1:
10248 case Intrinsic::arm_neon_vld2:
10249 case Intrinsic::arm_neon_vld3:
10250 case Intrinsic::arm_neon_vld4:
10251 case Intrinsic::arm_neon_vld2lane:
10252 case Intrinsic::arm_neon_vld3lane:
10253 case Intrinsic::arm_neon_vld4lane:
10254 case Intrinsic::arm_neon_vst1:
10255 case Intrinsic::arm_neon_vst2:
10256 case Intrinsic::arm_neon_vst3:
10257 case Intrinsic::arm_neon_vst4:
10258 case Intrinsic::arm_neon_vst2lane:
10259 case Intrinsic::arm_neon_vst3lane:
10260 case Intrinsic::arm_neon_vst4lane:
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010261 return PerformVLDCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010262 default: break;
10263 }
10264 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010265 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010266 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010267}
10268
Evan Chengd42641c2011-02-02 01:06:55 +000010269bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
10270 EVT VT) const {
10271 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
10272}
10273
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010274bool ARMTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
10275 unsigned,
10276 unsigned,
10277 bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010278 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +000010279 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010280
10281 switch (VT.getSimpleVT().SimpleTy) {
10282 default:
10283 return false;
10284 case MVT::i8:
10285 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010286 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010287 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +000010288 if (AllowsUnaligned) {
10289 if (Fast)
10290 *Fast = Subtarget->hasV7Ops();
10291 return true;
10292 }
10293 return false;
10294 }
Evan Chengeec6bc62012-08-15 17:44:53 +000010295 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010296 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010297 // For any little-endian targets with neon, we can support unaligned ld/st
10298 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
Alp Tokercb402912014-01-24 17:20:08 +000010299 // A big-endian target may also explicitly support unaligned accesses
Mehdi Aminiffc14022015-07-08 01:00:38 +000010300 if (Subtarget->hasNEON() && (AllowsUnaligned || Subtarget->isLittle())) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010301 if (Fast)
10302 *Fast = true;
10303 return true;
10304 }
10305 return false;
10306 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010307 }
10308}
10309
Lang Hames9929c422011-11-02 22:52:45 +000010310static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
10311 unsigned AlignCheck) {
10312 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
10313 (DstAlign == 0 || DstAlign % AlignCheck == 0));
10314}
10315
10316EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
10317 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000010318 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +000010319 bool MemcpyStrSrc,
10320 MachineFunction &MF) const {
10321 const Function *F = MF.getFunction();
10322
10323 // See if we can use NEON instructions for this...
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +000010324 if ((!IsMemset || ZeroMemset) && Subtarget->hasNEON() &&
10325 !F->hasFnAttribute(Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010326 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +000010327 if (Size >= 16 &&
10328 (memOpAlign(SrcAlign, DstAlign, 16) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010329 (allowsMisalignedMemoryAccesses(MVT::v2f64, 0, 1, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010330 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +000010331 } else if (Size >= 8 &&
10332 (memOpAlign(SrcAlign, DstAlign, 8) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010333 (allowsMisalignedMemoryAccesses(MVT::f64, 0, 1, &Fast) &&
10334 Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010335 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +000010336 }
10337 }
10338
Lang Hamesb85fcd02011-11-08 18:56:23 +000010339 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +000010340 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010341 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +000010342 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010343 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +000010344
Lang Hames9929c422011-11-02 22:52:45 +000010345 // Let the target-independent logic figure it out.
10346 return MVT::Other;
10347}
10348
Evan Cheng9ec512d2012-12-06 19:13:27 +000010349bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
10350 if (Val.getOpcode() != ISD::LOAD)
10351 return false;
10352
10353 EVT VT1 = Val.getValueType();
10354 if (!VT1.isSimple() || !VT1.isInteger() ||
10355 !VT2.isSimple() || !VT2.isInteger())
10356 return false;
10357
10358 switch (VT1.getSimpleVT().SimpleTy) {
10359 default: break;
10360 case MVT::i1:
10361 case MVT::i8:
10362 case MVT::i16:
10363 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
10364 return true;
10365 }
10366
10367 return false;
10368}
10369
Ahmed Bougacha4200cc92015-03-05 19:37:53 +000010370bool ARMTargetLowering::isVectorLoadExtDesirable(SDValue ExtVal) const {
10371 EVT VT = ExtVal.getValueType();
10372
10373 if (!isTypeLegal(VT))
10374 return false;
10375
10376 // Don't create a loadext if we can fold the extension into a wide/long
10377 // instruction.
10378 // If there's more than one user instruction, the loadext is desirable no
10379 // matter what. There can be two uses by the same instruction.
10380 if (ExtVal->use_empty() ||
10381 !ExtVal->use_begin()->isOnlyUserOf(ExtVal.getNode()))
10382 return true;
10383
10384 SDNode *U = *ExtVal->use_begin();
10385 if ((U->getOpcode() == ISD::ADD || U->getOpcode() == ISD::SUB ||
10386 U->getOpcode() == ISD::SHL || U->getOpcode() == ARMISD::VSHL))
10387 return false;
10388
10389 return true;
10390}
10391
Tim Northovercc2e9032013-08-06 13:58:03 +000010392bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
10393 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
10394 return false;
10395
10396 if (!isTypeLegal(EVT::getEVT(Ty1)))
10397 return false;
10398
10399 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
10400
10401 // Assuming the caller doesn't have a zeroext or signext return parameter,
10402 // truncation all the way down to i1 is valid.
10403 return true;
10404}
10405
10406
Evan Chengdc49a8d2009-08-14 20:09:37 +000010407static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
10408 if (V < 0)
10409 return false;
10410
10411 unsigned Scale = 1;
10412 switch (VT.getSimpleVT().SimpleTy) {
10413 default: return false;
10414 case MVT::i1:
10415 case MVT::i8:
10416 // Scale == 1;
10417 break;
10418 case MVT::i16:
10419 // Scale == 2;
10420 Scale = 2;
10421 break;
10422 case MVT::i32:
10423 // Scale == 4;
10424 Scale = 4;
10425 break;
10426 }
10427
10428 if ((V & (Scale - 1)) != 0)
10429 return false;
10430 V /= Scale;
10431 return V == (V & ((1LL << 5) - 1));
10432}
10433
10434static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
10435 const ARMSubtarget *Subtarget) {
10436 bool isNeg = false;
10437 if (V < 0) {
10438 isNeg = true;
10439 V = - V;
10440 }
10441
10442 switch (VT.getSimpleVT().SimpleTy) {
10443 default: return false;
10444 case MVT::i1:
10445 case MVT::i8:
10446 case MVT::i16:
10447 case MVT::i32:
10448 // + imm12 or - imm8
10449 if (isNeg)
10450 return V == (V & ((1LL << 8) - 1));
10451 return V == (V & ((1LL << 12) - 1));
10452 case MVT::f32:
10453 case MVT::f64:
10454 // Same as ARM mode. FIXME: NEON?
10455 if (!Subtarget->hasVFP2())
10456 return false;
10457 if ((V & 3) != 0)
10458 return false;
10459 V >>= 2;
10460 return V == (V & ((1LL << 8) - 1));
10461 }
10462}
10463
Evan Cheng2150b922007-03-12 23:30:29 +000010464/// isLegalAddressImmediate - Return true if the integer value can be used
10465/// as the offset of the target addressing mode for load / store of the
10466/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010467static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010468 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +000010469 if (V == 0)
10470 return true;
10471
Evan Chengce5dfb62009-03-09 19:15:00 +000010472 if (!VT.isSimple())
10473 return false;
10474
Evan Chengdc49a8d2009-08-14 20:09:37 +000010475 if (Subtarget->isThumb1Only())
10476 return isLegalT1AddressImmediate(V, VT);
10477 else if (Subtarget->isThumb2())
10478 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +000010479
Evan Chengdc49a8d2009-08-14 20:09:37 +000010480 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +000010481 if (V < 0)
10482 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +000010483 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +000010484 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010485 case MVT::i1:
10486 case MVT::i8:
10487 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +000010488 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010489 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010490 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +000010491 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010492 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010493 case MVT::f32:
10494 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010495 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +000010496 return false;
Evan Chengbef131de2007-05-03 02:00:18 +000010497 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +000010498 return false;
10499 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010500 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +000010501 }
Evan Cheng10043e22007-01-19 07:51:42 +000010502}
10503
Evan Chengdc49a8d2009-08-14 20:09:37 +000010504bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
10505 EVT VT) const {
10506 int Scale = AM.Scale;
10507 if (Scale < 0)
10508 return false;
10509
10510 switch (VT.getSimpleVT().SimpleTy) {
10511 default: return false;
10512 case MVT::i1:
10513 case MVT::i8:
10514 case MVT::i16:
10515 case MVT::i32:
10516 if (Scale == 1)
10517 return true;
10518 // r + r << imm
10519 Scale = Scale & ~1;
10520 return Scale == 2 || Scale == 4 || Scale == 8;
10521 case MVT::i64:
10522 // r + r
10523 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
10524 return true;
10525 return false;
10526 case MVT::isVoid:
10527 // Note, we allow "void" uses (basically, uses that aren't loads or
10528 // stores), because arm allows folding a scale into many arithmetic
10529 // operations. This should be made more precise and revisited later.
10530
10531 // Allow r << imm, but the imm has to be a multiple of two.
10532 if (Scale & 1) return false;
10533 return isPowerOf2_32(Scale);
10534 }
10535}
10536
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010537/// isLegalAddressingMode - Return true if the addressing mode represented
10538/// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000010539bool ARMTargetLowering::isLegalAddressingMode(const DataLayout &DL,
10540 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +000010541 unsigned AS) const {
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000010542 EVT VT = getValueType(DL, Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +000010543 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +000010544 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010545
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010546 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +000010547 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010548 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010549
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010550 switch (AM.Scale) {
10551 case 0: // no scale reg, must be "r+i" or "r", or "i".
10552 break;
10553 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010554 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010555 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +000010556 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010557 default:
Chris Lattner502c3f42007-04-13 06:50:55 +000010558 // ARM doesn't support any R+R*scale+imm addr modes.
10559 if (AM.BaseOffs)
10560 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010561
Bob Wilson866c1742009-04-08 17:55:28 +000010562 if (!VT.isSimple())
10563 return false;
10564
Evan Chengdc49a8d2009-08-14 20:09:37 +000010565 if (Subtarget->isThumb2())
10566 return isLegalT2ScaledAddressingMode(AM, VT);
10567
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010568 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +000010569 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010570 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010571 case MVT::i1:
10572 case MVT::i8:
10573 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010574 if (Scale < 0) Scale = -Scale;
10575 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010576 return true;
10577 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +000010578 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +000010579 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010580 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010581 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010582 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010583 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000010584 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010585
Owen Anderson9f944592009-08-11 20:47:22 +000010586 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010587 // Note, we allow "void" uses (basically, uses that aren't loads or
10588 // stores), because arm allows folding a scale into many arithmetic
10589 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000010590
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010591 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000010592 if (Scale & 1) return false;
10593 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010594 }
Evan Cheng2150b922007-03-12 23:30:29 +000010595 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010596 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000010597}
10598
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010599/// isLegalICmpImmediate - Return true if the specified immediate is legal
10600/// icmp immediate, that is the target has icmp instructions which can compare
10601/// a register against the immediate without having to materialize the
10602/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000010603bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010604 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010605 if (!Subtarget->isThumb())
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000010606 return ARM_AM::getSOImmVal(std::abs(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010607 if (Subtarget->isThumb2())
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000010608 return ARM_AM::getT2SOImmVal(std::abs(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010609 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000010610 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010611}
10612
Andrew Tricka22cdb72012-07-18 18:34:27 +000010613/// isLegalAddImmediate - Return true if the specified immediate is a legal add
10614/// *or sub* immediate, that is the target has add or sub instructions which can
10615/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000010616/// immediate into a register.
10617bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000010618 // Same encoding for add/sub, just flip the sign.
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000010619 int64_t AbsImm = std::abs(Imm);
Andrew Tricka22cdb72012-07-18 18:34:27 +000010620 if (!Subtarget->isThumb())
10621 return ARM_AM::getSOImmVal(AbsImm) != -1;
10622 if (Subtarget->isThumb2())
10623 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
10624 // Thumb1 only has 8-bit unsigned immediate.
10625 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000010626}
10627
Owen Anderson53aa7a92009-08-10 22:56:29 +000010628static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010629 bool isSEXTLoad, SDValue &Base,
10630 SDValue &Offset, bool &isInc,
10631 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000010632 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10633 return false;
10634
Owen Anderson9f944592009-08-11 20:47:22 +000010635 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000010636 // AddressingMode 3
10637 Base = Ptr->getOperand(0);
10638 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010639 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010640 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010641 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010642 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010643 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng10043e22007-01-19 07:51:42 +000010644 return true;
10645 }
10646 }
10647 isInc = (Ptr->getOpcode() == ISD::ADD);
10648 Offset = Ptr->getOperand(1);
10649 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000010650 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000010651 // AddressingMode 2
10652 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010653 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010654 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010655 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010656 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010657 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng10043e22007-01-19 07:51:42 +000010658 Base = Ptr->getOperand(0);
10659 return true;
10660 }
10661 }
10662
10663 if (Ptr->getOpcode() == ISD::ADD) {
10664 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000010665 ARM_AM::ShiftOpc ShOpcVal=
10666 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000010667 if (ShOpcVal != ARM_AM::no_shift) {
10668 Base = Ptr->getOperand(1);
10669 Offset = Ptr->getOperand(0);
10670 } else {
10671 Base = Ptr->getOperand(0);
10672 Offset = Ptr->getOperand(1);
10673 }
10674 return true;
10675 }
10676
10677 isInc = (Ptr->getOpcode() == ISD::ADD);
10678 Base = Ptr->getOperand(0);
10679 Offset = Ptr->getOperand(1);
10680 return true;
10681 }
10682
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010683 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000010684 return false;
10685}
10686
Owen Anderson53aa7a92009-08-10 22:56:29 +000010687static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010688 bool isSEXTLoad, SDValue &Base,
10689 SDValue &Offset, bool &isInc,
10690 SelectionDAG &DAG) {
10691 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10692 return false;
10693
10694 Base = Ptr->getOperand(0);
10695 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
10696 int RHSC = (int)RHS->getZExtValue();
10697 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
10698 assert(Ptr->getOpcode() == ISD::ADD);
10699 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010700 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng84c6cda2009-07-02 07:28:31 +000010701 return true;
10702 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10703 isInc = Ptr->getOpcode() == ISD::ADD;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010704 Offset = DAG.getConstant(RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng84c6cda2009-07-02 07:28:31 +000010705 return true;
10706 }
10707 }
10708
10709 return false;
10710}
10711
Evan Cheng10043e22007-01-19 07:51:42 +000010712/// getPreIndexedAddressParts - returns true by value, base pointer and
10713/// offset pointer and addressing mode by reference if the node's address
10714/// can be legally represented as pre-indexed load / store address.
10715bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010716ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10717 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010718 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010719 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010720 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010721 return false;
10722
Owen Anderson53aa7a92009-08-10 22:56:29 +000010723 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010724 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010725 bool isSEXTLoad = false;
10726 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10727 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010728 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010729 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10730 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10731 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010732 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010733 } else
10734 return false;
10735
10736 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010737 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010738 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010739 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10740 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010741 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010742 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000010743 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000010744 if (!isLegal)
10745 return false;
10746
10747 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10748 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010749}
10750
10751/// getPostIndexedAddressParts - returns true by value, base pointer and
10752/// offset pointer and addressing mode by reference if this node can be
10753/// combined with a load / store to form a post-indexed load / store.
10754bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010755 SDValue &Base,
10756 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010757 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010758 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010759 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010760 return false;
10761
Owen Anderson53aa7a92009-08-10 22:56:29 +000010762 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010763 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010764 bool isSEXTLoad = false;
10765 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010766 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010767 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010768 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10769 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010770 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010771 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010772 } else
10773 return false;
10774
10775 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010776 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010777 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010778 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000010779 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010780 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010781 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10782 isInc, DAG);
10783 if (!isLegal)
10784 return false;
10785
Evan Chengf19384d2010-05-18 21:31:17 +000010786 if (Ptr != Base) {
10787 // Swap base ptr and offset to catch more post-index load / store when
10788 // it's legal. In Thumb2 mode, offset must be an immediate.
10789 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10790 !Subtarget->isThumb2())
10791 std::swap(Base, Offset);
10792
10793 // Post-indexed load / store update the base pointer.
10794 if (Ptr != Base)
10795 return false;
10796 }
10797
Evan Cheng84c6cda2009-07-02 07:28:31 +000010798 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10799 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010800}
10801
Jay Foada0653a32014-05-14 21:14:37 +000010802void ARMTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10803 APInt &KnownZero,
10804 APInt &KnownOne,
10805 const SelectionDAG &DAG,
10806 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000010807 unsigned BitWidth = KnownOne.getBitWidth();
10808 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000010809 switch (Op.getOpcode()) {
10810 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000010811 case ARMISD::ADDC:
10812 case ARMISD::ADDE:
10813 case ARMISD::SUBC:
10814 case ARMISD::SUBE:
10815 // These nodes' second result is a boolean
10816 if (Op.getResNo() == 0)
10817 break;
10818 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
10819 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010820 case ARMISD::CMOV: {
10821 // Bits are known zero/one if known on the LHS and RHS.
Jay Foada0653a32014-05-14 21:14:37 +000010822 DAG.computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010823 if (KnownZero == 0 && KnownOne == 0) return;
10824
Dan Gohmanf990faf2008-02-13 00:35:47 +000010825 APInt KnownZeroRHS, KnownOneRHS;
Jay Foada0653a32014-05-14 21:14:37 +000010826 DAG.computeKnownBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010827 KnownZero &= KnownZeroRHS;
10828 KnownOne &= KnownOneRHS;
10829 return;
10830 }
Tim Northover01b4aa92014-04-03 15:10:35 +000010831 case ISD::INTRINSIC_W_CHAIN: {
10832 ConstantSDNode *CN = cast<ConstantSDNode>(Op->getOperand(1));
10833 Intrinsic::ID IntID = static_cast<Intrinsic::ID>(CN->getZExtValue());
10834 switch (IntID) {
10835 default: return;
10836 case Intrinsic::arm_ldaex:
10837 case Intrinsic::arm_ldrex: {
10838 EVT VT = cast<MemIntrinsicSDNode>(Op)->getMemoryVT();
10839 unsigned MemBits = VT.getScalarType().getSizeInBits();
10840 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
10841 return;
10842 }
10843 }
10844 }
Evan Cheng10043e22007-01-19 07:51:42 +000010845 }
10846}
10847
10848//===----------------------------------------------------------------------===//
10849// ARM Inline Assembly Support
10850//===----------------------------------------------------------------------===//
10851
Evan Cheng078b0b02011-01-08 01:24:27 +000010852bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10853 // Looking for "rev" which is V6+.
10854 if (!Subtarget->hasV6Ops())
10855 return false;
10856
10857 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10858 std::string AsmStr = IA->getAsmString();
10859 SmallVector<StringRef, 4> AsmPieces;
10860 SplitString(AsmStr, AsmPieces, ";\n");
10861
10862 switch (AsmPieces.size()) {
10863 default: return false;
10864 case 1:
10865 AsmStr = AsmPieces[0];
10866 AsmPieces.clear();
10867 SplitString(AsmStr, AsmPieces, " \t,");
10868
10869 // rev $0, $1
10870 if (AsmPieces.size() == 3 &&
10871 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10872 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010873 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010874 if (Ty && Ty->getBitWidth() == 32)
10875 return IntrinsicLowering::LowerToByteSwap(CI);
10876 }
10877 break;
10878 }
10879
10880 return false;
10881}
10882
Evan Cheng10043e22007-01-19 07:51:42 +000010883/// getConstraintType - Given a constraint letter, return the type of
10884/// constraint it is for this target.
10885ARMTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010886ARMTargetLowering::getConstraintType(StringRef Constraint) const {
Chris Lattnerd6855142007-03-25 02:14:49 +000010887 if (Constraint.size() == 1) {
10888 switch (Constraint[0]) {
10889 default: break;
10890 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010891 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010892 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010893 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010894 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010895 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010896 // An address with a single base register. Due to the way we
10897 // currently handle addresses it is the same as an 'r' memory constraint.
10898 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010899 }
Eric Christophere256cd02011-06-21 22:10:57 +000010900 } else if (Constraint.size() == 2) {
10901 switch (Constraint[0]) {
10902 default: break;
10903 // All 'U+' constraints are addresses.
10904 case 'U': return C_Memory;
10905 }
Evan Cheng10043e22007-01-19 07:51:42 +000010906 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010907 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010908}
10909
John Thompsone8360b72010-10-29 17:29:13 +000010910/// Examine constraint type and operand type and determine a weight value.
10911/// This object must already have been set up with the operand type
10912/// and the current alternative constraint selected.
10913TargetLowering::ConstraintWeight
10914ARMTargetLowering::getSingleConstraintMatchWeight(
10915 AsmOperandInfo &info, const char *constraint) const {
10916 ConstraintWeight weight = CW_Invalid;
10917 Value *CallOperandVal = info.CallOperandVal;
10918 // If we don't have a value, we can't do a match,
10919 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010920 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010921 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010922 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010923 // Look at the constraint type.
10924 switch (*constraint) {
10925 default:
10926 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10927 break;
10928 case 'l':
10929 if (type->isIntegerTy()) {
10930 if (Subtarget->isThumb())
10931 weight = CW_SpecificReg;
10932 else
10933 weight = CW_Register;
10934 }
10935 break;
10936 case 'w':
10937 if (type->isFloatingPointTy())
10938 weight = CW_Register;
10939 break;
10940 }
10941 return weight;
10942}
10943
Eric Christophercf2007c2011-06-30 23:50:52 +000010944typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010945RCPair ARMTargetLowering::getRegForInlineAsmConstraint(
10946 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010947 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010948 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010949 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010950 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010951 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010952 return RCPair(0U, &ARM::tGPRRegClass);
10953 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010954 case 'h': // High regs or no regs.
10955 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010956 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010957 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010958 case 'r':
Akira Hatanakab9615342014-11-03 20:37:04 +000010959 if (Subtarget->isThumb1Only())
10960 return RCPair(0U, &ARM::tGPRRegClass);
Craig Topperc7242e02012-04-20 07:30:17 +000010961 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010962 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000010963 if (VT == MVT::Other)
10964 break;
Owen Anderson9f944592009-08-11 20:47:22 +000010965 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010966 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010967 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010968 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010969 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010970 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010971 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010972 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000010973 if (VT == MVT::Other)
10974 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010975 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010976 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010977 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010978 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010979 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010980 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010981 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010982 case 't':
10983 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010984 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010985 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010986 }
10987 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010988 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010989 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010990
Eric Christopher11e4df72015-02-26 22:38:43 +000010991 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Evan Cheng10043e22007-01-19 07:51:42 +000010992}
10993
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010994/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10995/// vector. If it is invalid, don't add anything to Ops.
10996void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010997 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010998 std::vector<SDValue>&Ops,
10999 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000011000 SDValue Result;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011001
Eric Christopherde9399b2011-06-02 23:16:42 +000011002 // Currently only support length 1 constraints.
11003 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000011004
Eric Christopherde9399b2011-06-02 23:16:42 +000011005 char ConstraintLetter = Constraint[0];
11006 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011007 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000011008 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011009 case 'I': case 'J': case 'K': case 'L':
11010 case 'M': case 'N': case 'O':
11011 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
11012 if (!C)
11013 return;
11014
11015 int64_t CVal64 = C->getSExtValue();
11016 int CVal = (int) CVal64;
11017 // None of these constraints allow values larger than 32 bits. Check
11018 // that the value fits in an int.
11019 if (CVal != CVal64)
11020 return;
11021
Eric Christopherde9399b2011-06-02 23:16:42 +000011022 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000011023 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000011024 // Constant suitable for movw, must be between 0 and
11025 // 65535.
11026 if (Subtarget->hasV6T2Ops())
11027 if (CVal >= 0 && CVal <= 65535)
11028 break;
11029 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011030 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000011031 if (Subtarget->isThumb1Only()) {
11032 // This must be a constant between 0 and 255, for ADD
11033 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011034 if (CVal >= 0 && CVal <= 255)
11035 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011036 } else if (Subtarget->isThumb2()) {
11037 // A constant that can be used as an immediate value in a
11038 // data-processing instruction.
11039 if (ARM_AM::getT2SOImmVal(CVal) != -1)
11040 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011041 } else {
11042 // A constant that can be used as an immediate value in a
11043 // data-processing instruction.
11044 if (ARM_AM::getSOImmVal(CVal) != -1)
11045 break;
11046 }
11047 return;
11048
11049 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000011050 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011051 // This must be a constant between -255 and -1, for negated ADD
11052 // immediates. This can be used in GCC with an "n" modifier that
11053 // prints the negated value, for use with SUB instructions. It is
11054 // not useful otherwise but is implemented for compatibility.
11055 if (CVal >= -255 && CVal <= -1)
11056 break;
11057 } else {
11058 // This must be a constant between -4095 and 4095. It is not clear
11059 // what this constraint is intended for. Implemented for
11060 // compatibility with GCC.
11061 if (CVal >= -4095 && CVal <= 4095)
11062 break;
11063 }
11064 return;
11065
11066 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000011067 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011068 // A 32-bit value where only one byte has a nonzero value. Exclude
11069 // zero to match GCC. This constraint is used by GCC internally for
11070 // constants that can be loaded with a move/shift combination.
11071 // It is not useful otherwise but is implemented for compatibility.
11072 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
11073 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011074 } else if (Subtarget->isThumb2()) {
11075 // A constant whose bitwise inverse can be used as an immediate
11076 // value in a data-processing instruction. This can be used in GCC
11077 // with a "B" modifier that prints the inverted value, for use with
11078 // BIC and MVN instructions. It is not useful otherwise but is
11079 // implemented for compatibility.
11080 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
11081 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011082 } else {
11083 // A constant whose bitwise inverse can be used as an immediate
11084 // value in a data-processing instruction. This can be used in GCC
11085 // with a "B" modifier that prints the inverted value, for use with
11086 // BIC and MVN instructions. It is not useful otherwise but is
11087 // implemented for compatibility.
11088 if (ARM_AM::getSOImmVal(~CVal) != -1)
11089 break;
11090 }
11091 return;
11092
11093 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000011094 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011095 // This must be a constant between -7 and 7,
11096 // for 3-operand ADD/SUB immediate instructions.
11097 if (CVal >= -7 && CVal < 7)
11098 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011099 } else if (Subtarget->isThumb2()) {
11100 // A constant whose negation can be used as an immediate value in a
11101 // data-processing instruction. This can be used in GCC with an "n"
11102 // modifier that prints the negated value, for use with SUB
11103 // instructions. It is not useful otherwise but is implemented for
11104 // compatibility.
11105 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
11106 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011107 } else {
11108 // A constant whose negation can be used as an immediate value in a
11109 // data-processing instruction. This can be used in GCC with an "n"
11110 // modifier that prints the negated value, for use with SUB
11111 // instructions. It is not useful otherwise but is implemented for
11112 // compatibility.
11113 if (ARM_AM::getSOImmVal(-CVal) != -1)
11114 break;
11115 }
11116 return;
11117
11118 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000011119 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011120 // This must be a multiple of 4 between 0 and 1020, for
11121 // ADD sp + immediate.
11122 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
11123 break;
11124 } else {
11125 // A power of two or a constant between 0 and 32. This is used in
11126 // GCC for the shift amount on shifted register operands, but it is
11127 // useful in general for any shift amounts.
11128 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
11129 break;
11130 }
11131 return;
11132
11133 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000011134 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011135 // This must be a constant between 0 and 31, for shift amounts.
11136 if (CVal >= 0 && CVal <= 31)
11137 break;
11138 }
11139 return;
11140
11141 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000011142 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011143 // This must be a multiple of 4 between -508 and 508, for
11144 // ADD/SUB sp = sp + immediate.
11145 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
11146 break;
11147 }
11148 return;
11149 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011150 Result = DAG.getTargetConstant(CVal, SDLoc(Op), Op.getValueType());
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011151 break;
11152 }
11153
11154 if (Result.getNode()) {
11155 Ops.push_back(Result);
11156 return;
11157 }
Dale Johannesence97d552010-06-25 21:55:36 +000011158 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011159}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011160
Renato Golin87610692013-07-16 09:32:17 +000011161SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
Sumanth Gundapaneni532a1362015-07-31 00:45:12 +000011162 assert((Subtarget->isTargetAEABI() || Subtarget->isTargetAndroid()) &&
11163 "Register-based DivRem lowering only");
Renato Golin87610692013-07-16 09:32:17 +000011164 unsigned Opcode = Op->getOpcode();
11165 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
Saleem Abdulrasool740be892014-08-17 22:50:59 +000011166 "Invalid opcode for Div/Rem lowering");
Renato Golin87610692013-07-16 09:32:17 +000011167 bool isSigned = (Opcode == ISD::SDIVREM);
11168 EVT VT = Op->getValueType(0);
11169 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
11170
11171 RTLIB::Libcall LC;
11172 switch (VT.getSimpleVT().SimpleTy) {
11173 default: llvm_unreachable("Unexpected request for libcall!");
Saleem Abdulrasool740be892014-08-17 22:50:59 +000011174 case MVT::i8: LC = isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
11175 case MVT::i16: LC = isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
11176 case MVT::i32: LC = isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
11177 case MVT::i64: LC = isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
Renato Golin87610692013-07-16 09:32:17 +000011178 }
11179
11180 SDValue InChain = DAG.getEntryNode();
11181
11182 TargetLowering::ArgListTy Args;
11183 TargetLowering::ArgListEntry Entry;
11184 for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
11185 EVT ArgVT = Op->getOperand(i).getValueType();
11186 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
11187 Entry.Node = Op->getOperand(i);
11188 Entry.Ty = ArgTy;
11189 Entry.isSExt = isSigned;
11190 Entry.isZExt = !isSigned;
11191 Args.push_back(Entry);
11192 }
11193
11194 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +000011195 getPointerTy(DAG.getDataLayout()));
Renato Golin87610692013-07-16 09:32:17 +000011196
Reid Kleckner343c3952014-11-20 23:51:47 +000011197 Type *RetTy = (Type*)StructType::get(Ty, Ty, nullptr);
Renato Golin87610692013-07-16 09:32:17 +000011198
11199 SDLoc dl(Op);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011200 TargetLowering::CallLoweringInfo CLI(DAG);
11201 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +000011202 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011203 .setInRegister().setSExtResult(isSigned).setZExtResult(!isSigned);
Renato Golin87610692013-07-16 09:32:17 +000011204
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011205 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
Renato Golin87610692013-07-16 09:32:17 +000011206 return CallInfo.first;
11207}
11208
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011209SDValue
11210ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const {
11211 assert(Subtarget->isTargetWindows() && "unsupported target platform");
11212 SDLoc DL(Op);
11213
11214 // Get the inputs.
11215 SDValue Chain = Op.getOperand(0);
11216 SDValue Size = Op.getOperand(1);
11217
11218 SDValue Words = DAG.getNode(ISD::SRL, DL, MVT::i32, Size,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011219 DAG.getConstant(2, DL, MVT::i32));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011220
11221 SDValue Flag;
11222 Chain = DAG.getCopyToReg(Chain, DL, ARM::R4, Words, Flag);
11223 Flag = Chain.getValue(1);
11224
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +000011225 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011226 Chain = DAG.getNode(ARMISD::WIN__CHKSTK, DL, NodeTys, Chain, Flag);
11227
11228 SDValue NewSP = DAG.getCopyFromReg(Chain, DL, ARM::SP, MVT::i32);
11229 Chain = NewSP.getValue(1);
11230
11231 SDValue Ops[2] = { NewSP, Chain };
11232 return DAG.getMergeValues(Ops, DL);
11233}
11234
Oliver Stannard51b1d462014-08-21 12:50:31 +000011235SDValue ARMTargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const {
11236 assert(Op.getValueType() == MVT::f64 && Subtarget->isFPOnlySP() &&
11237 "Unexpected type for custom-lowering FP_EXTEND");
11238
11239 RTLIB::Libcall LC;
11240 LC = RTLIB::getFPEXT(Op.getOperand(0).getValueType(), Op.getValueType());
11241
11242 SDValue SrcVal = Op.getOperand(0);
11243 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
11244 /*isSigned*/ false, SDLoc(Op)).first;
11245}
11246
11247SDValue ARMTargetLowering::LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
11248 assert(Op.getOperand(0).getValueType() == MVT::f64 &&
11249 Subtarget->isFPOnlySP() &&
11250 "Unexpected type for custom-lowering FP_ROUND");
11251
11252 RTLIB::Libcall LC;
11253 LC = RTLIB::getFPROUND(Op.getOperand(0).getValueType(), Op.getValueType());
11254
11255 SDValue SrcVal = Op.getOperand(0);
11256 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
11257 /*isSigned*/ false, SDLoc(Op)).first;
11258}
11259
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011260bool
11261ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
11262 // The ARM target isn't yet aware of offsets.
11263 return false;
11264}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011265
Jim Grosbach11013ed2010-07-16 23:05:05 +000011266bool ARM::isBitFieldInvertedMask(unsigned v) {
11267 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000011268 return false;
11269
Jim Grosbach11013ed2010-07-16 23:05:05 +000011270 // there can be 1's on either or both "outsides", all the "inside"
11271 // bits must be 0's
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000011272 return isShiftedMask_32(~v);
Jim Grosbach11013ed2010-07-16 23:05:05 +000011273}
11274
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011275/// isFPImmLegal - Returns true if the target can instruction select the
11276/// specified FP immediate natively. If false, the legalizer will
11277/// materialize the FP immediate as a load from a constant pool.
11278bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
11279 if (!Subtarget->hasVFP3())
11280 return false;
11281 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000011282 return ARM_AM::getFP32Imm(Imm) != -1;
Oliver Stannard51b1d462014-08-21 12:50:31 +000011283 if (VT == MVT::f64 && !Subtarget->isFPOnlySP())
Jim Grosbachefc761a2011-09-30 00:50:06 +000011284 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011285 return false;
11286}
Bob Wilson5549d492010-09-21 17:56:22 +000011287
Wesley Peck527da1b2010-11-23 03:31:01 +000011288/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000011289/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
11290/// specified in the intrinsic calls.
11291bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
11292 const CallInst &I,
11293 unsigned Intrinsic) const {
11294 switch (Intrinsic) {
11295 case Intrinsic::arm_neon_vld1:
11296 case Intrinsic::arm_neon_vld2:
11297 case Intrinsic::arm_neon_vld3:
11298 case Intrinsic::arm_neon_vld4:
11299 case Intrinsic::arm_neon_vld2lane:
11300 case Intrinsic::arm_neon_vld3lane:
11301 case Intrinsic::arm_neon_vld4lane: {
11302 Info.opc = ISD::INTRINSIC_W_CHAIN;
11303 // Conservatively set memVT to the entire set of vectors loaded.
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011304 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
11305 uint64_t NumElts = DL.getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011306 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11307 Info.ptrVal = I.getArgOperand(0);
11308 Info.offset = 0;
11309 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11310 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11311 Info.vol = false; // volatile loads with NEON intrinsics not supported
11312 Info.readMem = true;
11313 Info.writeMem = false;
11314 return true;
11315 }
11316 case Intrinsic::arm_neon_vst1:
11317 case Intrinsic::arm_neon_vst2:
11318 case Intrinsic::arm_neon_vst3:
11319 case Intrinsic::arm_neon_vst4:
11320 case Intrinsic::arm_neon_vst2lane:
11321 case Intrinsic::arm_neon_vst3lane:
11322 case Intrinsic::arm_neon_vst4lane: {
11323 Info.opc = ISD::INTRINSIC_VOID;
11324 // Conservatively set memVT to the entire set of vectors stored.
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011325 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Bob Wilson5549d492010-09-21 17:56:22 +000011326 unsigned NumElts = 0;
11327 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000011328 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000011329 if (!ArgTy->isVectorTy())
11330 break;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011331 NumElts += DL.getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011332 }
11333 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11334 Info.ptrVal = I.getArgOperand(0);
11335 Info.offset = 0;
11336 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11337 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11338 Info.vol = false; // volatile stores with NEON intrinsics not supported
11339 Info.readMem = false;
11340 Info.writeMem = true;
11341 return true;
11342 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011343 case Intrinsic::arm_ldaex:
Tim Northovera7ecd242013-07-16 09:46:55 +000011344 case Intrinsic::arm_ldrex: {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011345 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Tim Northovera7ecd242013-07-16 09:46:55 +000011346 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
11347 Info.opc = ISD::INTRINSIC_W_CHAIN;
11348 Info.memVT = MVT::getVT(PtrTy->getElementType());
11349 Info.ptrVal = I.getArgOperand(0);
11350 Info.offset = 0;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011351 Info.align = DL.getABITypeAlignment(PtrTy->getElementType());
Tim Northovera7ecd242013-07-16 09:46:55 +000011352 Info.vol = true;
11353 Info.readMem = true;
11354 Info.writeMem = false;
11355 return true;
11356 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011357 case Intrinsic::arm_stlex:
Tim Northovera7ecd242013-07-16 09:46:55 +000011358 case Intrinsic::arm_strex: {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011359 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Tim Northovera7ecd242013-07-16 09:46:55 +000011360 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
11361 Info.opc = ISD::INTRINSIC_W_CHAIN;
11362 Info.memVT = MVT::getVT(PtrTy->getElementType());
11363 Info.ptrVal = I.getArgOperand(1);
11364 Info.offset = 0;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011365 Info.align = DL.getABITypeAlignment(PtrTy->getElementType());
Tim Northovera7ecd242013-07-16 09:46:55 +000011366 Info.vol = true;
11367 Info.readMem = false;
11368 Info.writeMem = true;
11369 return true;
11370 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011371 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011372 case Intrinsic::arm_strexd: {
11373 Info.opc = ISD::INTRINSIC_W_CHAIN;
11374 Info.memVT = MVT::i64;
11375 Info.ptrVal = I.getArgOperand(2);
11376 Info.offset = 0;
11377 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011378 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011379 Info.readMem = false;
11380 Info.writeMem = true;
11381 return true;
11382 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011383 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011384 case Intrinsic::arm_ldrexd: {
11385 Info.opc = ISD::INTRINSIC_W_CHAIN;
11386 Info.memVT = MVT::i64;
11387 Info.ptrVal = I.getArgOperand(0);
11388 Info.offset = 0;
11389 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011390 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011391 Info.readMem = true;
11392 Info.writeMem = false;
11393 return true;
11394 }
Bob Wilson5549d492010-09-21 17:56:22 +000011395 default:
11396 break;
11397 }
11398
11399 return false;
11400}
Juergen Ributzka659ce002014-01-28 01:20:14 +000011401
11402/// \brief Returns true if it is beneficial to convert a load of a constant
11403/// to just the constant itself.
11404bool ARMTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
11405 Type *Ty) const {
11406 assert(Ty->isIntegerTy());
11407
11408 unsigned Bits = Ty->getPrimitiveSizeInBits();
11409 if (Bits == 0 || Bits > 32)
11410 return false;
11411 return true;
11412}
Tim Northover037f26f22014-04-17 18:22:47 +000011413
Robin Morisset25c8e312014-09-17 00:06:58 +000011414bool ARMTargetLowering::hasLoadLinkedStoreConditional() const { return true; }
11415
Robin Morisset5349e8e2014-09-18 18:56:04 +000011416Instruction* ARMTargetLowering::makeDMB(IRBuilder<> &Builder,
11417 ARM_MB::MemBOpt Domain) const {
Robin Morisseta47cb412014-09-03 21:01:03 +000011418 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morisset5349e8e2014-09-18 18:56:04 +000011419
11420 // First, if the target has no DMB, see what fallback we can use.
11421 if (!Subtarget->hasDataBarrier()) {
11422 // Some ARMv6 cpus can support data barriers with an mcr instruction.
11423 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
11424 // here.
11425 if (Subtarget->hasV6Ops() && !Subtarget->isThumb()) {
11426 Function *MCR = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_mcr);
11427 Value* args[6] = {Builder.getInt32(15), Builder.getInt32(0),
11428 Builder.getInt32(0), Builder.getInt32(7),
11429 Builder.getInt32(10), Builder.getInt32(5)};
11430 return Builder.CreateCall(MCR, args);
11431 } else {
11432 // Instead of using barriers, atomic accesses on these subtargets use
11433 // libcalls.
11434 llvm_unreachable("makeDMB on a target so old that it has no barriers");
11435 }
11436 } else {
11437 Function *DMB = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_dmb);
11438 // Only a full system barrier exists in the M-class architectures.
11439 Domain = Subtarget->isMClass() ? ARM_MB::SY : Domain;
11440 Constant *CDomain = Builder.getInt32(Domain);
11441 return Builder.CreateCall(DMB, CDomain);
11442 }
Robin Morisseta47cb412014-09-03 21:01:03 +000011443}
11444
11445// Based on http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
Robin Morissetdedef332014-09-23 20:31:14 +000011446Instruction* ARMTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000011447 AtomicOrdering Ord, bool IsStore,
11448 bool IsLoad) const {
11449 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000011450 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000011451
11452 switch (Ord) {
11453 case NotAtomic:
11454 case Unordered:
11455 llvm_unreachable("Invalid fence: unordered/non-atomic");
11456 case Monotonic:
11457 case Acquire:
Robin Morissetdedef332014-09-23 20:31:14 +000011458 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000011459 case SequentiallyConsistent:
11460 if (!IsStore)
Robin Morissetdedef332014-09-23 20:31:14 +000011461 return nullptr; // Nothing to do
11462 /*FALLTHROUGH*/
Robin Morisseta47cb412014-09-03 21:01:03 +000011463 case Release:
11464 case AcquireRelease:
11465 if (Subtarget->isSwift())
Robin Morissetdedef332014-09-23 20:31:14 +000011466 return makeDMB(Builder, ARM_MB::ISHST);
Robin Morisseta47cb412014-09-03 21:01:03 +000011467 // FIXME: add a comment with a link to documentation justifying this.
11468 else
Robin Morissetdedef332014-09-23 20:31:14 +000011469 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000011470 }
Robin Morissetdedef332014-09-23 20:31:14 +000011471 llvm_unreachable("Unknown fence ordering in emitLeadingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000011472}
11473
Robin Morissetdedef332014-09-23 20:31:14 +000011474Instruction* ARMTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000011475 AtomicOrdering Ord, bool IsStore,
11476 bool IsLoad) const {
11477 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000011478 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000011479
11480 switch (Ord) {
11481 case NotAtomic:
11482 case Unordered:
11483 llvm_unreachable("Invalid fence: unordered/not-atomic");
11484 case Monotonic:
11485 case Release:
Robin Morissetdedef332014-09-23 20:31:14 +000011486 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000011487 case Acquire:
11488 case AcquireRelease:
Robin Morissetdedef332014-09-23 20:31:14 +000011489 case SequentiallyConsistent:
11490 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000011491 }
Robin Morissetdedef332014-09-23 20:31:14 +000011492 llvm_unreachable("Unknown fence ordering in emitTrailingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000011493}
11494
Robin Morisseted3d48f2014-09-03 21:29:59 +000011495// Loads and stores less than 64-bits are already atomic; ones above that
11496// are doomed anyway, so defer to the default libcall and blame the OS when
11497// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
11498// anything for those.
11499bool ARMTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
11500 unsigned Size = SI->getValueOperand()->getType()->getPrimitiveSizeInBits();
11501 return (Size == 64) && !Subtarget->isMClass();
11502}
Tim Northover037f26f22014-04-17 18:22:47 +000011503
Robin Morisseted3d48f2014-09-03 21:29:59 +000011504// Loads and stores less than 64-bits are already atomic; ones above that
11505// are doomed anyway, so defer to the default libcall and blame the OS when
11506// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
11507// anything for those.
Robin Morisseta7b357f2014-09-23 18:33:21 +000011508// FIXME: ldrd and strd are atomic if the CPU has LPAE (e.g. A15 has that
11509// guarantee, see DDI0406C ARM architecture reference manual,
11510// sections A8.8.72-74 LDRD)
Robin Morisseted3d48f2014-09-03 21:29:59 +000011511bool ARMTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
11512 unsigned Size = LI->getType()->getPrimitiveSizeInBits();
11513 return (Size == 64) && !Subtarget->isMClass();
11514}
11515
11516// For the real atomic operations, we have ldrex/strex up to 32 bits,
11517// and up to 64 bits on the non-M profiles
JF Bastienf14889e2015-03-04 15:47:57 +000011518TargetLoweringBase::AtomicRMWExpansionKind
11519ARMTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
Robin Morisseted3d48f2014-09-03 21:29:59 +000011520 unsigned Size = AI->getType()->getPrimitiveSizeInBits();
JF Bastienf14889e2015-03-04 15:47:57 +000011521 return (Size <= (Subtarget->isMClass() ? 32U : 64U))
11522 ? AtomicRMWExpansionKind::LLSC
11523 : AtomicRMWExpansionKind::None;
Tim Northover037f26f22014-04-17 18:22:47 +000011524}
11525
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000011526// This has so far only been implemented for MachO.
11527bool ARMTargetLowering::useLoadStackGuardNode() const {
Eric Christopher66322e82014-12-05 00:22:35 +000011528 return Subtarget->isTargetMachO();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000011529}
11530
Quentin Colombetc32615d2014-10-31 17:52:53 +000011531bool ARMTargetLowering::canCombineStoreAndExtract(Type *VectorTy, Value *Idx,
11532 unsigned &Cost) const {
11533 // If we do not have NEON, vector types are not natively supported.
11534 if (!Subtarget->hasNEON())
11535 return false;
11536
11537 // Floating point values and vector values map to the same register file.
11538 // Therefore, althought we could do a store extract of a vector type, this is
11539 // better to leave at float as we have more freedom in the addressing mode for
11540 // those.
11541 if (VectorTy->isFPOrFPVectorTy())
11542 return false;
11543
11544 // If the index is unknown at compile time, this is very expensive to lower
11545 // and it is not possible to combine the store with the extract.
11546 if (!isa<ConstantInt>(Idx))
11547 return false;
11548
11549 assert(VectorTy->isVectorTy() && "VectorTy is not a vector type");
11550 unsigned BitWidth = cast<VectorType>(VectorTy)->getBitWidth();
11551 // We can do a store + vector extract on any vector that fits perfectly in a D
11552 // or Q register.
11553 if (BitWidth == 64 || BitWidth == 128) {
11554 Cost = 0;
11555 return true;
11556 }
11557 return false;
11558}
11559
Tim Northover037f26f22014-04-17 18:22:47 +000011560Value *ARMTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
11561 AtomicOrdering Ord) const {
11562 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
11563 Type *ValTy = cast<PointerType>(Addr->getType())->getElementType();
Robin Morissetb155f522014-08-18 16:48:58 +000011564 bool IsAcquire = isAtLeastAcquire(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011565
11566 // Since i64 isn't legal and intrinsics don't get type-lowered, the ldrexd
11567 // intrinsic must return {i32, i32} and we have to recombine them into a
11568 // single i64 here.
11569 if (ValTy->getPrimitiveSizeInBits() == 64) {
11570 Intrinsic::ID Int =
11571 IsAcquire ? Intrinsic::arm_ldaexd : Intrinsic::arm_ldrexd;
11572 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int);
11573
11574 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
11575 Value *LoHi = Builder.CreateCall(Ldrex, Addr, "lohi");
11576
11577 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo");
11578 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011579 if (!Subtarget->isLittle())
11580 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011581 Lo = Builder.CreateZExt(Lo, ValTy, "lo64");
11582 Hi = Builder.CreateZExt(Hi, ValTy, "hi64");
11583 return Builder.CreateOr(
11584 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 32)), "val64");
11585 }
11586
11587 Type *Tys[] = { Addr->getType() };
11588 Intrinsic::ID Int = IsAcquire ? Intrinsic::arm_ldaex : Intrinsic::arm_ldrex;
11589 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int, Tys);
11590
11591 return Builder.CreateTruncOrBitCast(
11592 Builder.CreateCall(Ldrex, Addr),
11593 cast<PointerType>(Addr->getType())->getElementType());
11594}
11595
11596Value *ARMTargetLowering::emitStoreConditional(IRBuilder<> &Builder, Value *Val,
11597 Value *Addr,
11598 AtomicOrdering Ord) const {
11599 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morissetb155f522014-08-18 16:48:58 +000011600 bool IsRelease = isAtLeastRelease(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011601
11602 // Since the intrinsics must have legal type, the i64 intrinsics take two
11603 // parameters: "i32, i32". We must marshal Val into the appropriate form
11604 // before the call.
11605 if (Val->getType()->getPrimitiveSizeInBits() == 64) {
11606 Intrinsic::ID Int =
11607 IsRelease ? Intrinsic::arm_stlexd : Intrinsic::arm_strexd;
11608 Function *Strex = Intrinsic::getDeclaration(M, Int);
11609 Type *Int32Ty = Type::getInt32Ty(M->getContext());
11610
11611 Value *Lo = Builder.CreateTrunc(Val, Int32Ty, "lo");
11612 Value *Hi = Builder.CreateTrunc(Builder.CreateLShr(Val, 32), Int32Ty, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011613 if (!Subtarget->isLittle())
11614 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011615 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
David Blaikieff6409d2015-05-18 22:13:54 +000011616 return Builder.CreateCall(Strex, {Lo, Hi, Addr});
Tim Northover037f26f22014-04-17 18:22:47 +000011617 }
11618
11619 Intrinsic::ID Int = IsRelease ? Intrinsic::arm_stlex : Intrinsic::arm_strex;
11620 Type *Tys[] = { Addr->getType() };
11621 Function *Strex = Intrinsic::getDeclaration(M, Int, Tys);
11622
David Blaikieff6409d2015-05-18 22:13:54 +000011623 return Builder.CreateCall(
11624 Strex, {Builder.CreateZExtOrBitCast(
11625 Val, Strex->getFunctionType()->getParamType(0)),
11626 Addr});
Tim Northover037f26f22014-04-17 18:22:47 +000011627}
Oliver Stannardc24f2172014-05-09 14:01:47 +000011628
Hao Liu2cd34bb2015-06-26 02:45:36 +000011629/// \brief Lower an interleaved load into a vldN intrinsic.
11630///
11631/// E.g. Lower an interleaved load (Factor = 2):
11632/// %wide.vec = load <8 x i32>, <8 x i32>* %ptr, align 4
11633/// %v0 = shuffle %wide.vec, undef, <0, 2, 4, 6> ; Extract even elements
11634/// %v1 = shuffle %wide.vec, undef, <1, 3, 5, 7> ; Extract odd elements
11635///
11636/// Into:
11637/// %vld2 = { <4 x i32>, <4 x i32> } call llvm.arm.neon.vld2(%ptr, 4)
11638/// %vec0 = extractelement { <4 x i32>, <4 x i32> } %vld2, i32 0
11639/// %vec1 = extractelement { <4 x i32>, <4 x i32> } %vld2, i32 1
11640bool ARMTargetLowering::lowerInterleavedLoad(
11641 LoadInst *LI, ArrayRef<ShuffleVectorInst *> Shuffles,
11642 ArrayRef<unsigned> Indices, unsigned Factor) const {
11643 assert(Factor >= 2 && Factor <= getMaxSupportedInterleaveFactor() &&
11644 "Invalid interleave factor");
11645 assert(!Shuffles.empty() && "Empty shufflevector input");
11646 assert(Shuffles.size() == Indices.size() &&
11647 "Unmatched number of shufflevectors and indices");
11648
11649 VectorType *VecTy = Shuffles[0]->getType();
11650 Type *EltTy = VecTy->getVectorElementType();
11651
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011652 const DataLayout &DL = LI->getModule()->getDataLayout();
11653 unsigned VecSize = DL.getTypeAllocSizeInBits(VecTy);
11654 bool EltIs64Bits = DL.getTypeAllocSizeInBits(EltTy) == 64;
Hao Liu2cd34bb2015-06-26 02:45:36 +000011655
11656 // Skip illegal vector types and vector types of i64/f64 element (vldN doesn't
11657 // support i64/f64 element).
11658 if ((VecSize != 64 && VecSize != 128) || EltIs64Bits)
11659 return false;
11660
11661 // A pointer vector can not be the return type of the ldN intrinsics. Need to
11662 // load integer vectors first and then convert to pointer vectors.
11663 if (EltTy->isPointerTy())
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011664 VecTy =
11665 VectorType::get(DL.getIntPtrType(EltTy), VecTy->getVectorNumElements());
Hao Liu2cd34bb2015-06-26 02:45:36 +000011666
11667 static const Intrinsic::ID LoadInts[3] = {Intrinsic::arm_neon_vld2,
11668 Intrinsic::arm_neon_vld3,
11669 Intrinsic::arm_neon_vld4};
11670
11671 Function *VldnFunc =
11672 Intrinsic::getDeclaration(LI->getModule(), LoadInts[Factor - 2], VecTy);
11673
11674 IRBuilder<> Builder(LI);
11675 SmallVector<Value *, 2> Ops;
11676
11677 Type *Int8Ptr = Builder.getInt8PtrTy(LI->getPointerAddressSpace());
11678 Ops.push_back(Builder.CreateBitCast(LI->getPointerOperand(), Int8Ptr));
11679 Ops.push_back(Builder.getInt32(LI->getAlignment()));
11680
11681 CallInst *VldN = Builder.CreateCall(VldnFunc, Ops, "vldN");
11682
11683 // Replace uses of each shufflevector with the corresponding vector loaded
11684 // by ldN.
11685 for (unsigned i = 0; i < Shuffles.size(); i++) {
11686 ShuffleVectorInst *SV = Shuffles[i];
11687 unsigned Index = Indices[i];
11688
11689 Value *SubVec = Builder.CreateExtractValue(VldN, Index);
11690
11691 // Convert the integer vector to pointer vector if the element is pointer.
11692 if (EltTy->isPointerTy())
11693 SubVec = Builder.CreateIntToPtr(SubVec, SV->getType());
11694
11695 SV->replaceAllUsesWith(SubVec);
11696 }
11697
11698 return true;
11699}
11700
11701/// \brief Get a mask consisting of sequential integers starting from \p Start.
11702///
11703/// I.e. <Start, Start + 1, ..., Start + NumElts - 1>
11704static Constant *getSequentialMask(IRBuilder<> &Builder, unsigned Start,
11705 unsigned NumElts) {
11706 SmallVector<Constant *, 16> Mask;
11707 for (unsigned i = 0; i < NumElts; i++)
11708 Mask.push_back(Builder.getInt32(Start + i));
11709
11710 return ConstantVector::get(Mask);
11711}
11712
11713/// \brief Lower an interleaved store into a vstN intrinsic.
11714///
11715/// E.g. Lower an interleaved store (Factor = 3):
11716/// %i.vec = shuffle <8 x i32> %v0, <8 x i32> %v1,
11717/// <0, 4, 8, 1, 5, 9, 2, 6, 10, 3, 7, 11>
11718/// store <12 x i32> %i.vec, <12 x i32>* %ptr, align 4
11719///
11720/// Into:
11721/// %sub.v0 = shuffle <8 x i32> %v0, <8 x i32> v1, <0, 1, 2, 3>
11722/// %sub.v1 = shuffle <8 x i32> %v0, <8 x i32> v1, <4, 5, 6, 7>
11723/// %sub.v2 = shuffle <8 x i32> %v0, <8 x i32> v1, <8, 9, 10, 11>
11724/// call void llvm.arm.neon.vst3(%ptr, %sub.v0, %sub.v1, %sub.v2, 4)
11725///
11726/// Note that the new shufflevectors will be removed and we'll only generate one
11727/// vst3 instruction in CodeGen.
11728bool ARMTargetLowering::lowerInterleavedStore(StoreInst *SI,
11729 ShuffleVectorInst *SVI,
11730 unsigned Factor) const {
11731 assert(Factor >= 2 && Factor <= getMaxSupportedInterleaveFactor() &&
11732 "Invalid interleave factor");
11733
11734 VectorType *VecTy = SVI->getType();
11735 assert(VecTy->getVectorNumElements() % Factor == 0 &&
11736 "Invalid interleaved store");
11737
11738 unsigned NumSubElts = VecTy->getVectorNumElements() / Factor;
11739 Type *EltTy = VecTy->getVectorElementType();
11740 VectorType *SubVecTy = VectorType::get(EltTy, NumSubElts);
11741
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011742 const DataLayout &DL = SI->getModule()->getDataLayout();
11743 unsigned SubVecSize = DL.getTypeAllocSizeInBits(SubVecTy);
11744 bool EltIs64Bits = DL.getTypeAllocSizeInBits(EltTy) == 64;
Hao Liu2cd34bb2015-06-26 02:45:36 +000011745
11746 // Skip illegal sub vector types and vector types of i64/f64 element (vstN
11747 // doesn't support i64/f64 element).
11748 if ((SubVecSize != 64 && SubVecSize != 128) || EltIs64Bits)
11749 return false;
11750
11751 Value *Op0 = SVI->getOperand(0);
11752 Value *Op1 = SVI->getOperand(1);
11753 IRBuilder<> Builder(SI);
11754
11755 // StN intrinsics don't support pointer vectors as arguments. Convert pointer
11756 // vectors to integer vectors.
11757 if (EltTy->isPointerTy()) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011758 Type *IntTy = DL.getIntPtrType(EltTy);
Hao Liu2cd34bb2015-06-26 02:45:36 +000011759
11760 // Convert to the corresponding integer vector.
11761 Type *IntVecTy =
11762 VectorType::get(IntTy, Op0->getType()->getVectorNumElements());
11763 Op0 = Builder.CreatePtrToInt(Op0, IntVecTy);
11764 Op1 = Builder.CreatePtrToInt(Op1, IntVecTy);
11765
11766 SubVecTy = VectorType::get(IntTy, NumSubElts);
11767 }
11768
11769 static Intrinsic::ID StoreInts[3] = {Intrinsic::arm_neon_vst2,
11770 Intrinsic::arm_neon_vst3,
11771 Intrinsic::arm_neon_vst4};
11772 Function *VstNFunc = Intrinsic::getDeclaration(
11773 SI->getModule(), StoreInts[Factor - 2], SubVecTy);
11774
11775 SmallVector<Value *, 6> Ops;
11776
11777 Type *Int8Ptr = Builder.getInt8PtrTy(SI->getPointerAddressSpace());
11778 Ops.push_back(Builder.CreateBitCast(SI->getPointerOperand(), Int8Ptr));
11779
11780 // Split the shufflevector operands into sub vectors for the new vstN call.
11781 for (unsigned i = 0; i < Factor; i++)
11782 Ops.push_back(Builder.CreateShuffleVector(
11783 Op0, Op1, getSequentialMask(Builder, NumSubElts * i, NumSubElts)));
11784
11785 Ops.push_back(Builder.getInt32(SI->getAlignment()));
11786 Builder.CreateCall(VstNFunc, Ops);
11787 return true;
11788}
11789
Oliver Stannardc24f2172014-05-09 14:01:47 +000011790enum HABaseType {
11791 HA_UNKNOWN = 0,
11792 HA_FLOAT,
11793 HA_DOUBLE,
11794 HA_VECT64,
11795 HA_VECT128
11796};
11797
11798static bool isHomogeneousAggregate(Type *Ty, HABaseType &Base,
11799 uint64_t &Members) {
11800 if (const StructType *ST = dyn_cast<StructType>(Ty)) {
11801 for (unsigned i = 0; i < ST->getNumElements(); ++i) {
11802 uint64_t SubMembers = 0;
11803 if (!isHomogeneousAggregate(ST->getElementType(i), Base, SubMembers))
11804 return false;
11805 Members += SubMembers;
11806 }
11807 } else if (const ArrayType *AT = dyn_cast<ArrayType>(Ty)) {
11808 uint64_t SubMembers = 0;
11809 if (!isHomogeneousAggregate(AT->getElementType(), Base, SubMembers))
11810 return false;
11811 Members += SubMembers * AT->getNumElements();
11812 } else if (Ty->isFloatTy()) {
11813 if (Base != HA_UNKNOWN && Base != HA_FLOAT)
11814 return false;
11815 Members = 1;
11816 Base = HA_FLOAT;
11817 } else if (Ty->isDoubleTy()) {
11818 if (Base != HA_UNKNOWN && Base != HA_DOUBLE)
11819 return false;
11820 Members = 1;
11821 Base = HA_DOUBLE;
11822 } else if (const VectorType *VT = dyn_cast<VectorType>(Ty)) {
11823 Members = 1;
11824 switch (Base) {
11825 case HA_FLOAT:
11826 case HA_DOUBLE:
11827 return false;
11828 case HA_VECT64:
11829 return VT->getBitWidth() == 64;
11830 case HA_VECT128:
11831 return VT->getBitWidth() == 128;
11832 case HA_UNKNOWN:
11833 switch (VT->getBitWidth()) {
11834 case 64:
11835 Base = HA_VECT64;
11836 return true;
11837 case 128:
11838 Base = HA_VECT128;
11839 return true;
11840 default:
11841 return false;
11842 }
11843 }
11844 }
11845
11846 return (Members > 0 && Members <= 4);
11847}
11848
Tim Northovere95c5b32015-02-24 17:22:34 +000011849/// \brief Return true if a type is an AAPCS-VFP homogeneous aggregate or one of
11850/// [N x i32] or [N x i64]. This allows front-ends to skip emitting padding when
11851/// passing according to AAPCS rules.
Oliver Stannardc24f2172014-05-09 14:01:47 +000011852bool ARMTargetLowering::functionArgumentNeedsConsecutiveRegisters(
11853 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const {
Tim Northover4f1909f2014-05-27 10:43:38 +000011854 if (getEffectiveCallingConv(CallConv, isVarArg) !=
11855 CallingConv::ARM_AAPCS_VFP)
Oliver Stannardc24f2172014-05-09 14:01:47 +000011856 return false;
Tim Northover4f1909f2014-05-27 10:43:38 +000011857
11858 HABaseType Base = HA_UNKNOWN;
11859 uint64_t Members = 0;
Tim Northovere95c5b32015-02-24 17:22:34 +000011860 bool IsHA = isHomogeneousAggregate(Ty, Base, Members);
11861 DEBUG(dbgs() << "isHA: " << IsHA << " "; Ty->dump());
11862
11863 bool IsIntArray = Ty->isArrayTy() && Ty->getArrayElementType()->isIntegerTy();
11864 return IsHA || IsIntArray;
Oliver Stannardc24f2172014-05-09 14:01:47 +000011865}