blob: af10d818b5d5d393a722e1f182353e5d463ad8fe [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000020// X86 Subtarget state
Evan Cheng13bcc6c2011-07-07 21:06:52 +000021//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
Craig Topper3c80d622014-01-06 04:55:54 +000025def Mode32Bit : SubtargetFeature<"32bit-mode", "In32BitMode", "true",
26 "32-bit mode (80386)">;
27def Mode16Bit : SubtargetFeature<"16bit-mode", "In16BitMode", "true",
28 "16-bit mode (i8086)">;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029
30//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000031// X86 Subtarget features
Bill Wendlinge6182262007-05-04 20:38:40 +000032//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000033
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +000034def FeatureX87 : SubtargetFeature<"x87","HasX87", "true",
35 "Enable X87 float instructions">;
36
Chris Lattnercc8c5812009-09-02 05:53:04 +000037def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
38 "Enable conditional move instructions">;
39
Benjamin Kramer2f489232010-12-04 20:32:23 +000040def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
41 "Support POPCNT instruction">;
42
Craig Topper09b65982015-10-16 06:03:09 +000043def FeatureFXSR : SubtargetFeature<"fxsr", "HasFXSR", "true",
44 "Support fxsave/fxrestore instructions">;
45
Amjad Aboud1db6d7a2015-10-12 11:47:46 +000046def FeatureXSAVE : SubtargetFeature<"xsave", "HasXSAVE", "true",
47 "Support xsave instructions">;
48
49def FeatureXSAVEOPT: SubtargetFeature<"xsaveopt", "HasXSAVEOPT", "true",
50 "Support xsaveopt instructions">;
51
52def FeatureXSAVEC : SubtargetFeature<"xsavec", "HasXSAVEC", "true",
53 "Support xsavec instructions">;
54
55def FeatureXSAVES : SubtargetFeature<"xsaves", "HasXSAVES", "true",
56 "Support xsaves instructions">;
57
Bill Wendlinge6182262007-05-04 20:38:40 +000058def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
59 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000060 // SSE codegen depends on cmovs, and all
Michael J. Spencerb88784c2011-04-14 14:33:36 +000061 // SSE1+ processors support them.
Eric Christopher11e59832015-10-08 20:10:06 +000062 [FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000063def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
64 "Enable SSE2 instructions",
65 [FeatureSSE1]>;
66def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
67 "Enable SSE3 instructions",
68 [FeatureSSE2]>;
69def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
70 "Enable SSSE3 instructions",
71 [FeatureSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000072def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
Nate Begemane14fdfa2008-02-03 07:18:54 +000073 "Enable SSE 4.1 instructions",
74 [FeatureSSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000075def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
Nate Begemane14fdfa2008-02-03 07:18:54 +000076 "Enable SSE 4.2 instructions",
Craig Topper7bd33052011-12-29 15:51:45 +000077 [FeatureSSE41]>;
Eric Christopher57a6e132015-11-14 03:04:00 +000078// The MMX subtarget feature is separate from the rest of the SSE features
79// because it's important (for odd compatibility reasons) to be able to
80// turn it off explicitly while allowing SSE+ to be on.
81def FeatureMMX : SubtargetFeature<"mmx","X863DNowLevel", "MMX",
82 "Enable MMX instructions">;
Bill Wendlinge6182262007-05-04 20:38:40 +000083def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000084 "Enable 3DNow! instructions",
85 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000086def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000087 "Enable 3DNow! Athlon instructions",
88 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000089// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
90// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
91// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000092def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000093 "Support 64-bit instructions",
94 [FeatureCMOV]>;
Nick Lewycky3be42b82013-10-05 20:11:44 +000095def FeatureCMPXCHG16B : SubtargetFeature<"cx16", "HasCmpxchg16b", "true",
Eli Friedman5e570422011-08-26 21:21:21 +000096 "64-bit with cmpxchg16b",
97 [Feature64Bit]>;
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +000098def FeatureSlowSHLD : SubtargetFeature<"slow-shld", "IsSHLDSlow", "true",
99 "SHLD instruction is slow">;
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000100def FeatureSlowPMULLD : SubtargetFeature<"slow-pmulld", "IsPMULLDSlow", "true",
101 "PMULLD instruction is slow">;
Sanjay Patel30145672015-09-01 20:51:51 +0000102// FIXME: This should not apply to CPUs that do not have SSE.
103def FeatureSlowUAMem16 : SubtargetFeature<"slow-unaligned-mem-16",
104 "IsUAMem16Slow", "true",
105 "Slow unaligned 16-byte memory access">;
Sanjay Patel501890e2014-11-21 17:40:04 +0000106def FeatureSlowUAMem32 : SubtargetFeature<"slow-unaligned-mem-32",
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000107 "IsUAMem32Slow", "true",
108 "Slow unaligned 32-byte memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000109def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000110 "Support SSE 4a instructions",
111 [FeatureSSE3]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000112
Craig Topperf287a452012-01-09 09:02:13 +0000113def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
114 "Enable AVX instructions",
115 [FeatureSSE42]>;
116def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
Craig Topper228d9132011-10-30 19:57:21 +0000117 "Enable AVX2 instructions",
118 [FeatureAVX]>;
Craig Toppercb6c3862017-11-06 22:49:01 +0000119def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
120 "Enable three-operand fused multiple-add",
121 [FeatureAVX]>;
Craig Topper428a4e62017-11-06 22:49:04 +0000122def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
123 "Support 16-bit floating point conversion instructions",
124 [FeatureAVX]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000125def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000126 "Enable AVX-512 instructions",
Craig Topper428a4e62017-11-06 22:49:04 +0000127 [FeatureAVX2, FeatureFMA, FeatureF16C]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000128def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000129 "Enable AVX-512 Exponential and Reciprocal Instructions",
130 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000131def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000132 "Enable AVX-512 Conflict Detection Instructions",
133 [FeatureAVX512]>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +0000134def FeatureVPOPCNTDQ : SubtargetFeature<"avx512vpopcntdq", "HasVPOPCNTDQ",
135 "true", "Enable AVX-512 Population Count Instructions",
136 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000137def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000138 "Enable AVX-512 PreFetch Instructions",
139 [FeatureAVX512]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000140def FeaturePREFETCHWT1 : SubtargetFeature<"prefetchwt1", "HasPFPREFETCHWT1",
141 "true",
142 "Prefetch with Intent to Write and T1 Hint">;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000143def FeatureDQI : SubtargetFeature<"avx512dq", "HasDQI", "true",
144 "Enable AVX-512 Doubleword and Quadword Instructions",
145 [FeatureAVX512]>;
146def FeatureBWI : SubtargetFeature<"avx512bw", "HasBWI", "true",
147 "Enable AVX-512 Byte and Word Instructions",
148 [FeatureAVX512]>;
149def FeatureVLX : SubtargetFeature<"avx512vl", "HasVLX", "true",
150 "Enable AVX-512 Vector Length eXtensions",
151 [FeatureAVX512]>;
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000152def FeatureVBMI : SubtargetFeature<"avx512vbmi", "HasVBMI", "true",
Craig Topper5c842be2016-11-09 04:50:48 +0000153 "Enable AVX-512 Vector Byte Manipulation Instructions",
154 [FeatureBWI]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +0000155def FeatureVBMI2 : SubtargetFeature<"avx512vbmi2", "HasVBMI2", "true",
156 "Enable AVX-512 further Vector Byte Manipulation Instructions",
157 [FeatureBWI]>;
Craig Topper3bb3f732016-02-08 01:23:15 +0000158def FeatureIFMA : SubtargetFeature<"avx512ifma", "HasIFMA", "true",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000159 "Enable AVX-512 Integer Fused Multiple-Add",
160 [FeatureAVX512]>;
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000161def FeaturePKU : SubtargetFeature<"pku", "HasPKU", "true",
162 "Enable protection keys">;
Coby Tayree3880f2a2017-11-21 10:04:28 +0000163def FeatureVNNI : SubtargetFeature<"avx512vnni", "HasVNNI", "true",
164 "Enable AVX-512 Vector Neural Network Instructions",
165 [FeatureAVX512]>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +0000166def FeatureBITALG : SubtargetFeature<"avx512bitalg", "HasBITALG", "true",
167 "Enable AVX-512 Bit Algorithms",
168 [FeatureBWI]>;
Benjamin Kramera0396e42012-05-31 14:34:17 +0000169def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
170 "Enable packed carry-less multiplication instructions",
Craig Topper29dd1482012-05-01 05:28:32 +0000171 [FeatureSSE2]>;
Coby Tayree7ca5e5872017-11-21 09:30:33 +0000172def FeatureVPCLMULQDQ : SubtargetFeature<"vpclmulqdq", "HasVPCLMULQDQ", "true",
173 "Enable vpclmulqdq instructions",
174 [FeatureAVX, FeaturePCLMUL]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000175def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000176 "Enable four-operand fused multiple-add",
Craig Topperbae0e9e2012-05-01 06:54:48 +0000177 [FeatureAVX, FeatureSSE4A]>;
Craig Toppera5d1fc22011-12-30 07:16:00 +0000178def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
Craig Topper43518cc2012-05-01 05:41:41 +0000179 "Enable XOP instructions",
Anitha Boyapatiaf3e9832012-08-16 04:04:02 +0000180 [FeatureFMA4]>;
Sanjay Patelffd039b2015-02-03 17:13:04 +0000181def FeatureSSEUnalignedMem : SubtargetFeature<"sse-unaligned-mem",
182 "HasSSEUnalignedMem", "true",
183 "Allow unaligned memory operands with SSE instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +0000184def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
Craig Topper29dd1482012-05-01 05:28:32 +0000185 "Enable AES instructions",
186 [FeatureSSE2]>;
Coby Tayree2a1c02f2017-11-21 09:11:41 +0000187def FeatureVAES : SubtargetFeature<"vaes", "HasVAES", "true",
188 "Promote selected AES instructions to AVX512/AVX registers",
189 [FeatureAVX, FeatureAES]>;
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000190def FeatureTBM : SubtargetFeature<"tbm", "HasTBM", "true",
191 "Enable TBM instructions">;
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000192def FeatureLWP : SubtargetFeature<"lwp", "HasLWP", "true",
193 "Enable LWP instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +0000194def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
195 "Support MOVBE instruction">;
Rafael Espindola94a2c562013-08-23 20:21:34 +0000196def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
Craig Topper786bdb92011-10-03 17:28:23 +0000197 "Support RDRAND instruction">;
Craig Topper228d9132011-10-30 19:57:21 +0000198def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
199 "Support FS/GS Base instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000200def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
201 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000202def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
203 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000204def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
205 "Support BMI2 instructions">;
Michael Liao73cffdd2012-11-08 07:28:54 +0000206def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
207 "Support RTM instructions">;
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000208def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
209 "Support ADX instructions">;
Ben Langmuir16501752013-09-12 15:51:31 +0000210def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
211 "Enable SHA instructions",
212 [FeatureSSE2]>;
Michael Liao5173ee02013-03-26 17:47:11 +0000213def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
214 "Support PRFCHW instructions">;
Michael Liaoa486a112013-03-28 23:41:26 +0000215def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
216 "Support RDSEED instruction">;
Hans Wennborg5000ce82015-12-04 23:00:33 +0000217def FeatureLAHFSAHF : SubtargetFeature<"sahf", "HasLAHFSAHF", "true",
218 "Support LAHF and SAHF instructions">;
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000219def FeatureMWAITX : SubtargetFeature<"mwaitx", "HasMWAITX", "true",
220 "Enable MONITORX/MWAITX timer functionality">;
Craig Topper50f3d142017-02-09 04:27:34 +0000221def FeatureCLZERO : SubtargetFeature<"clzero", "HasCLZERO", "true",
222 "Enable Cache Line Zero">;
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000223def FeatureMPX : SubtargetFeature<"mpx", "HasMPX", "true",
224 "Support MPX instructions">;
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000225def FeatureLEAForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000226 "Use LEA for adjusting the stack pointer">;
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000227def FeatureSlowDivide32 : SubtargetFeature<"idivl-to-divb",
228 "HasSlowDivide32", "true",
229 "Use 8-bit divide for positive values less than 256">;
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000230def FeatureSlowDivide64 : SubtargetFeature<"idivq-to-divl",
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000231 "HasSlowDivide64", "true",
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000232 "Use 32-bit divide for positive values less than 2^32">;
Preston Gurda01daac2013-01-08 18:27:24 +0000233def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
234 "PadShortFunctions", "true",
235 "Pad short functions">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000236def FeatureSGX : SubtargetFeature<"sgx", "HasSGX", "true",
237 "Enable Software Guard Extensions">;
238def FeatureCLFLUSHOPT : SubtargetFeature<"clflushopt", "HasCLFLUSHOPT", "true",
239 "Flush A Cache Line Optimized">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000240def FeatureCLWB : SubtargetFeature<"clwb", "HasCLWB", "true",
241 "Cache Line Write Back">;
Craig Topper62c47a22017-08-29 05:14:27 +0000242// On some processors, instructions that implicitly take two memory operands are
243// slow. In practice, this means that CALL, PUSH, and POP with memory operands
244// should be avoided in favor of a MOV + register CALL/PUSH/POP.
245def FeatureSlowTwoMemOps : SubtargetFeature<"slow-two-mem-ops",
246 "SlowTwoMemOps", "true",
247 "Two memory operand instructions are slow">;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000248def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
249 "LEA instruction needs inputs at AG stage">;
Alexey Volkov6226de62014-05-20 08:55:50 +0000250def FeatureSlowLEA : SubtargetFeature<"slow-lea", "SlowLEA", "true",
251 "LEA instruction with certain arguments is slow">;
Lama Saba2ea271b2017-05-18 08:11:50 +0000252def FeatureSlow3OpsLEA : SubtargetFeature<"slow-3ops-lea", "Slow3OpsLEA", "true",
253 "LEA instruction with 3 ops or certain registers is slow">;
Alexey Volkov5260dba2014-06-09 11:40:41 +0000254def FeatureSlowIncDec : SubtargetFeature<"slow-incdec", "SlowIncDec", "true",
255 "INC and DEC instructions are slower than ADD and SUB">;
Eric Christopher824f42f2015-05-12 01:26:05 +0000256def FeatureSoftFloat
257 : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
258 "Use software floating point features.">;
Amjad Aboud4f977512017-03-03 09:03:24 +0000259// On some X86 processors, there is no performance hazard to writing only the
260// lower parts of a YMM or ZMM register without clearing the upper part.
261def FeatureFastPartialYMMorZMMWrite
262 : SubtargetFeature<"fast-partial-ymm-or-zmm-write",
263 "HasFastPartialYMMorZMMWrite",
264 "true", "Partial writes to YMM/ZMM registers are fast">;
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000265// FeatureFastScalarFSQRT should be enabled if scalar FSQRT has shorter latency
266// than the corresponding NR code. FeatureFastVectorFSQRT should be enabled if
267// vector FSQRT has higher throughput than the corresponding NR code.
268// The idea is that throughput bound code is likely to be vectorized, so for
269// vectorized code we should care about the throughput of SQRT operations.
270// But if the code is scalar that probably means that the code has some kind of
271// dependency and we should care more about reducing the latency.
272def FeatureFastScalarFSQRT
273 : SubtargetFeature<"fast-scalar-fsqrt", "HasFastScalarFSQRT",
274 "true", "Scalar SQRT is fast (disable Newton-Raphson)">;
275def FeatureFastVectorFSQRT
276 : SubtargetFeature<"fast-vector-fsqrt", "HasFastVectorFSQRT",
277 "true", "Vector SQRT is fast (disable Newton-Raphson)">;
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000278// If lzcnt has equivalent latency/throughput to most simple integer ops, it can
279// be used to replace test/set sequences.
280def FeatureFastLZCNT
281 : SubtargetFeature<
282 "fast-lzcnt", "HasFastLZCNT", "true",
283 "LZCNT instructions are as fast as most simple integer ops">;
David Greene8f6f72c2009-06-26 22:46:54 +0000284
Craig Topperd88389a2017-02-21 06:39:13 +0000285
286// Sandy Bridge and newer processors can use SHLD with the same source on both
287// inputs to implement rotate to avoid the partial flag update of the normal
288// rotate instructions.
289def FeatureFastSHLDRotate
290 : SubtargetFeature<
291 "fast-shld-rotate", "HasFastSHLDRotate", "true",
292 "SHLD can be used as a faster rotate">;
293
Clement Courbet203fc172017-04-21 09:20:50 +0000294// Ivy Bridge and newer processors have enhanced REP MOVSB and STOSB (aka
295// "string operations"). See "REP String Enhancement" in the Intel Software
Clement Courbet41b43332017-04-21 09:21:05 +0000296// Development Manual. This feature essentially means that REP MOVSB will copy
Clement Courbet203fc172017-04-21 09:20:50 +0000297// using the largest available size instead of copying bytes one by one, making
298// it at least as fast as REPMOVS{W,D,Q}.
299def FeatureERMSB
Clement Courbet1ce3b822017-04-21 09:20:39 +0000300 : SubtargetFeature<
Clement Courbet203fc172017-04-21 09:20:50 +0000301 "ermsb", "HasERMSB", "true",
Clement Courbet1ce3b822017-04-21 09:20:39 +0000302 "REP MOVS/STOS are fast">;
303
Craig Topper641e2af2017-08-30 04:34:48 +0000304// Sandy Bridge and newer processors have many instructions that can be
305// fused with conditional branches and pass through the CPU as a single
306// operation.
307def FeatureMacroFusion
308 : SubtargetFeature<"macrofusion", "HasMacroFusion", "true",
309 "Various instructions can be fused with conditional branches">;
310
Evan Chengff1beda2006-10-06 09:17:41 +0000311//===----------------------------------------------------------------------===//
312// X86 processors supported.
313//===----------------------------------------------------------------------===//
314
Andrew Trick8523b162012-02-01 23:20:51 +0000315include "X86Schedule.td"
316
317def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
318 "Intel Atom processors">;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000319def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
320 "Intel Silvermont processors">;
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000321def ProcIntelGLM : SubtargetFeature<"glm", "X86ProcFamily", "IntelGLM",
322 "Intel Goldmont processors">;
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000323def ProcIntelHSW : SubtargetFeature<"haswell", "X86ProcFamily",
324 "IntelHaswell", "Intel Haswell processors">;
325def ProcIntelBDW : SubtargetFeature<"broadwell", "X86ProcFamily",
326 "IntelBroadwell", "Intel Broadwell processors">;
327def ProcIntelSKL : SubtargetFeature<"skylake", "X86ProcFamily",
328 "IntelSkylake", "Intel Skylake processors">;
329def ProcIntelKNL : SubtargetFeature<"knl", "X86ProcFamily",
330 "IntelKNL", "Intel Knights Landing processors">;
331def ProcIntelSKX : SubtargetFeature<"skx", "X86ProcFamily",
332 "IntelSKX", "Intel Skylake Server processors">;
333def ProcIntelCNL : SubtargetFeature<"cannonlake", "X86ProcFamily",
334 "IntelCannonlake", "Intel Cannonlake processors">;
Craig Topper81037f32017-11-19 01:12:00 +0000335def ProcIntelICL : SubtargetFeature<"icelake", "X86ProcFamily",
336 "IntelIcelake", "Intel Icelake processors">;
Andrew Trick8523b162012-02-01 23:20:51 +0000337
Evan Chengff1beda2006-10-06 09:17:41 +0000338class Proc<string Name, list<SubtargetFeature> Features>
Andrew Trick87255e32012-07-07 04:00:00 +0000339 : ProcessorModel<Name, GenericModel, Features>;
Andrew Trick8523b162012-02-01 23:20:51 +0000340
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000341def : Proc<"generic", [FeatureX87, FeatureSlowUAMem16]>;
342def : Proc<"i386", [FeatureX87, FeatureSlowUAMem16]>;
343def : Proc<"i486", [FeatureX87, FeatureSlowUAMem16]>;
344def : Proc<"i586", [FeatureX87, FeatureSlowUAMem16]>;
345def : Proc<"pentium", [FeatureX87, FeatureSlowUAMem16]>;
346def : Proc<"pentium-mmx", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
Craig Topper38373222017-11-01 22:15:49 +0000347
348foreach P = ["i686", "pentiumpro"] in {
349 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureCMOV]>;
350}
351
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000352def : Proc<"pentium2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
353 FeatureCMOV, FeatureFXSR]>;
Craig Topper38373222017-11-01 22:15:49 +0000354
355foreach P = ["pentium3", "pentium3m"] in {
356 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE1,
357 FeatureFXSR]>;
358}
Mitch Bodarte60465d2016-04-27 22:52:35 +0000359
360// Enable the PostRAScheduler for SSE2 and SSE3 class cpus.
361// The intent is to enable it for pentium4 which is the current default
362// processor in a vanilla 32-bit clang compilation when no specific
363// architecture is specified. This generally gives a nice performance
364// increase on silvermont, with largely neutral behavior on other
365// contemporary large core processors.
366// pentium-m, pentium4m, prescott and nocona are included as a preventative
367// measure to avoid performance surprises, in case clang's default cpu
368// changes slightly.
369
370def : ProcessorModel<"pentium-m", GenericPostRAModel,
371 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper27381172017-10-15 16:57:33 +0000372 FeatureSSE2, FeatureFXSR]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000373
Craig Topper38373222017-11-01 22:15:49 +0000374foreach P = ["pentium4", "pentium4m"] in {
375 def : ProcessorModel<P, GenericPostRAModel,
376 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
377 FeatureSSE2, FeatureFXSR]>;
378}
Chandler Carruth32908d72014-05-07 17:37:03 +0000379
Andrey Turetskiy958eb462016-04-01 10:16:15 +0000380// Intel Quark.
381def : Proc<"lakemont", []>;
382
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000383// Intel Core Duo.
Craig Topper09b65982015-10-16 06:03:09 +0000384def : ProcessorModel<"yonah", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000385 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper27381172017-10-15 16:57:33 +0000386 FeatureFXSR]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000387
388// NetBurst.
Mitch Bodarte60465d2016-04-27 22:52:35 +0000389def : ProcessorModel<"prescott", GenericPostRAModel,
390 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper27381172017-10-15 16:57:33 +0000391 FeatureFXSR]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000392def : ProcessorModel<"nocona", GenericPostRAModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000393 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000394 FeatureSlowUAMem16,
395 FeatureMMX,
396 FeatureSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000397 FeatureFXSR,
Craig Topper27381172017-10-15 16:57:33 +0000398 FeatureCMPXCHG16B
Eric Christopher11e59832015-10-08 20:10:06 +0000399]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000400
401// Intel Core 2 Solo/Duo.
Eric Christopher11e59832015-10-08 20:10:06 +0000402def : ProcessorModel<"core2", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000403 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000404 FeatureSlowUAMem16,
405 FeatureMMX,
406 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000407 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000408 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000409 FeatureLAHFSAHF,
410 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000411]>;
412def : ProcessorModel<"penryn", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000413 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000414 FeatureSlowUAMem16,
415 FeatureMMX,
416 FeatureSSE41,
Craig Topper09b65982015-10-16 06:03:09 +0000417 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000418 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000419 FeatureLAHFSAHF,
420 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000421]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000422
Chandler Carruthaf8924032014-12-09 10:58:36 +0000423// Atom CPUs.
424class BonnellProc<string Name> : ProcessorModel<Name, AtomModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000425 ProcIntelAtom,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000426 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000427 FeatureSlowUAMem16,
428 FeatureMMX,
429 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000430 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000431 FeatureCMPXCHG16B,
432 FeatureMOVBE,
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000433 FeatureLEAForSP,
Eric Christopher11e59832015-10-08 20:10:06 +0000434 FeatureSlowDivide32,
435 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000436 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000437 FeatureLEAUsesAG,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000438 FeaturePadShortFunctions,
439 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000440]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000441def : BonnellProc<"bonnell">;
442def : BonnellProc<"atom">; // Pin the generic name to the baseline.
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000443
Chandler Carruthaf8924032014-12-09 10:58:36 +0000444class SilvermontProc<string Name> : ProcessorModel<Name, SLMModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000445 ProcIntelSLM,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000446 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000447 FeatureMMX,
448 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000449 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000450 FeatureCMPXCHG16B,
451 FeatureMOVBE,
452 FeaturePOPCNT,
453 FeaturePCLMUL,
454 FeatureAES,
455 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000456 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000457 FeaturePRFCHW,
458 FeatureSlowLEA,
459 FeatureSlowIncDec,
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000460 FeatureSlowPMULLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000461 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000462]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000463def : SilvermontProc<"silvermont">;
464def : SilvermontProc<"slm">; // Legacy alias.
465
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000466class GoldmontProc<string Name> : ProcessorModel<Name, SLMModel, [
467 ProcIntelGLM,
468 FeatureX87,
469 FeatureMMX,
470 FeatureSSE42,
471 FeatureFXSR,
472 FeatureCMPXCHG16B,
473 FeatureMOVBE,
474 FeaturePOPCNT,
475 FeaturePCLMUL,
476 FeatureAES,
477 FeaturePRFCHW,
Craig Topper62c47a22017-08-29 05:14:27 +0000478 FeatureSlowTwoMemOps,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000479 FeatureSlowLEA,
480 FeatureSlowIncDec,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000481 FeatureLAHFSAHF,
482 FeatureMPX,
483 FeatureSHA,
Craig Toppera4c5caf2017-07-04 05:33:19 +0000484 FeatureRDRAND,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000485 FeatureRDSEED,
486 FeatureXSAVE,
487 FeatureXSAVEOPT,
488 FeatureXSAVEC,
489 FeatureXSAVES,
Michael Zuckermanac1d20d2017-09-25 13:45:31 +0000490 FeatureCLFLUSHOPT,
491 FeatureFSGSBase
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000492]>;
493def : GoldmontProc<"goldmont">;
494
Eric Christopher2ef63182010-04-02 21:54:27 +0000495// "Arrandale" along with corei3 and corei5
Craig Topper3611d9b2015-03-30 06:31:11 +0000496class NehalemProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000497 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000498 FeatureMMX,
499 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000500 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000501 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000502 FeaturePOPCNT,
Craig Topper641e2af2017-08-30 04:34:48 +0000503 FeatureLAHFSAHF,
504 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000505]>;
Craig Topper3611d9b2015-03-30 06:31:11 +0000506def : NehalemProc<"nehalem">;
507def : NehalemProc<"corei7">;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000508
Eric Christopher2ef63182010-04-02 21:54:27 +0000509// Westmere is a similar machine to nehalem with some additional features.
510// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Chandler Carruthaf8924032014-12-09 10:58:36 +0000511class WestmereProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000512 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000513 FeatureMMX,
514 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000515 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000516 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000517 FeaturePOPCNT,
518 FeatureAES,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000519 FeaturePCLMUL,
Craig Topper641e2af2017-08-30 04:34:48 +0000520 FeatureLAHFSAHF,
521 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000522]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000523def : WestmereProc<"westmere">;
524
Craig Topperf730a6b2016-02-13 21:35:37 +0000525class ProcessorFeatures<list<SubtargetFeature> Inherited,
526 list<SubtargetFeature> NewFeatures> {
527 list<SubtargetFeature> Value = !listconcat(Inherited, NewFeatures);
528}
529
530class ProcModel<string Name, SchedMachineModel Model,
531 list<SubtargetFeature> ProcFeatures,
532 list<SubtargetFeature> OtherFeatures> :
533 ProcessorModel<Name, Model, !listconcat(ProcFeatures, OtherFeatures)>;
534
Nate Begeman8b08f522010-12-10 00:26:57 +0000535// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
536// rather than a superset.
Craig Topperf730a6b2016-02-13 21:35:37 +0000537def SNBFeatures : ProcessorFeatures<[], [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000538 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000539 FeatureMMX,
540 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000541 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000542 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000543 FeaturePOPCNT,
544 FeatureAES,
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000545 FeatureSlowDivide64,
Craig Topper0ee35692015-10-14 05:37:38 +0000546 FeaturePCLMUL,
547 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000548 FeatureXSAVEOPT,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000549 FeatureLAHFSAHF,
Lama Saba2ea271b2017-05-18 08:11:50 +0000550 FeatureSlow3OpsLEA,
Craig Topperd88389a2017-02-21 06:39:13 +0000551 FeatureFastScalarFSQRT,
Craig Topper641e2af2017-08-30 04:34:48 +0000552 FeatureFastSHLDRotate,
Craig Topperef1f7162017-08-30 05:00:35 +0000553 FeatureSlowIncDec,
Craig Topper641e2af2017-08-30 04:34:48 +0000554 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000555]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000556
Craig Topperf730a6b2016-02-13 21:35:37 +0000557class SandyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
558 SNBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000559 FeatureSlowUAMem32
560]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000561def : SandyBridgeProc<"sandybridge">;
562def : SandyBridgeProc<"corei7-avx">; // Legacy alias.
Evan Chengff1beda2006-10-06 09:17:41 +0000563
Craig Topperf730a6b2016-02-13 21:35:37 +0000564def IVBFeatures : ProcessorFeatures<SNBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000565 FeatureRDRAND,
566 FeatureF16C,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000567 FeatureFSGSBase
568]>;
569
Craig Topperf730a6b2016-02-13 21:35:37 +0000570class IvyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
571 IVBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000572 FeatureSlowUAMem32
Eric Christopher11e59832015-10-08 20:10:06 +0000573]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000574def : IvyBridgeProc<"ivybridge">;
575def : IvyBridgeProc<"core-avx-i">; // Legacy alias.
Craig Topper3657fe42011-10-14 03:21:46 +0000576
Craig Topperf730a6b2016-02-13 21:35:37 +0000577def HSWFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000578 FeatureAVX2,
Eric Christopher11e59832015-10-08 20:10:06 +0000579 FeatureBMI,
580 FeatureBMI2,
Clement Courbet203fc172017-04-21 09:20:50 +0000581 FeatureERMSB,
Eric Christopher11e59832015-10-08 20:10:06 +0000582 FeatureFMA,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000583 FeatureLZCNT,
Craig Topperef1f7162017-08-30 05:00:35 +0000584 FeatureMOVBE
Eric Christopher11e59832015-10-08 20:10:06 +0000585]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000586
Craig Topperf730a6b2016-02-13 21:35:37 +0000587class HaswellProc<string Name> : ProcModel<Name, HaswellModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000588 HSWFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000589 ProcIntelHSW
Craig Topper54541c42017-10-13 16:04:08 +0000590]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000591def : HaswellProc<"haswell">;
592def : HaswellProc<"core-avx2">; // Legacy alias.
593
Craig Topperf730a6b2016-02-13 21:35:37 +0000594def BDWFeatures : ProcessorFeatures<HSWFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000595 FeatureADX,
Craig Topper86576bd2017-02-09 06:50:59 +0000596 FeatureRDSEED
Eric Christopher11e59832015-10-08 20:10:06 +0000597]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000598class BroadwellProc<string Name> : ProcModel<Name, BroadwellModel,
Craig Topper54541c42017-10-13 16:04:08 +0000599 BDWFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000600 ProcIntelBDW
Craig Topper54541c42017-10-13 16:04:08 +0000601]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000602def : BroadwellProc<"broadwell">;
603
Craig Topperf730a6b2016-02-13 21:35:37 +0000604def SKLFeatures : ProcessorFeatures<BDWFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000605 FeatureMPX,
Eric Christopher58297412017-03-29 07:40:44 +0000606 FeatureRTM,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000607 FeatureXSAVEC,
608 FeatureXSAVES,
609 FeatureSGX,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000610 FeatureCLFLUSHOPT,
611 FeatureFastVectorFSQRT
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000612]>;
613
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000614class SkylakeClientProc<string Name> : ProcModel<Name, SkylakeClientModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000615 SKLFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000616 ProcIntelSKL
Craig Topper5805fb32017-10-13 16:06:06 +0000617]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000618def : SkylakeClientProc<"skylake">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000619
Craig Topper5d692912017-10-13 18:10:17 +0000620def KNLFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000621 FeatureAVX512,
622 FeatureERI,
623 FeatureCDI,
624 FeaturePFI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000625 FeaturePREFETCHWT1,
626 FeatureADX,
627 FeatureRDSEED,
Eric Christopher11e59832015-10-08 20:10:06 +0000628 FeatureMOVBE,
629 FeatureLZCNT,
630 FeatureBMI,
631 FeatureBMI2,
Craig Topper5d692912017-10-13 18:10:17 +0000632 FeatureFMA
633]>;
634
635// FIXME: define KNL model
636class KnightsLandingProc<string Name> : ProcModel<Name, HaswellModel,
637 KNLFeatures.Value, [
638 ProcIntelKNL,
Craig Topper62c47a22017-08-29 05:14:27 +0000639 FeatureSlowTwoMemOps,
Amjad Aboud4f977512017-03-03 09:03:24 +0000640 FeatureFastPartialYMMorZMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000641]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000642def : KnightsLandingProc<"knl">;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000643
Craig Topper5d692912017-10-13 18:10:17 +0000644class KnightsMillProc<string Name> : ProcModel<Name, HaswellModel,
645 KNLFeatures.Value, [
646 ProcIntelKNL,
647 FeatureSlowTwoMemOps,
Craig Topper6fae2ee2017-10-25 17:10:32 +0000648 FeatureFastPartialYMMorZMMWrite,
649 FeatureVPOPCNTDQ
Craig Topper5d692912017-10-13 18:10:17 +0000650]>;
651def : KnightsMillProc<"knm">; // TODO Add AVX5124FMAPS/AVX5124VNNIW features
652
Craig Topperf730a6b2016-02-13 21:35:37 +0000653def SKXFeatures : ProcessorFeatures<SKLFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000654 FeatureAVX512,
655 FeatureCDI,
656 FeatureDQI,
657 FeatureBWI,
658 FeatureVLX,
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000659 FeaturePKU,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000660 FeatureCLWB
Eric Christopher11e59832015-10-08 20:10:06 +0000661]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000662
Gadi Haber684944b2017-10-08 12:52:54 +0000663class SkylakeServerProc<string Name> : ProcModel<Name, SkylakeServerModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000664 SKXFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000665 ProcIntelSKX
Craig Toppera1f9c9dd2017-10-15 16:41:15 +0000666]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000667def : SkylakeServerProc<"skylake-avx512">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000668def : SkylakeServerProc<"skx">; // Legacy alias.
669
Craig Topperf730a6b2016-02-13 21:35:37 +0000670def CNLFeatures : ProcessorFeatures<SKXFeatures.Value, [
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000671 FeatureVBMI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000672 FeatureIFMA,
673 FeatureSHA
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000674]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000675
Craig Topper9a94dfc2017-11-19 01:25:30 +0000676class CannonlakeProc<string Name> : ProcModel<Name, SkylakeServerModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000677 CNLFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000678 ProcIntelCNL
Craig Topper5805fb32017-10-13 16:06:06 +0000679]>;
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000680def : CannonlakeProc<"cannonlake">;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000681
Craig Topper81037f32017-11-19 01:12:00 +0000682def ICLFeatures : ProcessorFeatures<CNLFeatures.Value, [
683 // TODO: Insert features here.
684]>;
685
686class IcelakeProc<string Name> : ProcModel<Name, SkylakeServerModel,
687 ICLFeatures.Value, [
688 ProcIntelICL
689]>;
690def : IcelakeProc<"icelake">;
691
Chandler Carruthaf8924032014-12-09 10:58:36 +0000692// AMD CPUs.
Robert Khasanovbfa01312014-07-21 14:54:21 +0000693
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000694def : Proc<"k6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
695def : Proc<"k6-2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
696def : Proc<"k6-3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
Craig Topper38373222017-11-01 22:15:49 +0000697
698foreach P = ["athlon", "athlon-tbird"] in {
699 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, Feature3DNowA, FeatureSlowSHLD]>;
700}
701
702foreach P = ["athlon-4", "athlon-xp", "athlon-mp"] in {
703 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
704 Feature3DNowA, FeatureFXSR, FeatureSlowSHLD]>;
705}
706
707foreach P = ["k8", "opteron", "athlon64", "athlon-fx"] in {
708 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE2, Feature3DNowA,
709 FeatureFXSR, Feature64Bit, FeatureSlowSHLD]>;
710}
711
712foreach P = ["k8-sse3", "opteron-sse3", "athlon64-sse3"] in {
713 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE3, Feature3DNowA,
714 FeatureFXSR, FeatureCMPXCHG16B, FeatureSlowSHLD]>;
715}
716
717foreach P = ["amdfam10", "barcelona"] in {
718 def : Proc<P, [FeatureX87, FeatureSSE4A, Feature3DNowA, FeatureFXSR,
719 FeatureCMPXCHG16B, FeatureLZCNT, FeaturePOPCNT,
720 FeatureSlowSHLD, FeatureLAHFSAHF]>;
721}
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000722
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000723// Bobcat
Eric Christopher11e59832015-10-08 20:10:06 +0000724def : Proc<"btver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000725 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000726 FeatureMMX,
727 FeatureSSSE3,
728 FeatureSSE4A,
Craig Topper09b65982015-10-16 06:03:09 +0000729 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000730 FeatureCMPXCHG16B,
731 FeaturePRFCHW,
732 FeatureLZCNT,
733 FeaturePOPCNT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000734 FeatureSlowSHLD,
735 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000736]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000737
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000738// Jaguar
Eric Christopher11e59832015-10-08 20:10:06 +0000739def : ProcessorModel<"btver2", BtVer2Model, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000740 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000741 FeatureMMX,
742 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000743 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000744 FeatureSSE4A,
745 FeatureCMPXCHG16B,
746 FeaturePRFCHW,
747 FeatureAES,
748 FeaturePCLMUL,
749 FeatureBMI,
750 FeatureF16C,
751 FeatureMOVBE,
752 FeatureLZCNT,
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000753 FeatureFastLZCNT,
Eric Christopher11e59832015-10-08 20:10:06 +0000754 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000755 FeatureXSAVE,
756 FeatureXSAVEOPT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000757 FeatureSlowSHLD,
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000758 FeatureLAHFSAHF,
Amjad Aboud4f977512017-03-03 09:03:24 +0000759 FeatureFastPartialYMMorZMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000760]>;
Sanjay Patele57f3c02014-11-28 18:40:18 +0000761
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000762// Bulldozer
Eric Christopher11e59832015-10-08 20:10:06 +0000763def : Proc<"bdver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000764 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000765 FeatureXOP,
766 FeatureFMA4,
767 FeatureCMPXCHG16B,
768 FeatureAES,
769 FeaturePRFCHW,
770 FeaturePCLMUL,
771 FeatureMMX,
772 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000773 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000774 FeatureSSE4A,
775 FeatureLZCNT,
776 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000777 FeatureXSAVE,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000778 FeatureLWP,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000779 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +0000780 FeatureLAHFSAHF,
781 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000782]>;
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000783// Piledriver
Eric Christopher11e59832015-10-08 20:10:06 +0000784def : Proc<"bdver2", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000785 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000786 FeatureXOP,
787 FeatureFMA4,
788 FeatureCMPXCHG16B,
789 FeatureAES,
790 FeaturePRFCHW,
791 FeaturePCLMUL,
792 FeatureMMX,
793 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000794 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000795 FeatureSSE4A,
796 FeatureF16C,
797 FeatureLZCNT,
798 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000799 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000800 FeatureBMI,
801 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000802 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +0000803 FeatureFMA,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000804 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +0000805 FeatureLAHFSAHF,
806 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000807]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000808
809// Steamroller
Eric Christopher11e59832015-10-08 20:10:06 +0000810def : Proc<"bdver3", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000811 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000812 FeatureXOP,
813 FeatureFMA4,
814 FeatureCMPXCHG16B,
815 FeatureAES,
816 FeaturePRFCHW,
817 FeaturePCLMUL,
818 FeatureMMX,
819 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000820 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000821 FeatureSSE4A,
822 FeatureF16C,
823 FeatureLZCNT,
824 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000825 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000826 FeatureBMI,
827 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000828 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +0000829 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000830 FeatureXSAVEOPT,
Eric Christopher11e59832015-10-08 20:10:06 +0000831 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000832 FeatureFSGSBase,
Craig Topper641e2af2017-08-30 04:34:48 +0000833 FeatureLAHFSAHF,
834 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000835]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000836
Benjamin Kramer60045732014-05-02 15:47:07 +0000837// Excavator
Eric Christopher11e59832015-10-08 20:10:06 +0000838def : Proc<"bdver4", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000839 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000840 FeatureMMX,
841 FeatureAVX2,
Craig Topper09b65982015-10-16 06:03:09 +0000842 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000843 FeatureXOP,
844 FeatureFMA4,
845 FeatureCMPXCHG16B,
846 FeatureAES,
847 FeaturePRFCHW,
848 FeaturePCLMUL,
849 FeatureF16C,
850 FeatureLZCNT,
851 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000852 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000853 FeatureBMI,
854 FeatureBMI2,
855 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000856 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +0000857 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000858 FeatureXSAVEOPT,
Simon Pilgrim381a0ad2016-07-24 16:00:53 +0000859 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000860 FeatureFSGSBase,
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000861 FeatureLAHFSAHF,
Craig Topper641e2af2017-08-30 04:34:48 +0000862 FeatureMWAITX,
863 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000864]>;
Benjamin Kramer60045732014-05-02 15:47:07 +0000865
Craig Topper106b5b62017-07-19 02:45:14 +0000866// Znver1
867def: ProcessorModel<"znver1", Znver1Model, [
Craig Topperd55b8312017-01-10 06:01:16 +0000868 FeatureADX,
869 FeatureAES,
870 FeatureAVX2,
871 FeatureBMI,
872 FeatureBMI2,
873 FeatureCLFLUSHOPT,
Craig Topper50f3d142017-02-09 04:27:34 +0000874 FeatureCLZERO,
Craig Topperd55b8312017-01-10 06:01:16 +0000875 FeatureCMPXCHG16B,
876 FeatureF16C,
877 FeatureFMA,
878 FeatureFSGSBase,
879 FeatureFXSR,
880 FeatureFastLZCNT,
881 FeatureLAHFSAHF,
882 FeatureLZCNT,
Craig Topper641e2af2017-08-30 04:34:48 +0000883 FeatureMacroFusion,
Craig Topperd55b8312017-01-10 06:01:16 +0000884 FeatureMMX,
885 FeatureMOVBE,
886 FeatureMWAITX,
887 FeaturePCLMUL,
888 FeaturePOPCNT,
889 FeaturePRFCHW,
890 FeatureRDRAND,
891 FeatureRDSEED,
892 FeatureSHA,
Craig Topperd55b8312017-01-10 06:01:16 +0000893 FeatureSSE4A,
894 FeatureSlowSHLD,
895 FeatureX87,
896 FeatureXSAVE,
897 FeatureXSAVEC,
898 FeatureXSAVEOPT,
899 FeatureXSAVES]>;
900
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000901def : Proc<"geode", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000902
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000903def : Proc<"winchip-c6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
904def : Proc<"winchip2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
905def : Proc<"c3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
906def : Proc<"c3-2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
907 FeatureSSE1, FeatureFXSR]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000908
Chandler Carruth32908d72014-05-07 17:37:03 +0000909// We also provide a generic 64-bit specific x86 processor model which tries to
910// be good for modern chips without enabling instruction set encodings past the
911// basic SSE2 and 64-bit ones. It disables slow things from any mainstream and
912// modern 64-bit x86 chip, and enables features that are generally beneficial.
Michael Liao5bf95782014-12-04 05:20:33 +0000913//
Chandler Carruth32908d72014-05-07 17:37:03 +0000914// We currently use the Sandy Bridge model as the default scheduling model as
915// we use it across Nehalem, Westmere, Sandy Bridge, and Ivy Bridge which
916// covers a huge swath of x86 processors. If there are specific scheduling
917// knobs which need to be tuned differently for AMD chips, we might consider
918// forming a common base for them.
Chandler Carruth98c51cb2017-08-21 08:45:22 +0000919def : ProcessorModel<"x86-64", SandyBridgeModel, [
920 FeatureX87,
921 FeatureMMX,
922 FeatureSSE2,
923 FeatureFXSR,
924 Feature64Bit,
925 FeatureSlow3OpsLEA,
Craig Topper641e2af2017-08-30 04:34:48 +0000926 FeatureSlowIncDec,
927 FeatureMacroFusion
Chandler Carruth98c51cb2017-08-21 08:45:22 +0000928]>;
Chandler Carruth32908d72014-05-07 17:37:03 +0000929
Evan Chengff1beda2006-10-06 09:17:41 +0000930//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +0000931// Register File Description
932//===----------------------------------------------------------------------===//
933
934include "X86RegisterInfo.td"
Igor Bregerb4442f32017-02-10 07:05:56 +0000935include "X86RegisterBanks.td"
Chris Lattner5da8e802003-08-03 15:47:49 +0000936
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000937//===----------------------------------------------------------------------===//
938// Instruction Descriptions
939//===----------------------------------------------------------------------===//
940
Chris Lattner59a4a912003-08-03 21:54:21 +0000941include "X86InstrInfo.td"
942
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000943def X86InstrInfo : InstrInfo;
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000944
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000945//===----------------------------------------------------------------------===//
946// Calling Conventions
947//===----------------------------------------------------------------------===//
948
949include "X86CallingConv.td"
950
951
952//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000953// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000954//===----------------------------------------------------------------------===//
955
Devang Patel85d684a2012-01-09 19:13:28 +0000956def ATTAsmParserVariant : AsmParserVariant {
Daniel Dunbar00331992009-07-29 00:02:19 +0000957 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +0000958
Chad Rosier9f7a2212013-04-18 22:35:36 +0000959 // Variant name.
960 string Name = "att";
961
Daniel Dunbare4318712009-08-11 20:59:47 +0000962 // Discard comments in assembly strings.
963 string CommentDelimiter = "#";
964
965 // Recognize hard coded registers.
966 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +0000967}
968
Devang Patel67bf992a2012-01-10 17:51:54 +0000969def IntelAsmParserVariant : AsmParserVariant {
970 int Variant = 1;
971
Chad Rosier9f7a2212013-04-18 22:35:36 +0000972 // Variant name.
973 string Name = "intel";
974
Devang Patel67bf992a2012-01-10 17:51:54 +0000975 // Discard comments in assembly strings.
976 string CommentDelimiter = ";";
977
978 // Recognize hard coded registers.
979 string RegisterPrefix = "";
980}
981
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000982//===----------------------------------------------------------------------===//
983// Assembly Printers
984//===----------------------------------------------------------------------===//
985
Chris Lattner56832602004-10-03 20:36:57 +0000986// The X86 target supports two different syntaxes for emitting machine code.
987// This is controlled by the -x86-asm-syntax={att|intel}
988def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +0000989 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000990 int Variant = 0;
991}
992def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +0000993 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000994 int Variant = 1;
995}
996
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000997def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000998 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +0000999 let InstructionSet = X86InstrInfo;
Devang Patel67bf992a2012-01-10 17:51:54 +00001000 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
Chris Lattner56832602004-10-03 20:36:57 +00001001 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnera8c3cff2003-08-03 18:19:37 +00001002}