| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the Thumb instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // Thumb specific DAG Nodes. | 
|  | 16 | // | 
|  | 17 |  | 
|  | 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 20 | SDNPVariadic]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 |  | 
| Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 22 | def imm_sr_XFORM: SDNodeXForm<imm, [{ | 
|  | 23 | unsigned Imm = N->getZExtValue(); | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 24 | return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), SDLoc(N), MVT::i32); | 
| Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 25 | }]>; | 
|  | 26 | def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; } | 
|  | 27 | def imm_sr : Operand<i32>, PatLeaf<(imm), [{ | 
|  | 28 | uint64_t Imm = N->getZExtValue(); | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 29 | return Imm > 0 && Imm <= 32; | 
| Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 30 | }], imm_sr_XFORM> { | 
|  | 31 | let PrintMethod = "printThumbSRImm"; | 
|  | 32 | let ParserMatchClass = ThumbSRImmAsmOperand; | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 33 | } | 
|  | 34 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | def imm_comp_XFORM : SDNodeXForm<imm, [{ | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 36 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N), | 
|  | 37 | MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 38 | }]>; | 
|  | 39 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | def imm0_7_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return (uint32_t)-N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }], imm_neg_XFORM>; | 
|  | 43 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | def imm0_255_comp : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 45 | return ~((uint32_t)N->getZExtValue()) < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; | 
|  | 47 |  | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 48 | def imm8_255 : ImmLeaf<i32, [{ | 
|  | 49 | return Imm >= 8 && Imm < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 50 | }]>; | 
|  | 51 | def imm8_255_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 52 | unsigned Val = -N->getZExtValue(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 53 | return Val >= 8 && Val < 256; | 
|  | 54 | }], imm_neg_XFORM>; | 
|  | 55 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 56 | // Break imm's up into two pieces: an immediate + a left shift. This uses | 
|  | 57 | // thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt | 
|  | 58 | // to get the val/shift pieces. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 59 | def thumb_immshifted : PatLeaf<(imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | }]>; | 
|  | 62 |  | 
|  | 63 | def thumb_immshifted_val : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 64 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 65 | return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | }]>; | 
|  | 67 |  | 
|  | 68 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 69 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 70 | return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 71 | }]>; | 
|  | 72 |  | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 73 | // Scaled 4 immediate. | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 74 | def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; } | 
|  | 75 | def t_imm0_1020s4 : Operand<i32> { | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 76 | let PrintMethod = "printThumbS4ImmOperand"; | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 77 | let ParserMatchClass = t_imm0_1020s4_asmoperand; | 
|  | 78 | let OperandType = "OPERAND_IMMEDIATE"; | 
|  | 79 | } | 
|  | 80 |  | 
|  | 81 | def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; } | 
|  | 82 | def t_imm0_508s4 : Operand<i32> { | 
|  | 83 | let PrintMethod = "printThumbS4ImmOperand"; | 
|  | 84 | let ParserMatchClass = t_imm0_508s4_asmoperand; | 
| Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 85 | let OperandType = "OPERAND_IMMEDIATE"; | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 86 | } | 
| Jim Grosbach | 930f2f6 | 2012-04-05 20:57:13 +0000 | [diff] [blame] | 87 | // Alias use only, so no printer is necessary. | 
|  | 88 | def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; } | 
|  | 89 | def t_imm0_508s4_neg : Operand<i32> { | 
|  | 90 | let ParserMatchClass = t_imm0_508s4_neg_asmoperand; | 
|  | 91 | let OperandType = "OPERAND_IMMEDIATE"; | 
|  | 92 | } | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 93 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 94 | // Define Thumb specific addressing modes. | 
|  | 95 |  | 
| Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 96 | // unsigned 8-bit, 2-scaled memory offset | 
|  | 97 | class OperandUnsignedOffset_b8s2 : AsmOperandClass { | 
|  | 98 | let Name = "UnsignedOffset_b8s2"; | 
|  | 99 | let PredicateMethod = "isUnsignedOffset<8, 2>"; | 
|  | 100 | } | 
|  | 101 |  | 
|  | 102 | def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2; | 
|  | 103 |  | 
| Mihai Popa | 8a9da5b | 2013-07-22 15:49:36 +0000 | [diff] [blame] | 104 | // thumb style PC relative operand. signed, 8 bits magnitude, | 
|  | 105 | // two bits shift. can be represented as either [pc, #imm], #imm, | 
|  | 106 | // or relocatable expression... | 
|  | 107 | def ThumbMemPC : AsmOperandClass { | 
|  | 108 | let Name = "ThumbMemPC"; | 
|  | 109 | } | 
|  | 110 |  | 
| Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 111 | let OperandType = "OPERAND_PCREL" in { | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 112 | def t_brtarget : Operand<OtherVT> { | 
|  | 113 | let EncoderMethod = "getThumbBRTargetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 114 | let DecoderMethod = "DecodeThumbBROperand"; | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 115 | } | 
|  | 116 |  | 
| Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 117 | // ADR instruction labels. | 
|  | 118 | def t_adrlabel : Operand<i32> { | 
|  | 119 | let EncoderMethod = "getThumbAdrLabelOpValue"; | 
|  | 120 | let PrintMethod = "printAdrLabelOperand<2>"; | 
|  | 121 | let ParserMatchClass = UnsignedOffset_b8s2; | 
|  | 122 | } | 
|  | 123 |  | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 124 | def t_bcctarget : Operand<i32> { | 
|  | 125 | let EncoderMethod = "getThumbBCCTargetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 126 | let DecoderMethod = "DecodeThumbBCCTargetOperand"; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 127 | } | 
|  | 128 |  | 
| Jim Grosbach | 529c7e8 | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 129 | def t_cbtarget : Operand<i32> { | 
| Jim Grosbach | 62b6811 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 130 | let EncoderMethod = "getThumbCBTargetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 131 | let DecoderMethod = "DecodeThumbCmpBROperand"; | 
| Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 132 | } | 
|  | 133 |  | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 134 | def t_bltarget : Operand<i32> { | 
|  | 135 | let EncoderMethod = "getThumbBLTargetOpValue"; | 
| Owen Anderson | 03ac20f | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 136 | let DecoderMethod = "DecodeThumbBLTargetOperand"; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 137 | } | 
|  | 138 |  | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 139 | def t_blxtarget : Operand<i32> { | 
|  | 140 | let EncoderMethod = "getThumbBLXTargetOpValue"; | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 141 | let DecoderMethod = "DecodeThumbBLXOffset"; | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 142 | } | 
| Mihai Popa | 8a9da5b | 2013-07-22 15:49:36 +0000 | [diff] [blame] | 143 |  | 
|  | 144 | // t_addrmode_pc := <label> => pc + imm8 * 4 | 
|  | 145 | // | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 146 | def t_addrmode_pc : MemOperand { | 
| Mihai Popa | 8a9da5b | 2013-07-22 15:49:36 +0000 | [diff] [blame] | 147 | let EncoderMethod = "getAddrModePCOpValue"; | 
|  | 148 | let DecoderMethod = "DecodeThumbAddrModePC"; | 
|  | 149 | let PrintMethod = "printThumbLdrLabelOperand"; | 
|  | 150 | let ParserMatchClass = ThumbMemPC; | 
|  | 151 | } | 
| Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 152 | } | 
| Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 153 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 154 | // t_addrmode_rr := reg + reg | 
|  | 155 | // | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 156 | def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; } | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 157 | def t_addrmode_rr : MemOperand, | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 158 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 159 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 160 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 161 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Jim Grosbach | 7c4739d | 2011-08-19 19:17:58 +0000 | [diff] [blame] | 162 | let ParserMatchClass = t_addrmode_rr_asm_operand; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 163 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 164 | } | 
|  | 165 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 166 | // t_addrmode_rrs := reg + reg | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 167 | // | 
| Jim Grosbach | e938070 | 2011-08-19 16:52:32 +0000 | [diff] [blame] | 168 | // We use separate scaled versions because the Select* functions need | 
|  | 169 | // to explicitly check for a matching constant and return false here so that | 
|  | 170 | // the reg+imm forms will match instead. This is a horrible way to do that, | 
|  | 171 | // as it forces tight coupling between the methods, but it's how selectiondag | 
|  | 172 | // currently works. | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 173 | def t_addrmode_rrs1 : MemOperand, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 174 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> { | 
|  | 175 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
|  | 176 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 177 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 178 | let ParserMatchClass = t_addrmode_rr_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 179 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 180 | } | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 181 | def t_addrmode_rrs2 : MemOperand, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 182 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> { | 
|  | 183 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 184 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 185 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 186 | let ParserMatchClass = t_addrmode_rr_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 187 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 188 | } | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 189 | def t_addrmode_rrs4 : MemOperand, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 190 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> { | 
|  | 191 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 192 | let DecoderMethod = "DecodeThumbAddrModeRR"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 193 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 194 | let ParserMatchClass = t_addrmode_rr_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 195 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 196 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 197 |  | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 198 | // t_addrmode_is4 := reg + imm5 * 4 | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 199 | // | 
| Jim Grosbach | 3fe94e3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 200 | def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; } | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 201 | def t_addrmode_is4 : MemOperand, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 202 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> { | 
|  | 203 | let EncoderMethod = "getAddrModeISOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 204 | let DecoderMethod = "DecodeThumbAddrModeIS"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 205 | let PrintMethod = "printThumbAddrModeImm5S4Operand"; | 
| Jim Grosbach | 3fe94e3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 206 | let ParserMatchClass = t_addrmode_is4_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 207 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 208 | } | 
|  | 209 |  | 
|  | 210 | // t_addrmode_is2 := reg + imm5 * 2 | 
|  | 211 | // | 
| Jim Grosbach | 26d3587 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 212 | def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; } | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 213 | def t_addrmode_is2 : MemOperand, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 214 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> { | 
|  | 215 | let EncoderMethod = "getAddrModeISOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 216 | let DecoderMethod = "DecodeThumbAddrModeIS"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 217 | let PrintMethod = "printThumbAddrModeImm5S2Operand"; | 
| Jim Grosbach | 26d3587 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 218 | let ParserMatchClass = t_addrmode_is2_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 219 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 220 | } | 
|  | 221 |  | 
|  | 222 | // t_addrmode_is1 := reg + imm5 | 
|  | 223 | // | 
| Jim Grosbach | a32c753 | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 224 | def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; } | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 225 | def t_addrmode_is1 : MemOperand, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 226 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> { | 
|  | 227 | let EncoderMethod = "getAddrModeISOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 228 | let DecoderMethod = "DecodeThumbAddrModeIS"; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 229 | let PrintMethod = "printThumbAddrModeImm5S1Operand"; | 
| Jim Grosbach | a32c753 | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 230 | let ParserMatchClass = t_addrmode_is1_asm_operand; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 231 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 232 | } | 
|  | 233 |  | 
|  | 234 | // t_addrmode_sp := sp + imm8 * 4 | 
|  | 235 | // | 
| Jim Grosbach | 505be759 | 2011-08-23 18:39:41 +0000 | [diff] [blame] | 236 | // FIXME: This really shouldn't have an explicit SP operand at all. It should | 
|  | 237 | // be implicit, just like in the instruction encoding itself. | 
| Jim Grosbach | 23983d6 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 238 | def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; } | 
| Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 239 | def t_addrmode_sp : MemOperand, | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 240 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 241 | let EncoderMethod = "getAddrModeThumbSPOpValue"; | 
| Owen Anderson | 03ac20f | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 242 | let DecoderMethod = "DecodeThumbAddrModeSP"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 243 | let PrintMethod = "printThumbAddrModeSPOperand"; | 
| Jim Grosbach | 23983d6 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 244 | let ParserMatchClass = t_addrmode_sp_asm_operand; | 
| Jakob Stoklund Olesen | a94837d | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 245 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 246 | } | 
|  | 247 |  | 
|  | 248 | //===----------------------------------------------------------------------===// | 
|  | 249 | //  Miscellaneous Instructions. | 
|  | 250 | // | 
|  | 251 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 252 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 253 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 254 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 255 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 256 | def tADJCALLSTACKUP : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 257 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, | 
|  | 258 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, | 
|  | 259 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 260 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 261 | def tADJCALLSTACKDOWN : | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 262 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, | 
|  | 263 | [(ARMcallseq_start imm:$amt)]>, | 
|  | 264 | Requires<[IsThumb, IsThumb1Only]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 265 | } | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 266 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 267 | class T1SystemEncoding<bits<8> opc> | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 268 | : T1Encoding<0b101111> { | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 269 | let Inst{9-8} = 0b11; | 
|  | 270 | let Inst{7-0} = opc; | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 271 | } | 
|  | 272 |  | 
| Saleem Abdulrasool | 7e7c2f9 | 2014-04-25 17:24:24 +0000 | [diff] [blame] | 273 | def tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm", | 
|  | 274 | [(int_arm_hint imm0_15:$imm)]>, | 
| Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 275 | T1SystemEncoding<0x00>, | 
|  | 276 | Requires<[IsThumb, HasV6M]> { | 
|  | 277 | bits<4> imm; | 
|  | 278 | let Inst{7-4} = imm; | 
|  | 279 | } | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 280 |  | 
| Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 281 | class tHintAlias<string Asm, dag Result> : tInstAlias<Asm, Result> { | 
|  | 282 | let Predicates = [IsThumb, HasV6M]; | 
|  | 283 | } | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 284 |  | 
| Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 285 | def : tHintAlias<"nop$p", (tHINT 0, pred:$p)>; // A8.6.110 | 
|  | 286 | def : tHintAlias<"yield$p", (tHINT 1, pred:$p)>; // A8.6.410 | 
|  | 287 | def : tHintAlias<"wfe$p", (tHINT 2, pred:$p)>; // A8.6.408 | 
|  | 288 | def : tHintAlias<"wfi$p", (tHINT 3, pred:$p)>; // A8.6.409 | 
|  | 289 | def : tHintAlias<"sev$p", (tHINT 4, pred:$p)>; // A8.6.157 | 
|  | 290 | def : tInstAlias<"sevl$p", (tHINT 5, pred:$p)> { | 
|  | 291 | let Predicates = [IsThumb2, HasV8]; | 
|  | 292 | } | 
| Joey Gouly | ad98f16 | 2013-10-01 12:39:11 +0000 | [diff] [blame] | 293 |  | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 294 | // The imm operand $val can be used by a debugger to store more information | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 295 | // about the breakpoint. | 
| Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 296 | def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val", | 
|  | 297 | []>, | 
|  | 298 | T1Encoding<0b101111> { | 
|  | 299 | let Inst{9-8} = 0b10; | 
| Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 300 | // A8.6.22 | 
|  | 301 | bits<8> val; | 
|  | 302 | let Inst{7-0} = val; | 
|  | 303 | } | 
| Saleem Abdulrasool | 7018755 | 2013-12-23 17:23:58 +0000 | [diff] [blame] | 304 | // default immediate for breakpoint mnemonic | 
|  | 305 | def : InstAlias<"bkpt", (tBKPT 0)>, Requires<[IsThumb]>; | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 306 |  | 
| Richard Barton | 8d519fe | 2013-09-05 14:14:19 +0000 | [diff] [blame] | 307 | def tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val", | 
|  | 308 | []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> { | 
|  | 309 | let Inst{9-6} = 0b1010; | 
|  | 310 | bits<6> val; | 
|  | 311 | let Inst{5-0} = val; | 
|  | 312 | } | 
|  | 313 |  | 
| Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 314 | def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end", | 
| Keith Walker | 1045717 | 2014-08-05 15:11:59 +0000 | [diff] [blame] | 315 | []>, T1Encoding<0b101101>, Requires<[IsNotMClass]>, Deprecated<HasV8Ops> { | 
| Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 316 | bits<1> end; | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 317 | // A8.6.156 | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 318 | let Inst{9-5} = 0b10010; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 319 | let Inst{4}   = 1; | 
| Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 320 | let Inst{3}   = end; | 
| Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 321 | let Inst{2-0} = 0b000; | 
| Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 322 | } | 
|  | 323 |  | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 324 | // Change Processor State is a system instruction -- for disassembly only. | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 325 | def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags), | 
| Jim Grosbach | 4da03f0 | 2011-09-20 00:00:06 +0000 | [diff] [blame] | 326 | NoItinerary, "cps$imod $iflags", []>, | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 327 | T1Misc<0b0110011> { | 
|  | 328 | // A8.6.38 & B6.1.1 | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 329 | bit imod; | 
|  | 330 | bits<3> iflags; | 
|  | 331 |  | 
|  | 332 | let Inst{4}   = imod; | 
|  | 333 | let Inst{3}   = 0; | 
|  | 334 | let Inst{2-0} = iflags; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 335 | let DecoderMethod = "DecodeThumbCPS"; | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 336 | } | 
| Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 337 |  | 
| Evan Cheng | 7cc6aca | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 338 | // For both thumb1 and thumb2. | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 339 | let isNotDuplicable = 1, isCodeGenOnly = 1 in | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 340 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 341 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 342 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 343 | // A8.6.6 | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 344 | bits<3> dst; | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 345 | let Inst{6-3} = 0b1111; // Rm = pc | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 346 | let Inst{2-0} = dst; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 347 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 348 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 349 | // ADD <Rd>, sp, #<imm8> | 
| Jakob Stoklund Olesen | dd2b39d | 2011-10-15 00:57:13 +0000 | [diff] [blame] | 350 | // FIXME: This should not be marked as having side effects, and it should be | 
|  | 351 | // rematerializable. Clearing the side effect bit causes miscompilations, | 
|  | 352 | // probably because the instruction can be moved around. | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 353 | def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm), | 
|  | 354 | IIC_iALUi, "add", "\t$dst, $sp, $imm", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 355 | T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 356 | // A6.2 & A8.6.8 | 
|  | 357 | bits<3> dst; | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 358 | bits<8> imm; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 359 | let Inst{10-8} = dst; | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 360 | let Inst{7-0}  = imm; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 361 | let DecoderMethod = "DecodeThumbAddSpecialReg"; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 362 | } | 
|  | 363 |  | 
| Tim Northover | 23075cc | 2014-10-20 21:28:41 +0000 | [diff] [blame] | 364 | // Thumb1 frame lowering is rather fragile, we hope to be able to use | 
|  | 365 | // tADDrSPi, but we may need to insert a sequence that clobbers CPSR. | 
|  | 366 | def tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset), | 
|  | 367 | NoItinerary, []>, | 
|  | 368 | Requires<[IsThumb, IsThumb1Only]> { | 
|  | 369 | let Defs = [CPSR]; | 
|  | 370 | } | 
|  | 371 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 372 | // ADD sp, sp, #<imm7> | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 373 | def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), | 
|  | 374 | IIC_iALUi, "add", "\t$Rdn, $imm", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 375 | T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 376 | // A6.2.5 & A8.6.8 | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 377 | bits<7> imm; | 
|  | 378 | let Inst{6-0} = imm; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 379 | let DecoderMethod = "DecodeThumbAddSPImm"; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 380 | } | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 381 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 382 | // SUB sp, sp, #<imm7> | 
|  | 383 | // FIXME: The encoding and the ASM string don't match up. | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 384 | def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), | 
|  | 385 | IIC_iALUi, "sub", "\t$Rdn, $imm", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 386 | T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 387 | // A6.2.5 & A8.6.214 | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 388 | bits<7> imm; | 
|  | 389 | let Inst{6-0} = imm; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 390 | let DecoderMethod = "DecodeThumbAddSPImm"; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 391 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 392 |  | 
| Jim Grosbach | 930f2f6 | 2012-04-05 20:57:13 +0000 | [diff] [blame] | 393 | def : tInstAlias<"add${p} sp, $imm", | 
|  | 394 | (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; | 
|  | 395 | def : tInstAlias<"add${p} sp, sp, $imm", | 
|  | 396 | (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; | 
|  | 397 |  | 
| Jim Grosbach | 4b701af | 2011-08-24 21:42:27 +0000 | [diff] [blame] | 398 | // Can optionally specify SP as a three operand instruction. | 
|  | 399 | def : tInstAlias<"add${p} sp, sp, $imm", | 
|  | 400 | (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>; | 
|  | 401 | def : tInstAlias<"sub${p} sp, sp, $imm", | 
|  | 402 | (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>; | 
|  | 403 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 404 | // ADD <Rm>, sp | 
| Jim Grosbach | c6f32b3 | 2012-04-27 23:51:36 +0000 | [diff] [blame] | 405 | def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr, | 
|  | 406 | "add", "\t$Rdn, $sp, $Rn", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 407 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 408 | // A8.6.9 Encoding T1 | 
| Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 409 | bits<4> Rdn; | 
|  | 410 | let Inst{7}   = Rdn{3}; | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 411 | let Inst{6-3} = 0b1101; | 
| Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 412 | let Inst{2-0} = Rdn{2-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 413 | let DecoderMethod = "DecodeThumbAddSPReg"; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 414 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 415 |  | 
| Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 416 | // ADD sp, <Rm> | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 417 | def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr, | 
|  | 418 | "add", "\t$Rdn, $Rm", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 419 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 420 | // A8.6.9 Encoding T2 | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 421 | bits<4> Rm; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 422 | let Inst{7} = 1; | 
| Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 423 | let Inst{6-3} = Rm; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 424 | let Inst{2-0} = 0b101; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 425 | let DecoderMethod = "DecodeThumbAddSPReg"; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 426 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 427 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 428 | //===----------------------------------------------------------------------===// | 
|  | 429 | //  Control Flow Instructions. | 
|  | 430 | // | 
|  | 431 |  | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 432 | // Indirect branches | 
|  | 433 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Cameron Zwarich | 26ddb12 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 434 | def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 435 | T1Special<{1,1,0,?}>, Sched<[WriteBr]> { | 
| Cameron Zwarich | 26ddb12 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 436 | // A6.2.3 & A8.6.25 | 
|  | 437 | bits<4> Rm; | 
|  | 438 | let Inst{6-3} = Rm; | 
|  | 439 | let Inst{2-0} = 0b000; | 
| James Molloy | d9ba4fd | 2012-02-09 10:56:31 +0000 | [diff] [blame] | 440 | let Unpredictable{2-0} = 0b111; | 
| Cameron Zwarich | 26ddb12 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 441 | } | 
| Bradley Smith | fed3e4a | 2016-01-25 11:24:47 +0000 | [diff] [blame] | 442 | def tBXNS : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bxns${p}\t$Rm", []>, | 
|  | 443 | Requires<[IsThumb, Has8MSecExt]>, | 
|  | 444 | T1Special<{1,1,0,?}>, Sched<[WriteBr]> { | 
|  | 445 | bits<4> Rm; | 
|  | 446 | let Inst{6-3} = Rm; | 
|  | 447 | let Inst{2-0} = 0b100; | 
|  | 448 | let Unpredictable{1-0} = 0b11; | 
|  | 449 | } | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 450 | } | 
|  | 451 |  | 
| Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 452 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 453 | def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 454 | [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>; | 
| Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 455 |  | 
|  | 456 | // Alternative return instruction used by vararg functions. | 
| Jim Grosbach | 7471937 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 457 | def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 458 | 2, IIC_Br, [], | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 459 | (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>; | 
| Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 460 | } | 
|  | 461 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 462 | // All calls clobber the non-callee saved registers. SP is marked as a use to | 
|  | 463 | // prevent stack-pointer assignments that appear immediately before calls from | 
|  | 464 | // potentially appearing dead. | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 465 | let isCall = 1, | 
| Jakob Stoklund Olesen | fa7a537 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 466 | Defs = [LR], Uses = [SP] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 467 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 468 | def tBL  : TIx2<0b11110, 0b11, 1, | 
| Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 469 | (outs), (ins pred:$p, t_bltarget:$func), IIC_Br, | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 470 | "bl${p}\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 471 | [(ARMtcall tglobaladdr:$func)]>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 472 | Requires<[IsThumb]>, Sched<[WriteBrL]> { | 
| Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 473 | bits<24> func; | 
|  | 474 | let Inst{26} = func{23}; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 475 | let Inst{25-16} = func{20-11}; | 
| Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 476 | let Inst{13} = func{22}; | 
|  | 477 | let Inst{11} = func{21}; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 478 | let Inst{10-0} = func{10-0}; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 479 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 480 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 481 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 482 | def tBLXi : TIx2<0b11110, 0b11, 0, | 
| Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 483 | (outs), (ins pred:$p, t_blxtarget:$func), IIC_Br, | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 484 | "blx${p}\t$func", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 485 | [(ARMcall tglobaladdr:$func)]>, | 
| Keith Walker | 1045717 | 2014-08-05 15:11:59 +0000 | [diff] [blame] | 486 | Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> { | 
| Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 487 | bits<24> func; | 
|  | 488 | let Inst{26} = func{23}; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 489 | let Inst{25-16} = func{20-11}; | 
| Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 490 | let Inst{13} = func{22}; | 
|  | 491 | let Inst{11} = func{21}; | 
| Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 492 | let Inst{10-1} = func{10-1}; | 
|  | 493 | let Inst{0} = 0; // func{0} is assumed zero | 
| Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 494 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 495 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 496 | // Also used for Thumb2 | 
| Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 497 | def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br, | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 498 | "blx${p}\t$func", | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 499 | [(ARMtcall GPR:$func)]>, | 
| Jakob Stoklund Olesen | 6a2e99a | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 500 | Requires<[IsThumb, HasV5T]>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 501 | T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24; | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 502 | bits<4> func; | 
|  | 503 | let Inst{6-3} = func; | 
|  | 504 | let Inst{2-0} = 0b000; | 
|  | 505 | } | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 506 |  | 
| Bradley Smith | fed3e4a | 2016-01-25 11:24:47 +0000 | [diff] [blame] | 507 | // ARMv8-M Security Extensions | 
|  | 508 | def tBLXNSr : TI<(outs), (ins pred:$p, GPRnopc:$func), IIC_Br, | 
|  | 509 | "blxns${p}\t$func", []>, | 
|  | 510 | Requires<[IsThumb, Has8MSecExt]>, | 
|  | 511 | T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { | 
|  | 512 | bits<4> func; | 
|  | 513 | let Inst{6-3} = func; | 
|  | 514 | let Inst{2-0} = 0b100; | 
|  | 515 | let Unpredictable{1-0} = 0b11; | 
|  | 516 | } | 
|  | 517 |  | 
| Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 518 | // ARMv4T | 
| Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 519 | def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 520 | 4, IIC_Br, | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 521 | [(ARMcall_nolink tGPR:$func)]>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 522 | Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 523 | } | 
|  | 524 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 525 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { | 
|  | 526 | let isPredicable = 1 in | 
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 527 | def tB   : T1pI<(outs), (ins t_brtarget:$target), IIC_Br, | 
|  | 528 | "b", "\t$target", [(br bb:$target)]>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 529 | T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> { | 
| Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 530 | bits<11> target; | 
|  | 531 | let Inst{10-0} = target; | 
| Mihai Popa | ad18d3c | 2013-08-09 10:38:32 +0000 | [diff] [blame] | 532 | let AsmMatchConverter = "cvtThumbBranches"; | 
|  | 533 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 534 |  | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 535 | // Far jump | 
| Jim Grosbach | b5743b9 | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 536 | // Just a pseudo for a tBL instruction. Needed to let regalloc know about | 
|  | 537 | // the clobber of LR. | 
| Evan Cheng | 317bd7a | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 538 | let Defs = [LR] in | 
| Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 539 | def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p), | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 540 | 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>, | 
|  | 541 | Sched<[WriteBrTbl]>; | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 542 |  | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 543 | def tBR_JTr : tPseudoInst<(outs), | 
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 544 | (ins tGPR:$target, i32imm:$jt), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 545 | 0, IIC_Br, | 
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 546 | [(ARMbrjt tGPR:$target, tjumptable:$jt)]>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 547 | Sched<[WriteBrTbl]> { | 
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 548 | let Size = 2; | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 549 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 550 | } | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 551 | } | 
|  | 552 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 553 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 554 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 555 | let isBranch = 1, isTerminator = 1 in | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 556 | def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br, | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 557 | "b${p}\t$target", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 558 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 559 | T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> { | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 560 | bits<4> p; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 561 | bits<8> target; | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 562 | let Inst{11-8} = p; | 
| Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 563 | let Inst{7-0} = target; | 
| Mihai Popa | ad18d3c | 2013-08-09 10:38:32 +0000 | [diff] [blame] | 564 | let AsmMatchConverter = "cvtThumbBranches"; | 
| Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 565 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 566 |  | 
| Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 567 |  | 
| Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 568 | // Tail calls | 
|  | 569 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { | 
| Evan Cheng | 68132d8 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 570 | // IOS versions. | 
| Jakob Stoklund Olesen | fa7a537 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 571 | let Uses = [SP] in { | 
| Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 572 | def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 573 | 4, IIC_Br, [], | 
| Jim Grosbach | 204c128 | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 574 | (tBX GPR:$dst, (ops 14, zero_reg))>, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 575 | Requires<[IsThumb]>, Sched<[WriteBr]>; | 
| Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 576 | } | 
| Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 577 | // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls | 
|  | 578 | // on MachO), so it's in ARMInstrThumb2.td. | 
|  | 579 | // Non-MachO version: | 
| Jakob Stoklund Olesen | fa7a537 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 580 | let Uses = [SP] in { | 
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 581 | def tTAILJMPdND : tPseudoExpand<(outs), | 
| Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 582 | (ins t_brtarget:$dst, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 583 | 4, IIC_Br, [], | 
| Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 584 | (tB t_brtarget:$dst, pred:$p)>, | 
| Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 585 | Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>; | 
| Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 586 | } | 
|  | 587 | } | 
|  | 588 |  | 
|  | 589 |  | 
| Jim Grosbach | 5cc338d | 2011-08-23 19:49:10 +0000 | [diff] [blame] | 590 | // A8.6.218 Supervisor Call (Software Interrupt) | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 591 | // A8.6.16 B: Encoding T1 | 
|  | 592 | // If Inst{11-8} == 0b1111 then SEE SVC | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 593 | let isCall = 1, Uses = [SP] in | 
| Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 594 | def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 595 | "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> { | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 596 | bits<8> imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 597 | let Inst{15-12} = 0b1101; | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 598 | let Inst{11-8}  = 0b1111; | 
|  | 599 | let Inst{7-0}   = imm; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 600 | } | 
|  | 601 |  | 
| Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 602 | // The assembler uses 0xDEFE for a trap instruction. | 
| Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 603 | let isBarrier = 1, isTerminator = 1 in | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 604 | def tTRAP : TI<(outs), (ins), IIC_Br, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 605 | "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> { | 
| Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 606 | let Inst = 0xdefe; | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 607 | } | 
|  | 608 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 609 | //===----------------------------------------------------------------------===// | 
|  | 610 | //  Load Store Instructions. | 
|  | 611 | // | 
|  | 612 |  | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 613 | // PC-relative loads need to be matched first as constant pool accesses need to | 
|  | 614 | // always be PC-relative. We do this using AddedComplexity, as the pattern is | 
|  | 615 | // simpler than the patterns of the other load instructions. | 
|  | 616 | let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 10 in | 
|  | 617 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, | 
|  | 618 | "ldr", "\t$Rt, $addr", | 
|  | 619 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, | 
|  | 620 | T1Encoding<{0,1,0,0,1,?}> { | 
|  | 621 | // A6.2 & A8.6.59 | 
|  | 622 | bits<3> Rt; | 
|  | 623 | bits<8> addr; | 
|  | 624 | let Inst{10-8} = Rt; | 
|  | 625 | let Inst{7-0}  = addr; | 
|  | 626 | } | 
|  | 627 |  | 
|  | 628 | // SP-relative loads should be matched before standard immediate-offset loads as | 
|  | 629 | // it means we avoid having to move SP to another register. | 
|  | 630 | let canFoldAsLoad = 1 in | 
|  | 631 | def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i, | 
|  | 632 | "ldr", "\t$Rt, $addr", | 
|  | 633 | [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>, | 
|  | 634 | T1LdStSP<{1,?,?}> { | 
|  | 635 | bits<3> Rt; | 
|  | 636 | bits<8> addr; | 
|  | 637 | let Inst{10-8} = Rt; | 
|  | 638 | let Inst{7-0} = addr; | 
|  | 639 | } | 
|  | 640 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 641 | // Loads: reg/reg and reg/imm5 | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 642 | let canFoldAsLoad = 1, isReMaterializable = 1 in | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 643 | multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, | 
|  | 644 | Operand AddrMode_r, Operand AddrMode_i, | 
|  | 645 | AddrMode am, InstrItinClass itin_r, | 
|  | 646 | InstrItinClass itin_i, string asm, | 
|  | 647 | PatFrag opnode> { | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 648 | // Immediate-offset loads should be matched before register-offset loads as | 
|  | 649 | // when the offset is a constant it's simpler to first check if it fits in the | 
|  | 650 | // immediate offset field then fall back to register-offset if it doesn't. | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 651 | def i : // reg/imm5 | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 652 | T1pILdStEncodeImm<imm_opc, 1 /* Load */, | 
|  | 653 | (outs tGPR:$Rt), (ins AddrMode_i:$addr), | 
|  | 654 | am, itin_i, asm, "\t$Rt, $addr", | 
|  | 655 | [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 656 | // Register-offset loads are matched last. | 
|  | 657 | def r : // reg/reg | 
|  | 658 | T1pILdStEncode<reg_opc, | 
|  | 659 | (outs tGPR:$Rt), (ins AddrMode_r:$addr), | 
|  | 660 | am, itin_r, asm, "\t$Rt, $addr", | 
|  | 661 | [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>; | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 662 | } | 
|  | 663 | // Stores: reg/reg and reg/imm5 | 
|  | 664 | multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, | 
|  | 665 | Operand AddrMode_r, Operand AddrMode_i, | 
|  | 666 | AddrMode am, InstrItinClass itin_r, | 
|  | 667 | InstrItinClass itin_i, string asm, | 
|  | 668 | PatFrag opnode> { | 
| Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 669 | def i : // reg/imm5 | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 670 | T1pILdStEncodeImm<imm_opc, 0 /* Store */, | 
|  | 671 | (outs), (ins tGPR:$Rt, AddrMode_i:$addr), | 
|  | 672 | am, itin_i, asm, "\t$Rt, $addr", | 
|  | 673 | [(opnode tGPR:$Rt, AddrMode_i:$addr)]>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 674 | def r : // reg/reg | 
|  | 675 | T1pILdStEncode<reg_opc, | 
|  | 676 | (outs), (ins tGPR:$Rt, AddrMode_r:$addr), | 
|  | 677 | am, itin_r, asm, "\t$Rt, $addr", | 
|  | 678 | [(opnode tGPR:$Rt, AddrMode_r:$addr)]>; | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 679 | } | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 680 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 681 | // A8.6.57 & A8.6.60 | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 682 | defm tLDR  : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rr, | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 683 | t_addrmode_is4, AddrModeT1_4, | 
|  | 684 | IIC_iLoad_r, IIC_iLoad_i, "ldr", | 
|  | 685 | UnOpFrag<(load node:$Src)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 686 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 687 | // A8.6.64 & A8.6.61 | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 688 | defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rr, | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 689 | t_addrmode_is1, AddrModeT1_1, | 
|  | 690 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb", | 
|  | 691 | UnOpFrag<(zextloadi8 node:$Src)>>; | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 692 |  | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 693 | // A8.6.76 & A8.6.73 | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 694 | defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rr, | 
| Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 695 | t_addrmode_is2, AddrModeT1_2, | 
|  | 696 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh", | 
|  | 697 | UnOpFrag<(zextloadi16 node:$Src)>>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 698 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 699 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 700 | def tLDRSB :                    // A8.6.80 | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 701 | T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 702 | AddrModeT1_1, IIC_iLoad_bh_r, | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 703 | "ldrsb", "\t$Rt, $addr", | 
|  | 704 | [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 705 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 706 | let AddedComplexity = 10 in | 
| Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 707 | def tLDRSH :                    // A8.6.84 | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 708 | T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), | 
| Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 709 | AddrModeT1_2, IIC_iLoad_bh_r, | 
| Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 710 | "ldrsh", "\t$Rt, $addr", | 
|  | 711 | [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 712 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 713 |  | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 714 | def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i, | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 715 | "str", "\t$Rt, $addr", | 
|  | 716 | [(store tGPR:$Rt, t_addrmode_sp:$addr)]>, | 
| Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 717 | T1LdStSP<{0,?,?}> { | 
|  | 718 | bits<3> Rt; | 
|  | 719 | bits<8> addr; | 
|  | 720 | let Inst{10-8} = Rt; | 
|  | 721 | let Inst{7-0} = addr; | 
|  | 722 | } | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 723 |  | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 724 | // A8.6.194 & A8.6.192 | 
|  | 725 | defm tSTR  : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rr, | 
|  | 726 | t_addrmode_is4, AddrModeT1_4, | 
|  | 727 | IIC_iStore_r, IIC_iStore_i, "str", | 
|  | 728 | BinOpFrag<(store node:$LHS, node:$RHS)>>; | 
|  | 729 |  | 
|  | 730 | // A8.6.197 & A8.6.195 | 
|  | 731 | defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rr, | 
|  | 732 | t_addrmode_is1, AddrModeT1_1, | 
|  | 733 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strb", | 
|  | 734 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; | 
|  | 735 |  | 
|  | 736 | // A8.6.207 & A8.6.205 | 
|  | 737 | defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rr, | 
|  | 738 | t_addrmode_is2, AddrModeT1_2, | 
|  | 739 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strh", | 
|  | 740 | BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; | 
|  | 741 |  | 
|  | 742 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 743 | //===----------------------------------------------------------------------===// | 
|  | 744 | //  Load / store multiple Instructions. | 
|  | 745 | // | 
|  | 746 |  | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 747 | // These require base address to be written back or one of the loaded regs. | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 748 | let hasSideEffects = 0 in { | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 749 |  | 
|  | 750 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
| Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 751 | def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 752 | IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> { | 
|  | 753 | bits<3> Rn; | 
|  | 754 | bits<8> regs; | 
|  | 755 | let Inst{10-8} = Rn; | 
|  | 756 | let Inst{7-0}  = regs; | 
|  | 757 | } | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 758 |  | 
| Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 759 | // Writeback version is just a pseudo, as there's no encoding difference. | 
| Sylvestre Ledru | 91ce36c | 2012-09-27 10:14:43 +0000 | [diff] [blame] | 760 | // Writeback happens iff the base register is not in the destination register | 
| Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 761 | // list. | 
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 762 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
| Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 763 | def tLDMIA_UPD : | 
|  | 764 | InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain, | 
|  | 765 | "$Rn = $wb", IIC_iLoad_mu>, | 
|  | 766 | PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> { | 
|  | 767 | let Size = 2; | 
|  | 768 | let OutOperandList = (outs GPR:$wb); | 
|  | 769 | let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops); | 
|  | 770 | let Pattern = []; | 
|  | 771 | let isCodeGenOnly = 1; | 
|  | 772 | let isPseudo = 1; | 
|  | 773 | list<Predicate> Predicates = [IsThumb]; | 
|  | 774 | } | 
|  | 775 |  | 
|  | 776 | // There is no non-writeback version of STM for Thumb. | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 777 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
| Jim Grosbach | 6ccd79f | 2011-08-24 18:19:42 +0000 | [diff] [blame] | 778 | def tSTMIA_UPD : Thumb1I<(outs GPR:$wb), | 
|  | 779 | (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 780 | AddrModeNone, 2, IIC_iStore_mu, | 
|  | 781 | "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>, | 
| Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 782 | T1Encoding<{1,1,0,0,0,?}> { | 
|  | 783 | bits<3> Rn; | 
|  | 784 | bits<8> regs; | 
|  | 785 | let Inst{10-8} = Rn; | 
|  | 786 | let Inst{7-0}  = regs; | 
|  | 787 | } | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 788 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 789 | } // hasSideEffects | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 790 |  | 
| Jim Grosbach | 90103cc | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 791 | def : InstAlias<"ldm${p} $Rn!, $regs", | 
|  | 792 | (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>, | 
|  | 793 | Requires<[IsThumb, IsThumb1Only]>; | 
|  | 794 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 795 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 796 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 797 | IIC_iPop, | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 798 | "pop${p}\t$regs", []>, | 
|  | 799 | T1Misc<{1,1,0,?,?,?,?}> { | 
|  | 800 | bits<16> regs; | 
| Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 801 | let Inst{8}   = regs{15}; | 
|  | 802 | let Inst{7-0} = regs{7-0}; | 
|  | 803 | } | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 804 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 805 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 806 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 807 | IIC_iStore_m, | 
| Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 808 | "push${p}\t$regs", []>, | 
|  | 809 | T1Misc<{0,1,0,?,?,?,?}> { | 
|  | 810 | bits<16> regs; | 
|  | 811 | let Inst{8}   = regs{14}; | 
|  | 812 | let Inst{7-0} = regs{7-0}; | 
|  | 813 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 814 |  | 
|  | 815 | //===----------------------------------------------------------------------===// | 
|  | 816 | //  Arithmetic Instructions. | 
|  | 817 | // | 
|  | 818 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 819 | // Helper classes for encoding T1pI patterns: | 
|  | 820 | class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 821 | string opc, string asm, list<dag> pattern> | 
|  | 822 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 823 | T1DataProcessing<opA> { | 
|  | 824 | bits<3> Rm; | 
|  | 825 | bits<3> Rn; | 
|  | 826 | let Inst{5-3} = Rm; | 
|  | 827 | let Inst{2-0} = Rn; | 
|  | 828 | } | 
|  | 829 | class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 830 | string opc, string asm, list<dag> pattern> | 
|  | 831 | : T1pI<oops, iops, itin, opc, asm, pattern>, | 
|  | 832 | T1Misc<opA> { | 
|  | 833 | bits<3> Rm; | 
|  | 834 | bits<3> Rd; | 
|  | 835 | let Inst{5-3} = Rm; | 
|  | 836 | let Inst{2-0} = Rd; | 
|  | 837 | } | 
|  | 838 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 839 | // Helper classes for encoding T1sI patterns: | 
|  | 840 | class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 841 | string opc, string asm, list<dag> pattern> | 
|  | 842 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 843 | T1DataProcessing<opA> { | 
|  | 844 | bits<3> Rd; | 
|  | 845 | bits<3> Rn; | 
|  | 846 | let Inst{5-3} = Rn; | 
|  | 847 | let Inst{2-0} = Rd; | 
|  | 848 | } | 
|  | 849 | class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 850 | string opc, string asm, list<dag> pattern> | 
|  | 851 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 852 | T1General<opA> { | 
|  | 853 | bits<3> Rm; | 
|  | 854 | bits<3> Rn; | 
|  | 855 | bits<3> Rd; | 
|  | 856 | let Inst{8-6} = Rm; | 
|  | 857 | let Inst{5-3} = Rn; | 
|  | 858 | let Inst{2-0} = Rd; | 
|  | 859 | } | 
|  | 860 | class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 861 | string opc, string asm, list<dag> pattern> | 
|  | 862 | : T1sI<oops, iops, itin, opc, asm, pattern>, | 
|  | 863 | T1General<opA> { | 
|  | 864 | bits<3> Rd; | 
|  | 865 | bits<3> Rm; | 
|  | 866 | let Inst{5-3} = Rm; | 
|  | 867 | let Inst{2-0} = Rd; | 
|  | 868 | } | 
|  | 869 |  | 
|  | 870 | // Helper classes for encoding T1sIt patterns: | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 871 | class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 872 | string opc, string asm, list<dag> pattern> | 
|  | 873 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 874 | T1DataProcessing<opA> { | 
| Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 875 | bits<3> Rdn; | 
|  | 876 | bits<3> Rm; | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 877 | let Inst{5-3} = Rm; | 
|  | 878 | let Inst{2-0} = Rdn; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 879 | } | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 880 | class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, | 
|  | 881 | string opc, string asm, list<dag> pattern> | 
|  | 882 | : T1sIt<oops, iops, itin, opc, asm, pattern>, | 
|  | 883 | T1General<opA> { | 
|  | 884 | bits<3> Rdn; | 
|  | 885 | bits<8> imm8; | 
|  | 886 | let Inst{10-8} = Rdn; | 
|  | 887 | let Inst{7-0}  = imm8; | 
|  | 888 | } | 
|  | 889 |  | 
|  | 890 | // Add with carry register | 
|  | 891 | let isCommutable = 1, Uses = [CPSR] in | 
|  | 892 | def tADC :                      // A8.6.2 | 
|  | 893 | T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, | 
|  | 894 | "adc", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 895 | [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | f40b900 | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 896 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 897 | // Add immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 898 | def tADDi3 :                    // A8.6.4 T1 | 
| Jim Grosbach | e9ab47a | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 899 | T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), | 
| Jim Grosbach | 7ef7ddd | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 900 | IIC_iALUi, | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 901 | "add", "\t$Rd, $Rm, $imm3", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 902 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>, | 
|  | 903 | Sched<[WriteALU]> { | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 904 | bits<3> imm3; | 
|  | 905 | let Inst{8-6} = imm3; | 
| Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 906 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 907 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 908 | def tADDi8 :                    // A8.6.4 T2 | 
| Jim Grosbach | e9ab47a | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 909 | T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), | 
|  | 910 | (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 911 | "add", "\t$Rdn, $imm8", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 912 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>, | 
|  | 913 | Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 914 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 915 | // Add register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 916 | let isCommutable = 1 in | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 917 | def tADDrr :                    // A8.6.6 T1 | 
|  | 918 | T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 919 | IIC_iALUr, | 
|  | 920 | "add", "\t$Rd, $Rn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 921 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 922 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 923 | let hasSideEffects = 0 in | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 924 | def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, | 
|  | 925 | "add", "\t$Rdn, $Rm", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 926 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 927 | // A8.6.6 T2 | 
| Bill Wendling | 7c646b9 | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 928 | bits<4> Rdn; | 
|  | 929 | bits<4> Rm; | 
|  | 930 | let Inst{7}   = Rdn{3}; | 
|  | 931 | let Inst{6-3} = Rm; | 
|  | 932 | let Inst{2-0} = Rdn{2-0}; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 933 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 934 |  | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 935 | // AND register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 936 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 937 | def tAND :                      // A8.6.12 | 
|  | 938 | T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 939 | IIC_iBITr, | 
|  | 940 | "and", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 941 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 942 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 943 | // ASR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 944 | def tASRri :                    // A8.6.14 | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 945 | T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 946 | IIC_iMOVsi, | 
|  | 947 | "asr", "\t$Rd, $Rm, $imm5", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 948 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>, | 
|  | 949 | Sched<[WriteALU]> { | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 950 | bits<5> imm5; | 
|  | 951 | let Inst{10-6} = imm5; | 
| Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 952 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 953 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 954 | // ASR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 955 | def tASRrr :                    // A8.6.15 | 
|  | 956 | T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 957 | IIC_iMOVsr, | 
|  | 958 | "asr", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 959 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 960 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 961 | // BIC register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 962 | def tBIC :                      // A8.6.20 | 
|  | 963 | T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 964 | IIC_iBITr, | 
|  | 965 | "bic", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 966 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>, | 
|  | 967 | Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 968 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 969 | // CMN register | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 970 | let isCompare = 1, Defs = [CPSR] in { | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 971 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 972 | //       Compare-to-zero still works out, just not the relationals | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 973 | //def tCMN :                     // A8.6.33 | 
|  | 974 | //  T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), | 
|  | 975 | //               IIC_iCMPr, | 
|  | 976 | //               "cmn", "\t$lhs, $rhs", | 
|  | 977 | //               [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 978 |  | 
|  | 979 | def tCMNz :                     // A8.6.33 | 
|  | 980 | T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 981 | IIC_iCMPr, | 
|  | 982 | "cmn", "\t$Rn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 983 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>; | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 984 |  | 
|  | 985 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 986 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 987 | // CMP immediate | 
| Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 988 | let isCompare = 1, Defs = [CPSR] in { | 
| Jim Grosbach | 4f240a1 | 2011-08-18 18:08:29 +0000 | [diff] [blame] | 989 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi, | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 990 | "cmp", "\t$Rn, $imm8", | 
|  | 991 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 992 | T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> { | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 993 | // A8.6.35 | 
|  | 994 | bits<3> Rn; | 
|  | 995 | bits<8> imm8; | 
|  | 996 | let Inst{10-8} = Rn; | 
|  | 997 | let Inst{7-0}  = imm8; | 
|  | 998 | } | 
|  | 999 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1000 | // CMP register | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1001 | def tCMPr :                     // A8.6.36 T1 | 
|  | 1002 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1003 | IIC_iCMPr, | 
|  | 1004 | "cmp", "\t$Rn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1005 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>; | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1006 |  | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 1007 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, | 
|  | 1008 | "cmp", "\t$Rn, $Rm", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1009 | T1Special<{0,1,?,?}>, Sched<[WriteCMP]> { | 
| Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 1010 | // A8.6.36 T2 | 
|  | 1011 | bits<4> Rm; | 
|  | 1012 | bits<4> Rn; | 
|  | 1013 | let Inst{7}   = Rn{3}; | 
|  | 1014 | let Inst{6-3} = Rm; | 
|  | 1015 | let Inst{2-0} = Rn{2-0}; | 
|  | 1016 | } | 
| Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 1017 | } // isCompare = 1, Defs = [CPSR] | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1018 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1019 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1020 | // XOR register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1021 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1022 | def tEOR :                      // A8.6.45 | 
|  | 1023 | T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1024 | IIC_iBITr, | 
|  | 1025 | "eor", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1026 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1027 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1028 | // LSL immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1029 | def tLSLri :                    // A8.6.88 | 
| Jim Grosbach | 5503c3a | 2011-08-19 19:29:25 +0000 | [diff] [blame] | 1030 | T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5), | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1031 | IIC_iMOVsi, | 
|  | 1032 | "lsl", "\t$Rd, $Rm, $imm5", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1033 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>, | 
|  | 1034 | Sched<[WriteALU]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1035 | bits<5> imm5; | 
|  | 1036 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1037 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1038 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1039 | // LSL register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1040 | def tLSLrr :                    // A8.6.89 | 
|  | 1041 | T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1042 | IIC_iMOVsr, | 
|  | 1043 | "lsl", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1044 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1045 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1046 | // LSR immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1047 | def tLSRri :                    // A8.6.90 | 
| Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 1048 | T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1049 | IIC_iMOVsi, | 
|  | 1050 | "lsr", "\t$Rd, $Rm, $imm5", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1051 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>, | 
|  | 1052 | Sched<[WriteALU]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1053 | bits<5> imm5; | 
|  | 1054 | let Inst{10-6} = imm5; | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1055 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1056 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1057 | // LSR register | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1058 | def tLSRrr :                    // A8.6.91 | 
|  | 1059 | T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1060 | IIC_iMOVsr, | 
|  | 1061 | "lsr", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1062 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1063 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1064 | // Move register | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1065 | let isMoveImm = 1 in | 
| Jim Grosbach | a6f7a1e | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 1066 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi, | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1067 | "mov", "\t$Rd, $imm8", | 
|  | 1068 | [(set tGPR:$Rd, imm0_255:$imm8)]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1069 | T1General<{1,0,0,?,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1070 | // A8.6.96 | 
|  | 1071 | bits<3> Rd; | 
|  | 1072 | bits<8> imm8; | 
|  | 1073 | let Inst{10-8} = Rd; | 
|  | 1074 | let Inst{7-0}  = imm8; | 
|  | 1075 | } | 
| Jim Grosbach | f86cd37 | 2011-08-19 20:46:54 +0000 | [diff] [blame] | 1076 | // Because we have an explicit tMOVSr below, we need an alias to handle | 
|  | 1077 | // the immediate "movs" form here. Blech. | 
| Jim Grosbach | 6caa557 | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 1078 | def : tInstAlias <"movs $Rdn, $imm", | 
|  | 1079 | (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1080 |  | 
| Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 1081 | // A7-73: MOV(2) - mov setting flag. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1082 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1083 | let hasSideEffects = 0 in { | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1084 | def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone, | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1085 | 2, IIC_iMOVr, | 
| Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1086 | "mov", "\t$Rd, $Rm", "", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1087 | T1Special<{1,0,?,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1088 | // A8.6.97 | 
|  | 1089 | bits<4> Rd; | 
|  | 1090 | bits<4> Rm; | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1091 | let Inst{7}   = Rd{3}; | 
|  | 1092 | let Inst{6-3} = Rm; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1093 | let Inst{2-0} = Rd{2-0}; | 
|  | 1094 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1095 | let Defs = [CPSR] in | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1096 | def tMOVSr      : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1097 | "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> { | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1098 | // A8.6.97 | 
|  | 1099 | bits<3> Rd; | 
|  | 1100 | bits<3> Rm; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1101 | let Inst{15-6} = 0b0000000000; | 
| Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1102 | let Inst{5-3}  = Rm; | 
|  | 1103 | let Inst{2-0}  = Rd; | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1104 | } | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1105 | } // hasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1106 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1107 | // Multiply register | 
| Jim Grosbach | bfeb4f7 | 2011-08-22 23:25:48 +0000 | [diff] [blame] | 1108 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1109 | def tMUL :                      // A8.6.105 T1 | 
| Jim Grosbach | 8e04849 | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 1110 | Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2, | 
|  | 1111 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd", | 
|  | 1112 | [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>, | 
|  | 1113 | T1DataProcessing<0b1101> { | 
|  | 1114 | bits<3> Rd; | 
|  | 1115 | bits<3> Rn; | 
|  | 1116 | let Inst{5-3} = Rn; | 
|  | 1117 | let Inst{2-0} = Rd; | 
|  | 1118 | let AsmMatchConverter = "cvtThumbMultiply"; | 
|  | 1119 | } | 
|  | 1120 |  | 
| Jim Grosbach | 6caa557 | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 1121 | def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn, | 
|  | 1122 | pred:$p)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1123 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1124 | // Move inverse register | 
|  | 1125 | def tMVN :                      // A8.6.107 | 
|  | 1126 | T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, | 
|  | 1127 | "mvn", "\t$Rd, $Rn", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1128 | [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1129 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1130 | // Bitwise or register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1131 | let isCommutable = 1 in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1132 | def tORR :                      // A8.6.114 | 
|  | 1133 | T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1134 | IIC_iBITr, | 
|  | 1135 | "orr", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1136 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1137 |  | 
| Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1138 | // Swaps | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1139 | def tREV :                      // A8.6.134 | 
|  | 1140 | T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1141 | IIC_iUNAr, | 
|  | 1142 | "rev", "\t$Rd, $Rm", | 
|  | 1143 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1144 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1145 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1146 | def tREV16 :                    // A8.6.135 | 
|  | 1147 | T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1148 | IIC_iUNAr, | 
|  | 1149 | "rev16", "\t$Rd, $Rm", | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1150 | [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1151 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1152 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1153 | def tREVSH :                    // A8.6.136 | 
|  | 1154 | T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1155 | IIC_iUNAr, | 
|  | 1156 | "revsh", "\t$Rd, $Rm", | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1157 | [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1158 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1159 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1160 | // Rotate right register | 
|  | 1161 | def tROR :                      // A8.6.139 | 
|  | 1162 | T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1163 | IIC_iMOVsr, | 
|  | 1164 | "ror", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1165 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>, | 
|  | 1166 | Sched<[WriteALU]>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1167 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1168 | // Negate register | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1169 | def tRSB :                      // A8.6.141 | 
|  | 1170 | T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), | 
|  | 1171 | IIC_iALUi, | 
|  | 1172 | "rsb", "\t$Rd, $Rn, #0", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1173 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1174 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1175 | // Subtract with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1176 | let Uses = [CPSR] in | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1177 | def tSBC :                      // A8.6.151 | 
|  | 1178 | T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1179 | IIC_iALUr, | 
|  | 1180 | "sbc", "\t$Rdn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1181 | [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>, | 
|  | 1182 | Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1183 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1184 | // Subtract immediate | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1185 | def tSUBi3 :                    // A8.6.210 T1 | 
| Jim Grosbach | d0c435c | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 1186 | T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1187 | IIC_iALUi, | 
|  | 1188 | "sub", "\t$Rd, $Rm, $imm3", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1189 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>, | 
|  | 1190 | Sched<[WriteALU]> { | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1191 | bits<3> imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1192 | let Inst{8-6} = imm3; | 
| Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1193 | } | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1194 |  | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1195 | def tSUBi8 :                    // A8.6.210 T2 | 
| Jim Grosbach | d0c435c | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 1196 | T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), | 
|  | 1197 | (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, | 
| Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1198 | "sub", "\t$Rdn, $imm8", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1199 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>, | 
|  | 1200 | Sched<[WriteALU]>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1201 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1202 | // Subtract register | 
|  | 1203 | def tSUBrr :                    // A8.6.212 | 
|  | 1204 | T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), | 
|  | 1205 | IIC_iALUr, | 
|  | 1206 | "sub", "\t$Rd, $Rn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1207 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>, | 
|  | 1208 | Sched<[WriteALU]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1209 |  | 
| Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1210 | // Sign-extend byte | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1211 | def tSXTB :                     // A8.6.222 | 
|  | 1212 | T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1213 | IIC_iUNAr, | 
|  | 1214 | "sxtb", "\t$Rd, $Rm", | 
|  | 1215 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1216 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
|  | 1217 | Sched<[WriteALU]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1218 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1219 | // Sign-extend short | 
|  | 1220 | def tSXTH :                     // A8.6.224 | 
|  | 1221 | T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1222 | IIC_iUNAr, | 
|  | 1223 | "sxth", "\t$Rd, $Rm", | 
|  | 1224 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1225 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
|  | 1226 | Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1227 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1228 | // Test | 
| Gabor Greif | 2afac8e | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1229 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1230 | def tTST :                      // A8.6.230 | 
|  | 1231 | T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, | 
|  | 1232 | "tst", "\t$Rn, $Rm", | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1233 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>, | 
|  | 1234 | Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1235 |  | 
| Saleem Abdulrasool | 27351f2 | 2014-05-14 03:47:39 +0000 | [diff] [blame] | 1236 | // A8.8.247  UDF - Undefined (Encoding T1) | 
| Saleem Abdulrasool | 2bd1262 | 2014-05-22 04:46:46 +0000 | [diff] [blame] | 1237 | def tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8", | 
|  | 1238 | [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 { | 
| Saleem Abdulrasool | 27351f2 | 2014-05-14 03:47:39 +0000 | [diff] [blame] | 1239 | bits<8> imm8; | 
|  | 1240 | let Inst{15-12} = 0b1101; | 
|  | 1241 | let Inst{11-8} = 0b1110; | 
|  | 1242 | let Inst{7-0} = imm8; | 
|  | 1243 | } | 
|  | 1244 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1245 | // Zero-extend byte | 
|  | 1246 | def tUXTB :                     // A8.6.262 | 
|  | 1247 | T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1248 | IIC_iUNAr, | 
|  | 1249 | "uxtb", "\t$Rd, $Rm", | 
|  | 1250 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1251 | Requires<[IsThumb, IsThumb1Only, HasV6]>, | 
|  | 1252 | Sched<[WriteALU]>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1253 |  | 
| Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1254 | // Zero-extend short | 
|  | 1255 | def tUXTH :                     // A8.6.264 | 
|  | 1256 | T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), | 
|  | 1257 | IIC_iUNAr, | 
|  | 1258 | "uxth", "\t$Rd, $Rm", | 
|  | 1259 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1260 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1261 |  | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1262 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1263 | // Expanded after instruction selection into a branch sequence. | 
|  | 1264 | let usesCustomInserter = 1 in  // Expanded after instruction selection. | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1265 | def tMOVCCr_pseudo : | 
| Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1266 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p), | 
|  | 1267 | NoItinerary, | 
|  | 1268 | [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1269 |  | 
|  | 1270 | // tLEApcrel - Load a pc-relative address into a register without offending the | 
|  | 1271 | // assembler. | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1272 |  | 
|  | 1273 | def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p), | 
| Jim Grosbach | e2a0404 | 2011-08-17 20:37:40 +0000 | [diff] [blame] | 1274 | IIC_iALUi, "adr{$p}\t$Rd, $addr", []>, | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1275 | T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> { | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1276 | bits<3> Rd; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1277 | bits<8> addr; | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1278 | let Inst{10-8} = Rd; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1279 | let Inst{7-0} = addr; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1280 | let DecoderMethod = "DecodeThumbAddSpecialReg"; | 
| Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1281 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1282 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1283 | let hasSideEffects = 0, isReMaterializable = 1 in | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1284 | def tLEApcrel   : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1285 | 2, IIC_iALUi, []>, Sched<[WriteALU]>; | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1286 |  | 
| Jakob Stoklund Olesen | 7435249 | 2012-08-24 22:46:55 +0000 | [diff] [blame] | 1287 | let hasSideEffects = 1 in | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1288 | def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd), | 
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1289 | (ins i32imm:$label, pred:$p), | 
| Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1290 | 2, IIC_iALUi, []>, Sched<[WriteALU]>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1291 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1292 | //===----------------------------------------------------------------------===// | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1293 | // TLS Instructions | 
|  | 1294 | // | 
|  | 1295 |  | 
|  | 1296 | // __aeabi_read_tp preserves the registers r1-r3. | 
| Jim Grosbach | e4750ef | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 1297 | // This is a pseudo inst so that we can get the encoding right, | 
|  | 1298 | // complete with fixup for the aeabi_read_tp function. | 
|  | 1299 | let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1300 | def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br, | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 1301 | [(set R0, ARMthread_pointer)]>, | 
|  | 1302 | Sched<[WriteBr]>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1303 |  | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1304 | //===----------------------------------------------------------------------===// | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1305 | // SJLJ Exception handling intrinsics | 
| Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 1306 | // | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1307 |  | 
|  | 1308 | // eh_sjlj_setjmp() is an instruction sequence to store the return address and | 
|  | 1309 | // save #0 in R0 for the non-longjmp case.  Since by its nature we may be coming | 
|  | 1310 | // from some other function to get here, and we're using the stack frame for the | 
|  | 1311 | // containing function to save/restore registers, we can't keep anything live in | 
|  | 1312 | // regs across the eh_sjlj_setjmp(), else it will almost certainly have been | 
| Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1313 | // tromped upon when we get here from a longjmp(). We force everything out of | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1314 | // registers except for our own input by listing the relevant registers in | 
|  | 1315 | // Defs. By doing so, we also cause the prologue/epilogue code to actively | 
|  | 1316 | // preserve all of the callee-saved resgisters, which is exactly what we want. | 
|  | 1317 | // $val is a scratch register for our use. | 
| Andrew Trick | 410172b | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 1318 | let Defs = [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7, R12, CPSR ], | 
| Bill Wendling | aa9047d | 2011-10-17 22:26:23 +0000 | [diff] [blame] | 1319 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, | 
|  | 1320 | usesCustomInserter = 1 in | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1321 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1322 | AddrModeNone, 0, NoItinerary, "","", | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1323 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1324 |  | 
| Evan Cheng | 68132d8 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 1325 | // FIXME: Non-IOS version(s) | 
| Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1326 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1327 | Defs = [ R7, LR, SP ] in | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1328 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1329 | AddrModeNone, 0, IndexModeNone, | 
| Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1330 | Pseudo, NoItinerary, "", "", | 
|  | 1331 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, | 
| Tim Northover | e2c3371 | 2014-12-11 18:49:37 +0000 | [diff] [blame] | 1332 | Requires<[IsThumb]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1333 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1334 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1335 | // Non-Instruction Patterns | 
|  | 1336 | // | 
|  | 1337 |  | 
| Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 1338 | // Comparisons | 
|  | 1339 | def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8), | 
|  | 1340 | (tCMPi8  tGPR:$Rn, imm0_255:$imm8)>; | 
|  | 1341 | def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm), | 
|  | 1342 | (tCMPr   tGPR:$Rn, tGPR:$Rm)>; | 
|  | 1343 |  | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1344 | // Add with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1345 | def : T1Pat<(addc   tGPR:$lhs, imm0_7:$rhs), | 
|  | 1346 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; | 
|  | 1347 | def : T1Pat<(addc   tGPR:$lhs, imm8_255:$rhs), | 
| Evan Cheng | 01de985 | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 1348 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1349 | def : T1Pat<(addc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1350 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1351 |  | 
|  | 1352 | // Subtract with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1353 | def : T1Pat<(addc   tGPR:$lhs, imm0_7_neg:$rhs), | 
|  | 1354 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; | 
|  | 1355 | def : T1Pat<(addc   tGPR:$lhs, imm8_255_neg:$rhs), | 
|  | 1356 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; | 
|  | 1357 | def : T1Pat<(subc   tGPR:$lhs, tGPR:$rhs), | 
|  | 1358 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1359 |  | 
| Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1360 | // Bswap 16 with load/store | 
| Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1361 | def : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)), | 
|  | 1362 | (tREV16 (tLDRHi t_addrmode_is2:$addr))>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1363 | def : T1Pat<(srl (bswap (extloadi16 t_addrmode_rr:$addr)), (i32 16)), | 
|  | 1364 | (tREV16 (tLDRHr t_addrmode_rr:$addr))>; | 
| Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1365 | def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)), | 
|  | 1366 | t_addrmode_is2:$addr), | 
|  | 1367 | (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1368 | def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)), | 
|  | 1369 | t_addrmode_rr:$addr), | 
|  | 1370 | (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rr:$addr)>; | 
| Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1371 |  | 
| Tim Northover | dfe2156c | 2013-11-25 14:40:57 +0000 | [diff] [blame] | 1372 | // ConstantPool | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1373 | def : T1Pat<(ARMWrapper  tconstpool  :$dst), (tLEApcrel tconstpool  :$dst)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1374 |  | 
| Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1375 | // GlobalAddress | 
| Tim Northover | 1328c1a | 2014-01-13 14:19:17 +0000 | [diff] [blame] | 1376 | def tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr), | 
| Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1377 | IIC_iLoadiALU, | 
| Tim Northover | 1328c1a | 2014-01-13 14:19:17 +0000 | [diff] [blame] | 1378 | [(set tGPR:$dst, | 
| Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1379 | (ARMWrapperPIC tglobaladdr:$addr))]>, | 
|  | 1380 | Requires<[IsThumb, DontUseMovt]>; | 
|  | 1381 |  | 
| Tim Northover | 1328c1a | 2014-01-13 14:19:17 +0000 | [diff] [blame] | 1382 | def tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src), | 
|  | 1383 | IIC_iLoad_i, | 
|  | 1384 | [(set tGPR:$dst, | 
| Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1385 | (ARMWrapper tglobaladdr:$src))]>, | 
|  | 1386 | Requires<[IsThumb, DontUseMovt]>; | 
|  | 1387 |  | 
| Tim Northover | bd41cf8 | 2016-01-07 09:03:03 +0000 | [diff] [blame] | 1388 | // TLS globals | 
|  | 1389 | def : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr), | 
|  | 1390 | (tLDRLIT_ga_pcrel tglobaltlsaddr:$addr)>, | 
|  | 1391 | Requires<[IsThumb, DontUseMovt]>; | 
|  | 1392 | def : Pat<(ARMWrapper tglobaltlsaddr:$addr), | 
|  | 1393 | (tLDRLIT_ga_abs tglobaltlsaddr:$addr)>, | 
|  | 1394 | Requires<[IsThumb, DontUseMovt]>; | 
|  | 1395 |  | 
| Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1396 |  | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1397 | // JumpTable | 
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1398 | def : T1Pat<(ARMWrapperJT tjumptable:$dst), | 
|  | 1399 | (tLEApcrelJT tjumptable:$dst)>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1400 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1401 | // Direct calls | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1402 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, | 
| Jakob Stoklund Olesen | 6a2e99a | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1403 | Requires<[IsThumb]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1404 |  | 
|  | 1405 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, | 
| Tim Northover | 2a417b9 | 2014-08-06 11:13:14 +0000 | [diff] [blame] | 1406 | Requires<[IsThumb, HasV5T, IsNotMClass]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1407 |  | 
|  | 1408 | // Indirect calls to ARM routines | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1409 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, | 
| Jakob Stoklund Olesen | 6a2e99a | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1410 | Requires<[IsThumb, HasV5T]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1411 |  | 
|  | 1412 | // zextload i1 -> zextload i8 | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1413 | def : T1Pat<(zextloadi1 t_addrmode_is1:$addr), | 
|  | 1414 | (tLDRBi t_addrmode_is1:$addr)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1415 | def : T1Pat<(zextloadi1 t_addrmode_rr:$addr), | 
|  | 1416 | (tLDRBr t_addrmode_rr:$addr)>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1417 |  | 
| Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 1418 | // extload from the stack -> word load from the stack, as it avoids having to | 
|  | 1419 | // materialize the base in a separate register. This only works when a word | 
|  | 1420 | // load puts the byte/halfword value in the same place in the register that the | 
|  | 1421 | // byte/halfword load would, i.e. when little-endian. | 
|  | 1422 | def : T1Pat<(extloadi1  t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, | 
|  | 1423 | Requires<[IsThumb, IsThumb1Only, IsLE]>; | 
|  | 1424 | def : T1Pat<(extloadi8  t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, | 
|  | 1425 | Requires<[IsThumb, IsThumb1Only, IsLE]>; | 
|  | 1426 | def : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, | 
|  | 1427 | Requires<[IsThumb, IsThumb1Only, IsLE]>; | 
|  | 1428 |  | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1429 | // extload -> zextload | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1430 | def : T1Pat<(extloadi1  t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; | 
|  | 1431 | def : T1Pat<(extloadi1  t_addrmode_rr:$addr),  (tLDRBr t_addrmode_rr:$addr)>; | 
|  | 1432 | def : T1Pat<(extloadi8  t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; | 
|  | 1433 | def : T1Pat<(extloadi8  t_addrmode_rr:$addr),  (tLDRBr t_addrmode_rr:$addr)>; | 
|  | 1434 | def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>; | 
|  | 1435 | def : T1Pat<(extloadi16 t_addrmode_rr:$addr),  (tLDRHr t_addrmode_rr:$addr)>; | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1436 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1437 | // If it's impossible to use [r,r] address mode for sextload, select to | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1438 | // ldr{b|h} + sxt{b|h} instead. | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1439 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), | 
|  | 1440 | (tSXTB (tLDRBi t_addrmode_is1:$addr))>, | 
|  | 1441 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1442 | def : T1Pat<(sextloadi8 t_addrmode_rr:$addr), | 
|  | 1443 | (tSXTB (tLDRBr t_addrmode_rr:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1444 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1445 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), | 
|  | 1446 | (tSXTH (tLDRHi t_addrmode_is2:$addr))>, | 
|  | 1447 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1448 | def : T1Pat<(sextloadi16 t_addrmode_rr:$addr), | 
|  | 1449 | (tSXTH (tLDRHr t_addrmode_rr:$addr))>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1450 | Requires<[IsThumb, IsThumb1Only, HasV6]>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1451 |  | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1452 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), | 
|  | 1453 | (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1454 | def : T1Pat<(sextloadi8 t_addrmode_rr:$addr), | 
|  | 1455 | (tASRri (tLSLri (tLDRBr t_addrmode_rr:$addr), 24), 24)>; | 
| Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1456 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), | 
|  | 1457 | (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1458 | def : T1Pat<(sextloadi16 t_addrmode_rr:$addr), | 
|  | 1459 | (tASRri (tLSLri (tLDRHr t_addrmode_rr:$addr), 16), 16)>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1460 |  | 
| Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1461 | def : T1Pat<(atomic_load_8 t_addrmode_is1:$src), | 
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 1462 | (tLDRBi t_addrmode_is1:$src)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1463 | def : T1Pat<(atomic_load_8 t_addrmode_rr:$src), | 
|  | 1464 | (tLDRBr t_addrmode_rr:$src)>; | 
| Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1465 | def : T1Pat<(atomic_load_16 t_addrmode_is2:$src), | 
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 1466 | (tLDRHi t_addrmode_is2:$src)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1467 | def : T1Pat<(atomic_load_16 t_addrmode_rr:$src), | 
|  | 1468 | (tLDRHr t_addrmode_rr:$src)>; | 
| Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1469 | def : T1Pat<(atomic_load_32 t_addrmode_is4:$src), | 
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 1470 | (tLDRi t_addrmode_is4:$src)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1471 | def : T1Pat<(atomic_load_32 t_addrmode_rr:$src), | 
|  | 1472 | (tLDRr t_addrmode_rr:$src)>; | 
| Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1473 | def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val), | 
|  | 1474 | (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1475 | def : T1Pat<(atomic_store_8 t_addrmode_rr:$ptr, tGPR:$val), | 
|  | 1476 | (tSTRBr tGPR:$val, t_addrmode_rr:$ptr)>; | 
| Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1477 | def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val), | 
|  | 1478 | (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1479 | def : T1Pat<(atomic_store_16 t_addrmode_rr:$ptr, tGPR:$val), | 
|  | 1480 | (tSTRHr tGPR:$val, t_addrmode_rr:$ptr)>; | 
| Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1481 | def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val), | 
|  | 1482 | (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>; | 
| John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1483 | def : T1Pat<(atomic_store_32 t_addrmode_rr:$ptr, tGPR:$val), | 
|  | 1484 | (tSTRr tGPR:$val, t_addrmode_rr:$ptr)>; | 
| Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1485 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1486 | // Large immediate handling. | 
|  | 1487 |  | 
|  | 1488 | // Two piece imms. | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1489 | def : T1Pat<(i32 thumb_immshifted:$src), | 
|  | 1490 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), | 
|  | 1491 | (thumb_immshifted_shamt imm:$src))>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1492 |  | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1493 | def : T1Pat<(i32 imm0_255_comp:$src), | 
|  | 1494 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1495 |  | 
|  | 1496 | // Pseudo instruction that combines ldr from constpool and add pc. This should | 
|  | 1497 | // be expanded into two instructions late to allow if-conversion and | 
|  | 1498 | // scheduling. | 
|  | 1499 | let isReMaterializable = 1 in | 
|  | 1500 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), | 
| Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1501 | NoItinerary, | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1502 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), | 
|  | 1503 | imm:$cp))]>, | 
| Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1504 | Requires<[IsThumb, IsThumb1Only]>; | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1505 |  | 
|  | 1506 | // Pseudo-instruction for merged POP and return. | 
|  | 1507 | // FIXME: remove when we have a way to marking a MI with these properties. | 
|  | 1508 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 1509 | hasExtraDefRegAllocReq = 1 in | 
|  | 1510 | def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1511 | 2, IIC_iPop_Br, [], | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 1512 | (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>; | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1513 |  | 
| Jim Grosbach | 59a3ab6 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1514 | // Indirect branch using "mov pc, $Rm" | 
|  | 1515 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Jim Grosbach | 39c67b5 | 2011-07-08 22:33:49 +0000 | [diff] [blame] | 1516 | def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1517 | 2, IIC_Br, [(brind GPR:$Rm)], | 
| Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 1518 | (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>; | 
| Jim Grosbach | 59a3ab6 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1519 | } | 
| Jim Grosbach | 2597722 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 1520 |  | 
|  | 1521 |  | 
|  | 1522 | // In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00 | 
|  | 1523 | // encoding is available on ARMv6K, but we don't differentiate that finely. | 
|  | 1524 | def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>; | 
| Jim Grosbach | 08a4780 | 2011-09-20 00:10:37 +0000 | [diff] [blame] | 1525 |  | 
|  | 1526 |  | 
|  | 1527 | // For round-trip assembly/disassembly, we have to handle a CPS instruction | 
|  | 1528 | // without any iflags. That's not, strictly speaking, valid syntax, but it's | 
| Benjamin Kramer | bde9176 | 2012-06-02 10:20:22 +0000 | [diff] [blame] | 1529 | // a useful extension and assembles to defined behaviour (the insn does | 
| Jim Grosbach | 08a4780 | 2011-09-20 00:10:37 +0000 | [diff] [blame] | 1530 | // nothing). | 
|  | 1531 | def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>; | 
|  | 1532 | def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>; | 
| Jim Grosbach | 561e4e1 | 2011-12-13 20:23:22 +0000 | [diff] [blame] | 1533 |  | 
|  | 1534 | // "neg" is and alias for "rsb rd, rn, #0" | 
|  | 1535 | def : tInstAlias<"neg${s}${p} $Rd, $Rm", | 
|  | 1536 | (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>; | 
|  | 1537 |  | 
| Jim Grosbach | ad66de1 | 2012-04-11 00:15:16 +0000 | [diff] [blame] | 1538 |  | 
|  | 1539 | // Implied destination operand forms for shifts. | 
|  | 1540 | def : tInstAlias<"lsl${s}${p} $Rdm, $imm", | 
|  | 1541 | (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>; | 
|  | 1542 | def : tInstAlias<"lsr${s}${p} $Rdm, $imm", | 
|  | 1543 | (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; | 
|  | 1544 | def : tInstAlias<"asr${s}${p} $Rdm, $imm", | 
|  | 1545 | (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; |