blob: 75e15b73151900682fe80997d0ad94a0f1a4072e [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
15#define LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
Evan Cheng10043e22007-01-19 07:51:42 +000016
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000017#include "ARMBaseInstrInfo.h"
18#include "ARMBaseRegisterInfo.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000019#include "ARMFrameLowering.h"
20#include "ARMISelLowering.h"
Eric Christopher030294e2014-06-13 00:20:39 +000021#include "ARMSelectionDAGInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "llvm/ADT/Triple.h"
Quentin Colombet8dd90fb2017-08-08 22:22:30 +000023#include "llvm/CodeGen/GlobalISel/GISelAccessor.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000024#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000025#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000026#include "llvm/MC/MCSchedule.h"
27#include "llvm/Target/TargetOptions.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000028#include "llvm/Target/TargetSubtargetInfo.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000029#include <memory>
Evan Cheng10043e22007-01-19 07:51:42 +000030#include <string>
31
Evan Cheng54b68e32011-07-01 20:45:01 +000032#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000033#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000034
Evan Cheng10043e22007-01-19 07:51:42 +000035namespace llvm {
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000036
37class ARMBaseTargetMachine;
Evan Cheng43b9ca62009-08-28 23:18:09 +000038class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000039class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000040
Evan Cheng54b68e32011-07-01 20:45:01 +000041class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000042protected:
Evan Chengbf407072010-09-10 01:29:16 +000043 enum ARMProcFamilyEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000044 Others,
45
46 CortexA12,
47 CortexA15,
48 CortexA17,
49 CortexA32,
50 CortexA35,
51 CortexA5,
52 CortexA53,
53 CortexA57,
54 CortexA7,
55 CortexA72,
56 CortexA73,
57 CortexA8,
58 CortexA9,
59 CortexM3,
60 CortexR4,
61 CortexR4F,
62 CortexR5,
63 CortexR52,
64 CortexR7,
Matthias Braun2bef2a02017-02-10 00:09:20 +000065 ExynosM1,
Matthias Braun62e1e852017-02-10 00:06:44 +000066 Krait,
Yi Kong60b5a1c2017-04-06 22:47:47 +000067 Kryo,
Matthias Braun2bef2a02017-02-10 00:09:20 +000068 Swift
Evan Chengbf407072010-09-10 01:29:16 +000069 };
Amara Emerson330afb52013-09-23 14:26:15 +000070 enum ARMProcClassEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000071 None,
72
73 AClass,
74 MClass,
75 RClass
Amara Emerson330afb52013-09-23 14:26:15 +000076 };
Bradley Smith323fee12015-11-16 11:10:19 +000077 enum ARMArchEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000078 ARMv2,
79 ARMv2a,
80 ARMv3,
81 ARMv3m,
82 ARMv4,
83 ARMv4t,
84 ARMv5,
85 ARMv5t,
86 ARMv5te,
87 ARMv5tej,
88 ARMv6,
89 ARMv6k,
90 ARMv6kz,
91 ARMv6m,
92 ARMv6sm,
93 ARMv6t2,
94 ARMv7a,
95 ARMv7em,
96 ARMv7m,
97 ARMv7r,
98 ARMv7ve,
99 ARMv81a,
100 ARMv82a,
Sam Parker9d957642017-08-10 09:41:00 +0000101 ARMv83a,
Matthias Braun62e1e852017-02-10 00:06:44 +0000102 ARMv8a,
103 ARMv8mBaseline,
104 ARMv8mMainline,
105 ARMv8r
Bradley Smith323fee12015-11-16 11:10:19 +0000106 };
Evan Chengbf407072010-09-10 01:29:16 +0000107
Diana Picus92423ce2016-06-27 09:08:23 +0000108public:
109 /// What kind of timing do load multiple/store multiple instructions have.
110 enum ARMLdStMultipleTiming {
111 /// Can load/store 2 registers/cycle.
112 DoubleIssue,
113 /// Can load/store 2 registers/cycle, but needs an extra cycle if the access
114 /// is not 64-bit aligned.
115 DoubleIssueCheckUnalignedAccess,
116 /// Can load/store 1 register/cycle.
117 SingleIssue,
118 /// Can load/store 1 register/cycle, but needs an extra cycle for address
119 /// computation and potentially also for register writeback.
120 SingleIssuePlusExtras,
121 };
122
123protected:
Evan Chengbf407072010-09-10 01:29:16 +0000124 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
Diana Picuseb1068a2016-06-27 13:06:10 +0000125 ARMProcFamilyEnum ARMProcFamily = Others;
Evan Chengbf407072010-09-10 01:29:16 +0000126
Amara Emerson330afb52013-09-23 14:26:15 +0000127 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
Diana Picuseb1068a2016-06-27 13:06:10 +0000128 ARMProcClassEnum ARMProcClass = None;
Amara Emerson330afb52013-09-23 14:26:15 +0000129
Bradley Smith323fee12015-11-16 11:10:19 +0000130 /// ARMArch - ARM architecture
Diana Picuseb1068a2016-06-27 13:06:10 +0000131 ARMArchEnum ARMArch = ARMv4t;
Bradley Smith323fee12015-11-16 11:10:19 +0000132
Joey Goulyb3f550e2013-06-26 16:58:26 +0000133 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Renato Golin12350602015-03-17 11:55:28 +0000134 /// HasV6Ops, HasV6MOps, HasV6KOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +0000135 /// Specify whether target support specific ARM ISA variants.
Diana Picuseb1068a2016-06-27 13:06:10 +0000136 bool HasV4TOps = false;
137 bool HasV5TOps = false;
138 bool HasV5TEOps = false;
139 bool HasV6Ops = false;
140 bool HasV6MOps = false;
141 bool HasV6KOps = false;
142 bool HasV6T2Ops = false;
143 bool HasV7Ops = false;
144 bool HasV8Ops = false;
145 bool HasV8_1aOps = false;
146 bool HasV8_2aOps = false;
Sam Parker9d957642017-08-10 09:41:00 +0000147 bool HasV8_3aOps = false;
Diana Picuseb1068a2016-06-27 13:06:10 +0000148 bool HasV8MBaselineOps = false;
149 bool HasV8MMainlineOps = false;
Evan Cheng8b2bda02011-07-07 03:55:05 +0000150
Joey Goulyccd04892013-09-13 13:46:57 +0000151 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000152 /// floating point ISAs are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000153 bool HasVFPv2 = false;
154 bool HasVFPv3 = false;
155 bool HasVFPv4 = false;
156 bool HasFPARMv8 = false;
157 bool HasNEON = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000158
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000159 /// HasDotProd - True if the ARMv8.2A dot product instructions are supported.
160 bool HasDotProd = false;
161
David Goodwina307edb2009-08-05 16:01:19 +0000162 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
163 /// specified. Use the method useNEONForSinglePrecisionFP() to
164 /// determine if NEON should actually be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000165 bool UseNEONForSinglePrecisionFP = false;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000166
Bob Wilsone8a549c2012-09-29 21:43:49 +0000167 /// UseMulOps - True if non-microcoded fused integer multiply-add and
168 /// multiply-subtract instructions should be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000169 bool UseMulOps = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000170
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000171 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
172 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
Diana Picuseb1068a2016-06-27 13:06:10 +0000173 bool SlowFPVMLx = false;
Jim Grosbach34de7762010-03-24 22:31:46 +0000174
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000175 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
176 /// forwarding to allow mul + mla being issued back to back.
Diana Picuseb1068a2016-06-27 13:06:10 +0000177 bool HasVMLxForwarding = false;
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000178
Evan Cheng58066e32010-07-13 19:21:50 +0000179 /// SlowFPBrcc - True if floating point compare + branch is slow.
Diana Picuseb1068a2016-06-27 13:06:10 +0000180 bool SlowFPBrcc = false;
Evan Cheng58066e32010-07-13 19:21:50 +0000181
Evan Cheng6dbe7132011-07-07 19:09:06 +0000182 /// InThumbMode - True if compiling for Thumb, false for ARM.
Diana Picuseb1068a2016-06-27 13:06:10 +0000183 bool InThumbMode = false;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +0000184
Eric Christopher824f42f2015-05-12 01:26:05 +0000185 /// UseSoftFloat - True if we're using software floating point features.
Diana Picuseb1068a2016-06-27 13:06:10 +0000186 bool UseSoftFloat = false;
Eric Christopher824f42f2015-05-12 01:26:05 +0000187
Florian Hahne3583bd2017-07-27 19:56:44 +0000188 /// UseMISched - True if MachineScheduler should be used for this subtarget.
189 bool UseMISched = false;
190
Evan Cheng2bd65362011-07-07 00:08:19 +0000191 /// HasThumb2 - True if Thumb2 instructions are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000192 bool HasThumb2 = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000193
Evan Cheng5190f092010-08-11 07:17:46 +0000194 /// NoARM - True if subtarget does not support ARM mode execution.
Diana Picuseb1068a2016-06-27 13:06:10 +0000195 bool NoARM = false;
Evan Cheng5190f092010-08-11 07:17:46 +0000196
Akira Hatanaka28581522015-07-21 01:42:02 +0000197 /// ReserveR9 - True if R9 is not available as a general purpose register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000198 bool ReserveR9 = false;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000199
Akira Hatanaka024d91a2015-07-16 00:58:23 +0000200 /// NoMovt - True if MOVT / MOVW pairs are not used for materialization of
201 /// 32-bit imms (including global addresses).
Diana Picuseb1068a2016-06-27 13:06:10 +0000202 bool NoMovt = false;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000203
Bob Wilson8decdc42011-10-07 17:17:49 +0000204 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
205 /// must be able to synthesize call stubs for interworking between ARM and
206 /// Thumb.
Diana Picuseb1068a2016-06-27 13:06:10 +0000207 bool SupportsTailCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +0000208
Oliver Stannard8addbf42015-12-01 10:23:06 +0000209 /// HasFP16 - True if subtarget supports half-precision FP conversions
Diana Picuseb1068a2016-06-27 13:06:10 +0000210 bool HasFP16 = false;
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000211
Oliver Stannard8addbf42015-12-01 10:23:06 +0000212 /// HasFullFP16 - True if subtarget supports half-precision FP operations
Diana Picuseb1068a2016-06-27 13:06:10 +0000213 bool HasFullFP16 = false;
Oliver Stannard8addbf42015-12-01 10:23:06 +0000214
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000215 /// HasD16 - True if subtarget is limited to 16 double precision
216 /// FP registers for VFPv3.
Diana Picuseb1068a2016-06-27 13:06:10 +0000217 bool HasD16 = false;
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000218
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000219 /// HasHardwareDivide - True if subtarget supports [su]div in Thumb mode
220 bool HasHardwareDivideInThumb = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000221
Bob Wilsone8a549c2012-09-29 21:43:49 +0000222 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
Diana Picuseb1068a2016-06-27 13:06:10 +0000223 bool HasHardwareDivideInARM = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000224
Evan Cheng6e809de2010-08-11 06:22:01 +0000225 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
226 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000227 bool HasDataBarrier = false;
Evan Cheng6e809de2010-08-11 06:22:01 +0000228
Bradley Smith4c21cba2016-01-15 10:23:46 +0000229 /// HasV7Clrex - True if the subtarget supports CLREX instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000230 bool HasV7Clrex = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000231
232 /// HasAcquireRelease - True if the subtarget supports v8 atomics (LDA/LDAEX etc)
233 /// instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000234 bool HasAcquireRelease = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000235
Evan Chengce8fb682010-08-09 18:35:19 +0000236 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
237 /// over 16-bit ones.
Diana Picuseb1068a2016-06-27 13:06:10 +0000238 bool Pref32BitThumb = false;
Evan Chengce8fb682010-08-09 18:35:19 +0000239
Bob Wilsona2881ee2011-04-19 18:11:49 +0000240 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
241 /// that partially update CPSR and add false dependency on the previous
242 /// CPSR setting instruction.
Diana Picuseb1068a2016-06-27 13:06:10 +0000243 bool AvoidCPSRPartialUpdate = false;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000244
Javed Absar4ae7e8122017-06-02 08:53:19 +0000245 /// CheapPredicableCPSRDef - If true, disable +1 predication cost
246 /// for instructions updating CPSR. Enabled for Cortex-A57.
247 bool CheapPredicableCPSRDef = false;
248
Evan Chengddc0cb62012-12-20 19:59:30 +0000249 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
250 /// movs with shifter operand (i.e. asr, lsl, lsr).
Diana Picuseb1068a2016-06-27 13:06:10 +0000251 bool AvoidMOVsShifterOperand = false;
Evan Chengddc0cb62012-12-20 19:59:30 +0000252
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000253 /// HasRetAddrStack - Some processors perform return stack prediction. CodeGen should
Evan Cheng65f9d192012-02-28 18:51:51 +0000254 /// avoid issue "normal" call instructions to callees which do not return.
Diana Picuseb1068a2016-06-27 13:06:10 +0000255 bool HasRetAddrStack = false;
Evan Cheng65f9d192012-02-28 18:51:51 +0000256
John Brawn75d76e52017-06-28 14:11:15 +0000257 /// HasBranchPredictor - True if the subtarget has a branch predictor. Having
258 /// a branch predictor or not changes the expected cost of taking a branch
259 /// which affects the choice of whether to use predicated instructions.
260 bool HasBranchPredictor = true;
261
Evan Cheng8740ee32010-11-03 06:34:55 +0000262 /// HasMPExtension - True if the subtarget supports Multiprocessing
263 /// extension (ARMv7 only).
Diana Picuseb1068a2016-06-27 13:06:10 +0000264 bool HasMPExtension = false;
Evan Cheng8740ee32010-11-03 06:34:55 +0000265
Bradley Smith25219752013-11-01 13:27:35 +0000266 /// HasVirtualization - True if the subtarget supports the Virtualization
267 /// extension.
Diana Picuseb1068a2016-06-27 13:06:10 +0000268 bool HasVirtualization = false;
Bradley Smith25219752013-11-01 13:27:35 +0000269
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000270 /// FPOnlySP - If true, the floating point unit only supports single
271 /// precision.
Diana Picuseb1068a2016-06-27 13:06:10 +0000272 bool FPOnlySP = false;
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000273
Tim Northovercedd4812013-05-23 19:11:14 +0000274 /// If true, the processor supports the Performance Monitor Extensions. These
275 /// include a generic cycle-counter as well as more fine-grained (often
276 /// implementation-specific) events.
Diana Picuseb1068a2016-06-27 13:06:10 +0000277 bool HasPerfMon = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000278
Tim Northoverc6047652013-04-10 12:08:35 +0000279 /// HasTrustZone - if true, processor supports TrustZone security extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000280 bool HasTrustZone = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000281
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000282 /// Has8MSecExt - if true, processor supports ARMv8-M Security Extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000283 bool Has8MSecExt = false;
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000284
Amara Emerson33089092013-09-19 11:59:01 +0000285 /// HasCrypto - if true, processor supports Cryptography extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000286 bool HasCrypto = false;
Amara Emerson33089092013-09-19 11:59:01 +0000287
Bernard Ogdenee87e852013-10-29 09:47:35 +0000288 /// HasCRC - if true, processor supports CRC instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000289 bool HasCRC = false;
Bernard Ogdenee87e852013-10-29 09:47:35 +0000290
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000291 /// HasRAS - if true, the processor supports RAS extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000292 bool HasRAS = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000293
Tim Northover13510302014-04-01 13:22:02 +0000294 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
295 /// particularly effective at zeroing a VFP register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000296 bool HasZeroCycleZeroing = false;
Tim Northover13510302014-04-01 13:22:02 +0000297
Javed Absar85874a92016-10-13 14:57:43 +0000298 /// HasFPAO - if true, processor does positive address offset computation faster
299 bool HasFPAO = false;
300
Florian Hahnb489e562017-06-22 09:39:36 +0000301 /// HasFuseAES - if true, processor executes back to back AES instruction
302 /// pairs faster.
303 bool HasFuseAES = false;
304
Diana Picusc5baa432016-06-23 07:47:35 +0000305 /// If true, if conversion may decide to leave some instructions unpredicated.
Diana Picuseb1068a2016-06-27 13:06:10 +0000306 bool IsProfitableToUnpredicate = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000307
308 /// If true, VMOV will be favored over VGETLNi32.
Diana Picuseb1068a2016-06-27 13:06:10 +0000309 bool HasSlowVGETLNi32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000310
311 /// If true, VMOV will be favored over VDUP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000312 bool HasSlowVDUP32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000313
314 /// If true, VMOVSR will be favored over VMOVDRR.
Diana Picuseb1068a2016-06-27 13:06:10 +0000315 bool PreferVMOVSR = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000316
317 /// If true, ISHST barriers will be used for Release semantics.
Diana Picuseb1068a2016-06-27 13:06:10 +0000318 bool PreferISHST = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000319
Diana Picus4879b052016-07-06 09:22:23 +0000320 /// If true, a VLDM/VSTM starting with an odd register number is considered to
321 /// take more microops than single VLDRS/VSTRS.
322 bool SlowOddRegister = false;
323
324 /// If true, loading into a D subregister will be penalized.
325 bool SlowLoadDSubregister = false;
326
327 /// If true, the AGU and NEON/FPU units are multiplexed.
328 bool HasMuxedUnits = false;
329
Diana Picusb772e402016-07-06 11:22:11 +0000330 /// If true, VMOVS will never be widened to VMOVD
331 bool DontWidenVMOVS = false;
332
Diana Picus575f2bb2016-07-07 09:11:39 +0000333 /// If true, run the MLx expansion pass.
334 bool ExpandMLx = false;
335
336 /// If true, VFP/NEON VMLA/VMLS have special RAW hazards.
337 bool HasVMLxHazards = false;
338
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000339 // If true, read thread pointer from coprocessor register.
340 bool ReadTPHard = false;
341
Diana Picusc5baa432016-06-23 07:47:35 +0000342 /// If true, VMOVRS, VMOVSR and VMOVS will be converted from VFP to NEON.
Diana Picuseb1068a2016-06-27 13:06:10 +0000343 bool UseNEONForFPMovs = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000344
Diana Picus92423ce2016-06-27 09:08:23 +0000345 /// If true, VLDn instructions take an extra cycle for unaligned accesses.
Diana Picuseb1068a2016-06-27 13:06:10 +0000346 bool CheckVLDnAlign = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000347
348 /// If true, VFP instructions are not pipelined.
Diana Picuseb1068a2016-06-27 13:06:10 +0000349 bool NonpipelinedVFP = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000350
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000351 /// StrictAlign - If true, the subtarget disallows unaligned memory
Bob Wilson3dc97322010-09-28 04:09:35 +0000352 /// accesses for some types. For details, see
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000353 /// ARMTargetLowering::allowsMisalignedMemoryAccesses().
Diana Picuseb1068a2016-06-27 13:06:10 +0000354 bool StrictAlign = false;
Bob Wilson3dc97322010-09-28 04:09:35 +0000355
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000356 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
357 /// blocks to conform to ARMv8 rule.
Diana Picuseb1068a2016-06-27 13:06:10 +0000358 bool RestrictIT = false;
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000359
Artyom Skrobovcf296442015-09-24 17:31:16 +0000360 /// HasDSP - If true, the subtarget supports the DSP (saturating arith
361 /// and such) instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000362 bool HasDSP = false;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000363
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000364 /// NaCl TRAP instruction is generated instead of the regular TRAP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000365 bool UseNaClTrap = false;
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000366
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000367 /// Generate calls via indirect call instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000368 bool GenLongCalls = false;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000369
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000370 /// Generate code that does not contain data access to code sections.
371 bool GenExecuteOnly = false;
372
Renato Golinb4dd6c52013-03-21 18:47:47 +0000373 /// Target machine allowed unsafe FP math (such as use of NEON fp)
Diana Picuseb1068a2016-06-27 13:06:10 +0000374 bool UnsafeFPMath = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000375
Tim Northoverf8e47e42015-10-28 22:56:36 +0000376 /// UseSjLjEH - If true, the target uses SjLj exception handling (e.g. iOS).
Diana Picuseb1068a2016-06-27 13:06:10 +0000377 bool UseSjLjEH = false;
Tim Northoverf8e47e42015-10-28 22:56:36 +0000378
Sanne Wouda2409c642017-03-21 14:59:17 +0000379 /// Implicitly convert an instruction to a different one if its immediates
380 /// cannot be encoded. For example, ADD r0, r1, #FFFFFFFF -> SUB r0, r1, #1.
381 bool NegativeImmediates = true;
382
Evan Cheng10043e22007-01-19 07:51:42 +0000383 /// stackAlignment - The minimum alignment known to hold of the stack frame on
384 /// entry to the function and which must be maintained by every function.
Diana Picuseb1068a2016-06-27 13:06:10 +0000385 unsigned stackAlignment = 4;
Evan Cheng10043e22007-01-19 07:51:42 +0000386
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000387 /// CPUString - String name of used CPU.
388 std::string CPUString;
389
Diana Picuseb1068a2016-06-27 13:06:10 +0000390 unsigned MaxInterleaveFactor = 1;
Diana Picus92423ce2016-06-27 09:08:23 +0000391
Diana Picusb772e402016-07-06 11:22:11 +0000392 /// Clearance before partial register updates (in number of instructions)
393 unsigned PartialUpdateClearance = 0;
394
Diana Picus92423ce2016-06-27 09:08:23 +0000395 /// What kind of timing do load multiple/store multiple have (double issue,
396 /// single issue etc).
Diana Picuseb1068a2016-06-27 13:06:10 +0000397 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
Diana Picus92423ce2016-06-27 09:08:23 +0000398
399 /// The adjustment that we need to apply to get the operand latency from the
400 /// operand cycle returned by the itinerary data for pre-ISel operands.
Diana Picuseb1068a2016-06-27 13:06:10 +0000401 int PreISelOperandLatencyAdjustment = 2;
Diana Picus92423ce2016-06-27 09:08:23 +0000402
Christian Pirker2a111602014-03-28 14:35:30 +0000403 /// IsLittle - The target is Little Endian
404 bool IsLittle;
405
Evan Chenge45d6852011-01-11 21:46:47 +0000406 /// TargetTriple - What processor and OS we're targeting.
407 Triple TargetTriple;
408
Andrew Trick352abc12012-08-08 02:44:16 +0000409 /// SchedModel - Processor specific instruction costs.
Pete Cooper11759452014-09-02 17:43:54 +0000410 MCSchedModel SchedModel;
Andrew Trick352abc12012-08-08 02:44:16 +0000411
Evan Cheng4e712de2009-06-19 01:51:50 +0000412 /// Selected instruction itineraries (one entry per itinerary class.)
413 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000414
Renato Golinb4dd6c52013-03-21 18:47:47 +0000415 /// Options passed via command line that could influence the target
416 const TargetOptions &Options;
417
Eric Christopher661f2d12014-12-18 02:20:58 +0000418 const ARMBaseTargetMachine &TM;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000419
Eric Christopher661f2d12014-12-18 02:20:58 +0000420public:
Evan Cheng10043e22007-01-19 07:51:42 +0000421 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000422 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000423 ///
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000424 ARMSubtarget(const Triple &TT, const std::string &CPU, const std::string &FS,
425 const ARMBaseTargetMachine &TM, bool IsLittle);
Evan Cheng10043e22007-01-19 07:51:42 +0000426
Quentin Colombet8dd90fb2017-08-08 22:22:30 +0000427 /// This object will take onwership of \p GISelAccessor.
428 void setGISelAccessor(GISelAccessor &GISel) { this->GISel.reset(&GISel); }
429
Dan Gohman544ab2c2008-04-12 04:36:06 +0000430 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
431 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000432 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000433 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000434 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000435
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000436 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000437 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000438 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000439
Eric Christophera47f6802014-06-13 00:20:35 +0000440 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
441 /// so that we can use initializer lists for subtarget initialization.
442 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
443
Eric Christopherd9134482014-08-04 21:25:23 +0000444 const ARMSelectionDAGInfo *getSelectionDAGInfo() const override {
445 return &TSInfo;
446 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000447
Eric Christopherd9134482014-08-04 21:25:23 +0000448 const ARMBaseInstrInfo *getInstrInfo() const override {
449 return InstrInfo.get();
450 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000451
Eric Christopherd9134482014-08-04 21:25:23 +0000452 const ARMTargetLowering *getTargetLowering() const override {
453 return &TLInfo;
454 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000455
Eric Christopherd9134482014-08-04 21:25:23 +0000456 const ARMFrameLowering *getFrameLowering() const override {
457 return FrameLowering.get();
458 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000459
Eric Christopherd9134482014-08-04 21:25:23 +0000460 const ARMBaseRegisterInfo *getRegisterInfo() const override {
Eric Christopher80b24ef2014-06-26 19:30:02 +0000461 return &InstrInfo->getRegisterInfo();
462 }
Eric Christophera47f6802014-06-13 00:20:35 +0000463
Diana Picus22274932016-11-11 08:27:37 +0000464 const CallLowering *getCallLowering() const override;
465 const InstructionSelector *getInstructionSelector() const override;
466 const LegalizerInfo *getLegalizerInfo() const override;
467 const RegisterBankInfo *getRegBankInfo() const override;
468
Bill Wendling61375d82013-02-16 01:36:26 +0000469private:
Eric Christopher030294e2014-06-13 00:20:39 +0000470 ARMSelectionDAGInfo TSInfo;
Eric Christopher8b770652015-01-26 19:03:15 +0000471 // Either Thumb1FrameLowering or ARMFrameLowering.
472 std::unique_ptr<ARMFrameLowering> FrameLowering;
Eric Christopher80b24ef2014-06-26 19:30:02 +0000473 // Either Thumb1InstrInfo or Thumb2InstrInfo.
474 std::unique_ptr<ARMBaseInstrInfo> InstrInfo;
475 ARMTargetLowering TLInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000476
Quentin Colombet8dd90fb2017-08-08 22:22:30 +0000477 /// Gather the accessor points to GlobalISel-related APIs.
478 /// This is used to avoid ifndefs spreading around while GISel is
479 /// an optional library.
480 std::unique_ptr<GISelAccessor> GISel;
Diana Picus22274932016-11-11 08:27:37 +0000481
Bill Wendling61375d82013-02-16 01:36:26 +0000482 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000483 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eric Christopher8b770652015-01-26 19:03:15 +0000484 ARMFrameLowering *initializeFrameLowering(StringRef CPU, StringRef FS);
485
Bill Wendling61375d82013-02-16 01:36:26 +0000486public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000487 void computeIssueWidth();
488
Evan Cheng8b2bda02011-07-07 03:55:05 +0000489 bool hasV4TOps() const { return HasV4TOps; }
490 bool hasV5TOps() const { return HasV5TOps; }
491 bool hasV5TEOps() const { return HasV5TEOps; }
492 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000493 bool hasV6MOps() const { return HasV6MOps; }
Renato Golin12350602015-03-17 11:55:28 +0000494 bool hasV6KOps() const { return HasV6KOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000495 bool hasV6T2Ops() const { return HasV6T2Ops; }
496 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000497 bool hasV8Ops() const { return HasV8Ops; }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000498 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000499 bool hasV8_2aOps() const { return HasV8_2aOps; }
Sam Parker9d957642017-08-10 09:41:00 +0000500 bool hasV8_3aOps() const { return HasV8_3aOps; }
Bradley Smithe26f7992016-01-15 10:24:39 +0000501 bool hasV8MBaselineOps() const { return HasV8MBaselineOps; }
502 bool hasV8MMainlineOps() const { return HasV8MMainlineOps; }
Evan Cheng10043e22007-01-19 07:51:42 +0000503
Diana Picus4879b052016-07-06 09:22:23 +0000504 /// @{
505 /// These functions are obsolete, please consider adding subtarget features
506 /// or properties instead of calling them.
Quentin Colombet13cd5212012-11-29 19:48:01 +0000507 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000508 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000509 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
510 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000511 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000512 bool isSwift() const { return ARMProcFamily == Swift; }
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +0000513 bool isCortexM3() const { return ARMProcFamily == CortexM3; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000514 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000515 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000516 bool isKrait() const { return ARMProcFamily == Krait; }
Diana Picus4879b052016-07-06 09:22:23 +0000517 /// @}
Evan Chengbf407072010-09-10 01:29:16 +0000518
Evan Cheng5190f092010-08-11 07:17:46 +0000519 bool hasARMOps() const { return !NoARM; }
520
Evan Cheng8b2bda02011-07-07 03:55:05 +0000521 bool hasVFP2() const { return HasVFPv2; }
522 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000523 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000524 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000525 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000526 bool hasCrypto() const { return HasCrypto; }
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000527 bool hasDotProd() const { return HasDotProd; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000528 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000529 bool hasRAS() const { return HasRAS; }
Bradley Smith25219752013-11-01 13:27:35 +0000530 bool hasVirtualization() const { return HasVirtualization; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000531
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000532 bool useNEONForSinglePrecisionFP() const {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000533 return hasNEON() && UseNEONForSinglePrecisionFP;
534 }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000535
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000536 bool hasDivideInThumbMode() const { return HasHardwareDivideInThumb; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000537 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000538 bool hasDataBarrier() const { return HasDataBarrier; }
Bradley Smith4c21cba2016-01-15 10:23:46 +0000539 bool hasV7Clrex() const { return HasV7Clrex; }
540 bool hasAcquireRelease() const { return HasAcquireRelease; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000541
Tim Northoverc7ea8042013-10-25 09:30:24 +0000542 bool hasAnyDataBarrier() const {
543 return HasDataBarrier || (hasV6Ops() && !isThumb());
544 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000545
Bob Wilsone8a549c2012-09-29 21:43:49 +0000546 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000547 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000548 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000549 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000550 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000551 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000552 bool hasTrustZone() const { return HasTrustZone; }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000553 bool has8MSecExt() const { return Has8MSecExt; }
Tim Northover13510302014-04-01 13:22:02 +0000554 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Javed Absar85874a92016-10-13 14:57:43 +0000555 bool hasFPAO() const { return HasFPAO; }
Diana Picusc5baa432016-06-23 07:47:35 +0000556 bool isProfitableToUnpredicate() const { return IsProfitableToUnpredicate; }
557 bool hasSlowVGETLNi32() const { return HasSlowVGETLNi32; }
558 bool hasSlowVDUP32() const { return HasSlowVDUP32; }
559 bool preferVMOVSR() const { return PreferVMOVSR; }
560 bool preferISHSTBarriers() const { return PreferISHST; }
Diana Picus575f2bb2016-07-07 09:11:39 +0000561 bool expandMLx() const { return ExpandMLx; }
562 bool hasVMLxHazards() const { return HasVMLxHazards; }
Diana Picus4879b052016-07-06 09:22:23 +0000563 bool hasSlowOddRegister() const { return SlowOddRegister; }
564 bool hasSlowLoadDSubregister() const { return SlowLoadDSubregister; }
565 bool hasMuxedUnits() const { return HasMuxedUnits; }
Diana Picusb772e402016-07-06 11:22:11 +0000566 bool dontWidenVMOVS() const { return DontWidenVMOVS; }
Diana Picusc5baa432016-06-23 07:47:35 +0000567 bool useNEONForFPMovs() const { return UseNEONForFPMovs; }
Diana Picus92423ce2016-06-27 09:08:23 +0000568 bool checkVLDnAccessAlignment() const { return CheckVLDnAlign; }
569 bool nonpipelinedVFP() const { return NonpipelinedVFP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000570 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000571 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Javed Absar4ae7e8122017-06-02 08:53:19 +0000572 bool cheapPredicableCPSRDef() const { return CheapPredicableCPSRDef; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000573 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000574 bool hasRetAddrStack() const { return HasRetAddrStack; }
John Brawn75d76e52017-06-28 14:11:15 +0000575 bool hasBranchPredictor() const { return HasBranchPredictor; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000576 bool hasMPExtension() const { return HasMPExtension; }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000577 bool hasDSP() const { return HasDSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000578 bool useNaClTrap() const { return UseNaClTrap; }
Tim Northoverf8e47e42015-10-28 22:56:36 +0000579 bool useSjLjEH() const { return UseSjLjEH; }
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000580 bool genLongCalls() const { return GenLongCalls; }
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000581 bool genExecuteOnly() const { return GenExecuteOnly; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000582
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000583 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000584 bool hasD16() const { return HasD16; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000585 bool hasFullFP16() const { return HasFullFP16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000586
Florian Hahnb489e562017-06-22 09:39:36 +0000587 bool hasFuseAES() const { return HasFuseAES; }
588 /// \brief Return true if the CPU supports any kind of instruction fusion.
589 bool hasFusion() const { return hasFuseAES(); }
590
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000591 const Triple &getTargetTriple() const { return TargetTriple; }
592
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000593 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000594 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Tim Northovere0ccdc62015-10-28 22:46:43 +0000595 bool isTargetWatchOS() const { return TargetTriple.isWatchOS(); }
Tim Northover042a6c12016-01-27 19:32:29 +0000596 bool isTargetWatchABI() const { return TargetTriple.isWatchABI(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000597 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000598 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000599 bool isTargetNetBSD() const { return TargetTriple.isOSNetBSD(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000600 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000601
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000602 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000603 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000604 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
605
Renato Golin87610692013-07-16 09:32:17 +0000606 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
607 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
608 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
609 // even for GNUEABI, so we can make a distinction here and still conform to
610 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000611 // FIXME: The Darwin exception is temporary, while we move users to
612 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000613 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000614 return (TargetTriple.getEnvironment() == Triple::EABI ||
615 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000616 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000617 }
Renato Golin6d435f12015-11-09 12:40:30 +0000618 bool isTargetGNUAEABI() const {
619 return (TargetTriple.getEnvironment() == Triple::GNUEABI ||
620 TargetTriple.getEnvironment() == Triple::GNUEABIHF) &&
621 !isTargetDarwin() && !isTargetWindows();
622 }
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000623 bool isTargetMuslAEABI() const {
624 return (TargetTriple.getEnvironment() == Triple::MuslEABI ||
625 TargetTriple.getEnvironment() == Triple::MuslEABIHF) &&
626 !isTargetDarwin() && !isTargetWindows();
627 }
Evan Cheng181fe362007-01-19 19:22:40 +0000628
Renato Golin8cea6e82014-01-29 11:50:56 +0000629 // ARM Targets that support EHABI exception handling standard
630 // Darwin uses SjLj. Other targets might need more checks.
631 bool isTargetEHABICompatible() const {
632 return (TargetTriple.getEnvironment() == Triple::EABI ||
633 TargetTriple.getEnvironment() == Triple::GNUEABI ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000634 TargetTriple.getEnvironment() == Triple::MuslEABI ||
Renato Golin8cea6e82014-01-29 11:50:56 +0000635 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000636 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000637 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000638 isTargetAndroid()) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000639 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000640 }
641
Tim Northover44594ad2013-12-18 09:27:33 +0000642 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000643 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000644 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000645 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000646 TargetTriple.getEnvironment() == Triple::EABIHF ||
Tim Northovere0ccdc62015-10-28 22:46:43 +0000647 isTargetWindows() || isAAPCS16_ABI();
Tim Northover44594ad2013-12-18 09:27:33 +0000648 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000649
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000650 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover44594ad2013-12-18 09:27:33 +0000651
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000652 bool isXRaySupported() const override;
Dean Michael Berris464015442016-09-19 00:54:35 +0000653
Eric Christopher661f2d12014-12-18 02:20:58 +0000654 bool isAPCS_ABI() const;
655 bool isAAPCS_ABI() const;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000656 bool isAAPCS16_ABI() const;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000657
Oliver Stannard8331aae2016-08-08 15:28:31 +0000658 bool isROPI() const;
659 bool isRWPI() const;
660
Florian Hahne3583bd2017-07-27 19:56:44 +0000661 bool useMachineScheduler() const { return UseMISched; }
Eric Christopher824f42f2015-05-12 01:26:05 +0000662 bool useSoftFloat() const { return UseSoftFloat; }
Evan Cheng1834f5d2011-07-07 19:05:12 +0000663 bool isThumb() const { return InThumbMode; }
664 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
665 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000666 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000667 bool isMClass() const { return ARMProcClass == MClass; }
668 bool isRClass() const { return ARMProcClass == RClass; }
669 bool isAClass() const { return ARMProcClass == AClass; }
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000670 bool isReadTPHard() const { return ReadTPHard; }
Evan Cheng10043e22007-01-19 07:51:42 +0000671
Akira Hatanaka28581522015-07-21 01:42:02 +0000672 bool isR9Reserved() const {
673 return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9;
674 }
Evan Cheng10043e22007-01-19 07:51:42 +0000675
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000676 bool useR7AsFramePointer() const {
677 return isTargetDarwin() || (!isTargetWindows() && isThumb());
678 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000679
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000680 /// Returns true if the frame setup is split into two separate pushes (first
681 /// r0-r7,lr then r8-r11), principally so that the frame pointer is adjacent
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000682 /// to lr. This is always required on Thumb1-only targets, as the push and
683 /// pop instructions can't access the high registers.
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000684 bool splitFramePushPop(const MachineFunction &MF) const {
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000685 return (useR7AsFramePointer() &&
686 MF.getTarget().Options.DisableFramePointerElim(MF)) ||
687 isThumb1Only();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000688 }
689
Tim Northover910dde72015-08-03 17:20:10 +0000690 bool useStride4VFPs(const MachineFunction &MF) const;
691
Eric Christopherc1058df2014-07-04 01:55:26 +0000692 bool useMovt(const MachineFunction &MF) const;
693
Bob Wilson8decdc42011-10-07 17:17:49 +0000694 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000695
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000696 bool allowsUnalignedMem() const { return !StrictAlign; }
Bob Wilson3dc97322010-09-28 04:09:35 +0000697
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000698 bool restrictIT() const { return RestrictIT; }
699
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000700 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000701
Christian Pirker2a111602014-03-28 14:35:30 +0000702 bool isLittle() const { return IsLittle; }
703
Owen Andersona3181e22010-09-28 21:57:50 +0000704 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000705
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000706 /// This function returns true if the target has sincos() routine in its
707 /// compiler runtime or math libraries.
708 bool hasSinCos() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000709
Matthias Braun9e859802015-07-17 23:18:30 +0000710 /// Returns true if machine scheduler should be enabled.
711 bool enableMachineScheduler() const override;
712
Andrew Trick8d2ee372014-06-04 07:06:27 +0000713 /// True for some subtargets at > -O0.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000714 bool enablePostRAScheduler() const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000715
Robin Morisset59c23cd2014-08-21 21:50:01 +0000716 // enableAtomicExpand- True if we need to expand our atomics.
717 bool enableAtomicExpand() const override;
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000718
Robin Morissetd18cda62014-08-15 22:17:28 +0000719 /// getInstrItins - Return the instruction itineraries based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000720 /// selection.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000721 const InstrItineraryData *getInstrItineraryData() const override {
Eric Christopherd9134482014-08-04 21:25:23 +0000722 return &InstrItins;
723 }
Evan Cheng4e712de2009-06-19 01:51:50 +0000724
Evan Cheng10043e22007-01-19 07:51:42 +0000725 /// getStackAlignment - Returns the minimum alignment known to hold of the
726 /// stack frame on entry to the function and which must be maintained by every
727 /// function for this subtarget.
728 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000729
Diana Picus92423ce2016-06-27 09:08:23 +0000730 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
731
Diana Picusb772e402016-07-06 11:22:11 +0000732 unsigned getPartialUpdateClearance() const { return PartialUpdateClearance; }
733
Diana Picus92423ce2016-06-27 09:08:23 +0000734 ARMLdStMultipleTiming getLdStMultipleTiming() const {
735 return LdStMultipleTiming;
736 }
737
738 int getPreISelOperandLatencyAdjustment() const {
739 return PreISelOperandLatencyAdjustment;
740 }
741
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000742 /// True if the GV will be accessed via an indirect symbol.
743 bool isGVIndirectSymbol(const GlobalValue *GV) const;
Chris Bieneman03695ab2014-07-15 17:18:41 +0000744
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000745 /// True if fast-isel is used.
746 bool useFastISel() const;
Evan Cheng10043e22007-01-19 07:51:42 +0000747};
Evan Cheng10043e22007-01-19 07:51:42 +0000748
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000749} // end namespace llvm
750
751#endif // LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H