blob: 39a395081db7ad85849c93780cb6230fd81b2e4e [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000025#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +000031#include "llvm/IR/ModuleSlotTracker.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/Type.h"
33#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000034#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000035#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000036#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000038#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000039#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000043#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000045
Chris Lattner60055892007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner961e7422008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000052
Chris Lattner961e7422008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000065
Chris Lattner961e7422008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Matt Arsenault93ffe582014-09-28 19:24:59 +0000110// If this operand is currently a register operand, and if this is in a
111// function, deregister the operand from the register's use/def list.
112void MachineOperand::removeRegFromUses() {
113 if (!isReg() || !isOnRegUseList())
114 return;
115
116 if (MachineInstr *MI = getParent()) {
117 if (MachineBasicBlock *MBB = MI->getParent()) {
118 if (MachineFunction *MF = MBB->getParent())
119 MF->getRegInfo().removeRegOperandFromUseList(this);
120 }
121 }
122}
123
Chris Lattner961e7422008-01-01 01:12:31 +0000124/// ChangeToImmediate - Replace this operand with a new immediate operand of
125/// the specified value. If an operand is known to be an immediate already,
126/// the setImm method should be used.
127void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000128 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Matt Arsenault93ffe582014-09-28 19:24:59 +0000129
130 removeRegFromUses();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000131
Chris Lattner961e7422008-01-01 01:12:31 +0000132 OpKind = MO_Immediate;
133 Contents.ImmVal = ImmVal;
134}
135
Matt Arsenault93ffe582014-09-28 19:24:59 +0000136void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
137 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
138
139 removeRegFromUses();
140
141 OpKind = MO_FPImmediate;
142 Contents.CFP = FPImm;
143}
144
Matt Arsenault633dba42015-05-06 17:05:54 +0000145void MachineOperand::ChangeToES(const char *SymName, unsigned char TargetFlags) {
146 assert((!isReg() || !isTied()) &&
147 "Cannot change a tied operand into an external symbol");
148
149 removeRegFromUses();
150
151 OpKind = MO_ExternalSymbol;
152 Contents.OffsetedInfo.Val.SymbolName = SymName;
153 setOffset(0); // Offset is always 0.
154 setTargetFlags(TargetFlags);
155}
156
157void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
158 assert((!isReg() || !isTied()) &&
159 "Cannot change a tied operand into an MCSymbol");
160
161 removeRegFromUses();
162
163 OpKind = MO_MCSymbol;
164 Contents.Sym = Sym;
165}
166
Chris Lattner961e7422008-01-01 01:12:31 +0000167/// ChangeToRegister - Replace this operand with a new register operand of
168/// the specified value. If an operand is known to be an register already,
169/// the setReg method should be used.
170void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000171 bool isKill, bool isDead, bool isUndef,
172 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000173 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000174 if (MachineInstr *MI = getParent())
175 if (MachineBasicBlock *MBB = MI->getParent())
176 if (MachineFunction *MF = MBB->getParent())
177 RegInfo = &MF->getRegInfo();
178 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000179 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000180 bool WasReg = isReg();
181 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000182 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000183
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000184 // Change this to a register and set the reg#.
185 OpKind = MO_Register;
186 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000187 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000188 IsDef = isDef;
189 IsImp = isImp;
190 IsKill = isKill;
191 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000192 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000193 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000194 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000195 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000196 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000197 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000198 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000199 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000200 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000201
202 // If this operand is embedded in a function, add the operand to the
203 // register's use/def list.
204 if (RegInfo)
205 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000206}
207
Chris Lattner60055892007-12-30 21:56:09 +0000208/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000209/// operand. Note that this should stay in sync with the hash_value overload
210/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000211bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000212 if (getType() != Other.getType() ||
213 getTargetFlags() != Other.getTargetFlags())
214 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000215
Chris Lattner60055892007-12-30 21:56:09 +0000216 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000217 case MachineOperand::MO_Register:
218 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
219 getSubReg() == Other.getSubReg();
220 case MachineOperand::MO_Immediate:
221 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000222 case MachineOperand::MO_CImmediate:
223 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000224 case MachineOperand::MO_FPImmediate:
225 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000226 case MachineOperand::MO_MachineBasicBlock:
227 return getMBB() == Other.getMBB();
228 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000229 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000230 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000231 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000232 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000233 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000234 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000235 case MachineOperand::MO_GlobalAddress:
236 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
237 case MachineOperand::MO_ExternalSymbol:
238 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
239 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000240 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000241 return getBlockAddress() == Other.getBlockAddress() &&
242 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000243 case MachineOperand::MO_RegisterMask:
244 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000245 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000246 case MachineOperand::MO_MCSymbol:
247 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000248 case MachineOperand::MO_CFIIndex:
249 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000250 case MachineOperand::MO_Metadata:
251 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000252 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000253 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000254}
255
Chandler Carruth264854f2012-07-05 11:06:22 +0000256// Note: this must stay exactly in sync with isIdenticalTo above.
257hash_code llvm::hash_value(const MachineOperand &MO) {
258 switch (MO.getType()) {
259 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000260 // Register operands don't have target flags.
261 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000262 case MachineOperand::MO_Immediate:
263 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
264 case MachineOperand::MO_CImmediate:
265 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
266 case MachineOperand::MO_FPImmediate:
267 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
268 case MachineOperand::MO_MachineBasicBlock:
269 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
270 case MachineOperand::MO_FrameIndex:
271 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
272 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000273 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000274 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
275 MO.getOffset());
276 case MachineOperand::MO_JumpTableIndex:
277 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
278 case MachineOperand::MO_ExternalSymbol:
279 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
280 MO.getSymbolName());
281 case MachineOperand::MO_GlobalAddress:
282 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
283 MO.getOffset());
284 case MachineOperand::MO_BlockAddress:
285 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000286 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000287 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000288 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000289 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
290 case MachineOperand::MO_Metadata:
291 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
292 case MachineOperand::MO_MCSymbol:
293 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000294 case MachineOperand::MO_CFIIndex:
295 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruth264854f2012-07-05 11:06:22 +0000296 }
297 llvm_unreachable("Invalid machine operand type");
298}
299
Eric Christopher1cdefae2015-02-27 00:11:34 +0000300void MachineOperand::print(raw_ostream &OS,
301 const TargetRegisterInfo *TRI) const {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000302 ModuleSlotTracker DummyMST(nullptr);
303 print(OS, DummyMST, TRI);
304}
305
306void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
307 const TargetRegisterInfo *TRI) const {
Chris Lattner60055892007-12-30 21:56:09 +0000308 switch (getType()) {
309 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000310 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000311
Evan Cheng0dc101b2009-06-30 08:49:04 +0000312 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000313 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000314 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000315 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000316 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000317 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000318 if (isEarlyClobber())
319 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000320 if (isImplicit())
321 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000322 OS << "def";
323 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000324 // <def,read-undef> only makes sense when getSubReg() is set.
325 // Don't clutter the output otherwise.
326 if (isUndef() && getSubReg())
327 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000328 } else if (isImplicit()) {
Craig Topper9a9d58a2015-05-16 05:42:08 +0000329 OS << "imp-use";
330 NeedComma = true;
Evan Chengf781bd82009-10-21 07:56:02 +0000331 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000332
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000333 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000334 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000335 OS << "kill";
336 NeedComma = true;
337 }
338 if (isDead()) {
339 if (NeedComma) OS << ',';
340 OS << "dead";
341 NeedComma = true;
342 }
343 if (isUndef() && isUse()) {
344 if (NeedComma) OS << ',';
345 OS << "undef";
346 NeedComma = true;
347 }
348 if (isInternalRead()) {
349 if (NeedComma) OS << ',';
350 OS << "internal";
351 NeedComma = true;
352 }
353 if (isTied()) {
354 if (NeedComma) OS << ',';
355 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000356 if (TiedTo != 15)
357 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000358 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000359 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000360 }
361 break;
362 case MachineOperand::MO_Immediate:
363 OS << getImm();
364 break;
Devang Patelf071d722011-06-24 20:46:11 +0000365 case MachineOperand::MO_CImmediate:
366 getCImm()->getValue().print(OS, false);
367 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000368 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000369 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000370 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000371 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000372 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000373 break;
Chris Lattner60055892007-12-30 21:56:09 +0000374 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000375 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000376 break;
377 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000378 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000379 break;
380 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000381 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000382 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000383 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000384 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000385 case MachineOperand::MO_TargetIndex:
386 OS << "<ti#" << getIndex();
387 if (getOffset()) OS << "+" << getOffset();
388 OS << '>';
389 break;
Chris Lattner60055892007-12-30 21:56:09 +0000390 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000391 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000392 break;
393 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000394 OS << "<ga:";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000395 getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Chris Lattner60055892007-12-30 21:56:09 +0000396 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000397 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000398 break;
399 case MachineOperand::MO_ExternalSymbol:
400 OS << "<es:" << getSymbolName();
401 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000402 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000403 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000404 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000405 OS << '<';
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000406 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
Michael Liaoabb87d42012-09-12 21:43:09 +0000407 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000408 OS << '>';
409 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000410 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000411 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000412 break;
Juergen Ributzkae8294752013-12-14 06:53:06 +0000413 case MachineOperand::MO_RegisterLiveOut:
414 OS << "<regliveout>";
415 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000416 case MachineOperand::MO_Metadata:
417 OS << '<';
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000418 getMetadata()->printAsOperand(OS, MST);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000419 OS << '>';
420 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000421 case MachineOperand::MO_MCSymbol:
422 OS << "<MCSym=" << *getMCSymbol() << '>';
423 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000424 case MachineOperand::MO_CFIIndex:
425 OS << "<call frame instruction>";
426 break;
Chris Lattner60055892007-12-30 21:56:09 +0000427 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000428
Chris Lattnerfd682802009-06-24 17:54:48 +0000429 if (unsigned TF = getTargetFlags())
430 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000431}
432
433//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000434// MachineMemOperand Implementation
435//===----------------------------------------------------------------------===//
436
Chris Lattnerde93bb02010-09-21 05:39:30 +0000437/// getAddrSpace - Return the LLVM IR address space number that this pointer
438/// points into.
439unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000440 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
441 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000442}
443
Chris Lattner82fd06d2010-09-21 06:22:23 +0000444/// getConstantPool - Return a MachinePointerInfo record that refers to the
445/// constant pool.
446MachinePointerInfo MachinePointerInfo::getConstantPool() {
447 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
448}
449
450/// getFixedStack - Return a MachinePointerInfo record that refers to the
451/// the specified FrameIndex.
452MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
453 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
454}
455
Chris Lattner50287ea2010-09-21 06:43:24 +0000456MachinePointerInfo MachinePointerInfo::getJumpTable() {
457 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
458}
459
460MachinePointerInfo MachinePointerInfo::getGOT() {
461 return MachinePointerInfo(PseudoSourceValue::getGOT());
462}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000463
Chris Lattner886250c2010-09-21 18:51:21 +0000464MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
465 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
466}
467
Chris Lattner00ca0b82010-09-21 04:32:08 +0000468MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000469 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000470 const AAMDNodes &AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000471 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000472 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000473 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Hal Finkelcc39b672014-07-24 12:16:19 +0000474 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000475 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
476 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000477 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000478 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000479 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000480}
481
Dan Gohman2da2bed2008-08-20 15:58:01 +0000482/// Profile - Gather unique data for the object.
483///
484void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000485 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000486 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000487 ID.AddPointer(getOpaqueValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000488 ID.AddInteger(Flags);
489}
490
Dan Gohman48b185d2009-09-25 20:36:54 +0000491void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
492 // The Value and Offset may differ due to CSE. But the flags and size
493 // should be the same.
494 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
495 assert(MMO->getSize() == getSize() && "Size mismatch!");
496
497 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
498 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000499 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
500 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000501 // Also update the base and offset, because the new alignment may
502 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000503 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000504 }
505}
506
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000507/// getAlignment - Return the minimum known alignment in bytes of the
508/// actual memory reference.
509uint64_t MachineMemOperand::getAlignment() const {
510 return MinAlign(getBaseAlignment(), getOffset());
511}
512
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000513void MachineMemOperand::print(raw_ostream &OS) const {
514 ModuleSlotTracker DummyMST(nullptr);
515 print(OS, DummyMST);
516}
517void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
518 assert((isLoad() || isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000519 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000520
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000521 if (isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000522 OS << "Volatile ";
523
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000524 if (isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000525 OS << "LD";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000526 if (isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000527 OS << "ST";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000528 OS << getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000529
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000530 // Print the address information.
531 OS << "[";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000532 if (const Value *V = getValue())
533 V->printAsOperand(OS, /*PrintType=*/false, MST);
534 else if (const PseudoSourceValue *PSV = getPseudoValue())
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000535 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000536 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000537 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000538
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000539 unsigned AS = getAddrSpace();
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000540 if (AS != 0)
541 OS << "(addrspace=" << AS << ')';
542
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000543 // If the alignment of the memory reference itself differs from the alignment
544 // of the base pointer, print the base alignment explicitly, next to the base
545 // pointer.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000546 if (getBaseAlignment() != getAlignment())
547 OS << "(align=" << getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000548
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000549 if (getOffset() != 0)
550 OS << "+" << getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000551 OS << "]";
552
553 // Print the alignment of the reference.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000554 if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
555 OS << "(align=" << getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000556
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000557 // Print TBAA info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000558 if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000559 OS << "(tbaa=";
560 if (TBAAInfo->getNumOperands() > 0)
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000561 TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000562 else
563 OS << "<unknown>";
564 OS << ")";
565 }
566
Hal Finkel94146652014-07-24 14:25:39 +0000567 // Print AA scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000568 if (const MDNode *ScopeInfo = getAAInfo().Scope) {
Hal Finkel94146652014-07-24 14:25:39 +0000569 OS << "(alias.scope=";
570 if (ScopeInfo->getNumOperands() > 0)
571 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000572 ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000573 if (i != ie-1)
574 OS << ",";
575 }
576 else
577 OS << "<unknown>";
578 OS << ")";
579 }
580
581 // Print AA noalias scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000582 if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
Hal Finkel94146652014-07-24 14:25:39 +0000583 OS << "(noalias=";
584 if (NoAliasInfo->getNumOperands() > 0)
585 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000586 NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000587 if (i != ie-1)
588 OS << ",";
589 }
590 else
591 OS << "<unknown>";
592 OS << ")";
593 }
594
Bill Wendling9f638ab2011-04-29 23:45:22 +0000595 // Print nontemporal info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000596 if (isNonTemporal())
Bill Wendling9f638ab2011-04-29 23:45:22 +0000597 OS << "(nontemporal)";
598
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000599 if (isInvariant())
Matt Arsenault572c29a2015-06-26 19:00:11 +0000600 OS << "(invariant)";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000601}
602
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000603//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000604// MachineInstr Implementation
605//===----------------------------------------------------------------------===//
606
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000607void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000608 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000609 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000610 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000611 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000612 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000613 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000614}
615
Bob Wilson406f2702010-04-09 04:34:03 +0000616/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
617/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000618/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000619MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000620 DebugLoc dl, bool NoImp)
621 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
622 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
623 debugLoc(std::move(dl)) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000624 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
625
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000626 // Reserve space for the expected number of operands.
627 if (unsigned NumOps = MCID->getNumOperands() +
628 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
629 CapOperands = OperandCapacity::get(NumOps);
630 Operands = MF.allocateOperandArray(CapOperands);
631 }
632
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000633 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000634 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000635}
636
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000637/// MachineInstr ctor - Copies MachineInstr arg exactly
638///
Evan Chenga7a20c42008-07-19 00:37:25 +0000639MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Craig Topperc0196b12014-04-14 00:51:57 +0000640 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000641 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000642 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000643 debugLoc(MI.getDebugLoc()) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000644 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
645
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000646 CapOperands = OperandCapacity::get(MI.getNumOperands());
647 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000648
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000649 // Copy operands.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000650 for (const MachineOperand &MO : MI.operands())
651 addOperand(MF, MO);
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000652
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000653 // Copy all the sensible flags.
654 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000655}
656
Chris Lattner961e7422008-01-01 01:12:31 +0000657/// getRegInfo - If this instruction is embedded into a MachineFunction,
658/// return the MachineRegisterInfo object for the current function, otherwise
659/// return null.
660MachineRegisterInfo *MachineInstr::getRegInfo() {
661 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000662 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000663 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000664}
665
666/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
667/// this instruction from their respective use lists. This requires that the
668/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000669void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000670 for (MachineOperand &MO : operands())
671 if (MO.isReg())
672 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000673}
674
675/// AddRegOperandsToUseLists - Add all of the register operands in
676/// this instruction from their respective use lists. This requires that the
677/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000678void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000679 for (MachineOperand &MO : operands())
680 if (MO.isReg())
681 MRI.addRegOperandToUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000682}
683
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000684void MachineInstr::addOperand(const MachineOperand &Op) {
685 MachineBasicBlock *MBB = getParent();
686 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
687 MachineFunction *MF = MBB->getParent();
688 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
689 addOperand(*MF, Op);
690}
691
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000692/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
693/// ranges. If MRI is non-null also update use-def chains.
694static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
695 unsigned NumOps, MachineRegisterInfo *MRI) {
696 if (MRI)
697 return MRI->moveOperands(Dst, Src, NumOps);
698
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000699 // MachineOperand is a trivially copyable type so we can just use memmove.
700 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000701}
702
Chris Lattner961e7422008-01-01 01:12:31 +0000703/// addOperand - Add the specified operand to the instruction. If it is an
704/// implicit operand, it is added to the end of the operand list. If it is
705/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000706/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000707void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000708 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000709
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000710 // Check if we're adding one of our existing operands.
711 if (&Op >= Operands && &Op < Operands + NumOperands) {
712 // This is unusual: MI->addOperand(MI->getOperand(i)).
713 // If adding Op requires reallocating or moving existing operands around,
714 // the Op reference could go stale. Support it by copying Op.
715 MachineOperand CopyOp(Op);
716 return addOperand(MF, CopyOp);
717 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000718
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000719 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000720 // the end, everything else goes before the implicit regs.
721 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000722 // FIXME: Allow mixed explicit and implicit operands on inline asm.
723 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
724 // implicit-defs, but they must not be moved around. See the FIXME in
725 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000726 unsigned OpNo = getNumOperands();
727 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000728 if (!isImpReg && !isInlineAsm()) {
729 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
730 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000731 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000732 }
733 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000734
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000735#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000736 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000737 // OpNo now points as the desired insertion point. Unless this is a variadic
738 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000739 // RegMask operands go between the explicit and implicit operands.
740 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000741 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000742 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000743#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000744
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000745 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000746
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000747 // Determine if the Operands array needs to be reallocated.
748 // Save the old capacity and operand array.
749 OperandCapacity OldCap = CapOperands;
750 MachineOperand *OldOperands = Operands;
751 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
752 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
753 Operands = MF.allocateOperandArray(CapOperands);
754 // Move the operands before the insertion point.
755 if (OpNo)
756 moveOperands(Operands, OldOperands, OpNo, MRI);
757 }
Chris Lattner961e7422008-01-01 01:12:31 +0000758
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000759 // Move the operands following the insertion point.
760 if (OpNo != NumOperands)
761 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
762 MRI);
763 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000764
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000765 // Deallocate the old operand array.
766 if (OldOperands != Operands && OldOperands)
767 MF.deallocateOperandArray(OldCap, OldOperands);
768
769 // Copy Op into place. It still needs to be inserted into the MRI use lists.
770 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
771 NewMO->ParentMI = this;
772
773 // When adding a register operand, tell MRI about it.
774 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000775 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000776 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000777 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000778 NewMO->TiedTo = 0;
779 // Add the new operand to MRI, but only for instructions in an MBB.
780 if (MRI)
781 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000782 // The MCID operand information isn't accurate until we start adding
783 // explicit operands. The implicit operands are added first, then the
784 // explicits are inserted before them.
785 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000786 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000787 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000788 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000789 if (DefIdx != -1)
790 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000791 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000792 // If the register operand is flagged as early, mark the operand as such.
793 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000794 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000795 }
Chris Lattner961e7422008-01-01 01:12:31 +0000796 }
797}
798
799/// RemoveOperand - Erase an operand from an instruction, leaving it with one
800/// fewer operand than it started with.
801///
802void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000803 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000804 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000805
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000806#ifndef NDEBUG
807 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000808 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000809 if (Operands[i].isReg())
810 assert(!Operands[i].isTied() && "Cannot move tied operands");
811#endif
812
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000813 MachineRegisterInfo *MRI = getRegInfo();
814 if (MRI && Operands[OpNo].isReg())
815 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000816
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000817 // Don't call the MachineOperand destructor. A lot of this code depends on
818 // MachineOperand having a trivial destructor anyway, and adding a call here
819 // wouldn't make it 'destructor-correct'.
820
821 if (unsigned N = NumOperands - 1 - OpNo)
822 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
823 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000824}
825
Dan Gohman48b185d2009-09-25 20:36:54 +0000826/// addMemOperand - Add a MachineMemOperand to the machine instruction.
827/// This function should be used only occasionally. The setMemRefs function
828/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000829void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000830 MachineMemOperand *MO) {
831 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000832 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000833
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000834 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000835 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000836
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000837 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000838 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000839 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000840}
Chris Lattner961e7422008-01-01 01:12:31 +0000841
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000842bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000843 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000844 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000845 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000846 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000847 return true;
848 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000849 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000850 return false;
851 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000852 // This was the last instruction in the bundle.
853 if (!MII->isBundledWithSucc())
854 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000855 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000856}
857
Evan Chenge9c46c22010-03-03 01:44:33 +0000858bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
859 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000860 // If opcodes or number of operands are not the same then the two
861 // instructions are obviously not identical.
862 if (Other->getOpcode() != getOpcode() ||
863 Other->getNumOperands() != getNumOperands())
864 return false;
865
Evan Cheng7fae11b2011-12-14 02:11:42 +0000866 if (isBundle()) {
867 // Both instructions are bundles, compare MIs inside the bundle.
868 MachineBasicBlock::const_instr_iterator I1 = *this;
869 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
870 MachineBasicBlock::const_instr_iterator I2 = *Other;
871 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
872 while (++I1 != E1 && I1->isInsideBundle()) {
873 ++I2;
874 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
875 return false;
876 }
877 }
878
Evan Cheng0f260e12010-03-03 21:54:14 +0000879 // Check operands to make sure they match.
880 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
881 const MachineOperand &MO = getOperand(i);
882 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000883 if (!MO.isReg()) {
884 if (!MO.isIdenticalTo(OMO))
885 return false;
886 continue;
887 }
888
Evan Cheng0f260e12010-03-03 21:54:14 +0000889 // Clients may or may not want to ignore defs when testing for equality.
890 // For example, machine CSE pass only cares about finding common
891 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000892 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000893 if (Check == IgnoreDefs)
894 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000895 else if (Check == IgnoreVRegDefs) {
896 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
897 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
898 if (MO.getReg() != OMO.getReg())
899 return false;
900 } else {
901 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000902 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000903 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
904 return false;
905 }
906 } else {
907 if (!MO.isIdenticalTo(OMO))
908 return false;
909 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
910 return false;
911 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000912 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000913 // If DebugLoc does not match then two dbg.values are not identical.
914 if (isDebugValue())
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +0000915 if (getDebugLoc() && Other->getDebugLoc() &&
916 getDebugLoc() != Other->getDebugLoc())
Devang Patelbf8cc602011-07-07 17:45:33 +0000917 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000918 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000919}
920
Chris Lattnerbec79b42006-04-17 21:35:41 +0000921MachineInstr *MachineInstr::removeFromParent() {
922 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000923 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000924}
925
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000926MachineInstr *MachineInstr::removeFromBundle() {
927 assert(getParent() && "Not embedded in a basic block!");
928 return getParent()->remove_instr(this);
929}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000930
Dan Gohman3b460302008-07-07 23:14:23 +0000931void MachineInstr::eraseFromParent() {
932 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000933 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000934}
935
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000936void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
937 assert(getParent() && "Not embedded in a basic block!");
938 MachineBasicBlock *MBB = getParent();
939 MachineFunction *MF = MBB->getParent();
940 assert(MF && "Not embedded in a function!");
941
942 MachineInstr *MI = (MachineInstr *)this;
943 MachineRegisterInfo &MRI = MF->getRegInfo();
944
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000945 for (const MachineOperand &MO : MI->operands()) {
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000946 if (!MO.isReg() || !MO.isDef())
947 continue;
948 unsigned Reg = MO.getReg();
949 if (!TargetRegisterInfo::isVirtualRegister(Reg))
950 continue;
951 MRI.markUsesInDebugValueAsUndef(Reg);
952 }
953 MI->eraseFromParent();
954}
955
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000956void MachineInstr::eraseFromBundle() {
957 assert(getParent() && "Not embedded in a basic block!");
958 getParent()->erase_instr(this);
959}
Dan Gohman3b460302008-07-07 23:14:23 +0000960
Evan Cheng4d728b02007-05-15 01:26:09 +0000961/// getNumExplicitOperands - Returns the number of non-implicit operands.
962///
963unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000964 unsigned NumOperands = MCID->getNumOperands();
965 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000966 return NumOperands;
967
Dan Gohman37608532009-04-15 17:59:11 +0000968 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
969 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000970 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000971 NumOperands++;
972 }
973 return NumOperands;
974}
975
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000976void MachineInstr::bundleWithPred() {
977 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
978 setFlag(BundledPred);
979 MachineBasicBlock::instr_iterator Pred = this;
980 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000981 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000982 Pred->setFlag(BundledSucc);
983}
984
985void MachineInstr::bundleWithSucc() {
986 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
987 setFlag(BundledSucc);
988 MachineBasicBlock::instr_iterator Succ = this;
989 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000990 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000991 Succ->setFlag(BundledPred);
992}
993
994void MachineInstr::unbundleFromPred() {
995 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
996 clearFlag(BundledPred);
997 MachineBasicBlock::instr_iterator Pred = this;
998 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000999 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001000 Pred->clearFlag(BundledSucc);
1001}
1002
1003void MachineInstr::unbundleFromSucc() {
1004 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
1005 clearFlag(BundledSucc);
1006 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +00001007 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001008 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001009 Succ->clearFlag(BundledPred);
1010}
1011
Evan Cheng6eb516d2011-01-07 23:50:32 +00001012bool MachineInstr::isStackAligningInlineAsm() const {
1013 if (isInlineAsm()) {
1014 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1015 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1016 return true;
1017 }
1018 return false;
1019}
Chris Lattner33f5af02006-10-20 22:39:59 +00001020
Chad Rosier994f4042012-09-05 21:00:58 +00001021InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1022 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1023 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +00001024 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +00001025}
1026
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +00001027int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1028 unsigned *GroupNo) const {
1029 assert(isInlineAsm() && "Expected an inline asm instruction");
1030 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1031
1032 // Ignore queries about the initial operands.
1033 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1034 return -1;
1035
1036 unsigned Group = 0;
1037 unsigned NumOps;
1038 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1039 i += NumOps) {
1040 const MachineOperand &FlagMO = getOperand(i);
1041 // If we reach the implicit register operands, stop looking.
1042 if (!FlagMO.isImm())
1043 return -1;
1044 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1045 if (i + NumOps > OpIdx) {
1046 if (GroupNo)
1047 *GroupNo = Group;
1048 return i;
1049 }
1050 ++Group;
1051 }
1052 return -1;
1053}
1054
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001055const TargetRegisterClass*
1056MachineInstr::getRegClassConstraint(unsigned OpIdx,
1057 const TargetInstrInfo *TII,
1058 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001059 assert(getParent() && "Can't have an MBB reference here!");
1060 assert(getParent()->getParent() && "Can't have an MF reference here!");
1061 const MachineFunction &MF = *getParent()->getParent();
1062
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001063 // Most opcodes have fixed constraints in their MCInstrDesc.
1064 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001065 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001066
1067 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001068 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001069
1070 // For tied uses on inline asm, get the constraint from the def.
1071 unsigned DefIdx;
1072 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1073 OpIdx = DefIdx;
1074
1075 // Inline asm stores register class constraints in the flag word.
1076 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1077 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001078 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001079
1080 unsigned Flag = getOperand(FlagIdx).getImm();
1081 unsigned RCID;
1082 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1083 return TRI->getRegClass(RCID);
1084
1085 // Assume that all registers in a memory operand are pointers.
1086 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001087 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001088
Craig Topperc0196b12014-04-14 00:51:57 +00001089 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001090}
1091
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001092const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1093 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1094 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1095 // Check every operands inside the bundle if we have
1096 // been asked to.
1097 if (ExploreBundle)
1098 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1099 ++OpndIt)
1100 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1101 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1102 else
1103 // Otherwise, just check the current operands.
Matthias Braune41e1462015-05-29 02:56:46 +00001104 for (unsigned i = 0, e = NumOperands; i < e && CurRC; ++i)
1105 CurRC = getRegClassConstraintEffectForVRegImpl(i, Reg, CurRC, TII, TRI);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001106 return CurRC;
1107}
1108
1109const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1110 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1111 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1112 assert(CurRC && "Invalid initial register class");
1113 // Check if Reg is constrained by some of its use/def from MI.
1114 const MachineOperand &MO = getOperand(OpIdx);
1115 if (!MO.isReg() || MO.getReg() != Reg)
1116 return CurRC;
1117 // If yes, accumulate the constraints through the operand.
1118 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1119}
1120
1121const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1122 unsigned OpIdx, const TargetRegisterClass *CurRC,
1123 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1124 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1125 const MachineOperand &MO = getOperand(OpIdx);
1126 assert(MO.isReg() &&
1127 "Cannot get register constraints for non-register operand");
1128 assert(CurRC && "Invalid initial register class");
1129 if (unsigned SubIdx = MO.getSubReg()) {
1130 if (OpRC)
1131 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1132 else
1133 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1134 } else if (OpRC)
1135 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1136 return CurRC;
1137}
1138
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001139/// Return the number of instructions inside the MI bundle, not counting the
1140/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001141unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001142 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001143 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001144 while (I->isBundledWithSucc())
1145 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001146 return Size;
1147}
1148
Evan Cheng910c8082007-04-26 19:00:32 +00001149/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001150/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001151/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001152int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1153 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001154 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001155 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001156 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001157 continue;
1158 unsigned MOReg = MO.getReg();
1159 if (!MOReg)
1160 continue;
1161 if (MOReg == Reg ||
1162 (TRI &&
1163 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1164 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1165 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001166 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001167 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001168 }
Evan Chengec3ac312007-03-26 22:37:45 +00001169 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001170}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001171
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001172/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1173/// indicating if this instruction reads or writes Reg. This also considers
1174/// partial defines.
1175std::pair<bool,bool>
1176MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1177 SmallVectorImpl<unsigned> *Ops) const {
1178 bool PartDef = false; // Partial redefine.
1179 bool FullDef = false; // Full define.
1180 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001181
1182 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1183 const MachineOperand &MO = getOperand(i);
1184 if (!MO.isReg() || MO.getReg() != Reg)
1185 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001186 if (Ops)
1187 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001188 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001189 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001190 else if (MO.getSubReg() && !MO.isUndef())
1191 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001192 PartDef = true;
1193 else
1194 FullDef = true;
1195 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001196 // A partial redefine uses Reg unless there is also a full define.
1197 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001198}
1199
Evan Cheng63254462008-03-05 00:59:57 +00001200/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001201/// the specified register or -1 if it is not found. If isDead is true, defs
1202/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1203/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001204int
1205MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1206 const TargetRegisterInfo *TRI) const {
1207 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001208 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001209 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001210 // Accept regmask operands when Overlap is set.
1211 // Ignore them when looking for a specific def operand (Overlap == false).
1212 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1213 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001214 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001215 continue;
1216 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001217 bool Found = (MOReg == Reg);
1218 if (!Found && TRI && isPhys &&
1219 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1220 if (Overlap)
1221 Found = TRI->regsOverlap(MOReg, Reg);
1222 else
1223 Found = TRI->isSubRegister(MOReg, Reg);
1224 }
1225 if (Found && (!isDead || MO.isDead()))
1226 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001227 }
Evan Cheng63254462008-03-05 00:59:57 +00001228 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001229}
Evan Cheng4d728b02007-05-15 01:26:09 +00001230
Evan Cheng5983bdb2007-05-29 18:35:22 +00001231/// findFirstPredOperandIdx() - Find the index of the first operand in the
1232/// operand list that is used to represent the predicate. It returns -1 if
1233/// none is found.
1234int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001235 // Don't call MCID.findFirstPredOperandIdx() because this variant
1236 // is sometimes called on an instruction that's not yet complete, and
1237 // so the number of operands is less than the MCID indicates. In
1238 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001239 const MCInstrDesc &MCID = getDesc();
1240 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001241 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001242 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001243 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001244 }
1245
Evan Cheng5983bdb2007-05-29 18:35:22 +00001246 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001247}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001248
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001249// MachineOperand::TiedTo is 4 bits wide.
1250const unsigned TiedMax = 15;
1251
1252/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1253///
1254/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1255/// field. TiedTo can have these values:
1256///
1257/// 0: Operand is not tied to anything.
1258/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1259/// TiedMax: Tied to an operand >= TiedMax-1.
1260///
1261/// The tied def must be one of the first TiedMax operands on a normal
1262/// instruction. INLINEASM instructions allow more tied defs.
1263///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001264void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001265 MachineOperand &DefMO = getOperand(DefIdx);
1266 MachineOperand &UseMO = getOperand(UseIdx);
1267 assert(DefMO.isDef() && "DefIdx must be a def operand");
1268 assert(UseMO.isUse() && "UseIdx must be a use operand");
1269 assert(!DefMO.isTied() && "Def is already tied to another use");
1270 assert(!UseMO.isTied() && "Use is already tied to another def");
1271
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001272 if (DefIdx < TiedMax)
1273 UseMO.TiedTo = DefIdx + 1;
1274 else {
1275 // Inline asm can use the group descriptors to find tied operands, but on
1276 // normal instruction, the tied def must be within the first TiedMax
1277 // operands.
1278 assert(isInlineAsm() && "DefIdx out of range");
1279 UseMO.TiedTo = TiedMax;
1280 }
1281
1282 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1283 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001284}
1285
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001286/// Given the index of a tied register operand, find the operand it is tied to.
1287/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1288/// which must exist.
1289unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001290 const MachineOperand &MO = getOperand(OpIdx);
1291 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001292
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001293 // Normally TiedTo is in range.
1294 if (MO.TiedTo < TiedMax)
1295 return MO.TiedTo - 1;
1296
1297 // Uses on normal instructions can be out of range.
1298 if (!isInlineAsm()) {
1299 // Normal tied defs must be in the 0..TiedMax-1 range.
1300 if (MO.isUse())
1301 return TiedMax - 1;
1302 // MO is a def. Search for the tied use.
1303 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1304 const MachineOperand &UseMO = getOperand(i);
1305 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1306 return i;
1307 }
1308 llvm_unreachable("Can't find tied use");
1309 }
1310
1311 // Now deal with inline asm by parsing the operand group descriptor flags.
1312 // Find the beginning of each operand group.
1313 SmallVector<unsigned, 8> GroupIdx;
1314 unsigned OpIdxGroup = ~0u;
1315 unsigned NumOps;
1316 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1317 i += NumOps) {
1318 const MachineOperand &FlagMO = getOperand(i);
1319 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1320 unsigned CurGroup = GroupIdx.size();
1321 GroupIdx.push_back(i);
1322 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1323 // OpIdx belongs to this operand group.
1324 if (OpIdx > i && OpIdx < i + NumOps)
1325 OpIdxGroup = CurGroup;
1326 unsigned TiedGroup;
1327 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1328 continue;
1329 // Operands in this group are tied to operands in TiedGroup which must be
1330 // earlier. Find the number of operands between the two groups.
1331 unsigned Delta = i - GroupIdx[TiedGroup];
1332
1333 // OpIdx is a use tied to TiedGroup.
1334 if (OpIdxGroup == CurGroup)
1335 return OpIdx - Delta;
1336
1337 // OpIdx is a def tied to this use group.
1338 if (OpIdxGroup == TiedGroup)
1339 return OpIdx + Delta;
1340 }
1341 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001342}
1343
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001344/// clearKillInfo - Clears kill flags on all operands.
1345///
1346void MachineInstr::clearKillInfo() {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001347 for (MachineOperand &MO : operands()) {
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001348 if (MO.isReg() && MO.isUse())
1349 MO.setIsKill(false);
1350 }
1351}
1352
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001353void MachineInstr::substituteRegister(unsigned FromReg,
1354 unsigned ToReg,
1355 unsigned SubIdx,
1356 const TargetRegisterInfo &RegInfo) {
1357 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1358 if (SubIdx)
1359 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001360 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001361 if (!MO.isReg() || MO.getReg() != FromReg)
1362 continue;
1363 MO.substPhysReg(ToReg, RegInfo);
1364 }
1365 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001366 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001367 if (!MO.isReg() || MO.getReg() != FromReg)
1368 continue;
1369 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1370 }
1371 }
1372}
1373
Evan Cheng7d98a482008-07-03 09:09:37 +00001374/// isSafeToMove - Return true if it is safe to move this instruction. If
1375/// SawStore is set to true, it means that there is a store (or call) between
1376/// the instruction's location and its intended destination.
Matthias Braun07066cc2015-05-19 21:22:20 +00001377bool MachineInstr::isSafeToMove(AliasAnalysis *AA, bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001378 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001379 //
1380 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001381 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001382 // a load across an atomic load with Ordering > Monotonic.
1383 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001384 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001385 SawStore = true;
1386 return false;
1387 }
Evan Cheng0638c202011-01-07 21:08:26 +00001388
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001389 if (isPosition() || isDebugValue() || isTerminator() ||
1390 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001391 return false;
1392
1393 // See if this instruction does a load. If so, we have to guarantee that the
1394 // loaded value doesn't change between the load and the its intended
1395 // destination. The check for isInvariantLoad gives the targe the chance to
1396 // classify the load as always returning a constant, e.g. a constant pool
1397 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001398 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001399 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001400 // end of block, we can't move it.
1401 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001402
Evan Cheng399e1102008-03-13 00:44:09 +00001403 return true;
1404}
1405
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001406/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1407/// or volatile memory reference, or if the information describing the memory
1408/// reference is not available. Return false if it is known to have no ordered
1409/// memory references.
1410bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001411 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001412 if (!mayStore() &&
1413 !mayLoad() &&
1414 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001415 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001416 return false;
1417
1418 // Otherwise, if the instruction has no memory reference information,
1419 // conservatively assume it wasn't preserved.
1420 if (memoperands_empty())
1421 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001422
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001423 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001424 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001425 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001426 return true;
1427
1428 return false;
1429}
1430
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001431/// isInvariantLoad - Return true if this instruction is loading from a
1432/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001433/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001434/// of a function if it does not change. This should only return true of
1435/// *all* loads the instruction does are invariant (if it does multiple loads).
1436bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1437 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001438 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001439 return false;
1440
1441 // If the instruction has lost its memoperands, conservatively assume that
1442 // it may not be an invariant load.
1443 if (memoperands_empty())
1444 return false;
1445
1446 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1447
1448 for (mmo_iterator I = memoperands_begin(),
1449 E = memoperands_end(); I != E; ++I) {
1450 if ((*I)->isVolatile()) return false;
1451 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001452 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001453
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001454
1455 // A load from a constant PseudoSourceValue is invariant.
1456 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1457 if (PSV->isConstant(MFI))
1458 continue;
1459
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001460 if (const Value *V = (*I)->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001461 // If we have an AliasAnalysis, ask it whether the memory is constant.
Chandler Carruthac80dc72015-06-17 07:18:54 +00001462 if (AA &&
1463 AA->pointsToConstantMemory(
1464 MemoryLocation(V, (*I)->getSize(), (*I)->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001465 continue;
1466 }
1467
1468 // Otherwise assume conservatively.
1469 return false;
1470 }
1471
1472 // Everything checks out.
1473 return true;
1474}
1475
Evan Cheng71453822009-12-03 02:31:43 +00001476/// isConstantValuePHI - If the specified instruction is a PHI that always
1477/// merges together the same virtual register, return the register, otherwise
1478/// return 0.
1479unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001480 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001481 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001482 assert(getNumOperands() >= 3 &&
1483 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001484
1485 unsigned Reg = getOperand(1).getReg();
1486 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1487 if (getOperand(i).getReg() != Reg)
1488 return 0;
1489 return Reg;
1490}
1491
Evan Cheng6eb516d2011-01-07 23:50:32 +00001492bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001493 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001494 return true;
1495 if (isInlineAsm()) {
1496 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1497 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1498 return true;
1499 }
1500
1501 return false;
1502}
1503
Evan Chengb083c472010-04-08 20:02:37 +00001504/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1505///
1506bool MachineInstr::allDefsAreDead() const {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001507 for (const MachineOperand &MO : operands()) {
Evan Chengb083c472010-04-08 20:02:37 +00001508 if (!MO.isReg() || MO.isUse())
1509 continue;
1510 if (!MO.isDead())
1511 return false;
1512 }
1513 return true;
1514}
1515
Evan Cheng21eedfb2010-10-22 21:49:09 +00001516/// copyImplicitOps - Copy implicit register operands from specified
1517/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001518void MachineInstr::copyImplicitOps(MachineFunction &MF,
1519 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001520 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1521 i != e; ++i) {
1522 const MachineOperand &MO = MI->getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001523 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001524 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001525 }
1526}
1527
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001528void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001529#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001530 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001531#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001532}
1533
Eric Christopher1cdefae2015-02-27 00:11:34 +00001534void MachineInstr::print(raw_ostream &OS, bool SkipOpers) const {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001535 ModuleSlotTracker DummyMST(nullptr);
1536 print(OS, DummyMST, SkipOpers);
1537}
1538
1539void MachineInstr::print(raw_ostream &OS, ModuleSlotTracker &MST,
1540 bool SkipOpers) const {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001541 // We can be a bit tidier if we know the MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001542 const MachineFunction *MF = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001543 const TargetRegisterInfo *TRI = nullptr;
Craig Topperc0196b12014-04-14 00:51:57 +00001544 const MachineRegisterInfo *MRI = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001545 const TargetInstrInfo *TII = nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +00001546 if (const MachineBasicBlock *MBB = getParent()) {
1547 MF = MBB->getParent();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001548 if (MF) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001549 MRI = &MF->getRegInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001550 TRI = MF->getSubtarget().getRegisterInfo();
1551 TII = MF->getSubtarget().getInstrInfo();
1552 }
Dan Gohman2745d192009-11-09 19:38:45 +00001553 }
Dan Gohman34341e62009-10-31 20:19:03 +00001554
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001555 // Save a list of virtual registers.
1556 SmallVector<unsigned, 8> VirtRegs;
1557
Dan Gohman34341e62009-10-31 20:19:03 +00001558 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001559 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001560 for (; StartOp < e && getOperand(StartOp).isReg() &&
1561 getOperand(StartOp).isDef() &&
1562 !getOperand(StartOp).isImplicit();
1563 ++StartOp) {
1564 if (StartOp != 0) OS << ", ";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001565 getOperand(StartOp).print(OS, MST, TRI);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001566 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001567 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001568 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001569 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001570
Dan Gohman34341e62009-10-31 20:19:03 +00001571 if (StartOp != 0)
1572 OS << " = ";
1573
1574 // Print the opcode name.
Eric Christopher1cdefae2015-02-27 00:11:34 +00001575 if (TII)
1576 OS << TII->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001577 else
1578 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001579
Andrew Trickb36388a2013-01-25 07:45:25 +00001580 if (SkipOpers)
1581 return;
1582
Dan Gohman34341e62009-10-31 20:19:03 +00001583 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001584 bool OmittedAnyCallClobbers = false;
1585 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001586 unsigned AsmDescOp = ~0u;
1587 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001588
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001589 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001590 // Print asm string.
1591 OS << " ";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001592 getOperand(InlineAsm::MIOp_AsmString).print(OS, MST, TRI);
Evan Cheng6eb516d2011-01-07 23:50:32 +00001593
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001594 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001595 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1596 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1597 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001598 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1599 OS << " [mayload]";
1600 if (ExtraInfo & InlineAsm::Extra_MayStore)
1601 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001602 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1603 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001604 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001605 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001606 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001607 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001608
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001609 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001610 FirstOp = false;
1611 }
1612
1613
Chris Lattnerac6e9742002-10-30 01:55:38 +00001614 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001615 const MachineOperand &MO = getOperand(i);
1616
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001617 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001618 VirtRegs.push_back(MO.getReg());
1619
Dan Gohman2745d192009-11-09 19:38:45 +00001620 // Omit call-clobbered registers which aren't used anywhere. This makes
1621 // call instructions much less noisy on targets where calls clobber lots
1622 // of registers. Don't rely on MO.isDead() because we may be called before
1623 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Craig Toppercf0444b2014-11-17 05:50:14 +00001624 if (MRI && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001625 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1626 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001627 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001628 if (MRI->use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001629 bool HasAliasLive = false;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001630 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001631 unsigned AliasReg = *AI;
Craig Toppercf0444b2014-11-17 05:50:14 +00001632 if (!MRI->use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001633 HasAliasLive = true;
1634 break;
1635 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001636 }
Dan Gohman2745d192009-11-09 19:38:45 +00001637 if (!HasAliasLive) {
1638 OmittedAnyCallClobbers = true;
1639 continue;
1640 }
1641 }
1642 }
1643 }
1644
1645 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001646 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001647 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001648 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1649 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001650 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001651 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001652 OS << "opt:";
1653 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001654 if (isDebugValue() && MO.isMetadata()) {
1655 // Pretty print DBG_VALUE instructions.
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001656 auto *DIV = dyn_cast<DILocalVariable>(MO.getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001657 if (DIV && !DIV->getName().empty())
1658 OS << "!\"" << DIV->getName() << '\"';
Evan Chengd4d1a512010-04-28 20:03:13 +00001659 else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001660 MO.print(OS, MST, TRI);
Eric Christopher1cdefae2015-02-27 00:11:34 +00001661 } else if (TRI && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1662 OS << TRI->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001663 } else if (i == AsmDescOp && MO.isImm()) {
1664 // Pretty print the inline asm operand descriptor.
1665 OS << '$' << AsmOpCount++;
1666 unsigned Flag = MO.getImm();
1667 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001668 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1669 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1670 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1671 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1672 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1673 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1674 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001675 }
1676
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001677 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001678 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001679 if (TRI) {
1680 OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID));
Craig Toppercf0444b2014-11-17 05:50:14 +00001681 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001682 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001683 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001684
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001685 unsigned TiedTo = 0;
1686 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001687 OS << " tiedto:$" << TiedTo;
1688
1689 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001690
1691 // Compute the index of the next operand descriptor.
1692 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001693 } else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001694 MO.print(OS, MST, TRI);
Dan Gohman2745d192009-11-09 19:38:45 +00001695 }
1696
1697 // Briefly indicate whether any call clobbers were omitted.
1698 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001699 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001700 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001701 }
Misha Brukman835702a2005-04-21 22:36:52 +00001702
Dan Gohman34341e62009-10-31 20:19:03 +00001703 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001704 const unsigned PrintableFlags = FrameSetup;
1705 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001706 if (!HaveSemi) OS << ";"; HaveSemi = true;
1707 OS << " flags: ";
1708
1709 if (Flags & FrameSetup)
1710 OS << "FrameSetup";
1711 }
1712
Dan Gohman3b460302008-07-07 23:14:23 +00001713 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001714 if (!HaveSemi) OS << ";"; HaveSemi = true;
1715
1716 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001717 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1718 i != e; ++i) {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001719 (*i)->print(OS, MST);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001720 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001721 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001722 }
1723 }
1724
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001725 // Print the regclass of any virtual registers encountered.
1726 if (MRI && !VirtRegs.empty()) {
1727 if (!HaveSemi) OS << ";"; HaveSemi = true;
1728 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1729 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Eric Christopher1cdefae2015-02-27 00:11:34 +00001730 OS << " " << TRI->getRegClassName(RC)
Craig Toppercf0444b2014-11-17 05:50:14 +00001731 << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001732 for (unsigned j = i+1; j != VirtRegs.size();) {
1733 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1734 ++j;
1735 continue;
1736 }
1737 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001738 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001739 VirtRegs.erase(VirtRegs.begin()+j);
1740 }
1741 }
1742 }
1743
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001744 // Print debug location information.
Duncan P. N. Exon Smithc5bd3e02015-04-03 16:23:04 +00001745 if (isDebugValue() && getOperand(e - 2).isMetadata()) {
Arnaud A. de Grandmaisonc97727a2014-03-21 21:54:46 +00001746 if (!HaveSemi) OS << ";";
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001747 auto *DV = cast<DILocalVariable>(getOperand(e - 2).getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001748 OS << " line no:" << DV->getLine();
Duncan P. N. Exon Smith62e0f452015-04-15 22:29:27 +00001749 if (auto *InlinedAt = debugLoc->getInlinedAt()) {
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001750 DebugLoc InlinedAtDL(InlinedAt);
1751 if (InlinedAtDL && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001752 OS << " inlined @[ ";
Eric Christopherb9f00092015-02-26 23:32:17 +00001753 InlinedAtDL.print(OS);
Devang Pateld61b1d52011-08-04 20:44:26 +00001754 OS << " ]";
1755 }
1756 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001757 if (isIndirectDebugValue())
1758 OS << " indirect";
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001759 } else if (debugLoc && MF) {
Arnaud A. de Grandmaison75c9e6d2014-03-15 22:13:15 +00001760 if (!HaveSemi) OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001761 OS << " dbg:";
Eric Christopherb9f00092015-02-26 23:32:17 +00001762 debugLoc.print(OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001763 }
1764
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001765 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001766}
1767
Owen Anderson2a8a4852008-01-24 01:10:07 +00001768bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001769 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001770 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001771 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001772 bool hasAliases = isPhysReg &&
1773 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001774 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001775 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001776 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1777 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001778 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001779 continue;
1780 unsigned Reg = MO.getReg();
1781 if (!Reg)
1782 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001783
Evan Cheng6c177732008-04-16 09:41:59 +00001784 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001785 if (!Found) {
1786 if (MO.isKill())
1787 // The register is already marked kill.
1788 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001789 if (isPhysReg && isRegTiedToDefOperand(i))
1790 // Two-address uses of physregs must not be marked kill.
1791 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001792 MO.setIsKill();
1793 Found = true;
1794 }
1795 } else if (hasAliases && MO.isKill() &&
1796 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001797 // A super-register kill already exists.
1798 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001799 return true;
1800 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001801 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001802 }
1803 }
1804
Evan Cheng6c177732008-04-16 09:41:59 +00001805 // Trim unneeded kill operands.
1806 while (!DeadOps.empty()) {
1807 unsigned OpIdx = DeadOps.back();
1808 if (getOperand(OpIdx).isImplicit())
1809 RemoveOperand(OpIdx);
1810 else
1811 getOperand(OpIdx).setIsKill(false);
1812 DeadOps.pop_back();
1813 }
1814
Bill Wendling7921ad02008-03-03 22:14:33 +00001815 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001816 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001817 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001818 addOperand(MachineOperand::CreateReg(IncomingReg,
1819 false /*IsDef*/,
1820 true /*IsImp*/,
1821 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001822 return true;
1823 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001824 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001825}
1826
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001827void MachineInstr::clearRegisterKills(unsigned Reg,
1828 const TargetRegisterInfo *RegInfo) {
1829 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00001830 RegInfo = nullptr;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001831 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001832 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1833 continue;
1834 unsigned OpReg = MO.getReg();
1835 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1836 MO.setIsKill(false);
1837 }
1838}
1839
Matthias Braun1965bfa2013-10-10 21:28:38 +00001840bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001841 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001842 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001843 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001844 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001845 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001846 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001847 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001848 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1849 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001850 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001851 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001852 unsigned MOReg = MO.getReg();
1853 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001854 continue;
1855
Matthias Braun1965bfa2013-10-10 21:28:38 +00001856 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001857 MO.setIsDead();
1858 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001859 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001860 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001861 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001862 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001863 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001864 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001865 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001866 }
1867 }
1868
Evan Cheng6c177732008-04-16 09:41:59 +00001869 // Trim unneeded dead operands.
1870 while (!DeadOps.empty()) {
1871 unsigned OpIdx = DeadOps.back();
1872 if (getOperand(OpIdx).isImplicit())
1873 RemoveOperand(OpIdx);
1874 else
1875 getOperand(OpIdx).setIsDead(false);
1876 DeadOps.pop_back();
1877 }
1878
Dan Gohmanc7367b42008-09-03 15:56:16 +00001879 // If not found, this means an alias of one of the operands is dead. Add a
1880 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001881 if (Found || !AddIfNotFound)
1882 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001883
Matthias Braun1965bfa2013-10-10 21:28:38 +00001884 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001885 true /*IsDef*/,
1886 true /*IsImp*/,
1887 false /*IsKill*/,
1888 true /*IsDead*/));
1889 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001890}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001891
Matthias Braun26e7ea62015-02-04 19:35:16 +00001892void MachineInstr::clearRegisterDeads(unsigned Reg) {
1893 for (MachineOperand &MO : operands()) {
1894 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
1895 continue;
1896 MO.setIsDead(false);
1897 }
1898}
1899
Matthias Braunc1988f32015-01-21 22:55:13 +00001900void MachineInstr::addRegisterDefReadUndef(unsigned Reg) {
1901 for (MachineOperand &MO : operands()) {
1902 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
1903 continue;
1904 MO.setIsUndef();
1905 }
1906}
1907
Matthias Braun1965bfa2013-10-10 21:28:38 +00001908void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001909 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001910 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1911 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001912 if (MO)
1913 return;
1914 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001915 for (const MachineOperand &MO : operands()) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001916 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001917 MO.getSubReg() == 0)
1918 return;
1919 }
1920 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001921 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001922 true /*IsDef*/,
1923 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001924}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001925
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001926void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001927 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001928 bool HasRegMask = false;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001929 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001930 if (MO.isRegMask()) {
1931 HasRegMask = true;
1932 continue;
1933 }
Dan Gohman86936502010-06-18 23:28:01 +00001934 if (!MO.isReg() || !MO.isDef()) continue;
1935 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001936 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001937 // If there are no uses, including partial uses, the def is dead.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001938 if (std::none_of(UsedRegs.begin(), UsedRegs.end(),
1939 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
1940 MO.setIsDead();
Dan Gohman86936502010-06-18 23:28:01 +00001941 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001942
1943 // This is a call with a register mask operand.
1944 // Mask clobbers are always dead, so add defs for the non-dead defines.
1945 if (HasRegMask)
1946 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1947 I != E; ++I)
1948 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001949}
1950
Evan Cheng59d27fe2010-03-03 23:37:30 +00001951unsigned
1952MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001953 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001954 SmallVector<size_t, 8> HashComponents;
1955 HashComponents.reserve(MI->getNumOperands() + 1);
1956 HashComponents.push_back(MI->getOpcode());
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001957 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruth264854f2012-07-05 11:06:22 +00001958 if (MO.isReg() && MO.isDef() &&
1959 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1960 continue; // Skip virtual register defs.
1961
1962 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001963 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001964 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001965}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001966
1967void MachineInstr::emitError(StringRef Msg) const {
1968 // Find the source location cookie.
1969 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00001970 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001971 for (unsigned i = getNumOperands(); i != 0; --i) {
1972 if (getOperand(i-1).isMetadata() &&
1973 (LocMD = getOperand(i-1).getMetadata()) &&
1974 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00001975 if (const ConstantInt *CI =
1976 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001977 LocCookie = CI->getZExtValue();
1978 break;
1979 }
1980 }
1981 }
1982
1983 if (const MachineBasicBlock *MBB = getParent())
1984 if (const MachineFunction *MF = MBB->getParent())
1985 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1986 report_fatal_error(Msg);
1987}