blob: 8507cb3c745c62ba10a18b6b9ff0ad4753954990 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000016#ifndef LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000024class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000025class MachineRegisterInfo;
26
27class AMDGPUTargetLowering : public TargetLowering {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000028protected:
29 const AMDGPUSubtarget *Subtarget;
30
Tom Stellard75aadc22012-12-11 21:25:42 +000031private:
Tom Stellard04c0e982014-01-22 19:24:21 +000032 SDValue LowerConstantInitializer(const Constant* Init, const GlobalValue *GV,
33 const SDValue &InitPtr,
34 SDValue Chain,
35 SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000036 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardd86003e2013-08-14 23:25:00 +000037 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
38 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000039 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000040 /// \brief Lower vector stores by merging the vector elements into an integer
41 /// of the same bitwidth.
42 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
43 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000044 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000045
Matt Arsenault16e31332014-09-10 21:44:27 +000046 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000047 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
48 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000049 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000050 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000051
52 SDValue LowerFROUND32(SDValue Op, SelectionDAG &DAG) const;
53 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
54 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000055 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
56
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000057 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000058 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000059 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000060
Matt Arsenaultc9961752014-10-03 23:54:56 +000061 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
62 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
63 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
64
Matt Arsenault14d46452014-06-15 20:23:38 +000065 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
66
Matt Arsenaultca3976f2014-07-15 02:06:31 +000067 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000068 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
69
Tom Stellard75aadc22012-12-11 21:25:42 +000070protected:
Matt Arsenaultc9df7942014-06-11 03:29:54 +000071 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
72 static EVT getEquivalentLoadRegType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000073
Tom Stellard067c8152014-07-21 14:01:14 +000074 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
75 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000076
77 /// \brief Split a vector load into a scalar load of each component.
78 SDValue ScalarizeVectorLoad(SDValue Op, SelectionDAG &DAG) const;
79
80 /// \brief Split a vector load into 2 loads of half the vector.
81 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
82
83 /// \brief Split a vector store into a scalar store of each component.
84 SDValue ScalarizeVectorStore(SDValue Op, SelectionDAG &DAG) const;
85
86 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +000087 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000088
Tom Stellarde9373602014-01-22 19:24:14 +000089 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000090 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +000091 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +000092 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +000093 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +000094 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
95 SmallVectorImpl<SDValue> &Results) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000096 bool isHWTrueValue(SDValue Op) const;
97 bool isHWFalseValue(SDValue Op) const;
98
Tom Stellardaf775432013-10-23 00:44:32 +000099 /// The SelectionDAGBuilder will automatically promote function arguments
100 /// with illegal types. However, this does not work for the AMDGPU targets
101 /// since the function arguments are stored in memory as these illegal types.
102 /// In order to handle this properly we need to get the origianl types sizes
103 /// from the LLVM IR Function and fixup the ISD:InputArg values before
104 /// passing them to AnalyzeFormalArguments()
105 void getOriginalFunctionArgs(SelectionDAG &DAG,
106 const Function *F,
107 const SmallVectorImpl<ISD::InputArg> &Ins,
108 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000109 void AnalyzeFormalArguments(CCState &State,
110 const SmallVectorImpl<ISD::InputArg> &Ins) const;
111
Tom Stellard75aadc22012-12-11 21:25:42 +0000112public:
Eric Christopher7792e322015-01-30 23:24:40 +0000113 AMDGPUTargetLowering(TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000114
Craig Topper5656db42014-04-29 07:57:24 +0000115 bool isFAbsFree(EVT VT) const override;
116 bool isFNegFree(EVT VT) const override;
117 bool isTruncateFree(EVT Src, EVT Dest) const override;
118 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000119
Craig Topper5656db42014-04-29 07:57:24 +0000120 bool isZExtFree(Type *Src, Type *Dest) const override;
121 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000122 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000123
Craig Topper5656db42014-04-29 07:57:24 +0000124 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000125
Craig Topper5656db42014-04-29 07:57:24 +0000126 MVT getVectorIdxTy() const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000127 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000128
129 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
130 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000131 bool shouldReduceLoadWidth(SDNode *Load,
132 ISD::LoadExtType ExtType,
133 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000134
Craig Topper5656db42014-04-29 07:57:24 +0000135 bool isLoadBitCastBeneficial(EVT, EVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000136 bool isCheapToSpeculateCttz() const override;
137 bool isCheapToSpeculateCtlz() const override;
138
Craig Topper5656db42014-04-29 07:57:24 +0000139 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
140 bool isVarArg,
141 const SmallVectorImpl<ISD::OutputArg> &Outs,
142 const SmallVectorImpl<SDValue> &OutVals,
143 SDLoc DL, SelectionDAG &DAG) const override;
144 SDValue LowerCall(CallLoweringInfo &CLI,
145 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000146
Craig Topper5656db42014-04-29 07:57:24 +0000147 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000148 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000149 void ReplaceNodeResults(SDNode * N,
150 SmallVectorImpl<SDValue> &Results,
151 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000152
Tom Stellard75aadc22012-12-11 21:25:42 +0000153 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
154 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000155 SDValue CombineFMinMaxLegacy(SDLoc DL,
156 EVT VT,
157 SDValue LHS,
158 SDValue RHS,
159 SDValue True,
160 SDValue False,
161 SDValue CC,
162 DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000163 SDValue CombineIMinMax(SDLoc DL,
164 EVT VT,
165 SDValue LHS,
166 SDValue RHS,
167 SDValue True,
168 SDValue False,
169 SDValue CC,
170 SelectionDAG &DAG) const;
171
Craig Topper5656db42014-04-29 07:57:24 +0000172 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000174 SDValue getRsqrtEstimate(SDValue Operand,
175 DAGCombinerInfo &DCI,
176 unsigned &RefinementSteps,
177 bool &UseOneConstNR) const override;
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000178 SDValue getRecipEstimate(SDValue Operand,
179 DAGCombinerInfo &DCI,
180 unsigned &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000181
Craig Topper5656db42014-04-29 07:57:24 +0000182 virtual SDNode *PostISelFolding(MachineSDNode *N,
183 SelectionDAG &DAG) const {
Christian Konigd910b7d2013-02-26 17:52:16 +0000184 return N;
185 }
186
Tom Stellard75aadc22012-12-11 21:25:42 +0000187 /// \brief Determine which of the bits specified in \p Mask are known to be
188 /// either zero or one and return them in the \p KnownZero and \p KnownOne
189 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000190 void computeKnownBitsForTargetNode(const SDValue Op,
191 APInt &KnownZero,
192 APInt &KnownOne,
193 const SelectionDAG &DAG,
194 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000195
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000196 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const SelectionDAG &DAG,
197 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000198
199 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
200 /// MachineFunction.
201 ///
202 /// \returns a RegisterSDNode representing Reg.
203 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
204 const TargetRegisterClass *RC,
205 unsigned Reg, EVT VT) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000206};
207
208namespace AMDGPUISD {
209
Matthias Braund04893f2015-05-07 21:33:59 +0000210enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000211 // AMDIL ISD Opcodes
212 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000213 CALL, // Function call based on a single integer
214 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000215 RET_FLAG,
216 BRANCH_COND,
217 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000218 DWORDADDR,
219 FRACT,
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000220 CLAMP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000221
222 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
223 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000224 COS_HW,
225 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000226 FMAX_LEGACY,
Tom Stellard75aadc22012-12-11 21:25:42 +0000227 SMAX,
228 UMAX,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000229 FMIN_LEGACY,
Tom Stellard75aadc22012-12-11 21:25:42 +0000230 SMIN,
231 UMIN,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000232 FMAX3,
233 SMAX3,
234 UMAX3,
235 FMIN3,
236 SMIN3,
237 UMIN3,
Tom Stellard75aadc22012-12-11 21:25:42 +0000238 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000239 DIV_SCALE,
240 DIV_FMAS,
241 DIV_FIXUP,
242 TRIG_PREOP, // 1 ULP max error for f64
243
244 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
245 // For f64, max error 2^29 ULP, handles denormals.
246 RCP,
247 RSQ,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000248 RSQ_LEGACY,
249 RSQ_CLAMPED,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000250 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000251 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000252 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000253 CARRY,
254 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000255 BFE_U32, // Extract range of bits with zero extension to 32-bits.
256 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000257 BFI, // (src0 & src1) | (~src0 & src2)
258 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenault43160e72014-06-18 17:13:57 +0000259 BREV, // Reverse bits.
Tom Stellard50122a52014-04-07 19:45:41 +0000260 MUL_U24,
261 MUL_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000262 MAD_U24,
263 MAD_I24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000264 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000265 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000266 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000267 REGISTER_LOAD,
268 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000269 LOAD_INPUT,
270 SAMPLE,
271 SAMPLEB,
272 SAMPLED,
273 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000274
275 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
276 CVT_F32_UBYTE0,
277 CVT_F32_UBYTE1,
278 CVT_F32_UBYTE2,
279 CVT_F32_UBYTE3,
Tom Stellard880a80a2014-06-17 16:53:14 +0000280 /// This node is for VLIW targets and it is used to represent a vector
281 /// that is stored in consecutive registers with the same channel.
282 /// For example:
283 /// |X |Y|Z|W|
284 /// T0|v.x| | | |
285 /// T1|v.y| | | |
286 /// T2|v.z| | | |
287 /// T3|v.w| | | |
288 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000289 /// Pointer to the start of the shader's constant data.
290 CONST_DATA_PTR,
Tom Stellardfc92e772015-05-12 14:18:14 +0000291 SENDMSG,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000292 INTERP_MOV,
293 INTERP_P1,
294 INTERP_P2,
Tom Stellard9fa17912013-08-14 23:24:45 +0000295 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000296 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000297 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000298 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000299 LAST_AMDGPU_ISD_NUMBER
300};
301
302
303} // End namespace AMDGPUISD
304
Tom Stellard75aadc22012-12-11 21:25:42 +0000305} // End namespace llvm
306
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000307#endif