blob: 97e9ee3519bf50085e8576eeb6323f1caf9913b4 [file] [log] [blame]
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +00001//===-- X86InstComments.cpp - Generate verbose-asm comments for instrs ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This defines functionality used to emit comments about X86 instructions to
11// an output stream for -fverbose-asm.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86InstComments.h"
16#include "MCTargetDesc/X86MCTargetDesc.h"
17#include "Utils/X86ShuffleDecode.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/CodeGen/MachineValueType.h"
20#include "llvm/Support/raw_ostream.h"
21
22using namespace llvm;
23
Simon Pilgrim41c05c02016-05-11 11:55:12 +000024#define CASE_SSE_INS_COMMON(Inst, src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000025 case X86::Inst##src:
26
Simon Pilgrim41c05c02016-05-11 11:55:12 +000027#define CASE_AVX_INS_COMMON(Inst, Suffix, src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000028 case X86::V##Inst##Suffix##src:
29
Simon Pilgrim41c05c02016-05-11 11:55:12 +000030#define CASE_MASK_INS_COMMON(Inst, Suffix, src) \
31 case X86::V##Inst##Suffix##src##k:
32
33#define CASE_MASKZ_INS_COMMON(Inst, Suffix, src) \
34 case X86::V##Inst##Suffix##src##kz:
35
36#define CASE_AVX512_INS_COMMON(Inst, Suffix, src) \
37 CASE_AVX_INS_COMMON(Inst, Suffix, src) \
38 CASE_MASK_INS_COMMON(Inst, Suffix, src) \
39 CASE_MASKZ_INS_COMMON(Inst, Suffix, src)
40
41#define CASE_MOVDUP(Inst, src) \
42 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
43 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
44 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
45 CASE_AVX_INS_COMMON(Inst, , r##src) \
46 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000047 CASE_SSE_INS_COMMON(Inst, r##src)
48
Simon Pilgrim7c2fbdc2016-07-03 13:08:29 +000049#define CASE_MASK_MOVDUP(Inst, src) \
50 CASE_MASK_INS_COMMON(Inst, Z, r##src) \
51 CASE_MASK_INS_COMMON(Inst, Z256, r##src) \
52 CASE_MASK_INS_COMMON(Inst, Z128, r##src)
53
54#define CASE_MASKZ_MOVDUP(Inst, src) \
55 CASE_MASKZ_INS_COMMON(Inst, Z, r##src) \
56 CASE_MASKZ_INS_COMMON(Inst, Z256, r##src) \
57 CASE_MASKZ_INS_COMMON(Inst, Z128, r##src)
58
Simon Pilgrim41c05c02016-05-11 11:55:12 +000059#define CASE_PMOVZX(Inst, src) \
60 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
61 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
62 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
63 CASE_AVX_INS_COMMON(Inst, , r##src) \
64 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrim0acc32a2016-02-06 19:51:21 +000065 CASE_SSE_INS_COMMON(Inst, r##src)
66
Simon Pilgrim68f438a2016-07-03 13:33:28 +000067#define CASE_MASK_PMOVZX(Inst, src) \
68 CASE_MASK_INS_COMMON(Inst, Z, r##src) \
69 CASE_MASK_INS_COMMON(Inst, Z256, r##src) \
70 CASE_MASK_INS_COMMON(Inst, Z128, r##src)
71
72#define CASE_MASKZ_PMOVZX(Inst, src) \
73 CASE_MASKZ_INS_COMMON(Inst, Z, r##src) \
74 CASE_MASKZ_INS_COMMON(Inst, Z256, r##src) \
75 CASE_MASKZ_INS_COMMON(Inst, Z128, r##src)
76
Simon Pilgrim41c05c02016-05-11 11:55:12 +000077#define CASE_UNPCK(Inst, src) \
78 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
79 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
80 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
81 CASE_AVX_INS_COMMON(Inst, , r##src) \
82 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000083 CASE_SSE_INS_COMMON(Inst, r##src)
84
Simon Pilgrim598bdb62016-07-03 14:26:21 +000085#define CASE_MASK_UNPCK(Inst, src) \
86 CASE_MASK_INS_COMMON(Inst, Z, r##src) \
87 CASE_MASK_INS_COMMON(Inst, Z256, r##src) \
88 CASE_MASK_INS_COMMON(Inst, Z128, r##src)
89
90#define CASE_MASKZ_UNPCK(Inst, src) \
91 CASE_MASKZ_INS_COMMON(Inst, Z, r##src) \
92 CASE_MASKZ_INS_COMMON(Inst, Z256, r##src) \
93 CASE_MASKZ_INS_COMMON(Inst, Z128, r##src)
94
95#define CASE_SHUF(Inst, suf) \
Craig Topper01f53b12016-06-03 05:31:00 +000096 CASE_AVX512_INS_COMMON(Inst, Z, suf) \
97 CASE_AVX512_INS_COMMON(Inst, Z256, suf) \
98 CASE_AVX512_INS_COMMON(Inst, Z128, suf) \
99 CASE_AVX_INS_COMMON(Inst, , suf) \
100 CASE_AVX_INS_COMMON(Inst, Y, suf) \
101 CASE_SSE_INS_COMMON(Inst, suf)
Simon Pilgrimbfa5f232016-02-06 17:02:15 +0000102
Simon Pilgrim1f590762016-07-03 13:55:41 +0000103#define CASE_MASK_SHUF(Inst, src) \
104 CASE_MASK_INS_COMMON(Inst, Z, r##src##i) \
105 CASE_MASK_INS_COMMON(Inst, Z256, r##src##i) \
106 CASE_MASK_INS_COMMON(Inst, Z128, r##src##i)
107
108#define CASE_MASKZ_SHUF(Inst, src) \
109 CASE_MASKZ_INS_COMMON(Inst, Z, r##src##i) \
110 CASE_MASKZ_INS_COMMON(Inst, Z256, r##src##i) \
111 CASE_MASKZ_INS_COMMON(Inst, Z128, r##src##i)
112
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000113#define CASE_VPERMILPI(Inst, src) \
Simon Pilgrim41c05c02016-05-11 11:55:12 +0000114 CASE_AVX512_INS_COMMON(Inst, Z, src##i) \
115 CASE_AVX512_INS_COMMON(Inst, Z256, src##i) \
116 CASE_AVX512_INS_COMMON(Inst, Z128, src##i) \
117 CASE_AVX_INS_COMMON(Inst, , src##i) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +0000118 CASE_AVX_INS_COMMON(Inst, Y, src##i)
119
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000120#define CASE_MASK_VPERMILPI(Inst, src) \
Simon Pilgrim1f590762016-07-03 13:55:41 +0000121 CASE_MASK_INS_COMMON(Inst, Z, src##i) \
122 CASE_MASK_INS_COMMON(Inst, Z256, src##i) \
123 CASE_MASK_INS_COMMON(Inst, Z128, src##i)
124
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000125#define CASE_MASKZ_VPERMILPI(Inst, src) \
Simon Pilgrim1f590762016-07-03 13:55:41 +0000126 CASE_MASKZ_INS_COMMON(Inst, Z, src##i) \
127 CASE_MASKZ_INS_COMMON(Inst, Z256, src##i) \
128 CASE_MASKZ_INS_COMMON(Inst, Z128, src##i)
129
Simon Pilgrima0d73832016-07-03 18:27:37 +0000130#define CASE_VPERM(Inst, src) \
131 CASE_AVX512_INS_COMMON(Inst, Z, src##i) \
132 CASE_AVX512_INS_COMMON(Inst, Z256, src##i) \
133 CASE_AVX_INS_COMMON(Inst, Y, src##i)
134
Simon Pilgrim68ea8062016-07-03 18:40:24 +0000135#define CASE_MASK_VPERM(Inst, src) \
136 CASE_MASK_INS_COMMON(Inst, Z, src##i) \
137 CASE_MASK_INS_COMMON(Inst, Z256, src##i)
138
139#define CASE_MASKZ_VPERM(Inst, src) \
140 CASE_MASKZ_INS_COMMON(Inst, Z, src##i) \
141 CASE_MASKZ_INS_COMMON(Inst, Z256, src##i)
142
Simon Pilgrimbfa5f232016-02-06 17:02:15 +0000143#define CASE_VSHUF(Inst, src) \
Simon Pilgrim41c05c02016-05-11 11:55:12 +0000144 CASE_AVX512_INS_COMMON(SHUFF##Inst, Z, r##src##i) \
145 CASE_AVX512_INS_COMMON(SHUFI##Inst, Z, r##src##i) \
146 CASE_AVX512_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \
147 CASE_AVX512_INS_COMMON(SHUFI##Inst, Z256, r##src##i)
Simon Pilgrimbfa5f232016-02-06 17:02:15 +0000148
Simon Pilgrim1f590762016-07-03 13:55:41 +0000149#define CASE_MASK_VSHUF(Inst, src) \
150 CASE_MASK_INS_COMMON(SHUFF##Inst, Z, r##src##i) \
151 CASE_MASK_INS_COMMON(SHUFI##Inst, Z, r##src##i) \
152 CASE_MASK_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \
153 CASE_MASK_INS_COMMON(SHUFI##Inst, Z256, r##src##i)
154
155#define CASE_MASKZ_VSHUF(Inst, src) \
156 CASE_MASKZ_INS_COMMON(SHUFF##Inst, Z, r##src##i) \
157 CASE_MASKZ_INS_COMMON(SHUFI##Inst, Z, r##src##i) \
158 CASE_MASKZ_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \
159 CASE_MASKZ_INS_COMMON(SHUFI##Inst, Z256, r##src##i)
160
Igor Breger24cab0f2015-11-16 07:22:00 +0000161static unsigned getVectorRegSize(unsigned RegNo) {
Igor Breger24cab0f2015-11-16 07:22:00 +0000162 if (X86::ZMM0 <= RegNo && RegNo <= X86::ZMM31)
163 return 512;
164 if (X86::YMM0 <= RegNo && RegNo <= X86::YMM31)
165 return 256;
166 if (X86::XMM0 <= RegNo && RegNo <= X86::XMM31)
167 return 128;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000168 if (X86::MM0 <= RegNo && RegNo <= X86::MM7)
169 return 64;
Igor Breger24cab0f2015-11-16 07:22:00 +0000170
171 llvm_unreachable("Unknown vector reg!");
Igor Breger24cab0f2015-11-16 07:22:00 +0000172}
173
174static MVT getRegOperandVectorVT(const MCInst *MI, const MVT &ScalarVT,
175 unsigned OperandIndex) {
176 unsigned OpReg = MI->getOperand(OperandIndex).getReg();
177 return MVT::getVectorVT(ScalarVT,
178 getVectorRegSize(OpReg)/ScalarVT.getSizeInBits());
179}
180
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000181/// \brief Extracts the dst type for a given zero extension instruction.
182static MVT getZeroExtensionResultType(const MCInst *MI) {
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000183 switch (MI->getOpcode()) {
184 default:
185 llvm_unreachable("Unknown zero extension instruction");
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000186 // zero extension to i16
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000187 CASE_PMOVZX(PMOVZXBW, m)
188 CASE_PMOVZX(PMOVZXBW, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000189 return getRegOperandVectorVT(MI, MVT::i16, 0);
190 // zero extension to i32
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000191 CASE_PMOVZX(PMOVZXBD, m)
192 CASE_PMOVZX(PMOVZXBD, r)
193 CASE_PMOVZX(PMOVZXWD, m)
194 CASE_PMOVZX(PMOVZXWD, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000195 return getRegOperandVectorVT(MI, MVT::i32, 0);
196 // zero extension to i64
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000197 CASE_PMOVZX(PMOVZXBQ, m)
198 CASE_PMOVZX(PMOVZXBQ, r)
199 CASE_PMOVZX(PMOVZXWQ, m)
200 CASE_PMOVZX(PMOVZXWQ, r)
201 CASE_PMOVZX(PMOVZXDQ, m)
202 CASE_PMOVZX(PMOVZXDQ, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000203 return getRegOperandVectorVT(MI, MVT::i64, 0);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000204 }
205}
206
Simon Pilgrim7c2fbdc2016-07-03 13:08:29 +0000207/// Wraps the destination register name with AVX512 mask/maskz filtering.
208static std::string getMaskName(const MCInst *MI, const char *DestName,
209 const char *(*getRegName)(unsigned)) {
210 std::string OpMaskName(DestName);
211
212 bool MaskWithZero = false;
213 const char *MaskRegName = nullptr;
214
215 switch (MI->getOpcode()) {
216 default:
217 return OpMaskName;
218 CASE_MASKZ_MOVDUP(MOVDDUP, m)
219 CASE_MASKZ_MOVDUP(MOVDDUP, r)
220 CASE_MASKZ_MOVDUP(MOVSHDUP, m)
221 CASE_MASKZ_MOVDUP(MOVSHDUP, r)
222 CASE_MASKZ_MOVDUP(MOVSLDUP, m)
223 CASE_MASKZ_MOVDUP(MOVSLDUP, r)
Simon Pilgrim68f438a2016-07-03 13:33:28 +0000224 CASE_MASKZ_PMOVZX(PMOVZXBD, m)
225 CASE_MASKZ_PMOVZX(PMOVZXBD, r)
226 CASE_MASKZ_PMOVZX(PMOVZXBQ, m)
227 CASE_MASKZ_PMOVZX(PMOVZXBQ, r)
228 CASE_MASKZ_PMOVZX(PMOVZXBW, m)
229 CASE_MASKZ_PMOVZX(PMOVZXBW, r)
230 CASE_MASKZ_PMOVZX(PMOVZXDQ, m)
231 CASE_MASKZ_PMOVZX(PMOVZXDQ, r)
232 CASE_MASKZ_PMOVZX(PMOVZXWD, m)
233 CASE_MASKZ_PMOVZX(PMOVZXWD, r)
234 CASE_MASKZ_PMOVZX(PMOVZXWQ, m)
235 CASE_MASKZ_PMOVZX(PMOVZXWQ, r)
Simon Pilgrim598bdb62016-07-03 14:26:21 +0000236 CASE_MASKZ_UNPCK(PUNPCKHBW, m)
237 CASE_MASKZ_UNPCK(PUNPCKHBW, r)
238 CASE_MASKZ_UNPCK(PUNPCKHWD, m)
239 CASE_MASKZ_UNPCK(PUNPCKHWD, r)
240 CASE_MASKZ_UNPCK(PUNPCKHDQ, m)
241 CASE_MASKZ_UNPCK(PUNPCKHDQ, r)
242 CASE_MASKZ_UNPCK(PUNPCKLBW, m)
243 CASE_MASKZ_UNPCK(PUNPCKLBW, r)
244 CASE_MASKZ_UNPCK(PUNPCKLWD, m)
245 CASE_MASKZ_UNPCK(PUNPCKLWD, r)
246 CASE_MASKZ_UNPCK(PUNPCKLDQ, m)
247 CASE_MASKZ_UNPCK(PUNPCKLDQ, r)
248 CASE_MASKZ_UNPCK(UNPCKHPD, m)
249 CASE_MASKZ_UNPCK(UNPCKHPD, r)
250 CASE_MASKZ_UNPCK(UNPCKHPS, m)
251 CASE_MASKZ_UNPCK(UNPCKHPS, r)
252 CASE_MASKZ_UNPCK(UNPCKLPD, m)
253 CASE_MASKZ_UNPCK(UNPCKLPD, r)
254 CASE_MASKZ_UNPCK(UNPCKLPS, m)
255 CASE_MASKZ_UNPCK(UNPCKLPS, r)
Simon Pilgrimdbd6db02016-07-03 15:00:51 +0000256 CASE_MASKZ_SHUF(PALIGNR, r)
257 CASE_MASKZ_SHUF(PALIGNR, m)
Simon Pilgrim1f590762016-07-03 13:55:41 +0000258 CASE_MASKZ_SHUF(SHUFPD, m)
259 CASE_MASKZ_SHUF(SHUFPD, r)
260 CASE_MASKZ_SHUF(SHUFPS, m)
261 CASE_MASKZ_SHUF(SHUFPS, r)
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000262 CASE_MASKZ_VPERMILPI(PERMILPD, m)
263 CASE_MASKZ_VPERMILPI(PERMILPD, r)
264 CASE_MASKZ_VPERMILPI(PERMILPS, m)
265 CASE_MASKZ_VPERMILPI(PERMILPS, r)
266 CASE_MASKZ_VPERMILPI(PSHUFD, m)
267 CASE_MASKZ_VPERMILPI(PSHUFD, r)
268 CASE_MASKZ_VPERMILPI(PSHUFHW, m)
269 CASE_MASKZ_VPERMILPI(PSHUFHW, r)
270 CASE_MASKZ_VPERMILPI(PSHUFLW, m)
271 CASE_MASKZ_VPERMILPI(PSHUFLW, r)
Simon Pilgrim68ea8062016-07-03 18:40:24 +0000272 CASE_MASKZ_VPERM(PERMPD, m)
273 CASE_MASKZ_VPERM(PERMPD, r)
274 CASE_MASKZ_VPERM(PERMQ, m)
275 CASE_MASKZ_VPERM(PERMQ, r)
Simon Pilgrim1f590762016-07-03 13:55:41 +0000276 CASE_MASKZ_VSHUF(64X2, m)
277 CASE_MASKZ_VSHUF(64X2, r)
278 CASE_MASKZ_VSHUF(32X4, m)
279 CASE_MASKZ_VSHUF(32X4, r)
Simon Pilgrim7c2fbdc2016-07-03 13:08:29 +0000280 MaskWithZero = true;
281 MaskRegName = getRegName(MI->getOperand(1).getReg());
282 break;
283 CASE_MASK_MOVDUP(MOVDDUP, m)
284 CASE_MASK_MOVDUP(MOVDDUP, r)
285 CASE_MASK_MOVDUP(MOVSHDUP, m)
286 CASE_MASK_MOVDUP(MOVSHDUP, r)
287 CASE_MASK_MOVDUP(MOVSLDUP, m)
288 CASE_MASK_MOVDUP(MOVSLDUP, r)
Simon Pilgrim68f438a2016-07-03 13:33:28 +0000289 CASE_MASK_PMOVZX(PMOVZXBD, m)
290 CASE_MASK_PMOVZX(PMOVZXBD, r)
291 CASE_MASK_PMOVZX(PMOVZXBQ, m)
292 CASE_MASK_PMOVZX(PMOVZXBQ, r)
293 CASE_MASK_PMOVZX(PMOVZXBW, m)
294 CASE_MASK_PMOVZX(PMOVZXBW, r)
295 CASE_MASK_PMOVZX(PMOVZXDQ, m)
296 CASE_MASK_PMOVZX(PMOVZXDQ, r)
297 CASE_MASK_PMOVZX(PMOVZXWD, m)
298 CASE_MASK_PMOVZX(PMOVZXWD, r)
299 CASE_MASK_PMOVZX(PMOVZXWQ, m)
300 CASE_MASK_PMOVZX(PMOVZXWQ, r)
Simon Pilgrim598bdb62016-07-03 14:26:21 +0000301 CASE_MASK_UNPCK(PUNPCKHBW, m)
302 CASE_MASK_UNPCK(PUNPCKHBW, r)
303 CASE_MASK_UNPCK(PUNPCKHWD, m)
304 CASE_MASK_UNPCK(PUNPCKHWD, r)
305 CASE_MASK_UNPCK(PUNPCKHDQ, m)
306 CASE_MASK_UNPCK(PUNPCKHDQ, r)
307 CASE_MASK_UNPCK(PUNPCKLBW, m)
308 CASE_MASK_UNPCK(PUNPCKLBW, r)
309 CASE_MASK_UNPCK(PUNPCKLWD, m)
310 CASE_MASK_UNPCK(PUNPCKLWD, r)
311 CASE_MASK_UNPCK(PUNPCKLDQ, m)
312 CASE_MASK_UNPCK(PUNPCKLDQ, r)
313 CASE_MASK_UNPCK(UNPCKHPD, m)
314 CASE_MASK_UNPCK(UNPCKHPD, r)
315 CASE_MASK_UNPCK(UNPCKHPS, m)
316 CASE_MASK_UNPCK(UNPCKHPS, r)
317 CASE_MASK_UNPCK(UNPCKLPD, m)
318 CASE_MASK_UNPCK(UNPCKLPD, r)
319 CASE_MASK_UNPCK(UNPCKLPS, m)
320 CASE_MASK_UNPCK(UNPCKLPS, r)
Simon Pilgrimdbd6db02016-07-03 15:00:51 +0000321 CASE_MASK_SHUF(PALIGNR, r)
322 CASE_MASK_SHUF(PALIGNR, m)
Simon Pilgrim1f590762016-07-03 13:55:41 +0000323 CASE_MASK_SHUF(SHUFPD, m)
324 CASE_MASK_SHUF(SHUFPD, r)
325 CASE_MASK_SHUF(SHUFPS, m)
326 CASE_MASK_SHUF(SHUFPS, r)
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000327 CASE_MASK_VPERMILPI(PERMILPD, m)
328 CASE_MASK_VPERMILPI(PERMILPD, r)
329 CASE_MASK_VPERMILPI(PERMILPS, m)
330 CASE_MASK_VPERMILPI(PERMILPS, r)
331 CASE_MASK_VPERMILPI(PSHUFD, m)
332 CASE_MASK_VPERMILPI(PSHUFD, r)
333 CASE_MASK_VPERMILPI(PSHUFHW, m)
334 CASE_MASK_VPERMILPI(PSHUFHW, r)
335 CASE_MASK_VPERMILPI(PSHUFLW, m)
336 CASE_MASK_VPERMILPI(PSHUFLW, r)
Simon Pilgrim68ea8062016-07-03 18:40:24 +0000337 CASE_MASK_VPERM(PERMPD, m)
338 CASE_MASK_VPERM(PERMPD, r)
339 CASE_MASK_VPERM(PERMQ, m)
340 CASE_MASK_VPERM(PERMQ, r)
Simon Pilgrim1f590762016-07-03 13:55:41 +0000341 CASE_MASK_VSHUF(64X2, m)
342 CASE_MASK_VSHUF(64X2, r)
343 CASE_MASK_VSHUF(32X4, m)
344 CASE_MASK_VSHUF(32X4, r)
Simon Pilgrim7c2fbdc2016-07-03 13:08:29 +0000345 MaskRegName = getRegName(MI->getOperand(2).getReg());
346 break;
347 }
348
349 // MASK: zmmX {%kY}
350 OpMaskName += " {%";
351 OpMaskName += MaskRegName;
352 OpMaskName += "}";
353
354 // MASKZ: zmmX {%kY} {z}
355 if (MaskWithZero)
356 OpMaskName += " {z}";
357
358 return OpMaskName;
359}
360
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000361//===----------------------------------------------------------------------===//
362// Top Level Entrypoint
363//===----------------------------------------------------------------------===//
364
365/// EmitAnyX86InstComments - This function decodes x86 instructions and prints
366/// newline terminated strings to the specified string if desired. This
367/// information is shown in disassembly dumps when verbose assembly is enabled.
368bool llvm::EmitAnyX86InstComments(const MCInst *MI, raw_ostream &OS,
369 const char *(*getRegName)(unsigned)) {
370 // If this is a shuffle operation, the switch should fill in this state.
371 SmallVector<int, 8> ShuffleMask;
372 const char *DestName = nullptr, *Src1Name = nullptr, *Src2Name = nullptr;
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000373 unsigned NumOperands = MI->getNumOperands();
Craig Topper89c17612016-06-10 04:48:05 +0000374 bool RegForm = false;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000375
376 switch (MI->getOpcode()) {
377 default:
378 // Not an instruction for which we can decode comments.
379 return false;
380
381 case X86::BLENDPDrri:
382 case X86::VBLENDPDrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000383 case X86::VBLENDPDYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000384 Src2Name = getRegName(MI->getOperand(2).getReg());
385 // FALL THROUGH.
386 case X86::BLENDPDrmi:
387 case X86::VBLENDPDrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000388 case X86::VBLENDPDYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000389 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000390 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f64, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000391 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000392 ShuffleMask);
393 Src1Name = getRegName(MI->getOperand(1).getReg());
394 DestName = getRegName(MI->getOperand(0).getReg());
395 break;
396
397 case X86::BLENDPSrri:
398 case X86::VBLENDPSrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000399 case X86::VBLENDPSYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000400 Src2Name = getRegName(MI->getOperand(2).getReg());
401 // FALL THROUGH.
402 case X86::BLENDPSrmi:
403 case X86::VBLENDPSrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000404 case X86::VBLENDPSYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000405 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000406 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000407 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000408 ShuffleMask);
409 Src1Name = getRegName(MI->getOperand(1).getReg());
410 DestName = getRegName(MI->getOperand(0).getReg());
411 break;
412
413 case X86::PBLENDWrri:
414 case X86::VPBLENDWrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000415 case X86::VPBLENDWYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000416 Src2Name = getRegName(MI->getOperand(2).getReg());
417 // FALL THROUGH.
418 case X86::PBLENDWrmi:
419 case X86::VPBLENDWrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000420 case X86::VPBLENDWYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000421 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000422 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i16, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000423 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000424 ShuffleMask);
425 Src1Name = getRegName(MI->getOperand(1).getReg());
426 DestName = getRegName(MI->getOperand(0).getReg());
427 break;
428
429 case X86::VPBLENDDrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000430 case X86::VPBLENDDYrri:
431 Src2Name = getRegName(MI->getOperand(2).getReg());
432 // FALL THROUGH.
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000433 case X86::VPBLENDDrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000434 case X86::VPBLENDDYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000435 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000436 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000437 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000438 ShuffleMask);
439 Src1Name = getRegName(MI->getOperand(1).getReg());
440 DestName = getRegName(MI->getOperand(0).getReg());
441 break;
442
443 case X86::INSERTPSrr:
444 case X86::VINSERTPSrr:
Simon Pilgrim025a3d852016-02-01 22:05:50 +0000445 case X86::VINSERTPSzrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000446 Src2Name = getRegName(MI->getOperand(2).getReg());
447 // FALL THROUGH.
448 case X86::INSERTPSrm:
449 case X86::VINSERTPSrm:
Simon Pilgrim025a3d852016-02-01 22:05:50 +0000450 case X86::VINSERTPSzrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000451 DestName = getRegName(MI->getOperand(0).getReg());
452 Src1Name = getRegName(MI->getOperand(1).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000453 if (MI->getOperand(NumOperands - 1).isImm())
454 DecodeINSERTPSMask(MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000455 ShuffleMask);
456 break;
457
458 case X86::MOVLHPSrr:
459 case X86::VMOVLHPSrr:
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000460 case X86::VMOVLHPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000461 Src2Name = getRegName(MI->getOperand(2).getReg());
462 Src1Name = getRegName(MI->getOperand(1).getReg());
463 DestName = getRegName(MI->getOperand(0).getReg());
464 DecodeMOVLHPSMask(2, ShuffleMask);
465 break;
466
467 case X86::MOVHLPSrr:
468 case X86::VMOVHLPSrr:
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000469 case X86::VMOVHLPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000470 Src2Name = getRegName(MI->getOperand(2).getReg());
471 Src1Name = getRegName(MI->getOperand(1).getReg());
472 DestName = getRegName(MI->getOperand(0).getReg());
473 DecodeMOVHLPSMask(2, ShuffleMask);
474 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000475
Simon Pilgrima3d67442016-02-07 15:39:22 +0000476 case X86::MOVHPDrm:
477 case X86::VMOVHPDrm:
478 case X86::VMOVHPDZ128rm:
479 Src1Name = getRegName(MI->getOperand(1).getReg());
480 DestName = getRegName(MI->getOperand(0).getReg());
481 DecodeInsertElementMask(MVT::v2f64, 1, 1, ShuffleMask);
482 break;
483
484 case X86::MOVHPSrm:
485 case X86::VMOVHPSrm:
486 case X86::VMOVHPSZ128rm:
487 Src1Name = getRegName(MI->getOperand(1).getReg());
488 DestName = getRegName(MI->getOperand(0).getReg());
489 DecodeInsertElementMask(MVT::v4f32, 2, 2, ShuffleMask);
490 break;
491
492 case X86::MOVLPDrm:
493 case X86::VMOVLPDrm:
494 case X86::VMOVLPDZ128rm:
495 Src1Name = getRegName(MI->getOperand(1).getReg());
496 DestName = getRegName(MI->getOperand(0).getReg());
497 DecodeInsertElementMask(MVT::v2f64, 0, 1, ShuffleMask);
498 break;
499
500 case X86::MOVLPSrm:
501 case X86::VMOVLPSrm:
502 case X86::VMOVLPSZ128rm:
503 Src1Name = getRegName(MI->getOperand(1).getReg());
504 DestName = getRegName(MI->getOperand(0).getReg());
505 DecodeInsertElementMask(MVT::v4f32, 0, 2, ShuffleMask);
506 break;
507
Igor Breger24cab0f2015-11-16 07:22:00 +0000508 CASE_MOVDUP(MOVSLDUP, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000509 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000510 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000511 CASE_MOVDUP(MOVSLDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000512 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000513 DecodeMOVSLDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000514 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000515
Igor Breger24cab0f2015-11-16 07:22:00 +0000516 CASE_MOVDUP(MOVSHDUP, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000517 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000518 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000519 CASE_MOVDUP(MOVSHDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000520 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000521 DecodeMOVSHDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000522 break;
523
Igor Breger1f782962015-11-19 08:26:56 +0000524 CASE_MOVDUP(MOVDDUP, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000525 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000526 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000527 CASE_MOVDUP(MOVDDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000528 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000529 DecodeMOVDDUPMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000530 break;
531
532 case X86::PSLLDQri:
533 case X86::VPSLLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000534 case X86::VPSLLDQYri:
Simon Pilgrim643734c2016-06-09 22:03:15 +0000535 case X86::VPSLLDQZ128rr:
536 case X86::VPSLLDQZ256rr:
537 case X86::VPSLLDQZ512rr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000538 Src1Name = getRegName(MI->getOperand(1).getReg());
Simon Pilgrim643734c2016-06-09 22:03:15 +0000539 case X86::VPSLLDQZ128rm:
540 case X86::VPSLLDQZ256rm:
541 case X86::VPSLLDQZ512rm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000542 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000543 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000544 DecodePSLLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000545 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000546 ShuffleMask);
547 break;
548
549 case X86::PSRLDQri:
550 case X86::VPSRLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000551 case X86::VPSRLDQYri:
Simon Pilgrim643734c2016-06-09 22:03:15 +0000552 case X86::VPSRLDQZ128rr:
553 case X86::VPSRLDQZ256rr:
554 case X86::VPSRLDQZ512rr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000555 Src1Name = getRegName(MI->getOperand(1).getReg());
Simon Pilgrim643734c2016-06-09 22:03:15 +0000556 case X86::VPSRLDQZ128rm:
557 case X86::VPSRLDQZ256rm:
558 case X86::VPSRLDQZ512rm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000559 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000560 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000561 DecodePSRLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000562 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000563 ShuffleMask);
564 break;
565
Craig Topper7a299302016-06-09 07:06:38 +0000566 CASE_SHUF(PALIGNR, rri)
Craig Topper89c17612016-06-10 04:48:05 +0000567 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
568 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000569 // FALL THROUGH.
Craig Topper7a299302016-06-09 07:06:38 +0000570 CASE_SHUF(PALIGNR, rmi)
Craig Topper89c17612016-06-10 04:48:05 +0000571 Src2Name = getRegName(MI->getOperand(NumOperands-(RegForm?3:7)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000572 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000573 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000574 DecodePALIGNRMask(getRegOperandVectorVT(MI, MVT::i8, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000575 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000576 ShuffleMask);
577 break;
578
Craig Topper01f53b12016-06-03 05:31:00 +0000579 CASE_SHUF(PSHUFD, ri)
Craig Topper6f7288d2016-06-09 07:49:08 +0000580 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000581 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000582 CASE_SHUF(PSHUFD, mi)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000583 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000584 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000585 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::i32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000586 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000587 ShuffleMask);
588 break;
589
Craig Topper01f53b12016-06-03 05:31:00 +0000590 CASE_SHUF(PSHUFHW, ri)
Craig Topper6f7288d2016-06-09 07:49:08 +0000591 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000592 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000593 CASE_SHUF(PSHUFHW, mi)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000594 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000595 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000596 DecodePSHUFHWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000597 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000598 ShuffleMask);
599 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000600
Craig Topper01f53b12016-06-03 05:31:00 +0000601 CASE_SHUF(PSHUFLW, ri)
Craig Topper6f7288d2016-06-09 07:49:08 +0000602 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000603 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000604 CASE_SHUF(PSHUFLW, mi)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000605 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000606 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000607 DecodePSHUFLWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000608 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000609 ShuffleMask);
610 break;
611
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000612 case X86::MMX_PSHUFWri:
613 Src1Name = getRegName(MI->getOperand(1).getReg());
614 // FALL THROUGH.
615 case X86::MMX_PSHUFWmi:
616 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000617 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000618 DecodePSHUFMask(MVT::v4i16,
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000619 MI->getOperand(NumOperands - 1).getImm(),
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000620 ShuffleMask);
621 break;
622
623 case X86::PSWAPDrr:
624 Src1Name = getRegName(MI->getOperand(1).getReg());
625 // FALL THROUGH.
626 case X86::PSWAPDrm:
627 DestName = getRegName(MI->getOperand(0).getReg());
628 DecodePSWAPMask(MVT::v2i32, ShuffleMask);
629 break;
630
Simon Pilgrim8483df62015-11-17 22:35:45 +0000631 CASE_UNPCK(PUNPCKHBW, r)
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000632 case X86::MMX_PUNPCKHBWirr:
Craig Topper89c17612016-06-10 04:48:05 +0000633 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
634 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000635 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000636 CASE_UNPCK(PUNPCKHBW, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000637 case X86::MMX_PUNPCKHBWirm:
Craig Topper89c17612016-06-10 04:48:05 +0000638 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000639 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000640 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000641 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000642
Simon Pilgrim8483df62015-11-17 22:35:45 +0000643 CASE_UNPCK(PUNPCKHWD, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000644 case X86::MMX_PUNPCKHWDirr:
Craig Topper89c17612016-06-10 04:48:05 +0000645 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
646 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000647 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000648 CASE_UNPCK(PUNPCKHWD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000649 case X86::MMX_PUNPCKHWDirm:
Craig Topper89c17612016-06-10 04:48:05 +0000650 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000651 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000652 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000653 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000654
Simon Pilgrim8483df62015-11-17 22:35:45 +0000655 CASE_UNPCK(PUNPCKHDQ, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000656 case X86::MMX_PUNPCKHDQirr:
Craig Topper89c17612016-06-10 04:48:05 +0000657 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
658 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000659 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000660 CASE_UNPCK(PUNPCKHDQ, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000661 case X86::MMX_PUNPCKHDQirm:
Craig Topper89c17612016-06-10 04:48:05 +0000662 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000663 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000664 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000665 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000666
Simon Pilgrim8483df62015-11-17 22:35:45 +0000667 CASE_UNPCK(PUNPCKHQDQ, r)
Craig Topper89c17612016-06-10 04:48:05 +0000668 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
669 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000670 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000671 CASE_UNPCK(PUNPCKHQDQ, m)
Craig Topper89c17612016-06-10 04:48:05 +0000672 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000673 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000674 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000675 break;
676
Simon Pilgrim8483df62015-11-17 22:35:45 +0000677 CASE_UNPCK(PUNPCKLBW, r)
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000678 case X86::MMX_PUNPCKLBWirr:
Craig Topper89c17612016-06-10 04:48:05 +0000679 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
680 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000681 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000682 CASE_UNPCK(PUNPCKLBW, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000683 case X86::MMX_PUNPCKLBWirm:
Craig Topper89c17612016-06-10 04:48:05 +0000684 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000685 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000686 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000687 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000688
Simon Pilgrim8483df62015-11-17 22:35:45 +0000689 CASE_UNPCK(PUNPCKLWD, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000690 case X86::MMX_PUNPCKLWDirr:
Craig Topper89c17612016-06-10 04:48:05 +0000691 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
692 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000693 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000694 CASE_UNPCK(PUNPCKLWD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000695 case X86::MMX_PUNPCKLWDirm:
Craig Topper89c17612016-06-10 04:48:05 +0000696 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000697 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000698 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000699 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000700
Simon Pilgrim8483df62015-11-17 22:35:45 +0000701 CASE_UNPCK(PUNPCKLDQ, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000702 case X86::MMX_PUNPCKLDQirr:
Craig Topper89c17612016-06-10 04:48:05 +0000703 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
704 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000705 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000706 CASE_UNPCK(PUNPCKLDQ, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000707 case X86::MMX_PUNPCKLDQirm:
Craig Topper89c17612016-06-10 04:48:05 +0000708 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000709 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000710 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000711 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000712
Simon Pilgrim8483df62015-11-17 22:35:45 +0000713 CASE_UNPCK(PUNPCKLQDQ, r)
Craig Topper89c17612016-06-10 04:48:05 +0000714 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
715 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000716 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000717 CASE_UNPCK(PUNPCKLQDQ, m)
Craig Topper89c17612016-06-10 04:48:05 +0000718 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000719 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000720 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000721 break;
722
Craig Topper01f53b12016-06-03 05:31:00 +0000723 CASE_SHUF(SHUFPD, rri)
Craig Topper89c17612016-06-10 04:48:05 +0000724 Src2Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
725 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000726 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000727 CASE_SHUF(SHUFPD, rmi)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000728 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000729 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f64, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000730 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000731 ShuffleMask);
Craig Topper89c17612016-06-10 04:48:05 +0000732 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?3:7)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000733 DestName = getRegName(MI->getOperand(0).getReg());
734 break;
735
Craig Topper01f53b12016-06-03 05:31:00 +0000736 CASE_SHUF(SHUFPS, rri)
Craig Topper89c17612016-06-10 04:48:05 +0000737 Src2Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
738 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000739 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000740 CASE_SHUF(SHUFPS, rmi)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000741 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000742 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000743 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000744 ShuffleMask);
Craig Topper89c17612016-06-10 04:48:05 +0000745 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?3:7)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000746 DestName = getRegName(MI->getOperand(0).getReg());
747 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000748
Igor Breger24cab0f2015-11-16 07:22:00 +0000749 CASE_VSHUF(64X2, r)
Simon Pilgrimd3869412016-06-11 11:18:38 +0000750 Src2Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
751 RegForm = true;
752 // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000753 CASE_VSHUF(64X2, m)
Simon Pilgrimd3869412016-06-11 11:18:38 +0000754 decodeVSHUF64x2FamilyMask(getRegOperandVectorVT(MI, MVT::i64, 0),
755 MI->getOperand(NumOperands - 1).getImm(),
Igor Bregerd7bae452015-10-15 13:29:07 +0000756 ShuffleMask);
Simon Pilgrimd3869412016-06-11 11:18:38 +0000757 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?3:7)).getReg());
Igor Bregerd7bae452015-10-15 13:29:07 +0000758 DestName = getRegName(MI->getOperand(0).getReg());
Igor Bregerd7bae452015-10-15 13:29:07 +0000759 break;
Simon Pilgrimd3869412016-06-11 11:18:38 +0000760
761 CASE_VSHUF(32X4, r)
762 Src2Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
763 RegForm = true;
764 // FALL THROUGH.
765 CASE_VSHUF(32X4, m)
766 decodeVSHUF64x2FamilyMask(getRegOperandVectorVT(MI, MVT::i32, 0),
767 MI->getOperand(NumOperands - 1).getImm(),
768 ShuffleMask);
769 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?3:7)).getReg());
770 DestName = getRegName(MI->getOperand(0).getReg());
771 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000772
Simon Pilgrim8483df62015-11-17 22:35:45 +0000773 CASE_UNPCK(UNPCKLPD, r)
Craig Topper89c17612016-06-10 04:48:05 +0000774 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
775 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000776 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000777 CASE_UNPCK(UNPCKLPD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000778 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
Craig Topper89c17612016-06-10 04:48:05 +0000779 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000780 DestName = getRegName(MI->getOperand(0).getReg());
781 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000782
Simon Pilgrim8483df62015-11-17 22:35:45 +0000783 CASE_UNPCK(UNPCKLPS, r)
Craig Topper89c17612016-06-10 04:48:05 +0000784 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
785 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000786 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000787 CASE_UNPCK(UNPCKLPS, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000788 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
Craig Topper89c17612016-06-10 04:48:05 +0000789 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000790 DestName = getRegName(MI->getOperand(0).getReg());
791 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000792
Simon Pilgrim8483df62015-11-17 22:35:45 +0000793 CASE_UNPCK(UNPCKHPD, r)
Craig Topper89c17612016-06-10 04:48:05 +0000794 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
795 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000796 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000797 CASE_UNPCK(UNPCKHPD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000798 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
Craig Topper89c17612016-06-10 04:48:05 +0000799 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000800 DestName = getRegName(MI->getOperand(0).getReg());
801 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000802
Simon Pilgrim8483df62015-11-17 22:35:45 +0000803 CASE_UNPCK(UNPCKHPS, r)
Craig Topper89c17612016-06-10 04:48:05 +0000804 Src2Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
805 RegForm = true;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000806 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000807 CASE_UNPCK(UNPCKHPS, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000808 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
Craig Topper89c17612016-06-10 04:48:05 +0000809 Src1Name = getRegName(MI->getOperand(NumOperands-(RegForm?2:6)).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000810 DestName = getRegName(MI->getOperand(0).getReg());
811 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000812
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000813 CASE_VPERMILPI(PERMILPS, r)
Simon Pilgrim6ce35dd2016-05-11 18:53:44 +0000814 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000815 // FALL THROUGH.
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000816 CASE_VPERMILPI(PERMILPS, m)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000817 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000818 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000819 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000820 ShuffleMask);
821 DestName = getRegName(MI->getOperand(0).getReg());
822 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000823
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000824 CASE_VPERMILPI(PERMILPD, r)
Simon Pilgrim6ce35dd2016-05-11 18:53:44 +0000825 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000826 // FALL THROUGH.
Simon Pilgrim5080e7f2016-07-03 18:02:43 +0000827 CASE_VPERMILPI(PERMILPD, m)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000828 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000829 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f64, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000830 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000831 ShuffleMask);
832 DestName = getRegName(MI->getOperand(0).getReg());
833 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000834
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000835 case X86::VPERM2F128rr:
836 case X86::VPERM2I128rr:
837 Src2Name = getRegName(MI->getOperand(2).getReg());
838 // FALL THROUGH.
839 case X86::VPERM2F128rm:
840 case X86::VPERM2I128rm:
841 // For instruction comments purpose, assume the 256-bit vector is v4i64.
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000842 if (MI->getOperand(NumOperands - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000843 DecodeVPERM2X128Mask(MVT::v4i64,
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000844 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000845 ShuffleMask);
846 Src1Name = getRegName(MI->getOperand(1).getReg());
847 DestName = getRegName(MI->getOperand(0).getReg());
848 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000849
Simon Pilgrima0d73832016-07-03 18:27:37 +0000850 CASE_VPERM(PERMPD, r)
Craig Topper200d2372016-06-10 05:12:40 +0000851 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000852 // FALL THROUGH.
Simon Pilgrima0d73832016-07-03 18:27:37 +0000853 CASE_VPERM(PERMPD, m)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000854 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrima0d73832016-07-03 18:27:37 +0000855 DecodeVPERMMask(getRegOperandVectorVT(MI, MVT::f64, 0),
856 MI->getOperand(NumOperands - 1).getImm(),
857 ShuffleMask);
858 DestName = getRegName(MI->getOperand(0).getReg());
859 break;
860
861 CASE_VPERM(PERMQ, r)
862 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
863 // FALL THROUGH.
864 CASE_VPERM(PERMQ, m)
865 if (MI->getOperand(NumOperands - 1).isImm())
866 DecodeVPERMMask(getRegOperandVectorVT(MI, MVT::i64, 0),
867 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000868 ShuffleMask);
869 DestName = getRegName(MI->getOperand(0).getReg());
870 break;
871
872 case X86::MOVSDrr:
873 case X86::VMOVSDrr:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000874 case X86::VMOVSDZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000875 Src2Name = getRegName(MI->getOperand(2).getReg());
876 Src1Name = getRegName(MI->getOperand(1).getReg());
877 // FALL THROUGH.
878 case X86::MOVSDrm:
879 case X86::VMOVSDrm:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000880 case X86::VMOVSDZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000881 DecodeScalarMoveMask(MVT::v2f64, nullptr == Src2Name, ShuffleMask);
882 DestName = getRegName(MI->getOperand(0).getReg());
883 break;
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000884
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000885 case X86::MOVSSrr:
886 case X86::VMOVSSrr:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000887 case X86::VMOVSSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000888 Src2Name = getRegName(MI->getOperand(2).getReg());
889 Src1Name = getRegName(MI->getOperand(1).getReg());
890 // FALL THROUGH.
891 case X86::MOVSSrm:
892 case X86::VMOVSSrm:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000893 case X86::VMOVSSZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000894 DecodeScalarMoveMask(MVT::v4f32, nullptr == Src2Name, ShuffleMask);
895 DestName = getRegName(MI->getOperand(0).getReg());
896 break;
897
898 case X86::MOVPQI2QIrr:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000899 case X86::MOVZPQILo2PQIrr:
900 case X86::VMOVPQI2QIrr:
901 case X86::VMOVZPQILo2PQIrr:
902 case X86::VMOVZPQILo2PQIZrr:
903 Src1Name = getRegName(MI->getOperand(1).getReg());
904 // FALL THROUGH.
905 case X86::MOVQI2PQIrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000906 case X86::MOVZQI2PQIrm:
907 case X86::MOVZPQILo2PQIrm:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000908 case X86::VMOVQI2PQIrm:
Simon Pilgrim96fe4ef2016-02-02 13:32:56 +0000909 case X86::VMOVQI2PQIZrm:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000910 case X86::VMOVZQI2PQIrm:
911 case X86::VMOVZPQILo2PQIrm:
912 case X86::VMOVZPQILo2PQIZrm:
913 DecodeZeroMoveLowMask(MVT::v2i64, ShuffleMask);
914 DestName = getRegName(MI->getOperand(0).getReg());
915 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000916
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000917 case X86::MOVDI2PDIrm:
918 case X86::VMOVDI2PDIrm:
Simon Pilgrim5be17b62016-02-01 23:04:05 +0000919 case X86::VMOVDI2PDIZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000920 DecodeZeroMoveLowMask(MVT::v4i32, ShuffleMask);
921 DestName = getRegName(MI->getOperand(0).getReg());
922 break;
923
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000924 case X86::EXTRQI:
925 if (MI->getOperand(2).isImm() &&
926 MI->getOperand(3).isImm())
927 DecodeEXTRQIMask(MI->getOperand(2).getImm(),
928 MI->getOperand(3).getImm(),
929 ShuffleMask);
930
931 DestName = getRegName(MI->getOperand(0).getReg());
932 Src1Name = getRegName(MI->getOperand(1).getReg());
933 break;
934
935 case X86::INSERTQI:
936 if (MI->getOperand(3).isImm() &&
937 MI->getOperand(4).isImm())
938 DecodeINSERTQIMask(MI->getOperand(3).getImm(),
939 MI->getOperand(4).getImm(),
940 ShuffleMask);
941
942 DestName = getRegName(MI->getOperand(0).getReg());
943 Src1Name = getRegName(MI->getOperand(1).getReg());
944 Src2Name = getRegName(MI->getOperand(2).getReg());
945 break;
946
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000947 CASE_PMOVZX(PMOVZXBW, r)
948 CASE_PMOVZX(PMOVZXBD, r)
949 CASE_PMOVZX(PMOVZXBQ, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000950 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000951 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000952 CASE_PMOVZX(PMOVZXBW, m)
953 CASE_PMOVZX(PMOVZXBD, m)
954 CASE_PMOVZX(PMOVZXBQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000955 DecodeZeroExtendMask(MVT::i8, getZeroExtensionResultType(MI), ShuffleMask);
956 DestName = getRegName(MI->getOperand(0).getReg());
957 break;
958
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000959 CASE_PMOVZX(PMOVZXWD, r)
960 CASE_PMOVZX(PMOVZXWQ, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000961 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000962 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000963 CASE_PMOVZX(PMOVZXWD, m)
964 CASE_PMOVZX(PMOVZXWQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000965 DecodeZeroExtendMask(MVT::i16, getZeroExtensionResultType(MI), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000966 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000967 break;
968
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000969 CASE_PMOVZX(PMOVZXDQ, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000970 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000971 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000972 CASE_PMOVZX(PMOVZXDQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000973 DecodeZeroExtendMask(MVT::i32, getZeroExtensionResultType(MI), ShuffleMask);
974 DestName = getRegName(MI->getOperand(0).getReg());
975 break;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000976 }
977
978 // The only comments we decode are shuffles, so give up if we were unable to
979 // decode a shuffle mask.
980 if (ShuffleMask.empty())
981 return false;
982
983 if (!DestName) DestName = Src1Name;
Simon Pilgrim7c2fbdc2016-07-03 13:08:29 +0000984 OS << (DestName ? getMaskName(MI, DestName, getRegName) : "mem") << " = ";
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000985
986 // If the two sources are the same, canonicalize the input elements to be
987 // from the first src so that we get larger element spans.
988 if (Src1Name == Src2Name) {
989 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
990 if ((int)ShuffleMask[i] >= 0 && // Not sentinel.
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000991 ShuffleMask[i] >= (int)e) // From second mask.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000992 ShuffleMask[i] -= e;
993 }
994 }
995
996 // The shuffle mask specifies which elements of the src1/src2 fill in the
997 // destination, with a few sentinel values. Loop through and print them
998 // out.
999 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
1000 if (i != 0)
1001 OS << ',';
1002 if (ShuffleMask[i] == SM_SentinelZero) {
1003 OS << "zero";
1004 continue;
1005 }
1006
1007 // Otherwise, it must come from src1 or src2. Print the span of elements
1008 // that comes from this src.
1009 bool isSrc1 = ShuffleMask[i] < (int)ShuffleMask.size();
1010 const char *SrcName = isSrc1 ? Src1Name : Src2Name;
1011 OS << (SrcName ? SrcName : "mem") << '[';
1012 bool IsFirst = true;
1013 while (i != e && (int)ShuffleMask[i] != SM_SentinelZero &&
1014 (ShuffleMask[i] < (int)ShuffleMask.size()) == isSrc1) {
1015 if (!IsFirst)
1016 OS << ',';
1017 else
1018 IsFirst = false;
1019 if (ShuffleMask[i] == SM_SentinelUndef)
1020 OS << "u";
1021 else
1022 OS << ShuffleMask[i] % ShuffleMask.size();
1023 ++i;
1024 }
1025 OS << ']';
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +00001026 --i; // For loop increments element #.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +00001027 }
1028 //MI->print(OS, 0);
1029 OS << "\n";
1030
1031 // We successfully added a comment to this instruction.
1032 return true;
1033}