Matt Arsenault | 0c90e95 | 2015-11-06 18:17:45 +0000 | [diff] [blame] | 1 | //=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //==-----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 11 | /// AMDGPU specific subclass of TargetSubtarget. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Matt Arsenault | 0c90e95 | 2015-11-06 18:17:45 +0000 | [diff] [blame] | 15 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H |
| 16 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H |
Matt Arsenault | f59e538 | 2015-11-06 18:23:00 +0000 | [diff] [blame] | 17 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 18 | #include "AMDGPU.h" |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 19 | #include "AMDGPUCallLowering.h" |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 20 | #include "R600FrameLowering.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 21 | #include "R600ISelLowering.h" |
| 22 | #include "R600InstrInfo.h" |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 23 | #include "SIFrameLowering.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 24 | #include "SIISelLowering.h" |
| 25 | #include "SIInstrInfo.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 26 | #include "Utils/AMDGPUBaseInfo.h" |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/Triple.h" |
Quentin Colombet | 61d71a1 | 2017-08-15 22:31:51 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/GlobalISel/InstructionSelector.h" |
| 29 | #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" |
| 30 | #include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h" |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineFunction.h" |
Matt Arsenault | 56684d4 | 2016-08-11 17:31:42 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/SelectionDAGTargetInfo.h" |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 33 | #include "llvm/MC/MCInstrItineraries.h" |
| 34 | #include "llvm/Support/MathExtras.h" |
| 35 | #include <cassert> |
| 36 | #include <cstdint> |
| 37 | #include <memory> |
| 38 | #include <utility> |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 39 | |
| 40 | #define GET_SUBTARGETINFO_HEADER |
| 41 | #include "AMDGPUGenSubtargetInfo.inc" |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 42 | #define GET_SUBTARGETINFO_HEADER |
| 43 | #include "R600GenSubtargetInfo.inc" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 44 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 45 | namespace llvm { |
| 46 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 47 | class StringRef; |
Tom Stellard | e99fb65 | 2015-01-20 19:33:04 +0000 | [diff] [blame] | 48 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 49 | class AMDGPUSubtarget { |
| 50 | public: |
| 51 | enum Generation { |
| 52 | R600 = 0, |
| 53 | R700 = 1, |
Matt Arsenault | 4bec7d4 | 2018-07-20 09:05:08 +0000 | [diff] [blame] | 54 | EVERGREEN = 2, |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 55 | NORTHERN_ISLANDS = 3, |
| 56 | SOUTHERN_ISLANDS = 4, |
| 57 | SEA_ISLANDS = 5, |
| 58 | VOLCANIC_ISLANDS = 6, |
| 59 | GFX9 = 7 |
| 60 | }; |
| 61 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 62 | private: |
| 63 | Triple TargetTriple; |
| 64 | |
| 65 | protected: |
| 66 | const FeatureBitset &SubtargetFeatureBits; |
| 67 | bool Has16BitInsts; |
| 68 | bool HasMadMixInsts; |
| 69 | bool FP32Denormals; |
| 70 | bool FPExceptions; |
| 71 | bool HasSDWA; |
| 72 | bool HasVOP3PInsts; |
| 73 | bool HasMulI24; |
| 74 | bool HasMulU24; |
| 75 | bool HasFminFmaxLegacy; |
| 76 | bool EnablePromoteAlloca; |
| 77 | int LocalMemorySize; |
| 78 | unsigned WavefrontSize; |
| 79 | |
| 80 | public: |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 81 | AMDGPUSubtarget(const Triple &TT, const FeatureBitset &FeatureBits); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 82 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 83 | static const AMDGPUSubtarget &get(const MachineFunction &MF); |
| 84 | static const AMDGPUSubtarget &get(const TargetMachine &TM, |
Matt Arsenault | 4bec7d4 | 2018-07-20 09:05:08 +0000 | [diff] [blame] | 85 | const Function &F); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 86 | |
| 87 | /// \returns Default range flat work group size for a calling convention. |
| 88 | std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const; |
| 89 | |
| 90 | /// \returns Subtarget's default pair of minimum/maximum flat work group sizes |
| 91 | /// for function \p F, or minimum/maximum flat work group sizes explicitly |
| 92 | /// requested using "amdgpu-flat-work-group-size" attribute attached to |
| 93 | /// function \p F. |
| 94 | /// |
| 95 | /// \returns Subtarget's default values if explicitly requested values cannot |
| 96 | /// be converted to integer, or violate subtarget's specifications. |
| 97 | std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const; |
| 98 | |
| 99 | /// \returns Subtarget's default pair of minimum/maximum number of waves per |
| 100 | /// execution unit for function \p F, or minimum/maximum number of waves per |
| 101 | /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute |
| 102 | /// attached to function \p F. |
| 103 | /// |
| 104 | /// \returns Subtarget's default values if explicitly requested values cannot |
| 105 | /// be converted to integer, violate subtarget's specifications, or are not |
| 106 | /// compatible with minimum/maximum number of waves limited by flat work group |
| 107 | /// size, register usage, and/or lds usage. |
| 108 | std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const; |
| 109 | |
| 110 | /// Return the amount of LDS that can be used that will not restrict the |
| 111 | /// occupancy lower than WaveCount. |
| 112 | unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount, |
| 113 | const Function &) const; |
| 114 | |
| 115 | /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if |
| 116 | /// the given LDS memory size is the only constraint. |
| 117 | unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const; |
| 118 | |
| 119 | unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const; |
| 120 | |
| 121 | bool isAmdHsaOS() const { |
| 122 | return TargetTriple.getOS() == Triple::AMDHSA; |
| 123 | } |
| 124 | |
| 125 | bool isAmdPalOS() const { |
| 126 | return TargetTriple.getOS() == Triple::AMDPAL; |
| 127 | } |
| 128 | |
Tom Stellard | ec4feae | 2018-07-06 17:16:17 +0000 | [diff] [blame] | 129 | bool isMesa3DOS() const { |
| 130 | return TargetTriple.getOS() == Triple::Mesa3D; |
| 131 | } |
| 132 | |
| 133 | bool isMesaKernel(const Function &F) const { |
| 134 | return isMesa3DOS() && !AMDGPU::isShader(F.getCallingConv()); |
| 135 | } |
| 136 | |
| 137 | bool isAmdCodeObjectV2(const Function &F) const { |
| 138 | return isAmdHsaOS() || isMesaKernel(F); |
| 139 | } |
| 140 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 141 | bool has16BitInsts() const { |
| 142 | return Has16BitInsts; |
| 143 | } |
| 144 | |
| 145 | bool hasMadMixInsts() const { |
| 146 | return HasMadMixInsts; |
| 147 | } |
| 148 | |
| 149 | bool hasFP32Denormals() const { |
| 150 | return FP32Denormals; |
| 151 | } |
| 152 | |
| 153 | bool hasFPExceptions() const { |
| 154 | return FPExceptions; |
| 155 | } |
| 156 | |
| 157 | bool hasSDWA() const { |
| 158 | return HasSDWA; |
| 159 | } |
| 160 | |
| 161 | bool hasVOP3PInsts() const { |
| 162 | return HasVOP3PInsts; |
| 163 | } |
| 164 | |
| 165 | bool hasMulI24() const { |
| 166 | return HasMulI24; |
| 167 | } |
| 168 | |
| 169 | bool hasMulU24() const { |
| 170 | return HasMulU24; |
| 171 | } |
| 172 | |
| 173 | bool hasFminFmaxLegacy() const { |
| 174 | return HasFminFmaxLegacy; |
| 175 | } |
| 176 | |
| 177 | bool isPromoteAllocaEnabled() const { |
| 178 | return EnablePromoteAlloca; |
| 179 | } |
| 180 | |
| 181 | unsigned getWavefrontSize() const { |
| 182 | return WavefrontSize; |
| 183 | } |
| 184 | |
| 185 | int getLocalMemorySize() const { |
| 186 | return LocalMemorySize; |
| 187 | } |
| 188 | |
| 189 | unsigned getAlignmentForImplicitArgPtr() const { |
| 190 | return isAmdHsaOS() ? 8 : 4; |
| 191 | } |
| 192 | |
Tom Stellard | ec4feae | 2018-07-06 17:16:17 +0000 | [diff] [blame] | 193 | /// Returns the offset in bytes from the start of the input buffer |
| 194 | /// of the first explicit kernel argument. |
| 195 | unsigned getExplicitKernelArgOffset(const Function &F) const { |
| 196 | return isAmdCodeObjectV2(F) ? 0 : 36; |
| 197 | } |
| 198 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 199 | /// \returns Maximum number of work groups per compute unit supported by the |
| 200 | /// subtarget and limited by given \p FlatWorkGroupSize. |
| 201 | unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const { |
| 202 | return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(SubtargetFeatureBits, |
| 203 | FlatWorkGroupSize); |
| 204 | } |
| 205 | |
| 206 | /// \returns Minimum flat work group size supported by the subtarget. |
| 207 | unsigned getMinFlatWorkGroupSize() const { |
| 208 | return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(SubtargetFeatureBits); |
| 209 | } |
| 210 | |
| 211 | /// \returns Maximum flat work group size supported by the subtarget. |
| 212 | unsigned getMaxFlatWorkGroupSize() const { |
| 213 | return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(SubtargetFeatureBits); |
| 214 | } |
| 215 | |
| 216 | /// \returns Maximum number of waves per execution unit supported by the |
| 217 | /// subtarget and limited by given \p FlatWorkGroupSize. |
| 218 | unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const { |
| 219 | return AMDGPU::IsaInfo::getMaxWavesPerEU(SubtargetFeatureBits, |
| 220 | FlatWorkGroupSize); |
| 221 | } |
| 222 | |
| 223 | /// \returns Minimum number of waves per execution unit supported by the |
| 224 | /// subtarget. |
| 225 | unsigned getMinWavesPerEU() const { |
| 226 | return AMDGPU::IsaInfo::getMinWavesPerEU(SubtargetFeatureBits); |
| 227 | } |
| 228 | |
| 229 | unsigned getMaxWavesPerEU() const { return 10; } |
| 230 | |
| 231 | /// Creates value range metadata on an workitemid.* inrinsic call or load. |
| 232 | bool makeLIDRangeMetadata(Instruction *I) const; |
| 233 | |
Matt Arsenault | 4bec7d4 | 2018-07-20 09:05:08 +0000 | [diff] [blame] | 234 | /// \returns Number of bytes of arguments that are passed to a shader or |
| 235 | /// kernel in addition to the explicit ones declared for the function. |
| 236 | unsigned getImplicitArgNumBytes(const Function &F) const { |
| 237 | if (isMesaKernel(F)) |
| 238 | return 16; |
| 239 | return AMDGPU::getIntegerAttribute(F, "amdgpu-implicitarg-num-bytes", 0); |
| 240 | } |
| 241 | uint64_t getExplicitKernArgSize(const Function &F, |
| 242 | unsigned &MaxAlign) const; |
| 243 | unsigned getKernArgSegmentSize(const Function &F, |
| 244 | unsigned &MaxAlign) const; |
| 245 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 246 | virtual ~AMDGPUSubtarget() {} |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 247 | }; |
| 248 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 249 | class GCNSubtarget : public AMDGPUGenSubtargetInfo, |
| 250 | public AMDGPUSubtarget { |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 251 | public: |
Marek Olsak | 4d00dd2 | 2015-03-09 15:48:09 +0000 | [diff] [blame] | 252 | enum { |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 253 | ISAVersion0_0_0, |
Wei Ding | 7c3e511 | 2017-06-10 03:53:19 +0000 | [diff] [blame] | 254 | ISAVersion6_0_0, |
| 255 | ISAVersion6_0_1, |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 256 | ISAVersion7_0_0, |
| 257 | ISAVersion7_0_1, |
Yaxun Liu | 94add85 | 2016-10-26 16:37:56 +0000 | [diff] [blame] | 258 | ISAVersion7_0_2, |
Wei Ding | 7c3e511 | 2017-06-10 03:53:19 +0000 | [diff] [blame] | 259 | ISAVersion7_0_3, |
Konstantin Zhuravlyov | c40d9f2 | 2017-12-08 20:52:28 +0000 | [diff] [blame] | 260 | ISAVersion7_0_4, |
Changpeng Fang | c16be00 | 2016-01-13 20:39:25 +0000 | [diff] [blame] | 261 | ISAVersion8_0_1, |
Changpeng Fang | 98317d2 | 2016-10-11 16:00:47 +0000 | [diff] [blame] | 262 | ISAVersion8_0_2, |
Yaxun Liu | 94add85 | 2016-10-26 16:37:56 +0000 | [diff] [blame] | 263 | ISAVersion8_0_3, |
Yaxun Liu | 94add85 | 2016-10-26 16:37:56 +0000 | [diff] [blame] | 264 | ISAVersion8_1_0, |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 265 | ISAVersion9_0_0, |
Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 266 | ISAVersion9_0_2, |
| 267 | ISAVersion9_0_4, |
Konstantin Zhuravlyov | 1501af4 | 2018-05-01 18:47:48 +0000 | [diff] [blame] | 268 | ISAVersion9_0_6, |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 269 | }; |
| 270 | |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 271 | enum TrapHandlerAbi { |
| 272 | TrapHandlerAbiNone = 0, |
| 273 | TrapHandlerAbiHsa = 1 |
| 274 | }; |
| 275 | |
Wei Ding | f2cce02 | 2017-02-22 23:22:19 +0000 | [diff] [blame] | 276 | enum TrapID { |
| 277 | TrapIDHardwareReserved = 0, |
| 278 | TrapIDHSADebugTrap = 1, |
| 279 | TrapIDLLVMTrap = 2, |
| 280 | TrapIDLLVMDebugTrap = 3, |
| 281 | TrapIDDebugBreakpoint = 7, |
| 282 | TrapIDDebugReserved8 = 8, |
| 283 | TrapIDDebugReservedFE = 0xfe, |
| 284 | TrapIDDebugReservedFF = 0xff |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 285 | }; |
| 286 | |
| 287 | enum TrapRegValues { |
Wei Ding | f2cce02 | 2017-02-22 23:22:19 +0000 | [diff] [blame] | 288 | LLVMTrapHandlerRegValue = 1 |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 289 | }; |
| 290 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 291 | private: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 292 | /// GlobalISel related APIs. |
| 293 | std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo; |
| 294 | std::unique_ptr<InstructionSelector> InstSelector; |
| 295 | std::unique_ptr<LegalizerInfo> Legalizer; |
| 296 | std::unique_ptr<RegisterBankInfo> RegBankInfo; |
| 297 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 298 | protected: |
| 299 | // Basic subtarget description. |
| 300 | Triple TargetTriple; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 301 | unsigned Gen; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 302 | unsigned IsaVersion; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 303 | int LDSBankCount; |
| 304 | unsigned MaxPrivateElementSize; |
| 305 | |
| 306 | // Possibly statically set by tablegen, but may want to be overridden. |
Matt Arsenault | b035a57 | 2015-01-29 19:34:25 +0000 | [diff] [blame] | 307 | bool FastFMAF32; |
Matt Arsenault | e83690c | 2016-01-18 21:13:50 +0000 | [diff] [blame] | 308 | bool HalfRate64Ops; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 309 | |
| 310 | // Dynamially set bits that enable features. |
Matt Arsenault | a6867fd | 2017-01-23 22:31:03 +0000 | [diff] [blame] | 311 | bool FP64FP16Denormals; |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 312 | bool DX10Clamp; |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 313 | bool FlatForGlobal; |
Konstantin Zhuravlyov | be6c0ca | 2017-06-02 17:40:26 +0000 | [diff] [blame] | 314 | bool AutoWaitcntBeforeBarrier; |
Konstantin Zhuravlyov | eda425e | 2017-10-14 15:59:07 +0000 | [diff] [blame] | 315 | bool CodeObjectV3; |
Tom Stellard | 64a9d08 | 2016-10-14 18:10:39 +0000 | [diff] [blame] | 316 | bool UnalignedScratchAccess; |
Matt Arsenault | 7f681ac | 2016-07-01 23:03:44 +0000 | [diff] [blame] | 317 | bool UnalignedBufferAccess; |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 318 | bool HasApertureRegs; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 319 | bool EnableXNACK; |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 320 | bool TrapHandler; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 321 | bool DebuggerInsertNops; |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 322 | bool DebuggerEmitPrologue; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 323 | |
| 324 | // Used as options. |
Matt Arsenault | 45b9818 | 2017-11-15 00:45:43 +0000 | [diff] [blame] | 325 | bool EnableHugePrivateBuffer; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 326 | bool EnableVGPRSpilling; |
Matt Arsenault | 4103328 | 2014-10-10 22:01:59 +0000 | [diff] [blame] | 327 | bool EnableLoadStoreOpt; |
Matt Arsenault | 706f930 | 2015-07-06 16:01:58 +0000 | [diff] [blame] | 328 | bool EnableUnsafeDSOffsetFolding; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 329 | bool EnableSIScheduler; |
Marek Olsak | a9a58fa | 2018-04-10 22:48:23 +0000 | [diff] [blame] | 330 | bool EnableDS128; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 331 | bool DumpCode; |
| 332 | |
| 333 | // Subtarget statically properties set by tablegen |
| 334 | bool FP64; |
Jan Vesely | 39aeab4 | 2017-12-04 23:07:28 +0000 | [diff] [blame] | 335 | bool FMA; |
Dmitry Preobrazhensky | e3271ae | 2018-02-05 12:45:43 +0000 | [diff] [blame] | 336 | bool MIMG_R128; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 337 | bool IsGCN; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 338 | bool GCN3Encoding; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 339 | bool CIInsts; |
Matt Arsenault | 96b6784 | 2018-08-07 07:28:46 +0000 | [diff] [blame] | 340 | bool VIInsts; |
Matt Arsenault | 2021f08 | 2017-02-18 19:12:26 +0000 | [diff] [blame] | 341 | bool GFX9Insts; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 342 | bool SGPRInitBug; |
Matt Arsenault | 9d82ee7 | 2016-02-27 08:53:55 +0000 | [diff] [blame] | 343 | bool HasSMemRealTime; |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 344 | bool HasIntClamp; |
Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 345 | bool HasFmaMixInsts; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 346 | bool HasMovrel; |
| 347 | bool HasVGPRIndexMode; |
Matt Arsenault | 7b64755 | 2016-10-28 21:55:15 +0000 | [diff] [blame] | 348 | bool HasScalarStores; |
Dmitry Preobrazhensky | 6bad04e | 2018-04-02 16:10:25 +0000 | [diff] [blame] | 349 | bool HasScalarAtomics; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 350 | bool HasInv2PiInlineImm; |
Sam Kolton | 3c4933f | 2017-06-22 06:26:41 +0000 | [diff] [blame] | 351 | bool HasSDWAOmod; |
| 352 | bool HasSDWAScalar; |
| 353 | bool HasSDWASdst; |
| 354 | bool HasSDWAMac; |
Sam Kolton | a179d25 | 2017-06-27 15:02:23 +0000 | [diff] [blame] | 355 | bool HasSDWAOutModsVOPC; |
Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 356 | bool HasDPP; |
Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 357 | bool HasDLInsts; |
Konstantin Zhuravlyov | c2c2eb7 | 2018-05-04 20:06:57 +0000 | [diff] [blame] | 358 | bool D16PreservesUnusedBits; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 359 | bool FlatAddressSpace; |
Matt Arsenault | acdc765 | 2017-05-10 21:19:05 +0000 | [diff] [blame] | 360 | bool FlatInstOffsets; |
| 361 | bool FlatGlobalInsts; |
| 362 | bool FlatScratchInsts; |
Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 363 | bool AddNoCarryInsts; |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 364 | bool HasUnpackedD16VMem; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 365 | bool R600ALUInst; |
| 366 | bool CaymanISA; |
| 367 | bool CFALUBug; |
| 368 | bool HasVertexCache; |
| 369 | short TexVTXClauseSize; |
Alexander Timofeev | 1800956 | 2016-12-08 17:28:47 +0000 | [diff] [blame] | 370 | bool ScalarizeGlobal; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 371 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 372 | // Dummy feature to use for assembler in tablegen. |
| 373 | bool FeatureDisable; |
| 374 | |
Matt Arsenault | 56684d4 | 2016-08-11 17:31:42 +0000 | [diff] [blame] | 375 | SelectionDAGTargetInfo TSInfo; |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 376 | AMDGPUAS AS; |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 377 | private: |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 378 | SIInstrInfo InstrInfo; |
Tom Stellard | 752ddbd | 2018-07-11 22:15:15 +0000 | [diff] [blame] | 379 | SITargetLowering TLInfo; |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 380 | SIFrameLowering FrameLowering; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 381 | |
| 382 | public: |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 383 | GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS, |
| 384 | const GCNTargetMachine &TM); |
| 385 | ~GCNSubtarget() override; |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 386 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 387 | GCNSubtarget &initializeSubtargetDependencies(const Triple &TT, |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 388 | StringRef GPU, StringRef FS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 389 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 390 | const SIInstrInfo *getInstrInfo() const override { |
| 391 | return &InstrInfo; |
| 392 | } |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 393 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 394 | const SIFrameLowering *getFrameLowering() const override { |
| 395 | return &FrameLowering; |
| 396 | } |
| 397 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 398 | const SITargetLowering *getTargetLowering() const override { |
| 399 | return &TLInfo; |
| 400 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 401 | |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 402 | const SIRegisterInfo *getRegisterInfo() const override { |
| 403 | return &InstrInfo.getRegisterInfo(); |
| 404 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 405 | |
| 406 | const CallLowering *getCallLowering() const override { |
| 407 | return CallLoweringInfo.get(); |
| 408 | } |
| 409 | |
| 410 | const InstructionSelector *getInstructionSelector() const override { |
| 411 | return InstSelector.get(); |
| 412 | } |
| 413 | |
| 414 | const LegalizerInfo *getLegalizerInfo() const override { |
| 415 | return Legalizer.get(); |
| 416 | } |
| 417 | |
| 418 | const RegisterBankInfo *getRegBankInfo() const override { |
| 419 | return RegBankInfo.get(); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 420 | } |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 421 | |
Matt Arsenault | 56684d4 | 2016-08-11 17:31:42 +0000 | [diff] [blame] | 422 | // Nothing implemented, just prevent crashes on use. |
| 423 | const SelectionDAGTargetInfo *getSelectionDAGInfo() const override { |
| 424 | return &TSInfo; |
| 425 | } |
| 426 | |
Craig Topper | ee7b0f3 | 2014-04-30 05:53:27 +0000 | [diff] [blame] | 427 | void ParseSubtargetFeatures(StringRef CPU, StringRef FS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 428 | |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 429 | Generation getGeneration() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 430 | return (Generation)Gen; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Matt Arsenault | 4eea3f3 | 2017-11-13 22:55:05 +0000 | [diff] [blame] | 433 | unsigned getWavefrontSizeLog2() const { |
| 434 | return Log2_32(WavefrontSize); |
| 435 | } |
| 436 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 437 | int getLDSBankCount() const { |
| 438 | return LDSBankCount; |
| 439 | } |
| 440 | |
| 441 | unsigned getMaxPrivateElementSize() const { |
| 442 | return MaxPrivateElementSize; |
| 443 | } |
| 444 | |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 445 | AMDGPUAS getAMDGPUAS() const { |
| 446 | return AS; |
| 447 | } |
| 448 | |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 449 | bool hasIntClamp() const { |
| 450 | return HasIntClamp; |
| 451 | } |
| 452 | |
Jan Vesely | d1c9b61 | 2017-12-04 22:57:29 +0000 | [diff] [blame] | 453 | bool hasFP64() const { |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 454 | return FP64; |
| 455 | } |
| 456 | |
Dmitry Preobrazhensky | e3271ae | 2018-02-05 12:45:43 +0000 | [diff] [blame] | 457 | bool hasMIMG_R128() const { |
| 458 | return MIMG_R128; |
| 459 | } |
| 460 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 461 | bool hasHWFP64() const { |
| 462 | return FP64; |
| 463 | } |
| 464 | |
Matt Arsenault | b035a57 | 2015-01-29 19:34:25 +0000 | [diff] [blame] | 465 | bool hasFastFMAF32() const { |
| 466 | return FastFMAF32; |
| 467 | } |
| 468 | |
Matt Arsenault | e83690c | 2016-01-18 21:13:50 +0000 | [diff] [blame] | 469 | bool hasHalfRate64Ops() const { |
| 470 | return HalfRate64Ops; |
| 471 | } |
| 472 | |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 473 | bool hasAddr64() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 474 | return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS); |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 477 | bool hasBFE() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 478 | return true; |
Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 481 | bool hasBFI() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 482 | return true; |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 483 | } |
| 484 | |
Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 485 | bool hasBFM() const { |
| 486 | return hasBFE(); |
| 487 | } |
| 488 | |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 489 | bool hasBCNT(unsigned Size) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 490 | return true; |
Tom Stellard | 50122a5 | 2014-04-07 19:45:41 +0000 | [diff] [blame] | 491 | } |
| 492 | |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 493 | bool hasFFBL() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 494 | return true; |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 495 | } |
| 496 | |
| 497 | bool hasFFBH() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 498 | return true; |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 499 | } |
| 500 | |
Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 501 | bool hasMed3_16() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 502 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 503 | } |
| 504 | |
Matt Arsenault | ee324ff | 2017-05-17 19:25:06 +0000 | [diff] [blame] | 505 | bool hasMin3Max3_16() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 506 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
Matt Arsenault | d7e2303 | 2017-09-07 18:05:07 +0000 | [diff] [blame] | 507 | } |
| 508 | |
Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 509 | bool hasFmaMixInsts() const { |
| 510 | return HasFmaMixInsts; |
| 511 | } |
| 512 | |
Jan Vesely | 808fff5 | 2015-04-30 17:15:56 +0000 | [diff] [blame] | 513 | bool hasCARRY() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 514 | return true; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 515 | } |
| 516 | |
Jan Vesely | 39aeab4 | 2017-12-04 23:07:28 +0000 | [diff] [blame] | 517 | bool hasFMA() const { |
| 518 | return FMA; |
| 519 | } |
| 520 | |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 521 | TrapHandlerAbi getTrapHandlerAbi() const { |
| 522 | return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone; |
| 523 | } |
| 524 | |
Matt Arsenault | 45b9818 | 2017-11-15 00:45:43 +0000 | [diff] [blame] | 525 | bool enableHugePrivateBuffer() const { |
| 526 | return EnableHugePrivateBuffer; |
| 527 | } |
| 528 | |
Matt Arsenault | 706f930 | 2015-07-06 16:01:58 +0000 | [diff] [blame] | 529 | bool unsafeDSOffsetFoldingEnabled() const { |
| 530 | return EnableUnsafeDSOffsetFolding; |
| 531 | } |
| 532 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 533 | bool dumpCode() const { |
| 534 | return DumpCode; |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 535 | } |
| 536 | |
Matt Arsenault | 8a028bf | 2016-05-16 21:19:59 +0000 | [diff] [blame] | 537 | /// Return the amount of LDS that can be used that will not restrict the |
| 538 | /// occupancy lower than WaveCount. |
Stanislav Mekhanoshin | 2b913b1 | 2017-02-01 22:59:50 +0000 | [diff] [blame] | 539 | unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount, |
| 540 | const Function &) const; |
Matt Arsenault | 8a028bf | 2016-05-16 21:19:59 +0000 | [diff] [blame] | 541 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 542 | bool hasFP16Denormals() const { |
Matt Arsenault | a6867fd | 2017-01-23 22:31:03 +0000 | [diff] [blame] | 543 | return FP64FP16Denormals; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 544 | } |
Matt Arsenault | 8a028bf | 2016-05-16 21:19:59 +0000 | [diff] [blame] | 545 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 546 | bool hasFP64Denormals() const { |
Matt Arsenault | a6867fd | 2017-01-23 22:31:03 +0000 | [diff] [blame] | 547 | return FP64FP16Denormals; |
Matt Arsenault | 24ee078 | 2016-02-12 02:40:47 +0000 | [diff] [blame] | 548 | } |
| 549 | |
Stanislav Mekhanoshin | dc2890a | 2017-07-13 23:59:15 +0000 | [diff] [blame] | 550 | bool supportsMinMaxDenormModes() const { |
| 551 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
| 552 | } |
| 553 | |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 554 | bool enableDX10Clamp() const { |
| 555 | return DX10Clamp; |
| 556 | } |
| 557 | |
| 558 | bool enableIEEEBit(const MachineFunction &MF) const { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 559 | return AMDGPU::isCompute(MF.getFunction().getCallingConv()); |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 560 | } |
| 561 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 562 | bool useFlatForGlobal() const { |
| 563 | return FlatForGlobal; |
Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 564 | } |
| 565 | |
Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 566 | /// \returns If target supports ds_read/write_b128 and user enables generation |
| 567 | /// of ds_read/write_b128. |
Marek Olsak | a9a58fa | 2018-04-10 22:48:23 +0000 | [diff] [blame] | 568 | bool useDS128() const { |
| 569 | return CIInsts && EnableDS128; |
Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 570 | } |
| 571 | |
Matt Arsenault | caf0ed4 | 2017-11-30 00:52:40 +0000 | [diff] [blame] | 572 | /// \returns If MUBUF instructions always perform range checking, even for |
| 573 | /// buffer resources used for private memory access. |
| 574 | bool privateMemoryResourceIsRangeChecked() const { |
| 575 | return getGeneration() < AMDGPUSubtarget::GFX9; |
| 576 | } |
| 577 | |
Konstantin Zhuravlyov | be6c0ca | 2017-06-02 17:40:26 +0000 | [diff] [blame] | 578 | bool hasAutoWaitcntBeforeBarrier() const { |
| 579 | return AutoWaitcntBeforeBarrier; |
| 580 | } |
| 581 | |
Konstantin Zhuravlyov | eda425e | 2017-10-14 15:59:07 +0000 | [diff] [blame] | 582 | bool hasCodeObjectV3() const { |
| 583 | return CodeObjectV3; |
| 584 | } |
| 585 | |
Matt Arsenault | 7f681ac | 2016-07-01 23:03:44 +0000 | [diff] [blame] | 586 | bool hasUnalignedBufferAccess() const { |
| 587 | return UnalignedBufferAccess; |
| 588 | } |
| 589 | |
Tom Stellard | 64a9d08 | 2016-10-14 18:10:39 +0000 | [diff] [blame] | 590 | bool hasUnalignedScratchAccess() const { |
| 591 | return UnalignedScratchAccess; |
| 592 | } |
| 593 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 594 | bool hasApertureRegs() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 595 | return HasApertureRegs; |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 596 | } |
| 597 | |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 598 | bool isTrapHandlerEnabled() const { |
| 599 | return TrapHandler; |
| 600 | } |
| 601 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 602 | bool isXNACKEnabled() const { |
| 603 | return EnableXNACK; |
| 604 | } |
Tom Stellard | b8fd6ef | 2014-12-02 22:00:07 +0000 | [diff] [blame] | 605 | |
Matt Arsenault | b6491cc | 2017-01-31 01:20:54 +0000 | [diff] [blame] | 606 | bool hasFlatAddressSpace() const { |
| 607 | return FlatAddressSpace; |
| 608 | } |
| 609 | |
Matt Arsenault | acdc765 | 2017-05-10 21:19:05 +0000 | [diff] [blame] | 610 | bool hasFlatInstOffsets() const { |
| 611 | return FlatInstOffsets; |
| 612 | } |
| 613 | |
| 614 | bool hasFlatGlobalInsts() const { |
| 615 | return FlatGlobalInsts; |
| 616 | } |
| 617 | |
| 618 | bool hasFlatScratchInsts() const { |
| 619 | return FlatScratchInsts; |
| 620 | } |
| 621 | |
Mark Searles | f0b93f1 | 2018-06-04 16:51:59 +0000 | [diff] [blame] | 622 | bool hasFlatLgkmVMemCountInOrder() const { |
| 623 | return getGeneration() > GFX9; |
| 624 | } |
| 625 | |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 626 | bool hasD16LoadStore() const { |
| 627 | return getGeneration() >= GFX9; |
| 628 | } |
| 629 | |
Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 630 | /// Return if most LDS instructions have an m0 use that require m0 to be |
| 631 | /// iniitalized. |
| 632 | bool ldsRequiresM0Init() const { |
| 633 | return getGeneration() < GFX9; |
| 634 | } |
| 635 | |
Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 636 | bool hasAddNoCarry() const { |
| 637 | return AddNoCarryInsts; |
| 638 | } |
| 639 | |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 640 | bool hasUnpackedD16VMem() const { |
| 641 | return HasUnpackedD16VMem; |
| 642 | } |
| 643 | |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 644 | // Covers VS/PS/CS graphics shaders |
Matt Arsenault | ceafc55 | 2018-05-29 17:42:50 +0000 | [diff] [blame] | 645 | bool isMesaGfxShader(const Function &F) const { |
| 646 | return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv()); |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 647 | } |
| 648 | |
Matt Arsenault | 4f6318f | 2017-11-06 17:04:37 +0000 | [diff] [blame] | 649 | bool hasMad64_32() const { |
| 650 | return getGeneration() >= SEA_ISLANDS; |
| 651 | } |
| 652 | |
Sam Kolton | 3c4933f | 2017-06-22 06:26:41 +0000 | [diff] [blame] | 653 | bool hasSDWAOmod() const { |
| 654 | return HasSDWAOmod; |
| 655 | } |
| 656 | |
| 657 | bool hasSDWAScalar() const { |
| 658 | return HasSDWAScalar; |
| 659 | } |
| 660 | |
| 661 | bool hasSDWASdst() const { |
| 662 | return HasSDWASdst; |
| 663 | } |
| 664 | |
| 665 | bool hasSDWAMac() const { |
| 666 | return HasSDWAMac; |
| 667 | } |
| 668 | |
Sam Kolton | a179d25 | 2017-06-27 15:02:23 +0000 | [diff] [blame] | 669 | bool hasSDWAOutModsVOPC() const { |
| 670 | return HasSDWAOutModsVOPC; |
Sam Kolton | 3c4933f | 2017-06-22 06:26:41 +0000 | [diff] [blame] | 671 | } |
| 672 | |
Mark Searles | 2a19af6 | 2018-04-26 16:11:19 +0000 | [diff] [blame] | 673 | bool vmemWriteNeedsExpWaitcnt() const { |
| 674 | return getGeneration() < SEA_ISLANDS; |
| 675 | } |
| 676 | |
Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 677 | bool hasDLInsts() const { |
| 678 | return HasDLInsts; |
| 679 | } |
| 680 | |
Konstantin Zhuravlyov | c2c2eb7 | 2018-05-04 20:06:57 +0000 | [diff] [blame] | 681 | bool d16PreservesUnusedBits() const { |
| 682 | return D16PreservesUnusedBits; |
| 683 | } |
| 684 | |
Matt Arsenault | 869fec2 | 2017-04-17 19:48:24 +0000 | [diff] [blame] | 685 | // Scratch is allocated in 256 dword per wave blocks for the entire |
| 686 | // wavefront. When viewed from the perspecive of an arbitrary workitem, this |
| 687 | // is 4-byte aligned. |
Matt Arsenault | ffb132e | 2018-03-29 20:22:04 +0000 | [diff] [blame] | 688 | // |
| 689 | // Only 4-byte alignment is really needed to access anything. Transformations |
| 690 | // on the pointer value itself may rely on the alignment / known low bits of |
| 691 | // the pointer. Set this to something above the minimum to avoid needing |
| 692 | // dynamic realignment in common cases. |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 693 | unsigned getStackAlignment() const { |
Matt Arsenault | ffb132e | 2018-03-29 20:22:04 +0000 | [diff] [blame] | 694 | return 16; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 695 | } |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 696 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 697 | bool enableMachineScheduler() const override { |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 698 | return true; |
Andrew Trick | 978674b | 2013-09-20 05:14:41 +0000 | [diff] [blame] | 699 | } |
| 700 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 701 | bool enableSubRegLiveness() const override { |
| 702 | return true; |
| 703 | } |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 704 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 705 | void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; } |
| 706 | bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; } |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 707 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 708 | /// \returns Number of execution units per compute unit supported by the |
| 709 | /// subtarget. |
| 710 | unsigned getEUsPerCU() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 711 | return AMDGPU::IsaInfo::getEUsPerCU(MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 712 | } |
| 713 | |
| 714 | /// \returns Maximum number of waves per compute unit supported by the |
| 715 | /// subtarget without any kind of limitation. |
| 716 | unsigned getMaxWavesPerCU() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 717 | return AMDGPU::IsaInfo::getMaxWavesPerCU(MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 718 | } |
| 719 | |
| 720 | /// \returns Maximum number of waves per compute unit supported by the |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 721 | /// subtarget and limited by given \p FlatWorkGroupSize. |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 722 | unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 723 | return AMDGPU::IsaInfo::getMaxWavesPerCU(MCSubtargetInfo::getFeatureBits(), |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 724 | FlatWorkGroupSize); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 725 | } |
| 726 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 727 | /// \returns Maximum number of waves per execution unit supported by the |
| 728 | /// subtarget without any kind of limitation. |
| 729 | unsigned getMaxWavesPerEU() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 730 | return AMDGPU::IsaInfo::getMaxWavesPerEU(); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 733 | /// \returns Number of waves per work group supported by the subtarget and |
| 734 | /// limited by given \p FlatWorkGroupSize. |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 735 | unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 736 | return AMDGPU::IsaInfo::getWavesPerWorkGroup( |
| 737 | MCSubtargetInfo::getFeatureBits(), FlatWorkGroupSize); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 738 | } |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 739 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 740 | // static wrappers |
| 741 | static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 742 | |
Matt Arsenault | 9f5e0ef | 2017-01-25 04:25:02 +0000 | [diff] [blame] | 743 | // XXX - Why is this here if it isn't in the default pass set? |
| 744 | bool enableEarlyIfConversion() const override { |
| 745 | return true; |
| 746 | } |
| 747 | |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 748 | void overrideSchedPolicy(MachineSchedPolicy &Policy, |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 749 | unsigned NumRegionInstrs) const override; |
| 750 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 751 | bool isVGPRSpillingEnabled(const Function &F) const; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 752 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 753 | unsigned getMaxNumUserSGPRs() const { |
| 754 | return 16; |
| 755 | } |
| 756 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 757 | bool hasSMemRealTime() const { |
| 758 | return HasSMemRealTime; |
| 759 | } |
| 760 | |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 761 | bool hasMovrel() const { |
| 762 | return HasMovrel; |
| 763 | } |
| 764 | |
| 765 | bool hasVGPRIndexMode() const { |
| 766 | return HasVGPRIndexMode; |
| 767 | } |
| 768 | |
Marek Olsak | e22fdb9 | 2017-03-21 17:00:32 +0000 | [diff] [blame] | 769 | bool useVGPRIndexMode(bool UserEnable) const { |
| 770 | return !hasMovrel() || (UserEnable && hasVGPRIndexMode()); |
| 771 | } |
| 772 | |
Matt Arsenault | 7b1dc2c | 2016-09-17 02:02:19 +0000 | [diff] [blame] | 773 | bool hasScalarCompareEq64() const { |
| 774 | return getGeneration() >= VOLCANIC_ISLANDS; |
| 775 | } |
| 776 | |
Matt Arsenault | 7b64755 | 2016-10-28 21:55:15 +0000 | [diff] [blame] | 777 | bool hasScalarStores() const { |
| 778 | return HasScalarStores; |
| 779 | } |
| 780 | |
Dmitry Preobrazhensky | 6bad04e | 2018-04-02 16:10:25 +0000 | [diff] [blame] | 781 | bool hasScalarAtomics() const { |
| 782 | return HasScalarAtomics; |
| 783 | } |
| 784 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 785 | bool hasInv2PiInlineImm() const { |
| 786 | return HasInv2PiInlineImm; |
| 787 | } |
| 788 | |
Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 789 | bool hasDPP() const { |
| 790 | return HasDPP; |
| 791 | } |
| 792 | |
Tom Stellard | de008d3 | 2016-01-21 04:28:34 +0000 | [diff] [blame] | 793 | bool enableSIScheduler() const { |
| 794 | return EnableSIScheduler; |
| 795 | } |
| 796 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 797 | bool debuggerSupported() const { |
Konstantin Zhuravlyov | e004b3d | 2018-06-21 20:28:19 +0000 | [diff] [blame] | 798 | return debuggerInsertNops() && debuggerEmitPrologue(); |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 799 | } |
| 800 | |
Konstantin Zhuravlyov | 8c273ad | 2016-04-18 16:28:23 +0000 | [diff] [blame] | 801 | bool debuggerInsertNops() const { |
| 802 | return DebuggerInsertNops; |
| 803 | } |
| 804 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 805 | bool debuggerEmitPrologue() const { |
| 806 | return DebuggerEmitPrologue; |
| 807 | } |
| 808 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 809 | bool loadStoreOptEnabled() const { |
| 810 | return EnableLoadStoreOpt; |
Nicolai Haehnle | 5b50497 | 2016-01-04 23:35:53 +0000 | [diff] [blame] | 811 | } |
| 812 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 813 | bool hasSGPRInitBug() const { |
| 814 | return SGPRInitBug; |
Matt Arsenault | 41003af | 2015-11-30 21:16:07 +0000 | [diff] [blame] | 815 | } |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 816 | |
Tom Stellard | b133fbb | 2016-10-27 23:05:31 +0000 | [diff] [blame] | 817 | bool has12DWordStoreHazard() const { |
| 818 | return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS; |
| 819 | } |
| 820 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 821 | bool hasSMovFedHazard() const { |
| 822 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
| 823 | } |
| 824 | |
Matt Arsenault | a41351e | 2017-11-17 21:35:32 +0000 | [diff] [blame] | 825 | bool hasReadM0MovRelInterpHazard() const { |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 826 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
| 827 | } |
| 828 | |
Matt Arsenault | a41351e | 2017-11-17 21:35:32 +0000 | [diff] [blame] | 829 | bool hasReadM0SendMsgHazard() const { |
| 830 | return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS; |
| 831 | } |
| 832 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 833 | /// Return the maximum number of waves per SIMD for kernels using \p SGPRs |
| 834 | /// SGPRs |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 835 | unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const; |
| 836 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 837 | /// Return the maximum number of waves per SIMD for kernels using \p VGPRs |
| 838 | /// VGPRs |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 839 | unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const; |
Konstantin Zhuravlyov | d7bdf24 | 2016-09-30 16:50:36 +0000 | [diff] [blame] | 840 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 841 | /// \returns true if the flat_scratch register should be initialized with the |
| 842 | /// pointer to the wave's scratch memory rather than a size and offset. |
| 843 | bool flatScratchIsPointer() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 844 | return getGeneration() >= AMDGPUSubtarget::GFX9; |
Konstantin Zhuravlyov | d7bdf24 | 2016-09-30 16:50:36 +0000 | [diff] [blame] | 845 | } |
Matt Arsenault | 4eae301 | 2016-10-28 20:31:47 +0000 | [diff] [blame] | 846 | |
Tim Renouf | 832f90f | 2018-02-26 14:46:43 +0000 | [diff] [blame] | 847 | /// \returns true if the machine has merged shaders in which s0-s7 are |
| 848 | /// reserved by the hardware and user SGPRs start at s8 |
| 849 | bool hasMergedShaders() const { |
| 850 | return getGeneration() >= GFX9; |
| 851 | } |
| 852 | |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 853 | /// \returns SGPR allocation granularity supported by the subtarget. |
| 854 | unsigned getSGPRAllocGranule() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 855 | return AMDGPU::IsaInfo::getSGPRAllocGranule( |
| 856 | MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 857 | } |
| 858 | |
| 859 | /// \returns SGPR encoding granularity supported by the subtarget. |
| 860 | unsigned getSGPREncodingGranule() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 861 | return AMDGPU::IsaInfo::getSGPREncodingGranule( |
| 862 | MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | /// \returns Total number of SGPRs supported by the subtarget. |
| 866 | unsigned getTotalNumSGPRs() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 867 | return AMDGPU::IsaInfo::getTotalNumSGPRs(MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 868 | } |
| 869 | |
| 870 | /// \returns Addressable number of SGPRs supported by the subtarget. |
| 871 | unsigned getAddressableNumSGPRs() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 872 | return AMDGPU::IsaInfo::getAddressableNumSGPRs( |
| 873 | MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 874 | } |
| 875 | |
| 876 | /// \returns Minimum number of SGPRs that meets the given number of waves per |
| 877 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 878 | unsigned getMinNumSGPRs(unsigned WavesPerEU) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 879 | return AMDGPU::IsaInfo::getMinNumSGPRs(MCSubtargetInfo::getFeatureBits(), |
| 880 | WavesPerEU); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 881 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 882 | |
| 883 | /// \returns Maximum number of SGPRs that meets the given number of waves per |
| 884 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 885 | unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 886 | return AMDGPU::IsaInfo::getMaxNumSGPRs(MCSubtargetInfo::getFeatureBits(), |
| 887 | WavesPerEU, Addressable); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 888 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 889 | |
| 890 | /// \returns Reserved number of SGPRs for given function \p MF. |
| 891 | unsigned getReservedNumSGPRs(const MachineFunction &MF) const; |
| 892 | |
| 893 | /// \returns Maximum number of SGPRs that meets number of waves per execution |
| 894 | /// unit requirement for function \p MF, or number of SGPRs explicitly |
| 895 | /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF. |
| 896 | /// |
| 897 | /// \returns Value that meets number of waves per execution unit requirement |
| 898 | /// if explicitly requested value cannot be converted to integer, violates |
| 899 | /// subtarget's specifications, or does not meet number of waves per execution |
| 900 | /// unit requirement. |
| 901 | unsigned getMaxNumSGPRs(const MachineFunction &MF) const; |
| 902 | |
| 903 | /// \returns VGPR allocation granularity supported by the subtarget. |
| 904 | unsigned getVGPRAllocGranule() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 905 | return AMDGPU::IsaInfo::getVGPRAllocGranule( |
| 906 | MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 907 | } |
| 908 | |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 909 | /// \returns VGPR encoding granularity supported by the subtarget. |
| 910 | unsigned getVGPREncodingGranule() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 911 | return AMDGPU::IsaInfo::getVGPREncodingGranule( |
| 912 | MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 913 | } |
| 914 | |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 915 | /// \returns Total number of VGPRs supported by the subtarget. |
| 916 | unsigned getTotalNumVGPRs() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 917 | return AMDGPU::IsaInfo::getTotalNumVGPRs(MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 918 | } |
| 919 | |
| 920 | /// \returns Addressable number of VGPRs supported by the subtarget. |
| 921 | unsigned getAddressableNumVGPRs() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 922 | return AMDGPU::IsaInfo::getAddressableNumVGPRs( |
| 923 | MCSubtargetInfo::getFeatureBits()); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | /// \returns Minimum number of VGPRs that meets given number of waves per |
| 927 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 928 | unsigned getMinNumVGPRs(unsigned WavesPerEU) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 929 | return AMDGPU::IsaInfo::getMinNumVGPRs(MCSubtargetInfo::getFeatureBits(), |
| 930 | WavesPerEU); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 931 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 932 | |
| 933 | /// \returns Maximum number of VGPRs that meets given number of waves per |
| 934 | /// execution unit requirement supported by the subtarget. |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 935 | unsigned getMaxNumVGPRs(unsigned WavesPerEU) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 936 | return AMDGPU::IsaInfo::getMaxNumVGPRs(MCSubtargetInfo::getFeatureBits(), |
| 937 | WavesPerEU); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 938 | } |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 939 | |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 940 | /// \returns Maximum number of VGPRs that meets number of waves per execution |
| 941 | /// unit requirement for function \p MF, or number of VGPRs explicitly |
| 942 | /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF. |
| 943 | /// |
| 944 | /// \returns Value that meets number of waves per execution unit requirement |
| 945 | /// if explicitly requested value cannot be converted to integer, violates |
| 946 | /// subtarget's specifications, or does not meet number of waves per execution |
| 947 | /// unit requirement. |
| 948 | unsigned getMaxNumVGPRs(const MachineFunction &MF) const; |
Stanislav Mekhanoshin | d4ae470 | 2017-09-19 20:54:38 +0000 | [diff] [blame] | 949 | |
| 950 | void getPostRAMutations( |
| 951 | std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) |
| 952 | const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 953 | }; |
| 954 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 955 | class R600Subtarget final : public R600GenSubtargetInfo, |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 956 | public AMDGPUSubtarget { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 957 | private: |
| 958 | R600InstrInfo InstrInfo; |
| 959 | R600FrameLowering FrameLowering; |
| 960 | bool FMA; |
| 961 | bool CaymanISA; |
| 962 | bool CFALUBug; |
| 963 | bool DX10Clamp; |
| 964 | bool HasVertexCache; |
| 965 | bool R600ALUInst; |
| 966 | bool FP64; |
| 967 | short TexVTXClauseSize; |
| 968 | Generation Gen; |
| 969 | R600TargetLowering TLInfo; |
| 970 | InstrItineraryData InstrItins; |
| 971 | SelectionDAGTargetInfo TSInfo; |
| 972 | AMDGPUAS AS; |
| 973 | |
| 974 | public: |
| 975 | R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS, |
| 976 | const TargetMachine &TM); |
| 977 | |
| 978 | const R600InstrInfo *getInstrInfo() const override { return &InstrInfo; } |
| 979 | |
| 980 | const R600FrameLowering *getFrameLowering() const override { |
| 981 | return &FrameLowering; |
| 982 | } |
| 983 | |
| 984 | const R600TargetLowering *getTargetLowering() const override { |
| 985 | return &TLInfo; |
| 986 | } |
| 987 | |
| 988 | const R600RegisterInfo *getRegisterInfo() const override { |
| 989 | return &InstrInfo.getRegisterInfo(); |
| 990 | } |
| 991 | |
| 992 | const InstrItineraryData *getInstrItineraryData() const override { |
| 993 | return &InstrItins; |
| 994 | } |
| 995 | |
| 996 | // Nothing implemented, just prevent crashes on use. |
| 997 | const SelectionDAGTargetInfo *getSelectionDAGInfo() const override { |
| 998 | return &TSInfo; |
| 999 | } |
| 1000 | |
| 1001 | void ParseSubtargetFeatures(StringRef CPU, StringRef FS); |
| 1002 | |
| 1003 | Generation getGeneration() const { |
| 1004 | return Gen; |
| 1005 | } |
| 1006 | |
| 1007 | unsigned getStackAlignment() const { |
| 1008 | return 4; |
| 1009 | } |
| 1010 | |
| 1011 | R600Subtarget &initializeSubtargetDependencies(const Triple &TT, |
| 1012 | StringRef GPU, StringRef FS); |
| 1013 | |
| 1014 | bool hasBFE() const { |
| 1015 | return (getGeneration() >= EVERGREEN); |
| 1016 | } |
| 1017 | |
| 1018 | bool hasBFI() const { |
| 1019 | return (getGeneration() >= EVERGREEN); |
| 1020 | } |
| 1021 | |
| 1022 | bool hasBCNT(unsigned Size) const { |
| 1023 | if (Size == 32) |
| 1024 | return (getGeneration() >= EVERGREEN); |
| 1025 | |
| 1026 | return false; |
| 1027 | } |
| 1028 | |
| 1029 | bool hasBORROW() const { |
| 1030 | return (getGeneration() >= EVERGREEN); |
| 1031 | } |
| 1032 | |
| 1033 | bool hasCARRY() const { |
| 1034 | return (getGeneration() >= EVERGREEN); |
| 1035 | } |
| 1036 | |
| 1037 | bool hasCaymanISA() const { |
| 1038 | return CaymanISA; |
| 1039 | } |
| 1040 | |
| 1041 | bool hasFFBL() const { |
| 1042 | return (getGeneration() >= EVERGREEN); |
| 1043 | } |
| 1044 | |
| 1045 | bool hasFFBH() const { |
| 1046 | return (getGeneration() >= EVERGREEN); |
| 1047 | } |
| 1048 | |
| 1049 | bool hasFMA() const { return FMA; } |
| 1050 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1051 | bool hasCFAluBug() const { return CFALUBug; } |
| 1052 | |
| 1053 | bool hasVertexCache() const { return HasVertexCache; } |
| 1054 | |
| 1055 | short getTexVTXClauseSize() const { return TexVTXClauseSize; } |
| 1056 | |
| 1057 | AMDGPUAS getAMDGPUAS() const { return AS; } |
| 1058 | |
| 1059 | bool enableMachineScheduler() const override { |
| 1060 | return true; |
| 1061 | } |
| 1062 | |
| 1063 | bool enableSubRegLiveness() const override { |
| 1064 | return true; |
| 1065 | } |
| 1066 | }; |
| 1067 | |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 1068 | } // end namespace llvm |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1069 | |
Eugene Zelenko | 2bc2f33 | 2016-12-09 22:06:55 +0000 | [diff] [blame] | 1070 | #endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H |