blob: bcc0a6fc04809e9f1898144e110b01e7c8a46d1f [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000012//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000026#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000027#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000028#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
29#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
30#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000031#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000032#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000033#include "llvm/MC/MCInstrItineraries.h"
34#include "llvm/Support/MathExtras.h"
35#include <cassert>
36#include <cstdint>
37#include <memory>
38#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000039
40#define GET_SUBTARGETINFO_HEADER
41#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000042#define GET_SUBTARGETINFO_HEADER
43#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000044
Tom Stellard75aadc22012-12-11 21:25:42 +000045namespace llvm {
46
Matt Arsenault43e92fe2016-06-24 06:30:11 +000047class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000048
Tom Stellard5bfbae52018-07-11 20:59:01 +000049class AMDGPUSubtarget {
50public:
51 enum Generation {
52 R600 = 0,
53 R700 = 1,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000054 EVERGREEN = 2,
Tom Stellard5bfbae52018-07-11 20:59:01 +000055 NORTHERN_ISLANDS = 3,
56 SOUTHERN_ISLANDS = 4,
57 SEA_ISLANDS = 5,
58 VOLCANIC_ISLANDS = 6,
59 GFX9 = 7
60 };
61
Tom Stellardc5a154d2018-06-28 23:47:12 +000062private:
63 Triple TargetTriple;
64
65protected:
66 const FeatureBitset &SubtargetFeatureBits;
67 bool Has16BitInsts;
68 bool HasMadMixInsts;
69 bool FP32Denormals;
70 bool FPExceptions;
71 bool HasSDWA;
72 bool HasVOP3PInsts;
73 bool HasMulI24;
74 bool HasMulU24;
75 bool HasFminFmaxLegacy;
76 bool EnablePromoteAlloca;
77 int LocalMemorySize;
78 unsigned WavefrontSize;
79
80public:
Tom Stellard5bfbae52018-07-11 20:59:01 +000081 AMDGPUSubtarget(const Triple &TT, const FeatureBitset &FeatureBits);
Tom Stellardc5a154d2018-06-28 23:47:12 +000082
Tom Stellard5bfbae52018-07-11 20:59:01 +000083 static const AMDGPUSubtarget &get(const MachineFunction &MF);
84 static const AMDGPUSubtarget &get(const TargetMachine &TM,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000085 const Function &F);
Tom Stellardc5a154d2018-06-28 23:47:12 +000086
87 /// \returns Default range flat work group size for a calling convention.
88 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
89
90 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
91 /// for function \p F, or minimum/maximum flat work group sizes explicitly
92 /// requested using "amdgpu-flat-work-group-size" attribute attached to
93 /// function \p F.
94 ///
95 /// \returns Subtarget's default values if explicitly requested values cannot
96 /// be converted to integer, or violate subtarget's specifications.
97 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
98
99 /// \returns Subtarget's default pair of minimum/maximum number of waves per
100 /// execution unit for function \p F, or minimum/maximum number of waves per
101 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
102 /// attached to function \p F.
103 ///
104 /// \returns Subtarget's default values if explicitly requested values cannot
105 /// be converted to integer, violate subtarget's specifications, or are not
106 /// compatible with minimum/maximum number of waves limited by flat work group
107 /// size, register usage, and/or lds usage.
108 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
109
110 /// Return the amount of LDS that can be used that will not restrict the
111 /// occupancy lower than WaveCount.
112 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
113 const Function &) const;
114
115 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
116 /// the given LDS memory size is the only constraint.
117 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
118
119 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const;
120
121 bool isAmdHsaOS() const {
122 return TargetTriple.getOS() == Triple::AMDHSA;
123 }
124
125 bool isAmdPalOS() const {
126 return TargetTriple.getOS() == Triple::AMDPAL;
127 }
128
Tom Stellardec4feae2018-07-06 17:16:17 +0000129 bool isMesa3DOS() const {
130 return TargetTriple.getOS() == Triple::Mesa3D;
131 }
132
133 bool isMesaKernel(const Function &F) const {
134 return isMesa3DOS() && !AMDGPU::isShader(F.getCallingConv());
135 }
136
137 bool isAmdCodeObjectV2(const Function &F) const {
138 return isAmdHsaOS() || isMesaKernel(F);
139 }
140
Tom Stellardc5a154d2018-06-28 23:47:12 +0000141 bool has16BitInsts() const {
142 return Has16BitInsts;
143 }
144
145 bool hasMadMixInsts() const {
146 return HasMadMixInsts;
147 }
148
149 bool hasFP32Denormals() const {
150 return FP32Denormals;
151 }
152
153 bool hasFPExceptions() const {
154 return FPExceptions;
155 }
156
157 bool hasSDWA() const {
158 return HasSDWA;
159 }
160
161 bool hasVOP3PInsts() const {
162 return HasVOP3PInsts;
163 }
164
165 bool hasMulI24() const {
166 return HasMulI24;
167 }
168
169 bool hasMulU24() const {
170 return HasMulU24;
171 }
172
173 bool hasFminFmaxLegacy() const {
174 return HasFminFmaxLegacy;
175 }
176
177 bool isPromoteAllocaEnabled() const {
178 return EnablePromoteAlloca;
179 }
180
181 unsigned getWavefrontSize() const {
182 return WavefrontSize;
183 }
184
185 int getLocalMemorySize() const {
186 return LocalMemorySize;
187 }
188
189 unsigned getAlignmentForImplicitArgPtr() const {
190 return isAmdHsaOS() ? 8 : 4;
191 }
192
Tom Stellardec4feae2018-07-06 17:16:17 +0000193 /// Returns the offset in bytes from the start of the input buffer
194 /// of the first explicit kernel argument.
195 unsigned getExplicitKernelArgOffset(const Function &F) const {
196 return isAmdCodeObjectV2(F) ? 0 : 36;
197 }
198
Tom Stellardc5a154d2018-06-28 23:47:12 +0000199 /// \returns Maximum number of work groups per compute unit supported by the
200 /// subtarget and limited by given \p FlatWorkGroupSize.
201 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
202 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(SubtargetFeatureBits,
203 FlatWorkGroupSize);
204 }
205
206 /// \returns Minimum flat work group size supported by the subtarget.
207 unsigned getMinFlatWorkGroupSize() const {
208 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(SubtargetFeatureBits);
209 }
210
211 /// \returns Maximum flat work group size supported by the subtarget.
212 unsigned getMaxFlatWorkGroupSize() const {
213 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(SubtargetFeatureBits);
214 }
215
216 /// \returns Maximum number of waves per execution unit supported by the
217 /// subtarget and limited by given \p FlatWorkGroupSize.
218 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
219 return AMDGPU::IsaInfo::getMaxWavesPerEU(SubtargetFeatureBits,
220 FlatWorkGroupSize);
221 }
222
223 /// \returns Minimum number of waves per execution unit supported by the
224 /// subtarget.
225 unsigned getMinWavesPerEU() const {
226 return AMDGPU::IsaInfo::getMinWavesPerEU(SubtargetFeatureBits);
227 }
228
229 unsigned getMaxWavesPerEU() const { return 10; }
230
231 /// Creates value range metadata on an workitemid.* inrinsic call or load.
232 bool makeLIDRangeMetadata(Instruction *I) const;
233
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000234 /// \returns Number of bytes of arguments that are passed to a shader or
235 /// kernel in addition to the explicit ones declared for the function.
236 unsigned getImplicitArgNumBytes(const Function &F) const {
237 if (isMesaKernel(F))
238 return 16;
239 return AMDGPU::getIntegerAttribute(F, "amdgpu-implicitarg-num-bytes", 0);
240 }
241 uint64_t getExplicitKernArgSize(const Function &F,
242 unsigned &MaxAlign) const;
243 unsigned getKernArgSegmentSize(const Function &F,
244 unsigned &MaxAlign) const;
245
Tom Stellard5bfbae52018-07-11 20:59:01 +0000246 virtual ~AMDGPUSubtarget() {}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000247};
248
Tom Stellard5bfbae52018-07-11 20:59:01 +0000249class GCNSubtarget : public AMDGPUGenSubtargetInfo,
250 public AMDGPUSubtarget {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000251public:
Marek Olsak4d00dd22015-03-09 15:48:09 +0000252 enum {
Tom Stellard347ac792015-06-26 21:15:07 +0000253 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +0000254 ISAVersion6_0_0,
255 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +0000256 ISAVersion7_0_0,
257 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +0000258 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +0000259 ISAVersion7_0_3,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000260 ISAVersion7_0_4,
Changpeng Fangc16be002016-01-13 20:39:25 +0000261 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +0000262 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +0000263 ISAVersion8_0_3,
Yaxun Liu94add852016-10-26 16:37:56 +0000264 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +0000265 ISAVersion9_0_0,
Matt Arsenault0084adc2018-04-30 19:08:16 +0000266 ISAVersion9_0_2,
267 ISAVersion9_0_4,
Konstantin Zhuravlyov1501af42018-05-01 18:47:48 +0000268 ISAVersion9_0_6,
Tom Stellard347ac792015-06-26 21:15:07 +0000269 };
270
Wei Ding205bfdb2017-02-10 02:15:29 +0000271 enum TrapHandlerAbi {
272 TrapHandlerAbiNone = 0,
273 TrapHandlerAbiHsa = 1
274 };
275
Wei Dingf2cce022017-02-22 23:22:19 +0000276 enum TrapID {
277 TrapIDHardwareReserved = 0,
278 TrapIDHSADebugTrap = 1,
279 TrapIDLLVMTrap = 2,
280 TrapIDLLVMDebugTrap = 3,
281 TrapIDDebugBreakpoint = 7,
282 TrapIDDebugReserved8 = 8,
283 TrapIDDebugReservedFE = 0xfe,
284 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +0000285 };
286
287 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +0000288 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +0000289 };
290
Tom Stellardc5a154d2018-06-28 23:47:12 +0000291private:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000292 /// GlobalISel related APIs.
293 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
294 std::unique_ptr<InstructionSelector> InstSelector;
295 std::unique_ptr<LegalizerInfo> Legalizer;
296 std::unique_ptr<RegisterBankInfo> RegBankInfo;
297
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000298protected:
299 // Basic subtarget description.
300 Triple TargetTriple;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000301 unsigned Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000302 unsigned IsaVersion;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000303 int LDSBankCount;
304 unsigned MaxPrivateElementSize;
305
306 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000307 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000308 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000309
310 // Dynamially set bits that enable features.
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000311 bool FP64FP16Denormals;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000312 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000313 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000314 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000315 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000316 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000317 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000318 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000319 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000320 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000321 bool DebuggerInsertNops;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000322 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000323
324 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000325 bool EnableHugePrivateBuffer;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000326 bool EnableVGPRSpilling;
Matt Arsenault41033282014-10-10 22:01:59 +0000327 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000328 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000329 bool EnableSIScheduler;
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000330 bool EnableDS128;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000331 bool DumpCode;
332
333 // Subtarget statically properties set by tablegen
334 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000335 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000336 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000337 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000338 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000339 bool CIInsts;
Matt Arsenault96b67842018-08-07 07:28:46 +0000340 bool VIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000341 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000342 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000343 bool HasSMemRealTime;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000344 bool HasIntClamp;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000345 bool HasFmaMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000346 bool HasMovrel;
347 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000348 bool HasScalarStores;
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000349 bool HasScalarAtomics;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000350 bool HasInv2PiInlineImm;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000351 bool HasSDWAOmod;
352 bool HasSDWAScalar;
353 bool HasSDWASdst;
354 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000355 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000356 bool HasDPP;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000357 bool HasDLInsts;
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000358 bool D16PreservesUnusedBits;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000359 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000360 bool FlatInstOffsets;
361 bool FlatGlobalInsts;
362 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000363 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000364 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000365 bool R600ALUInst;
366 bool CaymanISA;
367 bool CFALUBug;
368 bool HasVertexCache;
369 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000370 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000371
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000372 // Dummy feature to use for assembler in tablegen.
373 bool FeatureDisable;
374
Matt Arsenault56684d42016-08-11 17:31:42 +0000375 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000376 AMDGPUAS AS;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000377private:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000378 SIInstrInfo InstrInfo;
Tom Stellard752ddbd2018-07-11 22:15:15 +0000379 SITargetLowering TLInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000380 SIFrameLowering FrameLowering;
Tom Stellard75aadc22012-12-11 21:25:42 +0000381
382public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000383 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
384 const GCNTargetMachine &TM);
385 ~GCNSubtarget() override;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000386
Tom Stellard5bfbae52018-07-11 20:59:01 +0000387 GCNSubtarget &initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000388 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000389
Tom Stellard5bfbae52018-07-11 20:59:01 +0000390 const SIInstrInfo *getInstrInfo() const override {
391 return &InstrInfo;
392 }
Tom Stellard000c5af2016-04-14 19:09:28 +0000393
Tom Stellardc5a154d2018-06-28 23:47:12 +0000394 const SIFrameLowering *getFrameLowering() const override {
395 return &FrameLowering;
396 }
397
Tom Stellard5bfbae52018-07-11 20:59:01 +0000398 const SITargetLowering *getTargetLowering() const override {
399 return &TLInfo;
400 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000401
Tom Stellard5bfbae52018-07-11 20:59:01 +0000402 const SIRegisterInfo *getRegisterInfo() const override {
403 return &InstrInfo.getRegisterInfo();
404 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000405
406 const CallLowering *getCallLowering() const override {
407 return CallLoweringInfo.get();
408 }
409
410 const InstructionSelector *getInstructionSelector() const override {
411 return InstSelector.get();
412 }
413
414 const LegalizerInfo *getLegalizerInfo() const override {
415 return Legalizer.get();
416 }
417
418 const RegisterBankInfo *getRegBankInfo() const override {
419 return RegBankInfo.get();
Eric Christopherd9134482014-08-04 21:25:23 +0000420 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000421
Matt Arsenault56684d42016-08-11 17:31:42 +0000422 // Nothing implemented, just prevent crashes on use.
423 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
424 return &TSInfo;
425 }
426
Craig Topperee7b0f32014-04-30 05:53:27 +0000427 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000428
Matt Arsenaultd782d052014-06-27 17:57:00 +0000429 Generation getGeneration() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000430 return (Generation)Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000431 }
432
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000433 unsigned getWavefrontSizeLog2() const {
434 return Log2_32(WavefrontSize);
435 }
436
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000437 int getLDSBankCount() const {
438 return LDSBankCount;
439 }
440
441 unsigned getMaxPrivateElementSize() const {
442 return MaxPrivateElementSize;
443 }
444
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000445 AMDGPUAS getAMDGPUAS() const {
446 return AS;
447 }
448
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000449 bool hasIntClamp() const {
450 return HasIntClamp;
451 }
452
Jan Veselyd1c9b612017-12-04 22:57:29 +0000453 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000454 return FP64;
455 }
456
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000457 bool hasMIMG_R128() const {
458 return MIMG_R128;
459 }
460
Tom Stellardc5a154d2018-06-28 23:47:12 +0000461 bool hasHWFP64() const {
462 return FP64;
463 }
464
Matt Arsenaultb035a572015-01-29 19:34:25 +0000465 bool hasFastFMAF32() const {
466 return FastFMAF32;
467 }
468
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000469 bool hasHalfRate64Ops() const {
470 return HalfRate64Ops;
471 }
472
Matt Arsenault88701812016-06-09 23:42:48 +0000473 bool hasAddr64() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000474 return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS);
Matt Arsenault88701812016-06-09 23:42:48 +0000475 }
476
Matt Arsenaultfae02982014-03-17 18:58:11 +0000477 bool hasBFE() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000478 return true;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000479 }
480
Matt Arsenault6e439652014-06-10 19:00:20 +0000481 bool hasBFI() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000482 return true;
Matt Arsenault6e439652014-06-10 19:00:20 +0000483 }
484
Matt Arsenaultfae02982014-03-17 18:58:11 +0000485 bool hasBFM() const {
486 return hasBFE();
487 }
488
Matt Arsenault60425062014-06-10 19:18:28 +0000489 bool hasBCNT(unsigned Size) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000490 return true;
Tom Stellard50122a52014-04-07 19:45:41 +0000491 }
492
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000493 bool hasFFBL() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000494 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000495 }
496
497 bool hasFFBH() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000498 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000499 }
500
Matt Arsenault10268f92017-02-27 22:40:39 +0000501 bool hasMed3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000502 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenault10268f92017-02-27 22:40:39 +0000503 }
504
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000505 bool hasMin3Max3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000506 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000507 }
508
Matt Arsenault0084adc2018-04-30 19:08:16 +0000509 bool hasFmaMixInsts() const {
510 return HasFmaMixInsts;
511 }
512
Jan Vesely808fff52015-04-30 17:15:56 +0000513 bool hasCARRY() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000514 return true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000515 }
516
Jan Vesely39aeab42017-12-04 23:07:28 +0000517 bool hasFMA() const {
518 return FMA;
519 }
520
Wei Ding205bfdb2017-02-10 02:15:29 +0000521 TrapHandlerAbi getTrapHandlerAbi() const {
522 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
523 }
524
Matt Arsenault45b98182017-11-15 00:45:43 +0000525 bool enableHugePrivateBuffer() const {
526 return EnableHugePrivateBuffer;
527 }
528
Matt Arsenault706f9302015-07-06 16:01:58 +0000529 bool unsafeDSOffsetFoldingEnabled() const {
530 return EnableUnsafeDSOffsetFolding;
531 }
532
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000533 bool dumpCode() const {
534 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000535 }
536
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000537 /// Return the amount of LDS that can be used that will not restrict the
538 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000539 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
540 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000541
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000542 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000543 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000544 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000545
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000546 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000547 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000548 }
549
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000550 bool supportsMinMaxDenormModes() const {
551 return getGeneration() >= AMDGPUSubtarget::GFX9;
552 }
553
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000554 bool enableDX10Clamp() const {
555 return DX10Clamp;
556 }
557
558 bool enableIEEEBit(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000559 return AMDGPU::isCompute(MF.getFunction().getCallingConv());
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000560 }
561
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000562 bool useFlatForGlobal() const {
563 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000564 }
565
Farhana Aleena7cb3112018-03-09 17:41:39 +0000566 /// \returns If target supports ds_read/write_b128 and user enables generation
567 /// of ds_read/write_b128.
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000568 bool useDS128() const {
569 return CIInsts && EnableDS128;
Farhana Aleena7cb3112018-03-09 17:41:39 +0000570 }
571
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000572 /// \returns If MUBUF instructions always perform range checking, even for
573 /// buffer resources used for private memory access.
574 bool privateMemoryResourceIsRangeChecked() const {
575 return getGeneration() < AMDGPUSubtarget::GFX9;
576 }
577
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000578 bool hasAutoWaitcntBeforeBarrier() const {
579 return AutoWaitcntBeforeBarrier;
580 }
581
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000582 bool hasCodeObjectV3() const {
583 return CodeObjectV3;
584 }
585
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000586 bool hasUnalignedBufferAccess() const {
587 return UnalignedBufferAccess;
588 }
589
Tom Stellard64a9d082016-10-14 18:10:39 +0000590 bool hasUnalignedScratchAccess() const {
591 return UnalignedScratchAccess;
592 }
593
Matt Arsenaulte823d922017-02-18 18:29:53 +0000594 bool hasApertureRegs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000595 return HasApertureRegs;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000596 }
597
Wei Ding205bfdb2017-02-10 02:15:29 +0000598 bool isTrapHandlerEnabled() const {
599 return TrapHandler;
600 }
601
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000602 bool isXNACKEnabled() const {
603 return EnableXNACK;
604 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000605
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000606 bool hasFlatAddressSpace() const {
607 return FlatAddressSpace;
608 }
609
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000610 bool hasFlatInstOffsets() const {
611 return FlatInstOffsets;
612 }
613
614 bool hasFlatGlobalInsts() const {
615 return FlatGlobalInsts;
616 }
617
618 bool hasFlatScratchInsts() const {
619 return FlatScratchInsts;
620 }
621
Mark Searlesf0b93f12018-06-04 16:51:59 +0000622 bool hasFlatLgkmVMemCountInOrder() const {
623 return getGeneration() > GFX9;
624 }
625
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000626 bool hasD16LoadStore() const {
627 return getGeneration() >= GFX9;
628 }
629
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000630 /// Return if most LDS instructions have an m0 use that require m0 to be
631 /// iniitalized.
632 bool ldsRequiresM0Init() const {
633 return getGeneration() < GFX9;
634 }
635
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000636 bool hasAddNoCarry() const {
637 return AddNoCarryInsts;
638 }
639
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000640 bool hasUnpackedD16VMem() const {
641 return HasUnpackedD16VMem;
642 }
643
Tom Stellard2f3f9852017-01-25 01:25:13 +0000644 // Covers VS/PS/CS graphics shaders
Matt Arsenaultceafc552018-05-29 17:42:50 +0000645 bool isMesaGfxShader(const Function &F) const {
646 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000647 }
648
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000649 bool hasMad64_32() const {
650 return getGeneration() >= SEA_ISLANDS;
651 }
652
Sam Kolton3c4933f2017-06-22 06:26:41 +0000653 bool hasSDWAOmod() const {
654 return HasSDWAOmod;
655 }
656
657 bool hasSDWAScalar() const {
658 return HasSDWAScalar;
659 }
660
661 bool hasSDWASdst() const {
662 return HasSDWASdst;
663 }
664
665 bool hasSDWAMac() const {
666 return HasSDWAMac;
667 }
668
Sam Koltona179d252017-06-27 15:02:23 +0000669 bool hasSDWAOutModsVOPC() const {
670 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000671 }
672
Mark Searles2a19af62018-04-26 16:11:19 +0000673 bool vmemWriteNeedsExpWaitcnt() const {
674 return getGeneration() < SEA_ISLANDS;
675 }
676
Matt Arsenault0084adc2018-04-30 19:08:16 +0000677 bool hasDLInsts() const {
678 return HasDLInsts;
679 }
680
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000681 bool d16PreservesUnusedBits() const {
682 return D16PreservesUnusedBits;
683 }
684
Matt Arsenault869fec22017-04-17 19:48:24 +0000685 // Scratch is allocated in 256 dword per wave blocks for the entire
686 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
687 // is 4-byte aligned.
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000688 //
689 // Only 4-byte alignment is really needed to access anything. Transformations
690 // on the pointer value itself may rely on the alignment / known low bits of
691 // the pointer. Set this to something above the minimum to avoid needing
692 // dynamic realignment in common cases.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000693 unsigned getStackAlignment() const {
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000694 return 16;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000695 }
Tom Stellard347ac792015-06-26 21:15:07 +0000696
Craig Topper5656db42014-04-29 07:57:24 +0000697 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000698 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000699 }
700
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000701 bool enableSubRegLiveness() const override {
702 return true;
703 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000704
Tom Stellardc5a154d2018-06-28 23:47:12 +0000705 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; }
706 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; }
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000707
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000708 /// \returns Number of execution units per compute unit supported by the
709 /// subtarget.
710 unsigned getEUsPerCU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000711 return AMDGPU::IsaInfo::getEUsPerCU(MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000712 }
713
714 /// \returns Maximum number of waves per compute unit supported by the
715 /// subtarget without any kind of limitation.
716 unsigned getMaxWavesPerCU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000717 return AMDGPU::IsaInfo::getMaxWavesPerCU(MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000718 }
719
720 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000721 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000722 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000723 return AMDGPU::IsaInfo::getMaxWavesPerCU(MCSubtargetInfo::getFeatureBits(),
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000724 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000725 }
726
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000727 /// \returns Maximum number of waves per execution unit supported by the
728 /// subtarget without any kind of limitation.
729 unsigned getMaxWavesPerEU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000730 return AMDGPU::IsaInfo::getMaxWavesPerEU();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000731 }
732
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000733 /// \returns Number of waves per work group supported by the subtarget and
734 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000735 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000736 return AMDGPU::IsaInfo::getWavesPerWorkGroup(
737 MCSubtargetInfo::getFeatureBits(), FlatWorkGroupSize);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000738 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000739
Tom Stellardc5a154d2018-06-28 23:47:12 +0000740 // static wrappers
741 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000742
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000743 // XXX - Why is this here if it isn't in the default pass set?
744 bool enableEarlyIfConversion() const override {
745 return true;
746 }
747
Tom Stellard83f0bce2015-01-29 16:55:25 +0000748 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000749 unsigned NumRegionInstrs) const override;
750
Tom Stellardc5a154d2018-06-28 23:47:12 +0000751 bool isVGPRSpillingEnabled(const Function &F) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000752
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000753 unsigned getMaxNumUserSGPRs() const {
754 return 16;
755 }
756
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000757 bool hasSMemRealTime() const {
758 return HasSMemRealTime;
759 }
760
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000761 bool hasMovrel() const {
762 return HasMovrel;
763 }
764
765 bool hasVGPRIndexMode() const {
766 return HasVGPRIndexMode;
767 }
768
Marek Olsake22fdb92017-03-21 17:00:32 +0000769 bool useVGPRIndexMode(bool UserEnable) const {
770 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
771 }
772
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000773 bool hasScalarCompareEq64() const {
774 return getGeneration() >= VOLCANIC_ISLANDS;
775 }
776
Matt Arsenault7b647552016-10-28 21:55:15 +0000777 bool hasScalarStores() const {
778 return HasScalarStores;
779 }
780
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000781 bool hasScalarAtomics() const {
782 return HasScalarAtomics;
783 }
784
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000785 bool hasInv2PiInlineImm() const {
786 return HasInv2PiInlineImm;
787 }
788
Sam Kolton07dbde22017-01-20 10:01:25 +0000789 bool hasDPP() const {
790 return HasDPP;
791 }
792
Tom Stellardde008d32016-01-21 04:28:34 +0000793 bool enableSIScheduler() const {
794 return EnableSIScheduler;
795 }
796
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000797 bool debuggerSupported() const {
Konstantin Zhuravlyove004b3d2018-06-21 20:28:19 +0000798 return debuggerInsertNops() && debuggerEmitPrologue();
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000799 }
800
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000801 bool debuggerInsertNops() const {
802 return DebuggerInsertNops;
803 }
804
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000805 bool debuggerEmitPrologue() const {
806 return DebuggerEmitPrologue;
807 }
808
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000809 bool loadStoreOptEnabled() const {
810 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000811 }
812
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000813 bool hasSGPRInitBug() const {
814 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000815 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000816
Tom Stellardb133fbb2016-10-27 23:05:31 +0000817 bool has12DWordStoreHazard() const {
818 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
819 }
820
Matt Arsenaulte823d922017-02-18 18:29:53 +0000821 bool hasSMovFedHazard() const {
822 return getGeneration() >= AMDGPUSubtarget::GFX9;
823 }
824
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000825 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000826 return getGeneration() >= AMDGPUSubtarget::GFX9;
827 }
828
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000829 bool hasReadM0SendMsgHazard() const {
830 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
831 }
832
Tom Stellardc5a154d2018-06-28 23:47:12 +0000833 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
834 /// SGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000835 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
836
Tom Stellardc5a154d2018-06-28 23:47:12 +0000837 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
838 /// VGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000839 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000840
Matt Arsenaulte823d922017-02-18 18:29:53 +0000841 /// \returns true if the flat_scratch register should be initialized with the
842 /// pointer to the wave's scratch memory rather than a size and offset.
843 bool flatScratchIsPointer() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000844 return getGeneration() >= AMDGPUSubtarget::GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000845 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000846
Tim Renouf832f90f2018-02-26 14:46:43 +0000847 /// \returns true if the machine has merged shaders in which s0-s7 are
848 /// reserved by the hardware and user SGPRs start at s8
849 bool hasMergedShaders() const {
850 return getGeneration() >= GFX9;
851 }
852
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000853 /// \returns SGPR allocation granularity supported by the subtarget.
854 unsigned getSGPRAllocGranule() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000855 return AMDGPU::IsaInfo::getSGPRAllocGranule(
856 MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000857 }
858
859 /// \returns SGPR encoding granularity supported by the subtarget.
860 unsigned getSGPREncodingGranule() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000861 return AMDGPU::IsaInfo::getSGPREncodingGranule(
862 MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000863 }
864
865 /// \returns Total number of SGPRs supported by the subtarget.
866 unsigned getTotalNumSGPRs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000867 return AMDGPU::IsaInfo::getTotalNumSGPRs(MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000868 }
869
870 /// \returns Addressable number of SGPRs supported by the subtarget.
871 unsigned getAddressableNumSGPRs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000872 return AMDGPU::IsaInfo::getAddressableNumSGPRs(
873 MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000874 }
875
876 /// \returns Minimum number of SGPRs that meets the given number of waves per
877 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000878 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000879 return AMDGPU::IsaInfo::getMinNumSGPRs(MCSubtargetInfo::getFeatureBits(),
880 WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000881 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000882
883 /// \returns Maximum number of SGPRs that meets the given number of waves per
884 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000885 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000886 return AMDGPU::IsaInfo::getMaxNumSGPRs(MCSubtargetInfo::getFeatureBits(),
887 WavesPerEU, Addressable);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000888 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000889
890 /// \returns Reserved number of SGPRs for given function \p MF.
891 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
892
893 /// \returns Maximum number of SGPRs that meets number of waves per execution
894 /// unit requirement for function \p MF, or number of SGPRs explicitly
895 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
896 ///
897 /// \returns Value that meets number of waves per execution unit requirement
898 /// if explicitly requested value cannot be converted to integer, violates
899 /// subtarget's specifications, or does not meet number of waves per execution
900 /// unit requirement.
901 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
902
903 /// \returns VGPR allocation granularity supported by the subtarget.
904 unsigned getVGPRAllocGranule() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000905 return AMDGPU::IsaInfo::getVGPRAllocGranule(
906 MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000907 }
908
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000909 /// \returns VGPR encoding granularity supported by the subtarget.
910 unsigned getVGPREncodingGranule() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000911 return AMDGPU::IsaInfo::getVGPREncodingGranule(
912 MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000913 }
914
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000915 /// \returns Total number of VGPRs supported by the subtarget.
916 unsigned getTotalNumVGPRs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000917 return AMDGPU::IsaInfo::getTotalNumVGPRs(MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000918 }
919
920 /// \returns Addressable number of VGPRs supported by the subtarget.
921 unsigned getAddressableNumVGPRs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000922 return AMDGPU::IsaInfo::getAddressableNumVGPRs(
923 MCSubtargetInfo::getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000924 }
925
926 /// \returns Minimum number of VGPRs that meets given number of waves per
927 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000928 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000929 return AMDGPU::IsaInfo::getMinNumVGPRs(MCSubtargetInfo::getFeatureBits(),
930 WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000931 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000932
933 /// \returns Maximum number of VGPRs that meets given number of waves per
934 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000935 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000936 return AMDGPU::IsaInfo::getMaxNumVGPRs(MCSubtargetInfo::getFeatureBits(),
937 WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000938 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000939
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000940 /// \returns Maximum number of VGPRs that meets number of waves per execution
941 /// unit requirement for function \p MF, or number of VGPRs explicitly
942 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
943 ///
944 /// \returns Value that meets number of waves per execution unit requirement
945 /// if explicitly requested value cannot be converted to integer, violates
946 /// subtarget's specifications, or does not meet number of waves per execution
947 /// unit requirement.
948 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000949
950 void getPostRAMutations(
951 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
952 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000953};
954
Tom Stellardc5a154d2018-06-28 23:47:12 +0000955class R600Subtarget final : public R600GenSubtargetInfo,
Tom Stellard5bfbae52018-07-11 20:59:01 +0000956 public AMDGPUSubtarget {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000957private:
958 R600InstrInfo InstrInfo;
959 R600FrameLowering FrameLowering;
960 bool FMA;
961 bool CaymanISA;
962 bool CFALUBug;
963 bool DX10Clamp;
964 bool HasVertexCache;
965 bool R600ALUInst;
966 bool FP64;
967 short TexVTXClauseSize;
968 Generation Gen;
969 R600TargetLowering TLInfo;
970 InstrItineraryData InstrItins;
971 SelectionDAGTargetInfo TSInfo;
972 AMDGPUAS AS;
973
974public:
975 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
976 const TargetMachine &TM);
977
978 const R600InstrInfo *getInstrInfo() const override { return &InstrInfo; }
979
980 const R600FrameLowering *getFrameLowering() const override {
981 return &FrameLowering;
982 }
983
984 const R600TargetLowering *getTargetLowering() const override {
985 return &TLInfo;
986 }
987
988 const R600RegisterInfo *getRegisterInfo() const override {
989 return &InstrInfo.getRegisterInfo();
990 }
991
992 const InstrItineraryData *getInstrItineraryData() const override {
993 return &InstrItins;
994 }
995
996 // Nothing implemented, just prevent crashes on use.
997 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
998 return &TSInfo;
999 }
1000
1001 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
1002
1003 Generation getGeneration() const {
1004 return Gen;
1005 }
1006
1007 unsigned getStackAlignment() const {
1008 return 4;
1009 }
1010
1011 R600Subtarget &initializeSubtargetDependencies(const Triple &TT,
1012 StringRef GPU, StringRef FS);
1013
1014 bool hasBFE() const {
1015 return (getGeneration() >= EVERGREEN);
1016 }
1017
1018 bool hasBFI() const {
1019 return (getGeneration() >= EVERGREEN);
1020 }
1021
1022 bool hasBCNT(unsigned Size) const {
1023 if (Size == 32)
1024 return (getGeneration() >= EVERGREEN);
1025
1026 return false;
1027 }
1028
1029 bool hasBORROW() const {
1030 return (getGeneration() >= EVERGREEN);
1031 }
1032
1033 bool hasCARRY() const {
1034 return (getGeneration() >= EVERGREEN);
1035 }
1036
1037 bool hasCaymanISA() const {
1038 return CaymanISA;
1039 }
1040
1041 bool hasFFBL() const {
1042 return (getGeneration() >= EVERGREEN);
1043 }
1044
1045 bool hasFFBH() const {
1046 return (getGeneration() >= EVERGREEN);
1047 }
1048
1049 bool hasFMA() const { return FMA; }
1050
Tom Stellardc5a154d2018-06-28 23:47:12 +00001051 bool hasCFAluBug() const { return CFALUBug; }
1052
1053 bool hasVertexCache() const { return HasVertexCache; }
1054
1055 short getTexVTXClauseSize() const { return TexVTXClauseSize; }
1056
1057 AMDGPUAS getAMDGPUAS() const { return AS; }
1058
1059 bool enableMachineScheduler() const override {
1060 return true;
1061 }
1062
1063 bool enableSubRegLiveness() const override {
1064 return true;
1065 }
1066};
1067
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001068} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +00001069
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001070#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H