blob: cf4a691d4b58be5fedc9caafa365908dddda1247 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000026#include "SIMachineFunctionInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000027#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000028#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000029#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
30#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
31#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000033#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000034#include "llvm/MC/MCInstrItineraries.h"
35#include "llvm/Support/MathExtras.h"
36#include <cassert>
37#include <cstdint>
38#include <memory>
39#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41#define GET_SUBTARGETINFO_HEADER
42#include "AMDGPUGenSubtargetInfo.inc"
43
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000049public:
50 enum Generation {
51 R600 = 0,
52 R700,
53 EVERGREEN,
54 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000055 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000056 SEA_ISLANDS,
57 VOLCANIC_ISLANDS,
Matt Arsenaulte823d922017-02-18 18:29:53 +000058 GFX9,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 };
60
Marek Olsak4d00dd22015-03-09 15:48:09 +000061 enum {
Tom Stellard347ac792015-06-26 21:15:07 +000062 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000063 ISAVersion6_0_0,
64 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +000065 ISAVersion7_0_0,
66 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +000067 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +000068 ISAVersion7_0_3,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +000069 ISAVersion7_0_4,
Tom Stellard347ac792015-06-26 21:15:07 +000070 ISAVersion8_0_0,
Changpeng Fangc16be002016-01-13 20:39:25 +000071 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +000072 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +000073 ISAVersion8_0_3,
Yaxun Liu94add852016-10-26 16:37:56 +000074 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +000075 ISAVersion9_0_0,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +000076 ISAVersion9_0_2
Tom Stellard347ac792015-06-26 21:15:07 +000077 };
78
Wei Ding205bfdb2017-02-10 02:15:29 +000079 enum TrapHandlerAbi {
80 TrapHandlerAbiNone = 0,
81 TrapHandlerAbiHsa = 1
82 };
83
Wei Dingf2cce022017-02-22 23:22:19 +000084 enum TrapID {
85 TrapIDHardwareReserved = 0,
86 TrapIDHSADebugTrap = 1,
87 TrapIDLLVMTrap = 2,
88 TrapIDLLVMDebugTrap = 3,
89 TrapIDDebugBreakpoint = 7,
90 TrapIDDebugReserved8 = 8,
91 TrapIDDebugReservedFE = 0xfe,
92 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +000093 };
94
95 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +000096 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +000097 };
98
Matt Arsenault43e92fe2016-06-24 06:30:11 +000099protected:
100 // Basic subtarget description.
101 Triple TargetTriple;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000102 Generation Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000103 unsigned IsaVersion;
104 unsigned WavefrontSize;
105 int LocalMemorySize;
106 int LDSBankCount;
107 unsigned MaxPrivateElementSize;
108
109 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000110 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000111 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000112
113 // Dynamially set bits that enable features.
114 bool FP32Denormals;
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000115 bool FP64FP16Denormals;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000116 bool FPExceptions;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000117 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000118 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000119 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000120 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000121 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000122 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000123 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000124 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000125 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000126 bool DebuggerInsertNops;
127 bool DebuggerReserveRegs;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000128 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000129
130 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000131 bool EnableHugePrivateBuffer;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000132 bool EnableVGPRSpilling;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000133 bool EnablePromoteAlloca;
Matt Arsenault41033282014-10-10 22:01:59 +0000134 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000135 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000136 bool EnableSIScheduler;
137 bool DumpCode;
138
139 // Subtarget statically properties set by tablegen
140 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000141 bool FMA;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000142 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000143 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000144 bool CIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000145 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000146 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000147 bool HasSMemRealTime;
148 bool Has16BitInsts;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000149 bool HasIntClamp;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000150 bool HasVOP3PInsts;
Matt Arsenault28f52e52017-10-25 07:00:51 +0000151 bool HasMadMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000152 bool HasMovrel;
153 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000154 bool HasScalarStores;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000155 bool HasInv2PiInlineImm;
Sam Kolton07dbde22017-01-20 10:01:25 +0000156 bool HasSDWA;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000157 bool HasSDWAOmod;
158 bool HasSDWAScalar;
159 bool HasSDWASdst;
160 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000161 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000162 bool HasDPP;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000163 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000164 bool FlatInstOffsets;
165 bool FlatGlobalInsts;
166 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000167 bool AddNoCarryInsts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000168 bool R600ALUInst;
169 bool CaymanISA;
170 bool CFALUBug;
171 bool HasVertexCache;
172 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000173 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000174
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000175 // Dummy feature to use for assembler in tablegen.
176 bool FeatureDisable;
177
Tom Stellard75aadc22012-12-11 21:25:42 +0000178 InstrItineraryData InstrItins;
Matt Arsenault56684d42016-08-11 17:31:42 +0000179 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000180 AMDGPUAS AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
182public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000183 AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
184 const TargetMachine &TM);
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000185 ~AMDGPUSubtarget() override;
186
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000187 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
188 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000189
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000190 const AMDGPUInstrInfo *getInstrInfo() const override = 0;
191 const AMDGPUFrameLowering *getFrameLowering() const override = 0;
192 const AMDGPUTargetLowering *getTargetLowering() const override = 0;
193 const AMDGPURegisterInfo *getRegisterInfo() const override = 0;
Tom Stellard000c5af2016-04-14 19:09:28 +0000194
Eric Christopherd9134482014-08-04 21:25:23 +0000195 const InstrItineraryData *getInstrItineraryData() const override {
196 return &InstrItins;
197 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000198
Matt Arsenault56684d42016-08-11 17:31:42 +0000199 // Nothing implemented, just prevent crashes on use.
200 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
201 return &TSInfo;
202 }
203
Craig Topperee7b0f32014-04-30 05:53:27 +0000204 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000205
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000206 bool isAmdHsaOS() const {
207 return TargetTriple.getOS() == Triple::AMDHSA;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000208 }
209
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000210 bool isMesa3DOS() const {
211 return TargetTriple.getOS() == Triple::Mesa3D;
212 }
213
Tom Stellarde88bbc32016-09-23 01:33:26 +0000214 bool isOpenCLEnv() const {
Yaxun Liua618acf2017-06-01 21:31:53 +0000215 return TargetTriple.getEnvironment() == Triple::OpenCL ||
216 TargetTriple.getEnvironmentName() == "amdgizcl";
Tom Stellarde88bbc32016-09-23 01:33:26 +0000217 }
218
Tim Renouf9f7ead32017-09-29 09:48:12 +0000219 bool isAmdPalOS() const {
220 return TargetTriple.getOS() == Triple::AMDPAL;
221 }
222
Matt Arsenaultd782d052014-06-27 17:57:00 +0000223 Generation getGeneration() const {
224 return Gen;
225 }
226
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000227 unsigned getWavefrontSize() const {
228 return WavefrontSize;
229 }
230
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000231 unsigned getWavefrontSizeLog2() const {
232 return Log2_32(WavefrontSize);
233 }
234
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000235 int getLocalMemorySize() const {
236 return LocalMemorySize;
237 }
238
239 int getLDSBankCount() const {
240 return LDSBankCount;
241 }
242
243 unsigned getMaxPrivateElementSize() const {
244 return MaxPrivateElementSize;
245 }
246
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000247 AMDGPUAS getAMDGPUAS() const {
248 return AS;
249 }
250
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +0000251 bool has16BitInsts() const {
252 return Has16BitInsts;
253 }
254
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000255 bool hasIntClamp() const {
256 return HasIntClamp;
257 }
258
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000259 bool hasVOP3PInsts() const {
260 return HasVOP3PInsts;
261 }
262
Jan Veselyd1c9b612017-12-04 22:57:29 +0000263 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000264 return FP64;
265 }
266
Matt Arsenaultb035a572015-01-29 19:34:25 +0000267 bool hasFastFMAF32() const {
268 return FastFMAF32;
269 }
270
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000271 bool hasHalfRate64Ops() const {
272 return HalfRate64Ops;
273 }
274
Matt Arsenault88701812016-06-09 23:42:48 +0000275 bool hasAddr64() const {
276 return (getGeneration() < VOLCANIC_ISLANDS);
277 }
278
Matt Arsenaultfae02982014-03-17 18:58:11 +0000279 bool hasBFE() const {
280 return (getGeneration() >= EVERGREEN);
281 }
282
Matt Arsenault6e439652014-06-10 19:00:20 +0000283 bool hasBFI() const {
284 return (getGeneration() >= EVERGREEN);
285 }
286
Matt Arsenaultfae02982014-03-17 18:58:11 +0000287 bool hasBFM() const {
288 return hasBFE();
289 }
290
Matt Arsenault60425062014-06-10 19:18:28 +0000291 bool hasBCNT(unsigned Size) const {
292 if (Size == 32)
293 return (getGeneration() >= EVERGREEN);
294
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000295 if (Size == 64)
296 return (getGeneration() >= SOUTHERN_ISLANDS);
297
298 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000299 }
300
Tom Stellard50122a52014-04-07 19:45:41 +0000301 bool hasMulU24() const {
302 return (getGeneration() >= EVERGREEN);
303 }
304
305 bool hasMulI24() const {
306 return (getGeneration() >= SOUTHERN_ISLANDS ||
307 hasCaymanISA());
308 }
309
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000310 bool hasFFBL() const {
311 return (getGeneration() >= EVERGREEN);
312 }
313
314 bool hasFFBH() const {
315 return (getGeneration() >= EVERGREEN);
316 }
317
Matt Arsenault10268f92017-02-27 22:40:39 +0000318 bool hasMed3_16() const {
319 return getGeneration() >= GFX9;
320 }
321
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000322 bool hasMin3Max3_16() const {
323 return getGeneration() >= GFX9;
324 }
325
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000326 bool hasMadMixInsts() const {
Matt Arsenault28f52e52017-10-25 07:00:51 +0000327 return HasMadMixInsts;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000328 }
329
Marek Olsakb953cc32017-11-09 01:52:23 +0000330 bool hasSBufferLoadStoreAtomicDwordxN() const {
331 // Only use the "x1" variants on GFX9 or don't use the buffer variants.
332 // For x2 and higher variants, if the accessed region spans 2 VM pages and
333 // the second page is unmapped, the hw hangs.
334 // TODO: There is one future GFX9 chip that doesn't have this bug.
335 return getGeneration() != GFX9;
336 }
337
Jan Vesely808fff52015-04-30 17:15:56 +0000338 bool hasCARRY() const {
339 return (getGeneration() >= EVERGREEN);
340 }
341
342 bool hasBORROW() const {
343 return (getGeneration() >= EVERGREEN);
344 }
345
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000346 bool hasCaymanISA() const {
347 return CaymanISA;
348 }
349
Jan Vesely39aeab42017-12-04 23:07:28 +0000350 bool hasFMA() const {
351 return FMA;
352 }
353
Wei Ding205bfdb2017-02-10 02:15:29 +0000354 TrapHandlerAbi getTrapHandlerAbi() const {
355 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
356 }
357
Matt Arsenault45b98182017-11-15 00:45:43 +0000358 bool enableHugePrivateBuffer() const {
359 return EnableHugePrivateBuffer;
360 }
361
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000362 bool isPromoteAllocaEnabled() const {
363 return EnablePromoteAlloca;
364 }
365
Matt Arsenault706f9302015-07-06 16:01:58 +0000366 bool unsafeDSOffsetFoldingEnabled() const {
367 return EnableUnsafeDSOffsetFolding;
368 }
369
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000370 bool dumpCode() const {
371 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000372 }
373
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000374 /// Return the amount of LDS that can be used that will not restrict the
375 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000376 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
377 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000378
379 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
380 /// the given LDS memory size is the only constraint.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000381 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000382
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000383 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
384 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +0000385 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), MF.getFunction());
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000386 }
387
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000388 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000389 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000390 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000391
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000392 bool hasFP32Denormals() const {
393 return FP32Denormals;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000394 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000395
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000396 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000397 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000398 }
399
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000400 bool supportsMinMaxDenormModes() const {
401 return getGeneration() >= AMDGPUSubtarget::GFX9;
402 }
403
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000404 bool hasFPExceptions() const {
405 return FPExceptions;
Marek Olsak4d00dd22015-03-09 15:48:09 +0000406 }
407
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000408 bool enableDX10Clamp() const {
409 return DX10Clamp;
410 }
411
412 bool enableIEEEBit(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000413 return AMDGPU::isCompute(MF.getFunction().getCallingConv());
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000414 }
415
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000416 bool useFlatForGlobal() const {
417 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000418 }
419
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000420 /// \returns If MUBUF instructions always perform range checking, even for
421 /// buffer resources used for private memory access.
422 bool privateMemoryResourceIsRangeChecked() const {
423 return getGeneration() < AMDGPUSubtarget::GFX9;
424 }
425
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000426 bool hasAutoWaitcntBeforeBarrier() const {
427 return AutoWaitcntBeforeBarrier;
428 }
429
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000430 bool hasCodeObjectV3() const {
431 return CodeObjectV3;
432 }
433
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000434 bool hasUnalignedBufferAccess() const {
435 return UnalignedBufferAccess;
436 }
437
Tom Stellard64a9d082016-10-14 18:10:39 +0000438 bool hasUnalignedScratchAccess() const {
439 return UnalignedScratchAccess;
440 }
441
Matt Arsenaulte823d922017-02-18 18:29:53 +0000442 bool hasApertureRegs() const {
443 return HasApertureRegs;
444 }
445
Wei Ding205bfdb2017-02-10 02:15:29 +0000446 bool isTrapHandlerEnabled() const {
447 return TrapHandler;
448 }
449
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000450 bool isXNACKEnabled() const {
451 return EnableXNACK;
452 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000453
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000454 bool hasFlatAddressSpace() const {
455 return FlatAddressSpace;
456 }
457
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000458 bool hasFlatInstOffsets() const {
459 return FlatInstOffsets;
460 }
461
462 bool hasFlatGlobalInsts() const {
463 return FlatGlobalInsts;
464 }
465
466 bool hasFlatScratchInsts() const {
467 return FlatScratchInsts;
468 }
469
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000470 bool hasD16LoadStore() const {
471 return getGeneration() >= GFX9;
472 }
473
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000474 /// Return if most LDS instructions have an m0 use that require m0 to be
475 /// iniitalized.
476 bool ldsRequiresM0Init() const {
477 return getGeneration() < GFX9;
478 }
479
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000480 bool hasAddNoCarry() const {
481 return AddNoCarryInsts;
482 }
483
Tom Stellard2f3f9852017-01-25 01:25:13 +0000484 bool isMesaKernel(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000485 return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction().getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000486 }
487
488 // Covers VS/PS/CS graphics shaders
489 bool isMesaGfxShader(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000490 return isMesa3DOS() && AMDGPU::isShader(MF.getFunction().getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000491 }
492
493 bool isAmdCodeObjectV2(const MachineFunction &MF) const {
494 return isAmdHsaOS() || isMesaKernel(MF);
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000495 }
496
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000497 bool hasMad64_32() const {
498 return getGeneration() >= SEA_ISLANDS;
499 }
500
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000501 bool hasFminFmaxLegacy() const {
502 return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
503 }
504
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +0000505 bool hasSDWA() const {
506 return HasSDWA;
507 }
508
Sam Kolton3c4933f2017-06-22 06:26:41 +0000509 bool hasSDWAOmod() const {
510 return HasSDWAOmod;
511 }
512
513 bool hasSDWAScalar() const {
514 return HasSDWAScalar;
515 }
516
517 bool hasSDWASdst() const {
518 return HasSDWASdst;
519 }
520
521 bool hasSDWAMac() const {
522 return HasSDWAMac;
523 }
524
Sam Koltona179d252017-06-27 15:02:23 +0000525 bool hasSDWAOutModsVOPC() const {
526 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000527 }
528
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000529 /// \brief Returns the offset in bytes from the start of the input buffer
530 /// of the first explicit kernel argument.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000531 unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const {
532 return isAmdCodeObjectV2(MF) ? 0 : 36;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000533 }
534
Tom Stellardb2869eb2016-09-09 19:28:00 +0000535 unsigned getAlignmentForImplicitArgPtr() const {
536 return isAmdHsaOS() ? 8 : 4;
537 }
538
Tom Stellard2f3f9852017-01-25 01:25:13 +0000539 unsigned getImplicitArgNumBytes(const MachineFunction &MF) const {
540 if (isMesaKernel(MF))
Tom Stellarde88bbc32016-09-23 01:33:26 +0000541 return 16;
542 if (isAmdHsaOS() && isOpenCLEnv())
543 return 32;
544 return 0;
545 }
546
Matt Arsenault869fec22017-04-17 19:48:24 +0000547 // Scratch is allocated in 256 dword per wave blocks for the entire
548 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
549 // is 4-byte aligned.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000550 unsigned getStackAlignment() const {
Matt Arsenault869fec22017-04-17 19:48:24 +0000551 return 4;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000552 }
Tom Stellard347ac792015-06-26 21:15:07 +0000553
Craig Topper5656db42014-04-29 07:57:24 +0000554 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000555 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000556 }
557
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000558 bool enableSubRegLiveness() const override {
559 return true;
560 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000561
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000562 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;}
563 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;}
564
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000565 /// \returns Number of execution units per compute unit supported by the
566 /// subtarget.
567 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000568 return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000569 }
570
571 /// \returns Maximum number of work groups per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000572 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000573 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000574 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(),
575 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000576 }
577
578 /// \returns Maximum number of waves per compute unit supported by the
579 /// subtarget without any kind of limitation.
580 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000581 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000582 }
583
584 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000585 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000586 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000587 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(),
588 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000589 }
590
591 /// \returns Minimum number of waves per execution unit supported by the
592 /// subtarget.
593 unsigned getMinWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000594 return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000595 }
596
597 /// \returns Maximum number of waves per execution unit supported by the
598 /// subtarget without any kind of limitation.
599 unsigned getMaxWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000600 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000601 }
602
603 /// \returns Maximum number of waves per execution unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000604 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000605 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000606 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(),
607 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000608 }
609
610 /// \returns Minimum flat work group size supported by the subtarget.
611 unsigned getMinFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000612 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000613 }
614
615 /// \returns Maximum flat work group size supported by the subtarget.
616 unsigned getMaxFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000617 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000618 }
619
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000620 /// \returns Number of waves per work group supported by the subtarget and
621 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000622 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000623 return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(),
624 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000625 }
626
Matt Arsenaultb7918022017-10-23 17:09:35 +0000627 /// \returns Default range flat work group size for a calling convention.
628 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
629
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000630 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
631 /// for function \p F, or minimum/maximum flat work group sizes explicitly
632 /// requested using "amdgpu-flat-work-group-size" attribute attached to
633 /// function \p F.
634 ///
635 /// \returns Subtarget's default values if explicitly requested values cannot
636 /// be converted to integer, or violate subtarget's specifications.
637 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
638
639 /// \returns Subtarget's default pair of minimum/maximum number of waves per
640 /// execution unit for function \p F, or minimum/maximum number of waves per
641 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
642 /// attached to function \p F.
643 ///
644 /// \returns Subtarget's default values if explicitly requested values cannot
645 /// be converted to integer, violate subtarget's specifications, or are not
646 /// compatible with minimum/maximum number of waves limited by flat work group
647 /// size, register usage, and/or lds usage.
648 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000649
650 /// Creates value range metadata on an workitemid.* inrinsic call or load.
651 bool makeLIDRangeMetadata(Instruction *I) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000652};
653
654class R600Subtarget final : public AMDGPUSubtarget {
655private:
656 R600InstrInfo InstrInfo;
657 R600FrameLowering FrameLowering;
658 R600TargetLowering TLInfo;
659
660public:
661 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
662 const TargetMachine &TM);
663
664 const R600InstrInfo *getInstrInfo() const override {
665 return &InstrInfo;
666 }
667
668 const R600FrameLowering *getFrameLowering() const override {
669 return &FrameLowering;
670 }
671
672 const R600TargetLowering *getTargetLowering() const override {
673 return &TLInfo;
674 }
675
676 const R600RegisterInfo *getRegisterInfo() const override {
677 return &InstrInfo.getRegisterInfo();
678 }
679
680 bool hasCFAluBug() const {
681 return CFALUBug;
682 }
683
684 bool hasVertexCache() const {
685 return HasVertexCache;
686 }
687
688 short getTexVTXClauseSize() const {
689 return TexVTXClauseSize;
690 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000691};
692
693class SISubtarget final : public AMDGPUSubtarget {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000694private:
695 SIInstrInfo InstrInfo;
696 SIFrameLowering FrameLowering;
697 SITargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000698
699 /// GlobalISel related APIs.
700 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
701 std::unique_ptr<InstructionSelector> InstSelector;
702 std::unique_ptr<LegalizerInfo> Legalizer;
703 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000704
705public:
706 SISubtarget(const Triple &TT, StringRef CPU, StringRef FS,
707 const TargetMachine &TM);
708
709 const SIInstrInfo *getInstrInfo() const override {
710 return &InstrInfo;
711 }
712
713 const SIFrameLowering *getFrameLowering() const override {
714 return &FrameLowering;
715 }
716
717 const SITargetLowering *getTargetLowering() const override {
718 return &TLInfo;
719 }
720
721 const CallLowering *getCallLowering() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000722 return CallLoweringInfo.get();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000723 }
724
Tom Stellardca166212017-01-30 21:56:46 +0000725 const InstructionSelector *getInstructionSelector() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000726 return InstSelector.get();
Tom Stellardca166212017-01-30 21:56:46 +0000727 }
728
729 const LegalizerInfo *getLegalizerInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000730 return Legalizer.get();
Tom Stellardca166212017-01-30 21:56:46 +0000731 }
732
733 const RegisterBankInfo *getRegBankInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000734 return RegBankInfo.get();
Tom Stellardca166212017-01-30 21:56:46 +0000735 }
736
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000737 const SIRegisterInfo *getRegisterInfo() const override {
738 return &InstrInfo.getRegisterInfo();
739 }
740
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000741 // XXX - Why is this here if it isn't in the default pass set?
742 bool enableEarlyIfConversion() const override {
743 return true;
744 }
745
Tom Stellard83f0bce2015-01-29 16:55:25 +0000746 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000747 unsigned NumRegionInstrs) const override;
748
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000749 bool isVGPRSpillingEnabled(const Function& F) const;
750
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000751 unsigned getMaxNumUserSGPRs() const {
752 return 16;
753 }
754
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000755 bool hasSMemRealTime() const {
756 return HasSMemRealTime;
757 }
758
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000759 bool hasMovrel() const {
760 return HasMovrel;
761 }
762
763 bool hasVGPRIndexMode() const {
764 return HasVGPRIndexMode;
765 }
766
Marek Olsake22fdb92017-03-21 17:00:32 +0000767 bool useVGPRIndexMode(bool UserEnable) const {
768 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
769 }
770
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000771 bool hasScalarCompareEq64() const {
772 return getGeneration() >= VOLCANIC_ISLANDS;
773 }
774
Matt Arsenault7b647552016-10-28 21:55:15 +0000775 bool hasScalarStores() const {
776 return HasScalarStores;
777 }
778
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000779 bool hasInv2PiInlineImm() const {
780 return HasInv2PiInlineImm;
781 }
782
Sam Kolton07dbde22017-01-20 10:01:25 +0000783 bool hasDPP() const {
784 return HasDPP;
785 }
786
Tom Stellardde008d32016-01-21 04:28:34 +0000787 bool enableSIScheduler() const {
788 return EnableSIScheduler;
789 }
790
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000791 bool debuggerSupported() const {
792 return debuggerInsertNops() && debuggerReserveRegs() &&
793 debuggerEmitPrologue();
794 }
795
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000796 bool debuggerInsertNops() const {
797 return DebuggerInsertNops;
798 }
799
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000800 bool debuggerReserveRegs() const {
801 return DebuggerReserveRegs;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000802 }
803
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000804 bool debuggerEmitPrologue() const {
805 return DebuggerEmitPrologue;
806 }
807
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000808 bool loadStoreOptEnabled() const {
809 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000810 }
811
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000812 bool hasSGPRInitBug() const {
813 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000814 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000815
Tom Stellardb133fbb2016-10-27 23:05:31 +0000816 bool has12DWordStoreHazard() const {
817 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
818 }
819
Matt Arsenaulte823d922017-02-18 18:29:53 +0000820 bool hasSMovFedHazard() const {
821 return getGeneration() >= AMDGPUSubtarget::GFX9;
822 }
823
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000824 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000825 return getGeneration() >= AMDGPUSubtarget::GFX9;
826 }
827
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000828 bool hasReadM0SendMsgHazard() const {
829 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
830 }
831
Matt Arsenault9166ce82017-07-28 15:52:08 +0000832 unsigned getKernArgSegmentSize(const MachineFunction &MF,
833 unsigned ExplictArgBytes) const;
Tom Stellarde88bbc32016-09-23 01:33:26 +0000834
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000835 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs
836 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
837
838 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs
839 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000840
Matt Arsenaulte823d922017-02-18 18:29:53 +0000841 /// \returns true if the flat_scratch register should be initialized with the
842 /// pointer to the wave's scratch memory rather than a size and offset.
843 bool flatScratchIsPointer() const {
844 return getGeneration() >= GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000845 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000846
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000847 /// \returns SGPR allocation granularity supported by the subtarget.
848 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000849 return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000850 }
851
852 /// \returns SGPR encoding granularity supported by the subtarget.
853 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000854 return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000855 }
856
857 /// \returns Total number of SGPRs supported by the subtarget.
858 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000859 return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000860 }
861
862 /// \returns Addressable number of SGPRs supported by the subtarget.
863 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000864 return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000865 }
866
867 /// \returns Minimum number of SGPRs that meets the given number of waves per
868 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000869 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
870 return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU);
871 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000872
873 /// \returns Maximum number of SGPRs that meets the given number of waves per
874 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000875 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
876 return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU,
877 Addressable);
878 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000879
880 /// \returns Reserved number of SGPRs for given function \p MF.
881 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
882
883 /// \returns Maximum number of SGPRs that meets number of waves per execution
884 /// unit requirement for function \p MF, or number of SGPRs explicitly
885 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
886 ///
887 /// \returns Value that meets number of waves per execution unit requirement
888 /// if explicitly requested value cannot be converted to integer, violates
889 /// subtarget's specifications, or does not meet number of waves per execution
890 /// unit requirement.
891 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
892
893 /// \returns VGPR allocation granularity supported by the subtarget.
894 unsigned getVGPRAllocGranule() const {
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +0000895 return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000896 }
897
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000898 /// \returns VGPR encoding granularity supported by the subtarget.
899 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000900 return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000901 }
902
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000903 /// \returns Total number of VGPRs supported by the subtarget.
904 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000905 return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000906 }
907
908 /// \returns Addressable number of VGPRs supported by the subtarget.
909 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000910 return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000911 }
912
913 /// \returns Minimum number of VGPRs that meets given number of waves per
914 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000915 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
916 return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU);
917 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000918
919 /// \returns Maximum number of VGPRs that meets given number of waves per
920 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000921 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
922 return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU);
923 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000924
925 /// \returns Reserved number of VGPRs for given function \p MF.
926 unsigned getReservedNumVGPRs(const MachineFunction &MF) const {
927 return debuggerReserveRegs() ? 4 : 0;
928 }
929
930 /// \returns Maximum number of VGPRs that meets number of waves per execution
931 /// unit requirement for function \p MF, or number of VGPRs explicitly
932 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
933 ///
934 /// \returns Value that meets number of waves per execution unit requirement
935 /// if explicitly requested value cannot be converted to integer, violates
936 /// subtarget's specifications, or does not meet number of waves per execution
937 /// unit requirement.
938 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000939
940 void getPostRAMutations(
941 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
942 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000943};
944
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000945} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000946
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000947#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H