blob: 99d0e191dd736d2d92bb5fb6cf79f1c87e6c8052 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000026#include "SIMachineFunctionInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000027#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000028#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000029#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
30#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
31#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000033#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000034#include "llvm/MC/MCInstrItineraries.h"
35#include "llvm/Support/MathExtras.h"
36#include <cassert>
37#include <cstdint>
38#include <memory>
39#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41#define GET_SUBTARGETINFO_HEADER
42#include "AMDGPUGenSubtargetInfo.inc"
43
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000049public:
50 enum Generation {
51 R600 = 0,
52 R700,
53 EVERGREEN,
54 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000055 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000056 SEA_ISLANDS,
57 VOLCANIC_ISLANDS,
Matt Arsenaulte823d922017-02-18 18:29:53 +000058 GFX9,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 };
60
Marek Olsak4d00dd22015-03-09 15:48:09 +000061 enum {
Tom Stellard347ac792015-06-26 21:15:07 +000062 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000063 ISAVersion6_0_0,
64 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +000065 ISAVersion7_0_0,
66 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +000067 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +000068 ISAVersion7_0_3,
Tom Stellard347ac792015-06-26 21:15:07 +000069 ISAVersion8_0_0,
Changpeng Fangc16be002016-01-13 20:39:25 +000070 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +000071 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +000072 ISAVersion8_0_3,
73 ISAVersion8_0_4,
74 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +000075 ISAVersion9_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000076 ISAVersion9_0_1,
77 ISAVersion9_0_2,
78 ISAVersion9_0_3
Tom Stellard347ac792015-06-26 21:15:07 +000079 };
80
Wei Ding205bfdb2017-02-10 02:15:29 +000081 enum TrapHandlerAbi {
82 TrapHandlerAbiNone = 0,
83 TrapHandlerAbiHsa = 1
84 };
85
Wei Dingf2cce022017-02-22 23:22:19 +000086 enum TrapID {
87 TrapIDHardwareReserved = 0,
88 TrapIDHSADebugTrap = 1,
89 TrapIDLLVMTrap = 2,
90 TrapIDLLVMDebugTrap = 3,
91 TrapIDDebugBreakpoint = 7,
92 TrapIDDebugReserved8 = 8,
93 TrapIDDebugReservedFE = 0xfe,
94 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +000095 };
96
97 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +000098 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +000099 };
100
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000101protected:
102 // Basic subtarget description.
103 Triple TargetTriple;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000104 Generation Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000105 unsigned IsaVersion;
106 unsigned WavefrontSize;
107 int LocalMemorySize;
108 int LDSBankCount;
109 unsigned MaxPrivateElementSize;
110
111 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000112 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000113 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000114
115 // Dynamially set bits that enable features.
116 bool FP32Denormals;
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000117 bool FP64FP16Denormals;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000118 bool FPExceptions;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000119 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000120 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000121 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000122 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000123 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000124 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000125 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000126 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000127 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000128 bool DebuggerInsertNops;
129 bool DebuggerReserveRegs;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000130 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000131
132 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000133 bool EnableHugePrivateBuffer;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000134 bool EnableVGPRSpilling;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000135 bool EnablePromoteAlloca;
Matt Arsenault41033282014-10-10 22:01:59 +0000136 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000137 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000138 bool EnableSIScheduler;
139 bool DumpCode;
140
141 // Subtarget statically properties set by tablegen
142 bool FP64;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000143 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000144 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000145 bool CIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000146 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000147 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000148 bool HasSMemRealTime;
149 bool Has16BitInsts;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000150 bool HasIntClamp;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000151 bool HasVOP3PInsts;
Matt Arsenault28f52e52017-10-25 07:00:51 +0000152 bool HasMadMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000153 bool HasMovrel;
154 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000155 bool HasScalarStores;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000156 bool HasInv2PiInlineImm;
Sam Kolton07dbde22017-01-20 10:01:25 +0000157 bool HasSDWA;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000158 bool HasSDWAOmod;
159 bool HasSDWAScalar;
160 bool HasSDWASdst;
161 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000162 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000163 bool HasDPP;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000164 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000165 bool FlatInstOffsets;
166 bool FlatGlobalInsts;
167 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000168 bool AddNoCarryInsts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000169 bool R600ALUInst;
170 bool CaymanISA;
171 bool CFALUBug;
172 bool HasVertexCache;
173 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000174 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000176 // Dummy feature to use for assembler in tablegen.
177 bool FeatureDisable;
178
Tom Stellard75aadc22012-12-11 21:25:42 +0000179 InstrItineraryData InstrItins;
Matt Arsenault56684d42016-08-11 17:31:42 +0000180 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000181 AMDGPUAS AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
183public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000184 AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
185 const TargetMachine &TM);
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000186 ~AMDGPUSubtarget() override;
187
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000188 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
189 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000191 const AMDGPUInstrInfo *getInstrInfo() const override = 0;
192 const AMDGPUFrameLowering *getFrameLowering() const override = 0;
193 const AMDGPUTargetLowering *getTargetLowering() const override = 0;
194 const AMDGPURegisterInfo *getRegisterInfo() const override = 0;
Tom Stellard000c5af2016-04-14 19:09:28 +0000195
Eric Christopherd9134482014-08-04 21:25:23 +0000196 const InstrItineraryData *getInstrItineraryData() const override {
197 return &InstrItins;
198 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000199
Matt Arsenault56684d42016-08-11 17:31:42 +0000200 // Nothing implemented, just prevent crashes on use.
201 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
202 return &TSInfo;
203 }
204
Craig Topperee7b0f32014-04-30 05:53:27 +0000205 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000206
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000207 bool isAmdHsaOS() const {
208 return TargetTriple.getOS() == Triple::AMDHSA;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000209 }
210
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000211 bool isMesa3DOS() const {
212 return TargetTriple.getOS() == Triple::Mesa3D;
213 }
214
Tom Stellarde88bbc32016-09-23 01:33:26 +0000215 bool isOpenCLEnv() const {
Yaxun Liua618acf2017-06-01 21:31:53 +0000216 return TargetTriple.getEnvironment() == Triple::OpenCL ||
217 TargetTriple.getEnvironmentName() == "amdgizcl";
Tom Stellarde88bbc32016-09-23 01:33:26 +0000218 }
219
Tim Renouf9f7ead32017-09-29 09:48:12 +0000220 bool isAmdPalOS() const {
221 return TargetTriple.getOS() == Triple::AMDPAL;
222 }
223
Matt Arsenaultd782d052014-06-27 17:57:00 +0000224 Generation getGeneration() const {
225 return Gen;
226 }
227
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000228 unsigned getWavefrontSize() const {
229 return WavefrontSize;
230 }
231
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000232 unsigned getWavefrontSizeLog2() const {
233 return Log2_32(WavefrontSize);
234 }
235
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000236 int getLocalMemorySize() const {
237 return LocalMemorySize;
238 }
239
240 int getLDSBankCount() const {
241 return LDSBankCount;
242 }
243
244 unsigned getMaxPrivateElementSize() const {
245 return MaxPrivateElementSize;
246 }
247
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000248 AMDGPUAS getAMDGPUAS() const {
249 return AS;
250 }
251
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +0000252 bool has16BitInsts() const {
253 return Has16BitInsts;
254 }
255
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000256 bool hasIntClamp() const {
257 return HasIntClamp;
258 }
259
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000260 bool hasVOP3PInsts() const {
261 return HasVOP3PInsts;
262 }
263
Jan Veselyd1c9b612017-12-04 22:57:29 +0000264 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000265 return FP64;
266 }
267
Matt Arsenaultb035a572015-01-29 19:34:25 +0000268 bool hasFastFMAF32() const {
269 return FastFMAF32;
270 }
271
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000272 bool hasHalfRate64Ops() const {
273 return HalfRate64Ops;
274 }
275
Matt Arsenault88701812016-06-09 23:42:48 +0000276 bool hasAddr64() const {
277 return (getGeneration() < VOLCANIC_ISLANDS);
278 }
279
Matt Arsenaultfae02982014-03-17 18:58:11 +0000280 bool hasBFE() const {
281 return (getGeneration() >= EVERGREEN);
282 }
283
Matt Arsenault6e439652014-06-10 19:00:20 +0000284 bool hasBFI() const {
285 return (getGeneration() >= EVERGREEN);
286 }
287
Matt Arsenaultfae02982014-03-17 18:58:11 +0000288 bool hasBFM() const {
289 return hasBFE();
290 }
291
Matt Arsenault60425062014-06-10 19:18:28 +0000292 bool hasBCNT(unsigned Size) const {
293 if (Size == 32)
294 return (getGeneration() >= EVERGREEN);
295
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000296 if (Size == 64)
297 return (getGeneration() >= SOUTHERN_ISLANDS);
298
299 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000300 }
301
Tom Stellard50122a52014-04-07 19:45:41 +0000302 bool hasMulU24() const {
303 return (getGeneration() >= EVERGREEN);
304 }
305
306 bool hasMulI24() const {
307 return (getGeneration() >= SOUTHERN_ISLANDS ||
308 hasCaymanISA());
309 }
310
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000311 bool hasFFBL() const {
312 return (getGeneration() >= EVERGREEN);
313 }
314
315 bool hasFFBH() const {
316 return (getGeneration() >= EVERGREEN);
317 }
318
Matt Arsenault10268f92017-02-27 22:40:39 +0000319 bool hasMed3_16() const {
320 return getGeneration() >= GFX9;
321 }
322
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000323 bool hasMin3Max3_16() const {
324 return getGeneration() >= GFX9;
325 }
326
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000327 bool hasMadMixInsts() const {
Matt Arsenault28f52e52017-10-25 07:00:51 +0000328 return HasMadMixInsts;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000329 }
330
Marek Olsakb953cc32017-11-09 01:52:23 +0000331 bool hasSBufferLoadStoreAtomicDwordxN() const {
332 // Only use the "x1" variants on GFX9 or don't use the buffer variants.
333 // For x2 and higher variants, if the accessed region spans 2 VM pages and
334 // the second page is unmapped, the hw hangs.
335 // TODO: There is one future GFX9 chip that doesn't have this bug.
336 return getGeneration() != GFX9;
337 }
338
Jan Vesely808fff52015-04-30 17:15:56 +0000339 bool hasCARRY() const {
340 return (getGeneration() >= EVERGREEN);
341 }
342
343 bool hasBORROW() const {
344 return (getGeneration() >= EVERGREEN);
345 }
346
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000347 bool hasCaymanISA() const {
348 return CaymanISA;
349 }
350
Wei Ding205bfdb2017-02-10 02:15:29 +0000351 TrapHandlerAbi getTrapHandlerAbi() const {
352 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
353 }
354
Matt Arsenault45b98182017-11-15 00:45:43 +0000355 bool enableHugePrivateBuffer() const {
356 return EnableHugePrivateBuffer;
357 }
358
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000359 bool isPromoteAllocaEnabled() const {
360 return EnablePromoteAlloca;
361 }
362
Matt Arsenault706f9302015-07-06 16:01:58 +0000363 bool unsafeDSOffsetFoldingEnabled() const {
364 return EnableUnsafeDSOffsetFolding;
365 }
366
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000367 bool dumpCode() const {
368 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000369 }
370
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000371 /// Return the amount of LDS that can be used that will not restrict the
372 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000373 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
374 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000375
376 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
377 /// the given LDS memory size is the only constraint.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000378 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000379
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000380 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
381 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
382 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), *MF.getFunction());
383 }
384
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000385 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000386 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000387 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000388
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000389 bool hasFP32Denormals() const {
390 return FP32Denormals;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000391 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000392
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000393 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000394 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000395 }
396
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000397 bool supportsMinMaxDenormModes() const {
398 return getGeneration() >= AMDGPUSubtarget::GFX9;
399 }
400
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000401 bool hasFPExceptions() const {
402 return FPExceptions;
Marek Olsak4d00dd22015-03-09 15:48:09 +0000403 }
404
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000405 bool enableDX10Clamp() const {
406 return DX10Clamp;
407 }
408
409 bool enableIEEEBit(const MachineFunction &MF) const {
410 return AMDGPU::isCompute(MF.getFunction()->getCallingConv());
411 }
412
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000413 bool useFlatForGlobal() const {
414 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000415 }
416
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000417 /// \returns If MUBUF instructions always perform range checking, even for
418 /// buffer resources used for private memory access.
419 bool privateMemoryResourceIsRangeChecked() const {
420 return getGeneration() < AMDGPUSubtarget::GFX9;
421 }
422
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000423 bool hasAutoWaitcntBeforeBarrier() const {
424 return AutoWaitcntBeforeBarrier;
425 }
426
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000427 bool hasCodeObjectV3() const {
428 return CodeObjectV3;
429 }
430
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000431 bool hasUnalignedBufferAccess() const {
432 return UnalignedBufferAccess;
433 }
434
Tom Stellard64a9d082016-10-14 18:10:39 +0000435 bool hasUnalignedScratchAccess() const {
436 return UnalignedScratchAccess;
437 }
438
Matt Arsenaulte823d922017-02-18 18:29:53 +0000439 bool hasApertureRegs() const {
440 return HasApertureRegs;
441 }
442
Wei Ding205bfdb2017-02-10 02:15:29 +0000443 bool isTrapHandlerEnabled() const {
444 return TrapHandler;
445 }
446
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000447 bool isXNACKEnabled() const {
448 return EnableXNACK;
449 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000450
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000451 bool hasFlatAddressSpace() const {
452 return FlatAddressSpace;
453 }
454
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000455 bool hasFlatInstOffsets() const {
456 return FlatInstOffsets;
457 }
458
459 bool hasFlatGlobalInsts() const {
460 return FlatGlobalInsts;
461 }
462
463 bool hasFlatScratchInsts() const {
464 return FlatScratchInsts;
465 }
466
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000467 bool hasD16LoadStore() const {
468 return getGeneration() >= GFX9;
469 }
470
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000471 /// Return if most LDS instructions have an m0 use that require m0 to be
472 /// iniitalized.
473 bool ldsRequiresM0Init() const {
474 return getGeneration() < GFX9;
475 }
476
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000477 bool hasAddNoCarry() const {
478 return AddNoCarryInsts;
479 }
480
Tom Stellard2f3f9852017-01-25 01:25:13 +0000481 bool isMesaKernel(const MachineFunction &MF) const {
482 return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction()->getCallingConv());
483 }
484
485 // Covers VS/PS/CS graphics shaders
486 bool isMesaGfxShader(const MachineFunction &MF) const {
487 return isMesa3DOS() && AMDGPU::isShader(MF.getFunction()->getCallingConv());
488 }
489
490 bool isAmdCodeObjectV2(const MachineFunction &MF) const {
491 return isAmdHsaOS() || isMesaKernel(MF);
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000492 }
493
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000494 bool hasMad64_32() const {
495 return getGeneration() >= SEA_ISLANDS;
496 }
497
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000498 bool hasFminFmaxLegacy() const {
499 return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
500 }
501
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +0000502 bool hasSDWA() const {
503 return HasSDWA;
504 }
505
Sam Kolton3c4933f2017-06-22 06:26:41 +0000506 bool hasSDWAOmod() const {
507 return HasSDWAOmod;
508 }
509
510 bool hasSDWAScalar() const {
511 return HasSDWAScalar;
512 }
513
514 bool hasSDWASdst() const {
515 return HasSDWASdst;
516 }
517
518 bool hasSDWAMac() const {
519 return HasSDWAMac;
520 }
521
Sam Koltona179d252017-06-27 15:02:23 +0000522 bool hasSDWAOutModsVOPC() const {
523 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000524 }
525
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000526 /// \brief Returns the offset in bytes from the start of the input buffer
527 /// of the first explicit kernel argument.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000528 unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const {
529 return isAmdCodeObjectV2(MF) ? 0 : 36;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000530 }
531
Tom Stellardb2869eb2016-09-09 19:28:00 +0000532 unsigned getAlignmentForImplicitArgPtr() const {
533 return isAmdHsaOS() ? 8 : 4;
534 }
535
Tom Stellard2f3f9852017-01-25 01:25:13 +0000536 unsigned getImplicitArgNumBytes(const MachineFunction &MF) const {
537 if (isMesaKernel(MF))
Tom Stellarde88bbc32016-09-23 01:33:26 +0000538 return 16;
539 if (isAmdHsaOS() && isOpenCLEnv())
540 return 32;
541 return 0;
542 }
543
Matt Arsenault869fec22017-04-17 19:48:24 +0000544 // Scratch is allocated in 256 dword per wave blocks for the entire
545 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
546 // is 4-byte aligned.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000547 unsigned getStackAlignment() const {
Matt Arsenault869fec22017-04-17 19:48:24 +0000548 return 4;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000549 }
Tom Stellard347ac792015-06-26 21:15:07 +0000550
Craig Topper5656db42014-04-29 07:57:24 +0000551 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000552 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000553 }
554
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000555 bool enableSubRegLiveness() const override {
556 return true;
557 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000558
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000559 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;}
560 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;}
561
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000562 /// \returns Number of execution units per compute unit supported by the
563 /// subtarget.
564 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000565 return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000566 }
567
568 /// \returns Maximum number of work groups per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000569 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000570 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000571 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(),
572 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000573 }
574
575 /// \returns Maximum number of waves per compute unit supported by the
576 /// subtarget without any kind of limitation.
577 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000578 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000579 }
580
581 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000582 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000583 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000584 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(),
585 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000586 }
587
588 /// \returns Minimum number of waves per execution unit supported by the
589 /// subtarget.
590 unsigned getMinWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000591 return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000592 }
593
594 /// \returns Maximum number of waves per execution unit supported by the
595 /// subtarget without any kind of limitation.
596 unsigned getMaxWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000597 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000598 }
599
600 /// \returns Maximum number of waves per execution unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000601 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000602 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000603 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(),
604 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000605 }
606
607 /// \returns Minimum flat work group size supported by the subtarget.
608 unsigned getMinFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000609 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000610 }
611
612 /// \returns Maximum flat work group size supported by the subtarget.
613 unsigned getMaxFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000614 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000615 }
616
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000617 /// \returns Number of waves per work group supported by the subtarget and
618 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000619 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000620 return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(),
621 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000622 }
623
Matt Arsenaultb7918022017-10-23 17:09:35 +0000624 /// \returns Default range flat work group size for a calling convention.
625 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
626
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000627 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
628 /// for function \p F, or minimum/maximum flat work group sizes explicitly
629 /// requested using "amdgpu-flat-work-group-size" attribute attached to
630 /// function \p F.
631 ///
632 /// \returns Subtarget's default values if explicitly requested values cannot
633 /// be converted to integer, or violate subtarget's specifications.
634 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
635
636 /// \returns Subtarget's default pair of minimum/maximum number of waves per
637 /// execution unit for function \p F, or minimum/maximum number of waves per
638 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
639 /// attached to function \p F.
640 ///
641 /// \returns Subtarget's default values if explicitly requested values cannot
642 /// be converted to integer, violate subtarget's specifications, or are not
643 /// compatible with minimum/maximum number of waves limited by flat work group
644 /// size, register usage, and/or lds usage.
645 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000646
647 /// Creates value range metadata on an workitemid.* inrinsic call or load.
648 bool makeLIDRangeMetadata(Instruction *I) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000649};
650
651class R600Subtarget final : public AMDGPUSubtarget {
652private:
653 R600InstrInfo InstrInfo;
654 R600FrameLowering FrameLowering;
655 R600TargetLowering TLInfo;
656
657public:
658 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
659 const TargetMachine &TM);
660
661 const R600InstrInfo *getInstrInfo() const override {
662 return &InstrInfo;
663 }
664
665 const R600FrameLowering *getFrameLowering() const override {
666 return &FrameLowering;
667 }
668
669 const R600TargetLowering *getTargetLowering() const override {
670 return &TLInfo;
671 }
672
673 const R600RegisterInfo *getRegisterInfo() const override {
674 return &InstrInfo.getRegisterInfo();
675 }
676
677 bool hasCFAluBug() const {
678 return CFALUBug;
679 }
680
681 bool hasVertexCache() const {
682 return HasVertexCache;
683 }
684
685 short getTexVTXClauseSize() const {
686 return TexVTXClauseSize;
687 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000688};
689
690class SISubtarget final : public AMDGPUSubtarget {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000691private:
692 SIInstrInfo InstrInfo;
693 SIFrameLowering FrameLowering;
694 SITargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000695
696 /// GlobalISel related APIs.
697 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
698 std::unique_ptr<InstructionSelector> InstSelector;
699 std::unique_ptr<LegalizerInfo> Legalizer;
700 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000701
702public:
703 SISubtarget(const Triple &TT, StringRef CPU, StringRef FS,
704 const TargetMachine &TM);
705
706 const SIInstrInfo *getInstrInfo() const override {
707 return &InstrInfo;
708 }
709
710 const SIFrameLowering *getFrameLowering() const override {
711 return &FrameLowering;
712 }
713
714 const SITargetLowering *getTargetLowering() const override {
715 return &TLInfo;
716 }
717
718 const CallLowering *getCallLowering() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000719 return CallLoweringInfo.get();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000720 }
721
Tom Stellardca166212017-01-30 21:56:46 +0000722 const InstructionSelector *getInstructionSelector() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000723 return InstSelector.get();
Tom Stellardca166212017-01-30 21:56:46 +0000724 }
725
726 const LegalizerInfo *getLegalizerInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000727 return Legalizer.get();
Tom Stellardca166212017-01-30 21:56:46 +0000728 }
729
730 const RegisterBankInfo *getRegBankInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000731 return RegBankInfo.get();
Tom Stellardca166212017-01-30 21:56:46 +0000732 }
733
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000734 const SIRegisterInfo *getRegisterInfo() const override {
735 return &InstrInfo.getRegisterInfo();
736 }
737
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000738 // XXX - Why is this here if it isn't in the default pass set?
739 bool enableEarlyIfConversion() const override {
740 return true;
741 }
742
Tom Stellard83f0bce2015-01-29 16:55:25 +0000743 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000744 unsigned NumRegionInstrs) const override;
745
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000746 bool isVGPRSpillingEnabled(const Function& F) const;
747
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000748 unsigned getMaxNumUserSGPRs() const {
749 return 16;
750 }
751
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000752 bool hasSMemRealTime() const {
753 return HasSMemRealTime;
754 }
755
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000756 bool hasMovrel() const {
757 return HasMovrel;
758 }
759
760 bool hasVGPRIndexMode() const {
761 return HasVGPRIndexMode;
762 }
763
Marek Olsake22fdb92017-03-21 17:00:32 +0000764 bool useVGPRIndexMode(bool UserEnable) const {
765 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
766 }
767
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000768 bool hasScalarCompareEq64() const {
769 return getGeneration() >= VOLCANIC_ISLANDS;
770 }
771
Matt Arsenault7b647552016-10-28 21:55:15 +0000772 bool hasScalarStores() const {
773 return HasScalarStores;
774 }
775
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000776 bool hasInv2PiInlineImm() const {
777 return HasInv2PiInlineImm;
778 }
779
Sam Kolton07dbde22017-01-20 10:01:25 +0000780 bool hasDPP() const {
781 return HasDPP;
782 }
783
Tom Stellardde008d32016-01-21 04:28:34 +0000784 bool enableSIScheduler() const {
785 return EnableSIScheduler;
786 }
787
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000788 bool debuggerSupported() const {
789 return debuggerInsertNops() && debuggerReserveRegs() &&
790 debuggerEmitPrologue();
791 }
792
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000793 bool debuggerInsertNops() const {
794 return DebuggerInsertNops;
795 }
796
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000797 bool debuggerReserveRegs() const {
798 return DebuggerReserveRegs;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000799 }
800
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000801 bool debuggerEmitPrologue() const {
802 return DebuggerEmitPrologue;
803 }
804
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000805 bool loadStoreOptEnabled() const {
806 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000807 }
808
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000809 bool hasSGPRInitBug() const {
810 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000811 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000812
Tom Stellardb133fbb2016-10-27 23:05:31 +0000813 bool has12DWordStoreHazard() const {
814 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
815 }
816
Matt Arsenaulte823d922017-02-18 18:29:53 +0000817 bool hasSMovFedHazard() const {
818 return getGeneration() >= AMDGPUSubtarget::GFX9;
819 }
820
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000821 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000822 return getGeneration() >= AMDGPUSubtarget::GFX9;
823 }
824
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000825 bool hasReadM0SendMsgHazard() const {
826 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
827 }
828
Matt Arsenault9166ce82017-07-28 15:52:08 +0000829 unsigned getKernArgSegmentSize(const MachineFunction &MF,
830 unsigned ExplictArgBytes) const;
Tom Stellarde88bbc32016-09-23 01:33:26 +0000831
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000832 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs
833 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
834
835 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs
836 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000837
Matt Arsenaulte823d922017-02-18 18:29:53 +0000838 /// \returns true if the flat_scratch register should be initialized with the
839 /// pointer to the wave's scratch memory rather than a size and offset.
840 bool flatScratchIsPointer() const {
841 return getGeneration() >= GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000842 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000843
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000844 /// \returns SGPR allocation granularity supported by the subtarget.
845 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000846 return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000847 }
848
849 /// \returns SGPR encoding granularity supported by the subtarget.
850 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000851 return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000852 }
853
854 /// \returns Total number of SGPRs supported by the subtarget.
855 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000856 return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000857 }
858
859 /// \returns Addressable number of SGPRs supported by the subtarget.
860 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000861 return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000862 }
863
864 /// \returns Minimum number of SGPRs that meets the given number of waves per
865 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000866 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
867 return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU);
868 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000869
870 /// \returns Maximum number of SGPRs that meets the given number of waves per
871 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000872 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
873 return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU,
874 Addressable);
875 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000876
877 /// \returns Reserved number of SGPRs for given function \p MF.
878 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
879
880 /// \returns Maximum number of SGPRs that meets number of waves per execution
881 /// unit requirement for function \p MF, or number of SGPRs explicitly
882 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
883 ///
884 /// \returns Value that meets number of waves per execution unit requirement
885 /// if explicitly requested value cannot be converted to integer, violates
886 /// subtarget's specifications, or does not meet number of waves per execution
887 /// unit requirement.
888 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
889
890 /// \returns VGPR allocation granularity supported by the subtarget.
891 unsigned getVGPRAllocGranule() const {
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +0000892 return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000893 }
894
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000895 /// \returns VGPR encoding granularity supported by the subtarget.
896 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000897 return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000898 }
899
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000900 /// \returns Total number of VGPRs supported by the subtarget.
901 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000902 return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000903 }
904
905 /// \returns Addressable number of VGPRs supported by the subtarget.
906 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000907 return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000908 }
909
910 /// \returns Minimum number of VGPRs that meets given number of waves per
911 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000912 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
913 return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU);
914 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000915
916 /// \returns Maximum number of VGPRs that meets given number of waves per
917 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000918 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
919 return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU);
920 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000921
922 /// \returns Reserved number of VGPRs for given function \p MF.
923 unsigned getReservedNumVGPRs(const MachineFunction &MF) const {
924 return debuggerReserveRegs() ? 4 : 0;
925 }
926
927 /// \returns Maximum number of VGPRs that meets number of waves per execution
928 /// unit requirement for function \p MF, or number of VGPRs explicitly
929 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
930 ///
931 /// \returns Value that meets number of waves per execution unit requirement
932 /// if explicitly requested value cannot be converted to integer, violates
933 /// subtarget's specifications, or does not meet number of waves per execution
934 /// unit requirement.
935 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000936
937 void getPostRAMutations(
938 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
939 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000940};
941
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000942} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000943
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000944#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H