blob: ee992c03cb92ac8b0c619abe029a6ac7f3de705f [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000060
Chris Lattner27f53452006-03-01 05:50:56 +000061//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000062// PowerPC specific DAG Nodes.
63//
64
Hal Finkel2e103312013-04-03 04:01:11 +000065def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
66def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
67
Hal Finkelf6d45f22013-04-01 17:52:07 +000068def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
69def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
70def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
71def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000072def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
73def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000074def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
75def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000076def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
77 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000078def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
79 [SDNPHasChain, SDNPMayLoad]>;
80def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000081 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000082
Ulrich Weigand874fc622013-03-26 10:56:22 +000083// Extract FPSCR (not modeled at the DAG level).
84def PPCmffs : SDNode<"PPCISD::MFFS",
85 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
86
87// Perform FADD in round-to-zero mode.
88def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
89
Dale Johannesen666323e2007-10-10 01:01:31 +000090
Chris Lattner261009a2005-10-25 20:55:47 +000091def PPCfsel : SDNode<"PPCISD::FSEL",
92 // Type constraint for fsel.
93 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
94 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000095
Nate Begeman69caef22005-12-13 22:55:22 +000096def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
97def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000098def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
100def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000101
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000102def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
103def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
104 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000105def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000106def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
107def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
108def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000109def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
110def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
111def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
112def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
113 [SDNPHasChain]>;
114def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000115
Chris Lattnera8713b12006-03-20 01:53:53 +0000116def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000117
Chris Lattnerfea33f72005-12-06 02:10:38 +0000118// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
119// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000120def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
121def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
122def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000123
Chris Lattnerf9797942005-12-04 19:01:59 +0000124// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000125def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000126 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000127def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000129
Chris Lattner3b587342006-06-27 18:36:44 +0000130def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000131def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
133 SDNPVariadic]>;
134def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
135 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
136 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000137def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000139def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000140 [SDNPHasChain, SDNPSideEffect,
141 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000142def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000143 [SDNPHasChain, SDNPSideEffect,
144 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000145def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000146 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000147def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
149 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000150
Chris Lattner9a249b02008-01-15 22:02:54 +0000151def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000153
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000154def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000156
Hal Finkel756810f2013-03-21 21:37:52 +0000157def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
158 SDTypeProfile<1, 1, [SDTCisInt<0>,
159 SDTCisPtrTy<1>]>,
160 [SDNPHasChain, SDNPSideEffect]>;
161def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
162 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
163 [SDNPHasChain, SDNPSideEffect]>;
164
Bill Schmidta87a7e22013-05-14 19:35:45 +0000165def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
166def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
167 [SDNPHasChain, SDNPSideEffect]>;
168
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000169def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000170def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000171
Chris Lattner9754d142006-04-18 17:59:36 +0000172def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000173 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000174
Chris Lattner94de7bc2008-01-10 05:12:37 +0000175def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
176 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000177def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
178 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000179
Hal Finkel5ab37802012-08-28 02:10:27 +0000180// Instructions to set/unset CR bit 6 for SVR4 vararg calls
181def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
182 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
183def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185
Evan Cheng32e376f2008-07-12 02:23:19 +0000186// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000187def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
188 [SDNPHasChain, SDNPMayLoad]>;
189def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
190 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000191
Bill Schmidt27917782013-02-21 17:12:27 +0000192// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000193def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
194def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
195def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
196
197
Jim Laskey48850c12006-11-16 22:43:37 +0000198// Instructions to support dynamic alloca.
199def SDTDynOp : SDTypeProfile<1, 2, []>;
200def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
201
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000202//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000203// PowerPC specific transformation functions and pattern fragments.
204//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000205
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000206def SHL32 : SDNodeXForm<imm, [{
207 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000208 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000209}]>;
210
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000211def SRL32 : SDNodeXForm<imm, [{
212 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000213 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000214}]>;
215
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000216def LO16 : SDNodeXForm<imm, [{
217 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000219}]>;
220
221def HI16 : SDNodeXForm<imm, [{
222 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000223 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000224}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000225
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000226def HA16 : SDNodeXForm<imm, [{
227 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000228 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000229 return getI32Imm((Val - (signed short)Val) >> 16);
230}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000231def MB : SDNodeXForm<imm, [{
232 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000233 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000234 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000235 return getI32Imm(mb);
236}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000237
Nate Begemand31efd12006-09-22 05:01:56 +0000238def ME : SDNodeXForm<imm, [{
239 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000240 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000241 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000242 return getI32Imm(me);
243}]>;
244def maskimm32 : PatLeaf<(imm), [{
245 // maskImm predicate - True if immediate is a run of ones.
246 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000247 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000248 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000249 else
250 return false;
251}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000252
Bill Schmidtf88571e2013-05-22 20:09:24 +0000253def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
254 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
255 // sign extended field. Used by instructions like 'addi'.
256 return (int32_t)Imm == (short)Imm;
257}]>;
258def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
259 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
260 // sign extended field. Used by instructions like 'addi'.
261 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000262}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000263def immZExt16 : PatLeaf<(imm), [{
264 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
265 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000266 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000267}], LO16>;
268
Chris Lattner7e742e42006-06-20 22:34:10 +0000269// imm16Shifted* - These match immediates where the low 16-bits are zero. There
270// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
271// identical in 32-bit mode, but in 64-bit mode, they return true if the
272// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
273// clear).
274def imm16ShiftedZExt : PatLeaf<(imm), [{
275 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
276 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000277 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000278}], HI16>;
279
280def imm16ShiftedSExt : PatLeaf<(imm), [{
281 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
282 // immediate are set. Used by instructions like 'addis'. Identical to
283 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000284 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000285 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000286 return true;
287 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000288 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000289}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000290
Hal Finkelb09680b2013-03-18 23:00:58 +0000291// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000292// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000293// offsets are hidden behind TOC entries than the values of the lower-order
294// bits cannot be checked directly. As a result, we need to also incorporate
295// an alignment check into the relevant patterns.
296
297def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
298 return cast<LoadSDNode>(N)->getAlignment() >= 4;
299}]>;
300def aligned4store : PatFrag<(ops node:$val, node:$ptr),
301 (store node:$val, node:$ptr), [{
302 return cast<StoreSDNode>(N)->getAlignment() >= 4;
303}]>;
304def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
305 return cast<LoadSDNode>(N)->getAlignment() >= 4;
306}]>;
307def aligned4pre_store : PatFrag<
308 (ops node:$val, node:$base, node:$offset),
309 (pre_store node:$val, node:$base, node:$offset), [{
310 return cast<StoreSDNode>(N)->getAlignment() >= 4;
311}]>;
312
313def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
314 return cast<LoadSDNode>(N)->getAlignment() < 4;
315}]>;
316def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
317 (store node:$val, node:$ptr), [{
318 return cast<StoreSDNode>(N)->getAlignment() < 4;
319}]>;
320def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
321 return cast<LoadSDNode>(N)->getAlignment() < 4;
322}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000323
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000324//===----------------------------------------------------------------------===//
325// PowerPC Flag Definitions.
326
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000327class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000328class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000329
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000330class RegConstraint<string C> {
331 string Constraints = C;
332}
Chris Lattner57711562006-11-15 23:24:18 +0000333class NoEncode<string E> {
334 string DisableEncoding = E;
335}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000336
337
338//===----------------------------------------------------------------------===//
339// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000340
Ulrich Weigand136ac222013-04-26 16:53:15 +0000341// In the default PowerPC assembler syntax, registers are specified simply
342// by number, so they cannot be distinguished from immediate values (without
343// looking at the opcode). This means that the default operand matching logic
344// for the asm parser does not work, and we need to specify custom matchers.
345// Since those can only be specified with RegisterOperand classes and not
346// directly on the RegisterClass, all instructions patterns used by the asm
347// parser need to use a RegisterOperand (instead of a RegisterClass) for
348// all their register operands.
349// For this purpose, we define one RegisterOperand for each RegisterClass,
350// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000351
Ulrich Weigand640192d2013-05-03 19:49:39 +0000352def PPCRegGPRCAsmOperand : AsmOperandClass {
353 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
354}
355def gprc : RegisterOperand<GPRC> {
356 let ParserMatchClass = PPCRegGPRCAsmOperand;
357}
358def PPCRegG8RCAsmOperand : AsmOperandClass {
359 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
360}
361def g8rc : RegisterOperand<G8RC> {
362 let ParserMatchClass = PPCRegG8RCAsmOperand;
363}
364def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
365 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
366}
367def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
368 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
369}
370def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
371 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
372}
373def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
374 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
375}
376def PPCRegF8RCAsmOperand : AsmOperandClass {
377 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
378}
379def f8rc : RegisterOperand<F8RC> {
380 let ParserMatchClass = PPCRegF8RCAsmOperand;
381}
382def PPCRegF4RCAsmOperand : AsmOperandClass {
383 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
384}
385def f4rc : RegisterOperand<F4RC> {
386 let ParserMatchClass = PPCRegF4RCAsmOperand;
387}
388def PPCRegVRRCAsmOperand : AsmOperandClass {
389 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
390}
391def vrrc : RegisterOperand<VRRC> {
392 let ParserMatchClass = PPCRegVRRCAsmOperand;
393}
394def PPCRegCRBITRCAsmOperand : AsmOperandClass {
395 let Name = "RegCRBITRC"; let PredicateMethod = "isRegNumber";
396}
397def crbitrc : RegisterOperand<CRBITRC> {
398 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
399}
400def PPCRegCRRCAsmOperand : AsmOperandClass {
401 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
402}
403def crrc : RegisterOperand<CRRC> {
404 let ParserMatchClass = PPCRegCRRCAsmOperand;
405}
406
407def PPCS5ImmAsmOperand : AsmOperandClass {
408 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
409 let RenderMethod = "addImmOperands";
410}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000411def s5imm : Operand<i32> {
412 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000413 let ParserMatchClass = PPCS5ImmAsmOperand;
414}
415def PPCU5ImmAsmOperand : AsmOperandClass {
416 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
417 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000418}
Chris Lattnerf006d152005-09-14 20:53:05 +0000419def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000420 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000421 let ParserMatchClass = PPCU5ImmAsmOperand;
422}
423def PPCU6ImmAsmOperand : AsmOperandClass {
424 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
425 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000426}
Chris Lattnerf006d152005-09-14 20:53:05 +0000427def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000428 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000429 let ParserMatchClass = PPCU6ImmAsmOperand;
430}
431def PPCS16ImmAsmOperand : AsmOperandClass {
432 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
433 let RenderMethod = "addImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000434}
Chris Lattnerf006d152005-09-14 20:53:05 +0000435def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000436 let PrintMethod = "printS16ImmOperand";
Ulrich Weigand99485462013-05-23 22:48:06 +0000437 let EncoderMethod = "getS16ImmEncoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000438 let ParserMatchClass = PPCS16ImmAsmOperand;
439}
440def PPCU16ImmAsmOperand : AsmOperandClass {
441 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
442 let RenderMethod = "addImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000443}
Chris Lattnerf006d152005-09-14 20:53:05 +0000444def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000445 let PrintMethod = "printU16ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000446 let ParserMatchClass = PPCU16ImmAsmOperand;
Chris Lattner8a796852004-08-15 05:20:16 +0000447}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000448def PPCDirectBrAsmOperand : AsmOperandClass {
449 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
450 let RenderMethod = "addBranchTargetOperands";
451}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000452def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000453 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000454 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000455 let ParserMatchClass = PPCDirectBrAsmOperand;
456}
457def absdirectbrtarget : Operand<OtherVT> {
458 let PrintMethod = "printAbsBranchOperand";
459 let EncoderMethod = "getAbsDirectBrEncoding";
460 let ParserMatchClass = PPCDirectBrAsmOperand;
461}
462def PPCCondBrAsmOperand : AsmOperandClass {
463 let Name = "CondBr"; let PredicateMethod = "isCondBr";
464 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000465}
466def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000467 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000468 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000469 let ParserMatchClass = PPCCondBrAsmOperand;
470}
471def abscondbrtarget : Operand<OtherVT> {
472 let PrintMethod = "printAbsBranchOperand";
473 let EncoderMethod = "getAbsCondBrEncoding";
474 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000475}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000476def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000477 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000478 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000479 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000480}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000481def abscalltarget : Operand<iPTR> {
482 let PrintMethod = "printAbsBranchOperand";
483 let EncoderMethod = "getAbsDirectBrEncoding";
484 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000485}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000486def PPCCRBitMaskOperand : AsmOperandClass {
487 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000488}
Nate Begeman8465fe82005-07-20 22:42:00 +0000489def crbitm: Operand<i8> {
490 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000491 let EncoderMethod = "get_crbitm_encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000492 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000493}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000494// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000495// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000496def PPCRegGxRCNoR0Operand : AsmOperandClass {
497 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
498}
499def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
500 let ParserMatchClass = PPCRegGxRCNoR0Operand;
501}
502// A version of ptr_rc usable with the asm parser.
503def PPCRegGxRCOperand : AsmOperandClass {
504 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
505}
506def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
507 let ParserMatchClass = PPCRegGxRCOperand;
508}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000509
Ulrich Weigand640192d2013-05-03 19:49:39 +0000510def PPCDispRIOperand : AsmOperandClass {
511 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000512 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000513}
514def dispRI : Operand<iPTR> {
515 let ParserMatchClass = PPCDispRIOperand;
516}
517def PPCDispRIXOperand : AsmOperandClass {
518 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000519 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000520}
521def dispRIX : Operand<iPTR> {
522 let ParserMatchClass = PPCDispRIXOperand;
523}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000524
Chris Lattnera5190ae2006-06-16 21:01:35 +0000525def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000526 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000527 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000528 let EncoderMethod = "getMemRIEncoding";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000529}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000530def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000531 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000532 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000533}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000534def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
535 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000536 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000537 let EncoderMethod = "getMemRIXEncoding";
Chris Lattner4a66d692006-03-22 05:30:33 +0000538}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000539
Hal Finkel756810f2013-03-21 21:37:52 +0000540// A single-register address. This is used with the SjLj
541// pseudo-instructions.
542def memr : Operand<iPTR> {
543 let MIOperandInfo = (ops ptr_rc:$ptrreg);
544}
545
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000546// PowerPC Predicate operand.
547def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000548 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000549 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000550}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000551
Chris Lattner268d3582006-01-12 02:05:36 +0000552// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000553def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
554def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
555def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000556def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000557
Hal Finkel756810f2013-03-21 21:37:52 +0000558// The address in a single register. This is used with the SjLj
559// pseudo-instructions.
560def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
561
Chris Lattner6f5840c2006-11-16 00:41:37 +0000562/// This is just the offset part of iaddr, used for preinc.
563def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000564
Evan Cheng3db275d2005-12-14 22:07:12 +0000565//===----------------------------------------------------------------------===//
566// PowerPC Instruction Predicate Definitions.
Evan Chengec271b12007-10-23 06:42:42 +0000567def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
568def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkel6fa56972011-10-17 04:03:49 +0000569def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000570
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000571//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000572// PowerPC Multiclass Definitions.
573
574multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
575 string asmbase, string asmstr, InstrItinClass itin,
576 list<dag> pattern> {
577 let BaseName = asmbase in {
578 def NAME : XForm_6<opcode, xo, OOL, IOL,
579 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
580 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000581 let Defs = [CR0] in
582 def o : XForm_6<opcode, xo, OOL, IOL,
583 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
584 []>, isDOT, RecFormRel;
585 }
586}
587
588multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
589 string asmbase, string asmstr, InstrItinClass itin,
590 list<dag> pattern> {
591 let BaseName = asmbase in {
592 let Defs = [CARRY] in
593 def NAME : XForm_6<opcode, xo, OOL, IOL,
594 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
595 pattern>, RecFormRel;
596 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000597 def o : XForm_6<opcode, xo, OOL, IOL,
598 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
599 []>, isDOT, RecFormRel;
600 }
601}
602
603multiclass XForm_10r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
604 string asmbase, string asmstr, InstrItinClass itin,
605 list<dag> pattern> {
606 let BaseName = asmbase in {
607 def NAME : XForm_10<opcode, xo, OOL, IOL,
608 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
609 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000610 let Defs = [CR0] in
611 def o : XForm_10<opcode, xo, OOL, IOL,
612 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
613 []>, isDOT, RecFormRel;
614 }
615}
616
617multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
618 string asmbase, string asmstr, InstrItinClass itin,
619 list<dag> pattern> {
620 let BaseName = asmbase in {
621 let Defs = [CARRY] in
622 def NAME : XForm_10<opcode, xo, OOL, IOL,
623 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
624 pattern>, RecFormRel;
625 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000626 def o : XForm_10<opcode, xo, OOL, IOL,
627 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
628 []>, isDOT, RecFormRel;
629 }
630}
631
632multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
633 string asmbase, string asmstr, InstrItinClass itin,
634 list<dag> pattern> {
635 let BaseName = asmbase in {
636 def NAME : XForm_11<opcode, xo, OOL, IOL,
637 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
638 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000639 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000640 def o : XForm_11<opcode, xo, OOL, IOL,
641 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
642 []>, isDOT, RecFormRel;
643 }
644}
645
646multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
647 string asmbase, string asmstr, InstrItinClass itin,
648 list<dag> pattern> {
649 let BaseName = asmbase in {
650 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
651 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
652 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000653 let Defs = [CR0] in
654 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
655 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
656 []>, isDOT, RecFormRel;
657 }
658}
659
660multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
661 string asmbase, string asmstr, InstrItinClass itin,
662 list<dag> pattern> {
663 let BaseName = asmbase in {
664 let Defs = [CARRY] in
665 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
666 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
667 pattern>, RecFormRel;
668 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000669 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
670 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
671 []>, isDOT, RecFormRel;
672 }
673}
674
675multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
676 string asmbase, string asmstr, InstrItinClass itin,
677 list<dag> pattern> {
678 let BaseName = asmbase in {
679 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
680 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
681 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000682 let Defs = [CR0] in
683 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
684 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
685 []>, isDOT, RecFormRel;
686 }
687}
688
689multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
690 string asmbase, string asmstr, InstrItinClass itin,
691 list<dag> pattern> {
692 let BaseName = asmbase in {
693 let Defs = [CARRY] in
694 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
695 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
696 pattern>, RecFormRel;
697 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000698 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
699 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
700 []>, isDOT, RecFormRel;
701 }
702}
703
704multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
705 string asmbase, string asmstr, InstrItinClass itin,
706 list<dag> pattern> {
707 let BaseName = asmbase in {
708 def NAME : MForm_2<opcode, OOL, IOL,
709 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
710 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000711 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000712 def o : MForm_2<opcode, OOL, IOL,
713 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
714 []>, isDOT, RecFormRel;
715 }
716}
717
718multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
719 string asmbase, string asmstr, InstrItinClass itin,
720 list<dag> pattern> {
721 let BaseName = asmbase in {
722 def NAME : MDForm_1<opcode, xo, OOL, IOL,
723 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
724 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000725 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000726 def o : MDForm_1<opcode, xo, OOL, IOL,
727 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
728 []>, isDOT, RecFormRel;
729 }
730}
731
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000732multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
733 string asmbase, string asmstr, InstrItinClass itin,
734 list<dag> pattern> {
735 let BaseName = asmbase in {
736 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
737 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
738 pattern>, RecFormRel;
739 let Defs = [CR0] in
740 def o : MDSForm_1<opcode, xo, OOL, IOL,
741 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
742 []>, isDOT, RecFormRel;
743 }
744}
745
Hal Finkel1b58f332013-04-12 18:17:57 +0000746multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
747 string asmbase, string asmstr, InstrItinClass itin,
748 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000749 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000750 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000751 def NAME : XSForm_1<opcode, xo, OOL, IOL,
752 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
753 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000754 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000755 def o : XSForm_1<opcode, xo, OOL, IOL,
756 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
757 []>, isDOT, RecFormRel;
758 }
759}
760
761multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
762 string asmbase, string asmstr, InstrItinClass itin,
763 list<dag> pattern> {
764 let BaseName = asmbase in {
765 def NAME : XForm_26<opcode, xo, OOL, IOL,
766 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
767 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000768 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000769 def o : XForm_26<opcode, xo, OOL, IOL,
770 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000771 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000772 }
773}
774
775multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
776 string asmbase, string asmstr, InstrItinClass itin,
777 list<dag> pattern> {
778 let BaseName = asmbase in {
779 def NAME : AForm_1<opcode, xo, OOL, IOL,
780 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
781 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000782 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000783 def o : AForm_1<opcode, xo, OOL, IOL,
784 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000785 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000786 }
787}
788
789multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
790 string asmbase, string asmstr, InstrItinClass itin,
791 list<dag> pattern> {
792 let BaseName = asmbase in {
793 def NAME : AForm_2<opcode, xo, OOL, IOL,
794 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
795 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000796 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000797 def o : AForm_2<opcode, xo, OOL, IOL,
798 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000799 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000800 }
801}
802
803multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
804 string asmbase, string asmstr, InstrItinClass itin,
805 list<dag> pattern> {
806 let BaseName = asmbase in {
807 def NAME : AForm_3<opcode, xo, OOL, IOL,
808 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
809 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000810 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000811 def o : AForm_3<opcode, xo, OOL, IOL,
812 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000813 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000814 }
815}
816
817//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000818// PowerPC Instruction Definitions.
819
Misha Brukmane05203f2004-06-21 16:55:25 +0000820// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000821
Chris Lattner51348c52006-03-12 09:13:49 +0000822let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000823let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000824def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000825 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000826def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000827 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000828}
Chris Lattner02e2c182006-03-13 21:52:10 +0000829
Ulrich Weigand136ac222013-04-26 16:53:15 +0000830def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000831 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000832}
Jim Laskey48850c12006-11-16 22:43:37 +0000833
Evan Cheng3e18e502007-09-11 19:55:27 +0000834let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000835def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000836 [(set i32:$result,
837 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000838
Dan Gohman453d64c2009-10-29 18:10:34 +0000839// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
840// instruction selection into a branch sequence.
841let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000842 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000843 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
844 // because either operand might become the first operand in an isel, and
845 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000846 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
847 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000848 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000849 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000850 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
851 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000852 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000853 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000854 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000855 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000856 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000857 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000858 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000859 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000860 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000861 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000862 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000863}
864
Bill Wendling632ea652008-03-03 22:19:16 +0000865// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
866// scavenge a register for it.
Hal Finkelabbc2522011-12-07 06:33:57 +0000867let mayStore = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000868def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000869 "#SPILL_CR", []>;
Bill Wendling632ea652008-03-03 22:19:16 +0000870
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000871// RESTORE_CR - Indicate that we're restoring the CR register (previously
872// spilled), so we'll need to scavenge a register for it.
Hal Finkelabbc2522011-12-07 06:33:57 +0000873let mayLoad = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000874def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000875 "#RESTORE_CR", []>;
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000876
Evan Chengac1591b2007-07-21 00:34:19 +0000877let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000878 let isReturn = 1, Uses = [LR, RM] in
879 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
880 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +0000881 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Owen Anderson933b5b72007-11-12 07:39:39 +0000882 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Hal Finkel500b0042013-04-10 06:42:34 +0000883
Ulrich Weigandd0585d82013-04-17 17:19:05 +0000884 let isCodeGenOnly = 1 in
Hal Finkel500b0042013-04-10 06:42:34 +0000885 def BCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000886 "b${cond:cc}ctr${cond:pm} ${cond:reg}", BrB, []>;
Hal Finkel500b0042013-04-10 06:42:34 +0000887 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000888}
889
Chris Lattner915fd0d2005-02-15 20:26:49 +0000890let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000891 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000892 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000893
Evan Chengac1591b2007-07-21 00:34:19 +0000894let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000895 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000896 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000897 "b $dst", BrB,
898 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000899 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
900 "ba $dst", BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +0000901 }
Chris Lattner40565d72004-11-22 23:07:01 +0000902
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000903 // BCC represents an arbitrary conditional branch on a predicate.
904 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +0000905 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000906 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +0000907 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000908 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +0000909 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000910 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000911 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000912
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000913 let isReturn = 1, Uses = [LR, RM] in
914 def BCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000915 "b${cond:cc}lr${cond:pm} ${cond:reg}", BrB, []>;
916 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000917
Ulrich Weigand86247b62013-06-24 16:52:04 +0000918 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
919 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel5711eca2013-04-09 22:58:37 +0000920 "bdzlr", BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000921 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel5711eca2013-04-09 22:58:37 +0000922 "bdnzlr", BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000923 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
924 "bdzlr+", BrB, []>;
925 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
926 "bdnzlr+", BrB, []>;
927 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
928 "bdzlr-", BrB, []>;
929 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
930 "bdnzlr-", BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000931 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000932
933 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +0000934 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
935 "bdz $dst">;
936 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
937 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000938 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
939 "bdza $dst">;
940 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
941 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000942 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
943 "bdz+ $dst">;
944 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
945 "bdnz+ $dst">;
946 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
947 "bdza+ $dst">;
948 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
949 "bdnza+ $dst">;
950 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
951 "bdz- $dst">;
952 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
953 "bdnz- $dst">;
954 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
955 "bdza- $dst">;
956 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
957 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000958 }
Misha Brukman767fa112004-06-28 18:23:35 +0000959}
960
Hal Finkele5680b32013-04-04 22:55:54 +0000961// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000962let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +0000963 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +0000964 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
965 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +0000966 }
967}
968
Roman Divackyef21be22012-03-06 16:41:49 +0000969let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +0000970 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000971 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000972 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
973 "bl $func", BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000974 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000975 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +0000976
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000977 let isCodeGenOnly = 1 in {
978 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000979 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000980 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000981 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000982 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000983 }
984 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000985 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
986 "bctrl", BrB, [(PPCbctrl)]>,
987 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +0000988
989 let isCodeGenOnly = 1 in
Hal Finkel500b0042013-04-10 06:42:34 +0000990 def BCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000991 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", BrB, []>;
Dale Johannesene395d782008-10-23 20:41:28 +0000992 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +0000993 let Uses = [LR, RM] in {
994 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
995 "blrl", BrB, []>;
996
997 let isCodeGenOnly = 1 in
998 def BCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000999 "b${cond:cc}lrl${cond:pm} ${cond:reg}", BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001000 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001001 let Defs = [CTR], Uses = [CTR, RM] in {
1002 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1003 "bdzl $dst">;
1004 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1005 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001006 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1007 "bdzla $dst">;
1008 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1009 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001010 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1011 "bdzl+ $dst">;
1012 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1013 "bdnzl+ $dst">;
1014 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1015 "bdzla+ $dst">;
1016 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1017 "bdnzla+ $dst">;
1018 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1019 "bdzl- $dst">;
1020 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1021 "bdnzl- $dst">;
1022 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1023 "bdzla- $dst">;
1024 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1025 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001026 }
1027 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1028 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
1029 "bdzlrl", BrB, []>;
1030 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
1031 "bdnzlrl", BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001032 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
1033 "bdzlrl+", BrB, []>;
1034 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
1035 "bdnzlrl+", BrB, []>;
1036 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
1037 "bdzlrl-", BrB, []>;
1038 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
1039 "bdnzlrl-", BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001040 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001041}
1042
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001043let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001044def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001045 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001046 "#TC_RETURNd $dst $offset",
1047 []>;
1048
1049
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001050let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001051def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001052 "#TC_RETURNa $func $offset",
1053 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1054
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001055let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001056def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001057 "#TC_RETURNr $dst $offset",
1058 []>;
1059
1060
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001061let isCodeGenOnly = 1 in {
1062
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001063let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001064 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001065def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
1066 Requires<[In32BitMode]>;
1067
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001068let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001069 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001070def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
1071 "b $dst", BrB,
1072 []>;
1073
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001074let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001075 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001076def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001077 "ba $dst", BrB,
1078 []>;
1079
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001080}
1081
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001082let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001083 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001084 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001085 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001086 Requires<[In32BitMode]>;
1087 let isTerminator = 1 in
1088 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1089 "#EH_SJLJ_LONGJMP32",
1090 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1091 Requires<[In32BitMode]>;
1092}
1093
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001094let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001095 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1096 "#EH_SjLj_Setup\t$dst", []>;
1097}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001098
Bill Schmidta87a7e22013-05-14 19:35:45 +00001099// System call.
1100let PPC970_Unit = 7 in {
1101 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
1102 "sc $lev", BrB, [(PPCsc (i32 imm:$lev))]>;
1103}
1104
Chris Lattnerc8587d42006-06-06 21:29:23 +00001105// DCB* instructions.
Evan Cheng94b5a802007-07-19 01:14:50 +00001106def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001107 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
1108 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +00001109def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001110 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
1111 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +00001112def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001113 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
1114 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +00001115def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001116 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
1117 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +00001118def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001119 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
1120 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +00001121def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001122 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
1123 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +00001124def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001125 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
1126 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +00001127def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001128 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
1129 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001130
Hal Finkel322e41a2012-04-01 20:08:17 +00001131def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
1132 (DCBT xoaddr:$dst)>;
1133
Evan Cheng32e376f2008-07-12 02:23:19 +00001134// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001135let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001136 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001137 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001138 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001139 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001140 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001141 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001142 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001143 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001144 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001145 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001146 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001147 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001148 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001149 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001150 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001151 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001152 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001153 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001154 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001155 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001156 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001157 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001158 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001159 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001160 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001161 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001162 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001163 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001164 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001165 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001166 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001167 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001168 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001169 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001170 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001171 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001172 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001173 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001174 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001175 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001176 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001177 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001178 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001179 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001180 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001181 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001182 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001183 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001184 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001185 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001186 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001187 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001188 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001189 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001190 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001191
Dale Johannesena32affb2008-08-28 17:53:09 +00001192 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001193 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001194 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001195 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001196 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001197 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001198 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001199 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001200 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001201
Dale Johannesena32affb2008-08-28 17:53:09 +00001202 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001203 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001204 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001205 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001206 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001207 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001208 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001209 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001210 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001211 }
Evan Cheng51096af2008-04-19 01:30:48 +00001212}
1213
Evan Cheng32e376f2008-07-12 02:23:19 +00001214// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001215def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Evan Cheng32e376f2008-07-12 02:23:19 +00001216 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001217 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001218
1219let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001220def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Evan Cheng32e376f2008-07-12 02:23:19 +00001221 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001222 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001223 isDOT;
1224
Dan Gohman30e3db22010-05-14 16:46:02 +00001225let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel59607e62012-04-01 04:44:16 +00001226def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001227
Chris Lattnere79a4512006-11-14 19:19:53 +00001228//===----------------------------------------------------------------------===//
1229// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001230//
Chris Lattnere79a4512006-11-14 19:19:53 +00001231
Chris Lattner13969612006-11-15 02:43:19 +00001232// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001233let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001234def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001235 "lbz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001236 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001237def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001238 "lha $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001239 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001240 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001241def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001242 "lhz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001243 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001244def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001245 "lwz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001246 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001247
Ulrich Weigand136ac222013-04-26 16:53:15 +00001248def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel679c73c2012-08-28 02:49:14 +00001249 "lfs $rD, $src", LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001250 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001251def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +00001252 "lfd $rD, $src", LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001253 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001254
Chris Lattnerce645542006-11-10 02:08:47 +00001255
Chris Lattner13969612006-11-15 02:43:19 +00001256// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001257let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001258def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001259 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001260 []>, RegConstraint<"$addr.reg = $ea_result">,
1261 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001262
Ulrich Weigand136ac222013-04-26 16:53:15 +00001263def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001264 "lhau $rD, $addr", LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001265 []>, RegConstraint<"$addr.reg = $ea_result">,
1266 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001267
Ulrich Weigand136ac222013-04-26 16:53:15 +00001268def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001269 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001270 []>, RegConstraint<"$addr.reg = $ea_result">,
1271 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001272
Ulrich Weigand136ac222013-04-26 16:53:15 +00001273def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001274 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001275 []>, RegConstraint<"$addr.reg = $ea_result">,
1276 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001277
Ulrich Weigand136ac222013-04-26 16:53:15 +00001278def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001279 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001280 []>, RegConstraint<"$addr.reg = $ea_result">,
1281 NoEncode<"$ea_result">;
1282
Ulrich Weigand136ac222013-04-26 16:53:15 +00001283def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001284 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001285 []>, RegConstraint<"$addr.reg = $ea_result">,
1286 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001287
1288
1289// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001290def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001291 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001292 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001293 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001294 NoEncode<"$ea_result">;
1295
Ulrich Weigand136ac222013-04-26 16:53:15 +00001296def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001297 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001298 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001299 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001300 NoEncode<"$ea_result">;
1301
Ulrich Weigand136ac222013-04-26 16:53:15 +00001302def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001303 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001304 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001305 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001306 NoEncode<"$ea_result">;
1307
Ulrich Weigand136ac222013-04-26 16:53:15 +00001308def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001309 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001310 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001311 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001312 NoEncode<"$ea_result">;
1313
Ulrich Weigand136ac222013-04-26 16:53:15 +00001314def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001315 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001316 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001317 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001318 NoEncode<"$ea_result">;
1319
Ulrich Weigand136ac222013-04-26 16:53:15 +00001320def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001321 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +00001322 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001323 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001324 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001325}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001326}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001327
Chris Lattner13969612006-11-15 02:43:19 +00001328// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001329//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001330let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001331def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001332 "lbzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001333 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001334def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +00001335 "lhax $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001336 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001337 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001338def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001339 "lhzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001340 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001341def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001342 "lwzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001343 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001344
1345
Ulrich Weigand136ac222013-04-26 16:53:15 +00001346def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001347 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001348 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001349def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001350 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001351 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001352
Ulrich Weigand136ac222013-04-26 16:53:15 +00001353def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel679c73c2012-08-28 02:49:14 +00001354 "lfsx $frD, $src", LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001355 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001356def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel679c73c2012-08-28 02:49:14 +00001357 "lfdx $frD, $src", LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001358 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001359
Ulrich Weigand136ac222013-04-26 16:53:15 +00001360def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkelbeb296b2013-03-31 10:12:51 +00001361 "lfiwax $frD, $src", LdStLFD,
1362 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001363def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkelf6d45f22013-04-01 17:52:07 +00001364 "lfiwzx $frD, $src", LdStLFD,
1365 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001366}
1367
1368//===----------------------------------------------------------------------===//
1369// PPC32 Store Instructions.
1370//
1371
Chris Lattner13969612006-11-15 02:43:19 +00001372// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001373let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001374def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001375 "stb $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001376 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001377def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001378 "sth $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001379 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001380def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +00001381 "stw $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001382 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001383def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel679c73c2012-08-28 02:49:14 +00001384 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001385 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001386def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel679c73c2012-08-28 02:49:14 +00001387 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001388 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001389}
1390
Chris Lattner13969612006-11-15 02:43:19 +00001391// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001392let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001393def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001394 "stbu $rS, $dst", LdStStoreUpd, []>,
1395 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001396def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001397 "sthu $rS, $dst", LdStStoreUpd, []>,
1398 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001399def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001400 "stwu $rS, $dst", LdStStoreUpd, []>,
1401 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001402def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001403 "stfsu $rS, $dst", LdStSTFDU, []>,
1404 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001405def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001406 "stfdu $rS, $dst", LdStSTFDU, []>,
1407 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001408}
1409
Ulrich Weigandd8501672013-03-19 19:52:04 +00001410// Patterns to match the pre-inc stores. We can't put the patterns on
1411// the instruction definitions directly as ISel wants the address base
1412// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001413def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1414 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1415def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1416 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1417def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1418 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1419def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1420 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1421def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1422 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001423
Chris Lattnere79a4512006-11-14 19:19:53 +00001424// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001425let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001426def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +00001427 "stbx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001428 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001429 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001430def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +00001431 "sthx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001432 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001433 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001434def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +00001435 "stwx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001436 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001437 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001438
Ulrich Weigand136ac222013-04-26 16:53:15 +00001439def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +00001440 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001441 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001442 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001443def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +00001444 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001445 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001446 PPC970_DGroup_Cracked;
1447
Ulrich Weigand136ac222013-04-26 16:53:15 +00001448def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel679c73c2012-08-28 02:49:14 +00001449 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001450 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001451
Ulrich Weigand136ac222013-04-26 16:53:15 +00001452def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel679c73c2012-08-28 02:49:14 +00001453 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001454 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001455def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel679c73c2012-08-28 02:49:14 +00001456 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001457 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001458}
1459
Ulrich Weigandd8501672013-03-19 19:52:04 +00001460// Indexed (r+r) Stores with Update (preinc).
1461let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001462def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001463 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001464 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001465 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001466def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001467 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001468 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001469 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001470def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001471 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001472 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001473 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001474def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001475 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001476 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001477 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001478def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Ulrich Weigandd8501672013-03-19 19:52:04 +00001479 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001480 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001481 PPC970_DGroup_Cracked;
1482}
1483
1484// Patterns to match the pre-inc stores. We can't put the patterns on
1485// the instruction definitions directly as ISel wants the address base
1486// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001487def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1488 (STBUX $rS, $ptrreg, $ptroff)>;
1489def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1490 (STHUX $rS, $ptrreg, $ptroff)>;
1491def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1492 (STWUX $rS, $ptrreg, $ptroff)>;
1493def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1494 (STFSUX $rS, $ptrreg, $ptroff)>;
1495def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1496 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001497
Dale Johannesened86f682008-08-22 17:20:54 +00001498def SYNC : XForm_24_sync<31, 598, (outs), (ins),
1499 "sync", LdStSync,
1500 [(int_ppc_sync)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001501
1502//===----------------------------------------------------------------------===//
1503// PPC32 Arithmetic Instructions.
1504//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001505
Chris Lattner51348c52006-03-12 09:13:49 +00001506let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001507def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001508 "addi $rD, $rA, $imm", IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001509 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001510let BaseName = "addic" in {
1511let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001512def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +00001513 "addic $rD, $rA, $imm", IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001514 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001515 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001516let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001517def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +00001518 "addic. $rD, $rA, $imm", IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001519 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001520}
Ulrich Weigand99485462013-05-23 22:48:06 +00001521def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001522 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001523 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001524let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001525def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +00001526 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001527 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001528 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001529def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +00001530 "mulli $rD, $rA, $imm", IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001531 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001532let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001533def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +00001534 "subfic $rD, $rA, $imm", IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001535 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001536
Hal Finkel686f2ee2012-08-28 02:10:33 +00001537let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001538 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001539 "li $rD, $imm", IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001540 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand99485462013-05-23 22:48:06 +00001541 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001542 "lis $rD, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001543 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001544}
Chris Lattner51348c52006-03-12 09:13:49 +00001545}
Chris Lattnere79a4512006-11-14 19:19:53 +00001546
Chris Lattner51348c52006-03-12 09:13:49 +00001547let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001548let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001549def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +00001550 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001551 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001552 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001553def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +00001554 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001555 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001556 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001557}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001558def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001559 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001560 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001561def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001562 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001563 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001564def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001565 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001566 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001567def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +00001568 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001569 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel8c33dde2012-06-12 19:01:24 +00001570def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001571 []>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001572let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001573 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel95e6ea62013-04-15 02:37:46 +00001574 "cmpwi $crD, $rA, $imm", IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001575 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel95e6ea62013-04-15 02:37:46 +00001576 "cmplwi $dst, $src1, $src2", IntCompare>;
1577}
Chris Lattner51348c52006-03-12 09:13:49 +00001578}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001579
Hal Finkel654d43b2013-04-12 02:18:09 +00001580let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001581defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001582 "nand", "$rA, $rS, $rB", IntSimple,
1583 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001584defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001585 "and", "$rA, $rS, $rB", IntSimple,
1586 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001587defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001588 "andc", "$rA, $rS, $rB", IntSimple,
1589 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001590defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001591 "or", "$rA, $rS, $rB", IntSimple,
1592 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001593defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001594 "nor", "$rA, $rS, $rB", IntSimple,
1595 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001596defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001597 "orc", "$rA, $rS, $rB", IntSimple,
1598 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001599defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001600 "eqv", "$rA, $rS, $rB", IntSimple,
1601 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001602defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001603 "xor", "$rA, $rS, $rB", IntSimple,
1604 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001605defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001606 "slw", "$rA, $rS, $rB", IntGeneral,
1607 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001608defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001609 "srw", "$rA, $rS, $rB", IntGeneral,
1610 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001611defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel1b58f332013-04-12 18:17:57 +00001612 "sraw", "$rA, $rS, $rB", IntShift,
1613 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001614}
Chris Lattnere79a4512006-11-14 19:19:53 +00001615
Chris Lattner51348c52006-03-12 09:13:49 +00001616let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001617let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001618defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel1b58f332013-04-12 18:17:57 +00001619 "srawi", "$rA, $rS, $SH", IntShift,
1620 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001621defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel654d43b2013-04-12 02:18:09 +00001622 "cntlzw", "$rA, $rS", IntGeneral,
1623 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001624defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel654d43b2013-04-12 02:18:09 +00001625 "extsb", "$rA, $rS", IntSimple,
1626 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001627defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel654d43b2013-04-12 02:18:09 +00001628 "extsh", "$rA, $rS", IntSimple,
1629 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1630}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001631let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001632 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel95e6ea62013-04-15 02:37:46 +00001633 "cmpw $crD, $rA, $rB", IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001634 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel95e6ea62013-04-15 02:37:46 +00001635 "cmplw $crD, $rA, $rB", IntCompare>;
1636}
Chris Lattner51348c52006-03-12 09:13:49 +00001637}
1638let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001639//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001640// "fcmpo $crD, $fA, $fB", FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001641let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001642 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel95e6ea62013-04-15 02:37:46 +00001643 "fcmpu $crD, $fA, $fB", FPCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001644 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel95e6ea62013-04-15 02:37:46 +00001645 "fcmpu $crD, $fA, $fB", FPCompare>;
1646}
Chris Lattnere79a4512006-11-14 19:19:53 +00001647
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001648let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001649 let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001650 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001651 "fctiwz", "$frD, $frB", FPGeneral,
1652 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001653
Ulrich Weigand136ac222013-04-26 16:53:15 +00001654 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001655 "frsp", "$frD, $frB", FPGeneral,
1656 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001657
1658 // The frin -> nearbyint mapping is valid only in fast-math mode.
Hal Finkel654d43b2013-04-12 02:18:09 +00001659 let Interpretation64Bit = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001660 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001661 "frin", "$frD, $frB", FPGeneral,
1662 [(set f64:$frD, (fnearbyint f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001663 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001664 "frin", "$frD, $frB", FPGeneral,
1665 [(set f32:$frD, (fnearbyint f32:$frB))]>;
1666 }
Hal Finkelc20a08d2013-03-29 08:57:48 +00001667
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001668 // These pseudos expand to rint but also set FE_INEXACT when the result does
1669 // not equal the argument.
1670 let usesCustomInserter = 1, Defs = [RM] in { // FIXME: Model FPSCR!
Ulrich Weigand136ac222013-04-26 16:53:15 +00001671 def FRINDrint : Pseudo<(outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001672 "#FRINDrint", [(set f64:$frD, (frint f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001673 def FRINSrint : Pseudo<(outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001674 "#FRINSrint", [(set f32:$frD, (frint f32:$frB))]>;
1675 }
1676
Hal Finkel654d43b2013-04-12 02:18:09 +00001677 let neverHasSideEffects = 1 in {
1678 let Interpretation64Bit = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001679 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001680 "frip", "$frD, $frB", FPGeneral,
1681 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001682 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001683 "frip", "$frD, $frB", FPGeneral,
1684 [(set f32:$frD, (fceil f32:$frB))]>;
1685 let Interpretation64Bit = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001686 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001687 "friz", "$frD, $frB", FPGeneral,
1688 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001689 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001690 "friz", "$frD, $frB", FPGeneral,
1691 [(set f32:$frD, (ftrunc f32:$frB))]>;
1692 let Interpretation64Bit = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001693 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001694 "frim", "$frD, $frB", FPGeneral,
1695 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001696 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001697 "frim", "$frD, $frB", FPGeneral,
1698 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001699
Ulrich Weigand136ac222013-04-26 16:53:15 +00001700 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001701 "fsqrt", "$frD, $frB", FPSqrt,
1702 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001703 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001704 "fsqrts", "$frD, $frB", FPSqrt,
1705 [(set f32:$frD, (fsqrt f32:$frB))]>;
1706 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001707 }
Chris Lattner51348c52006-03-12 09:13:49 +00001708}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001709
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001710/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001711/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001712/// that they will fill slots (which could cause the load of a LSU reject to
1713/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001714let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001715defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001716 "fmr", "$frD, $frB", FPGeneral,
1717 []>, // (set f32:$frD, f32:$frB)
1718 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001719
Hal Finkel654d43b2013-04-12 02:18:09 +00001720let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001721// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001722defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001723 "fabs", "$frD, $frB", FPGeneral,
1724 [(set f32:$frD, (fabs f32:$frB))]>;
1725let Interpretation64Bit = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001726defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001727 "fabs", "$frD, $frB", FPGeneral,
1728 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001729defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001730 "fnabs", "$frD, $frB", FPGeneral,
1731 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
1732let Interpretation64Bit = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001733defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001734 "fnabs", "$frD, $frB", FPGeneral,
1735 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001736defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001737 "fneg", "$frD, $frB", FPGeneral,
1738 [(set f32:$frD, (fneg f32:$frB))]>;
1739let Interpretation64Bit = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001740defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001741 "fneg", "$frD, $frB", FPGeneral,
1742 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001743
1744// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001745defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001746 "fre", "$frD, $frB", FPGeneral,
1747 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001748defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001749 "fres", "$frD, $frB", FPGeneral,
1750 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001751defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001752 "frsqrte", "$frD, $frB", FPGeneral,
1753 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001754defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001755 "frsqrtes", "$frD, $frB", FPGeneral,
1756 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001757}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001758
Nate Begeman143cf942004-08-30 02:28:06 +00001759// XL-Form instructions. condition register logical ops.
1760//
Hal Finkel933e8f02013-04-07 05:16:57 +00001761let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001762def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +00001763 "mcrf $BF, $BFA", BrMCR>,
1764 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001765
Ulrich Weigand136ac222013-04-26 16:53:15 +00001766def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
1767 (ins crbitrc:$CRA, crbitrc:$CRB),
Chris Lattner43df5b32007-02-25 05:34:32 +00001768 "creqv $CRD, $CRA, $CRB", BrCR,
1769 []>;
1770
Ulrich Weigand136ac222013-04-26 16:53:15 +00001771def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
1772 (ins crbitrc:$CRA, crbitrc:$CRB),
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00001773 "cror $CRD, $CRA, $CRB", BrCR,
1774 []>;
1775
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001776let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001777def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Chris Lattner43df5b32007-02-25 05:34:32 +00001778 "creqv $dst, $dst, $dst", BrCR,
1779 []>;
1780
Ulrich Weigand136ac222013-04-26 16:53:15 +00001781def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Roman Divacky71038e72011-08-30 17:04:16 +00001782 "crxor $dst, $dst, $dst", BrCR,
1783 []>;
1784
Hal Finkel5ab37802012-08-28 02:10:27 +00001785let Defs = [CR1EQ], CRD = 6 in {
1786def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1787 "creqv 6, 6, 6", BrCR,
1788 [(PPCcr6set)]>;
1789
1790def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1791 "crxor 6, 6, 6", BrCR,
1792 [(PPCcr6unset)]>;
1793}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001794}
Hal Finkel5ab37802012-08-28 02:10:27 +00001795
Chris Lattner51348c52006-03-12 09:13:49 +00001796// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00001797//
Dale Johannesene395d782008-10-23 20:41:28 +00001798let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001799def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Evan Cheng94b5a802007-07-19 01:14:50 +00001800 "mfctr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001801 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001802}
Ulrich Weigandc8868102013-03-25 19:05:30 +00001803let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001804def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Evan Cheng94b5a802007-07-19 01:14:50 +00001805 "mtctr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00001806 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001807}
Hal Finkel25c19922013-05-15 21:37:41 +00001808let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
1809let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00001810def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
1811 "mtctr $rS", SprMTSPR>,
1812 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00001813}
Chris Lattner02e2c182006-03-13 21:52:10 +00001814
Dale Johannesene395d782008-10-23 20:41:28 +00001815let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001816def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Evan Cheng94b5a802007-07-19 01:14:50 +00001817 "mtlr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00001818 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001819}
1820let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001821def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Evan Cheng94b5a802007-07-19 01:14:50 +00001822 "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001823 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001824}
Chris Lattner02e2c182006-03-13 21:52:10 +00001825
1826// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1827// a GPR on the PPC970. As such, copies in and out have the same performance
1828// characteristics as an OR instruction.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001829def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +00001830 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +00001831 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001832def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Chris Lattner02e2c182006-03-13 21:52:10 +00001833 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +00001834 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +00001835
Hal Finkela1431df2013-03-21 19:03:21 +00001836let isCodeGenOnly = 1 in {
1837 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00001838 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkela1431df2013-03-21 19:03:21 +00001839 "mtspr 256, $rS", IntGeneral>,
1840 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001841 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00001842 (ins VRSAVERC:$reg),
1843 "mfspr $rT, 256", IntGeneral>,
1844 PPC970_DGroup_First, PPC970_Unit_FXU;
1845}
1846
1847// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1848// so we'll need to scavenge a register for it.
1849let mayStore = 1 in
1850def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1851 "#SPILL_VRSAVE", []>;
1852
1853// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1854// spilled), so we'll need to scavenge a register for it.
1855let mayLoad = 1 in
1856def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1857 "#RESTORE_VRSAVE", []>;
1858
Hal Finkelb47a69a2013-04-07 14:33:13 +00001859let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001860def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins gprc:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +00001861 "mtcrf $FXM, $rS", BrMCRX>,
1862 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00001863
1864// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1865// declaring that here gives the local register allocator problems with this:
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001866// vreg = MCRF CR0
1867// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesend7d66382010-05-20 17:48:26 +00001868// while not declaring it breaks DeadMachineInstructionElimination.
1869// As it turns out, in all cases where we currently use this,
1870// we're only interested in one subregister of it. Represent this in the
1871// instruction to keep the register allocator from becoming confused.
Chris Lattner2f9f63a2010-11-14 22:03:15 +00001872//
1873// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001874let isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001875def MFCRpseud: XFXForm_3<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001876 "#MFCRpseud", SprMFCR>,
Chris Lattner6961fc72006-03-26 10:06:40 +00001877 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2f9f63a2010-11-14 22:03:15 +00001878
Ulrich Weigand136ac222013-04-26 16:53:15 +00001879def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel2c090582012-06-11 15:43:15 +00001880 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001881 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00001882} // neverHasSideEffects = 1
1883
Hal Finkel2f293912013-04-13 23:06:15 +00001884let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001885def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkelb47a69a2013-04-07 14:33:13 +00001886 "mfcr $rT", SprMFCR>,
1887 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001888
Ulrich Weigand874fc622013-03-26 10:56:22 +00001889// Pseudo instruction to perform FADD in round-to-zero mode.
1890let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001891 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00001892 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1893}
Dale Johannesen666323e2007-10-10 01:01:31 +00001894
Ulrich Weigand874fc622013-03-26 10:56:22 +00001895// The above pseudo gets expanded to make use of the following instructions
1896// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001897let Uses = [RM], Defs = [RM] in {
1898 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Ulrich Weigand874fc622013-03-26 10:56:22 +00001899 "mtfsb0 $FM", IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001900 PPC970_DGroup_Single, PPC970_Unit_FPU;
1901 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Ulrich Weigand874fc622013-03-26 10:56:22 +00001902 "mtfsb1 $FM", IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001903 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001904 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Ulrich Weigand874fc622013-03-26 10:56:22 +00001905 "mtfsf $FM, $rT", IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001906 PPC970_DGroup_Single, PPC970_Unit_FPU;
1907}
1908let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001909 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001910 "mffs $rT", IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001911 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001912 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001913}
1914
Dale Johannesen666323e2007-10-10 01:01:31 +00001915
Hal Finkel654d43b2013-04-12 02:18:09 +00001916let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00001917// XO-Form instructions. Arithmetic instructions that can set overflow bit
1918//
Ulrich Weigand136ac222013-04-26 16:53:15 +00001919defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001920 "add", "$rT, $rA, $rB", IntSimple,
1921 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001922defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel1b58f332013-04-12 18:17:57 +00001923 "addc", "$rT, $rA, $rB", IntGeneral,
1924 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
1925 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001926defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001927 "divw", "$rT, $rA, $rB", IntDivW,
1928 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
1929 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001930defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001931 "divwu", "$rT, $rA, $rB", IntDivW,
1932 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
1933 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001934defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001935 "mulhw", "$rT, $rA, $rB", IntMulHW,
1936 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001937defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001938 "mulhwu", "$rT, $rA, $rB", IntMulHWU,
1939 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001940defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001941 "mullw", "$rT, $rA, $rB", IntMulHW,
1942 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001943defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001944 "subf", "$rT, $rA, $rB", IntGeneral,
1945 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001946defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel1b58f332013-04-12 18:17:57 +00001947 "subfc", "$rT, $rA, $rB", IntGeneral,
1948 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
1949 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001950defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel654d43b2013-04-12 02:18:09 +00001951 "neg", "$rT, $rA", IntSimple,
1952 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001953let Uses = [CARRY] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001954defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel1b58f332013-04-12 18:17:57 +00001955 "adde", "$rT, $rA, $rB", IntGeneral,
1956 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001957defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel1b58f332013-04-12 18:17:57 +00001958 "addme", "$rT, $rA", IntGeneral,
1959 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001960defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel1b58f332013-04-12 18:17:57 +00001961 "addze", "$rT, $rA", IntGeneral,
1962 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001963defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel1b58f332013-04-12 18:17:57 +00001964 "subfe", "$rT, $rA, $rB", IntGeneral,
1965 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001966defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel1b58f332013-04-12 18:17:57 +00001967 "subfme", "$rT, $rA", IntGeneral,
1968 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001969defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel1b58f332013-04-12 18:17:57 +00001970 "subfze", "$rT, $rA", IntGeneral,
1971 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001972}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001973}
Nate Begeman143cf942004-08-30 02:28:06 +00001974
1975// A-Form instructions. Most of the instructions executed in the FPU are of
1976// this type.
1977//
Hal Finkel654d43b2013-04-12 02:18:09 +00001978let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001979let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001980 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00001981 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001982 "fmadd", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001983 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00001984 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00001985 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001986 "fmadds", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001987 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00001988 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00001989 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001990 "fmsub", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001991 [(set f64:$FRT,
1992 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00001993 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00001994 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00001995 "fmsubs", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001996 [(set f32:$FRT,
1997 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00001998 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00001999 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002000 "fnmadd", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002001 [(set f64:$FRT,
2002 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002003 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002004 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002005 "fnmadds", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002006 [(set f32:$FRT,
2007 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002008 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002009 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002010 "fnmsub", "$FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002011 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2012 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002013 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002014 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002015 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002016 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2017 (fneg f32:$FRB))))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002018}
Chris Lattner3734d202005-10-02 07:07:49 +00002019// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2020// having 4 of these, force the comparison to always be an 8-byte double (code
2021// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002022// and 4/8 byte forms for the result and operand type..
Hal Finkel654d43b2013-04-12 02:18:09 +00002023let Interpretation64Bit = 1 in
2024defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002025 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002026 "fsel", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
2027 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2028defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002029 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002030 "fsel", "$FRT, $FRA, $FRC, $FRB", FPGeneral,
2031 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002032let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002033 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002034 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002035 "fadd", "$FRT, $FRA, $FRB", FPAddSub,
2036 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2037 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002038 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002039 "fadds", "$FRT, $FRA, $FRB", FPGeneral,
2040 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
2041 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002042 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002043 "fdiv", "$FRT, $FRA, $FRB", FPDivD,
2044 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2045 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002046 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002047 "fdivs", "$FRT, $FRA, $FRB", FPDivS,
2048 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
2049 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002050 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel654d43b2013-04-12 02:18:09 +00002051 "fmul", "$FRT, $FRA, $FRC", FPFused,
2052 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2053 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002054 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel654d43b2013-04-12 02:18:09 +00002055 "fmuls", "$FRT, $FRA, $FRC", FPGeneral,
2056 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
2057 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002058 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002059 "fsub", "$FRT, $FRA, $FRB", FPAddSub,
2060 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2061 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002062 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel654d43b2013-04-12 02:18:09 +00002063 "fsubs", "$FRT, $FRA, $FRB", FPGeneral,
2064 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002065 }
Chris Lattner51348c52006-03-12 09:13:49 +00002066}
Nate Begeman143cf942004-08-30 02:28:06 +00002067
Hal Finkel7795e472013-04-07 15:06:53 +00002068let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002069let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002070 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002071 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002072 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel460e94d2012-06-22 23:10:08 +00002073 "isel $rT, $rA, $rB, $cond", IntGeneral,
2074 []>;
2075}
2076
2077let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002078// M-Form instructions. rotate and mask instructions.
2079//
Chris Lattner57711562006-11-15 23:24:18 +00002080let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002081// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002082defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2083 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel654d43b2013-04-12 02:18:09 +00002084 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME", IntRotate,
2085 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
2086 NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002087}
Hal Finkel654d43b2013-04-12 02:18:09 +00002088let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002089def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002090 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00002091 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002092 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002093let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002094def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002095 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel654d43b2013-04-12 02:18:09 +00002096 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
2097 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2098}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002099defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2100 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel654d43b2013-04-12 02:18:09 +00002101 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IntGeneral,
2102 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002103}
Hal Finkel7795e472013-04-07 15:06:53 +00002104} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002105
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002106//===----------------------------------------------------------------------===//
2107// PowerPC Instruction Patterns
2108//
2109
Chris Lattner4435b142005-09-26 22:20:16 +00002110// Arbitrary immediate support. Implement in terms of LIS/ORI.
2111def : Pat<(i32 imm:$imm),
2112 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002113
2114// Implement the 'not' operation with the NOR instruction.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002115def NOT : Pat<(not i32:$in),
2116 (NOR $in, $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002117
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002118// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002119def : Pat<(add i32:$in, imm:$imm),
2120 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002121// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002122def : Pat<(or i32:$in, imm:$imm),
2123 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002124// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002125def : Pat<(xor i32:$in, imm:$imm),
2126 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002127// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002128def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002129 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002130
Chris Lattnerb4299832006-06-16 20:22:01 +00002131// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002132def : Pat<(shl i32:$in, (i32 imm:$imm)),
2133 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2134def : Pat<(srl i32:$in, (i32 imm:$imm)),
2135 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002136
Nate Begeman1b8121b2006-01-11 21:21:00 +00002137// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002138def : Pat<(rotl i32:$in, i32:$sh),
2139 (RLWNM $in, $sh, 0, 31)>;
2140def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2141 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002142
Nate Begemand31efd12006-09-22 05:01:56 +00002143// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002144def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2145 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002146
Chris Lattnereb755fc2006-05-17 19:00:46 +00002147// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002148def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2149 (BL tglobaladdr:$dst)>;
2150def : Pat<(PPCcall (i32 texternalsym:$dst)),
2151 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002152
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002153
2154def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2155 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2156
2157def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2158 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2159
2160def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2161 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2162
2163
2164
Chris Lattner595088a2005-11-17 07:30:41 +00002165// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002166def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2167def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2168def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2169def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002170def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2171def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002172def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2173def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002174def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2175 (ADDIS $in, tglobaltlsaddr:$g)>;
2176def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002177 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002178def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2179 (ADDIS $in, tglobaladdr:$g)>;
2180def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2181 (ADDIS $in, tconstpool:$g)>;
2182def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2183 (ADDIS $in, tjumptable:$g)>;
2184def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2185 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002186
Chris Lattnerfea33f72005-12-06 02:10:38 +00002187// Standard shifts. These are represented separately from the real shifts above
2188// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2189// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002190def : Pat<(sra i32:$rS, i32:$rB),
2191 (SRAW $rS, $rB)>;
2192def : Pat<(srl i32:$rS, i32:$rB),
2193 (SRW $rS, $rB)>;
2194def : Pat<(shl i32:$rS, i32:$rB),
2195 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002196
Evan Chenge71fe34d2006-10-09 20:57:25 +00002197def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002198 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002199def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002200 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002201def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002202 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002203def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002204 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002205def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002206 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002207def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002208 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002209def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002210 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002211def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002212 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002213def : Pat<(f64 (extloadf32 iaddr:$src)),
2214 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2215def : Pat<(f64 (extloadf32 xaddr:$src)),
2216 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2217
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002218def : Pat<(f64 (fextend f32:$src)),
2219 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002220
Eli Friedman26a48482011-07-27 22:21:52 +00002221def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
2222
Hal Finkel2e103312013-04-03 04:01:11 +00002223// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2224def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2225 (FNMSUB $A, $C, $B)>;
2226def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2227 (FNMSUB $A, $C, $B)>;
2228def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2229 (FNMSUBS $A, $C, $B)>;
2230def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2231 (FNMSUBS $A, $C, $B)>;
2232
Chris Lattner2a85fa12006-03-25 07:51:43 +00002233include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002234include "PPCInstr64Bit.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002235
Ulrich Weigand300b6872013-05-03 19:51:09 +00002236
2237//===----------------------------------------------------------------------===//
2238// PowerPC Instructions used for assembler/disassembler only
2239//
2240
2241def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
2242 "isync", SprISYNC, []>;
2243
2244def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
2245 "icbi $src", LdStICBI, []>;
2246
Ulrich Weigandd8394902013-05-03 19:50:27 +00002247//===----------------------------------------------------------------------===//
2248// PowerPC Assembler Instruction Aliases
2249//
2250
2251// Pseudo-instructions for alternate assembly syntax (never used by codegen).
2252// These are aliases that require C++ handling to convert to the target
2253// instruction, while InstAliases can be handled directly by tblgen.
2254class PPCAsmPseudo<string asm, dag iops>
2255 : Instruction {
2256 let Namespace = "PPC";
2257 bit PPC64 = 0; // Default value, override with isPPC64
2258
2259 let OutOperandList = (outs);
2260 let InOperandList = iops;
2261 let Pattern = [];
2262 let AsmString = asm;
2263 let isAsmParserOnly = 1;
2264 let isPseudo = 1;
2265}
2266
Ulrich Weigand4c440322013-06-10 17:19:43 +00002267def : InstAlias<"sc", (SC 0)>;
2268
Ulrich Weigand6ca71572013-06-24 18:08:03 +00002269def : InstAlias<"xnop", (XORI R0, R0, 0)>;
2270
Ulrich Weigandd8394902013-05-03 19:50:27 +00002271def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00002272def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
2273
2274def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
2275def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
2276
2277def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002278
2279def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
2280 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
2281def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
2282 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
2283def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
2284 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
2285def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
2286 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
2287
Ulrich Weigand824b7d82013-06-24 11:55:21 +00002288// These generic branch instruction forms are used for the assembler parser only.
2289// Defs and Uses are conservative, since we don't know the BO value.
2290let PPC970_Unit = 7 in {
2291 let Defs = [CTR], Uses = [CTR, RM] in {
2292 def gBC : BForm_3<16, 0, 0, (outs),
2293 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
2294 "bc $bo, $bi, $dst">;
2295 def gBCA : BForm_3<16, 1, 0, (outs),
2296 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
2297 "bca $bo, $bi, $dst">;
2298 }
2299 let Defs = [LR, CTR], Uses = [CTR, RM] in {
2300 def gBCL : BForm_3<16, 0, 1, (outs),
2301 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
2302 "bcl $bo, $bi, $dst">;
2303 def gBCLA : BForm_3<16, 1, 1, (outs),
2304 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
2305 "bcla $bo, $bi, $dst">;
2306 }
2307 let Defs = [CTR], Uses = [CTR, LR, RM] in
2308 def gBCLR : XLForm_2<19, 16, 0, (outs),
2309 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
2310 "bclr $bo, $bi, $bh", BrB, []>;
2311 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
2312 def gBCLRL : XLForm_2<19, 16, 1, (outs),
2313 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
2314 "bclrl $bo, $bi, $bh", BrB, []>;
2315 let Defs = [CTR], Uses = [CTR, LR, RM] in
2316 def gBCCTR : XLForm_2<19, 528, 0, (outs),
2317 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
2318 "bcctr $bo, $bi, $bh", BrB, []>;
2319 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
2320 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
2321 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
2322 "bcctrl $bo, $bi, $bh", BrB, []>;
2323}
2324def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
2325def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
2326def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
2327def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
2328
Ulrich Weigand86247b62013-06-24 16:52:04 +00002329multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
2330 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
2331 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
2332 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
2333 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
2334 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
2335 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00002336}
Ulrich Weigand86247b62013-06-24 16:52:04 +00002337multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
2338 : BranchSimpleMnemonic1<name, pm, bo> {
2339 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
2340 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00002341}
Ulrich Weigand86247b62013-06-24 16:52:04 +00002342defm : BranchSimpleMnemonic2<"t", "", 12>;
2343defm : BranchSimpleMnemonic2<"f", "", 4>;
2344defm : BranchSimpleMnemonic2<"t", "-", 14>;
2345defm : BranchSimpleMnemonic2<"f", "-", 6>;
2346defm : BranchSimpleMnemonic2<"t", "+", 15>;
2347defm : BranchSimpleMnemonic2<"f", "+", 7>;
2348defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
2349defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
2350defm : BranchSimpleMnemonic1<"dzt", "", 10>;
2351defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00002352
Ulrich Weigand86247b62013-06-24 16:52:04 +00002353multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
2354 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00002355 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002356 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002357 (BCC bibo, CR0, condbrtarget:$dst)>;
2358
Ulrich Weigand86247b62013-06-24 16:52:04 +00002359 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002360 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002361 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002362 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
2363
Ulrich Weigand86247b62013-06-24 16:52:04 +00002364 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Ulrich Weigand39740622013-06-10 17:18:29 +00002365 (BCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002366 def : InstAlias<"b"#name#"lr"#pm,
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002367 (BCLR bibo, CR0)>;
2368
Ulrich Weigand86247b62013-06-24 16:52:04 +00002369 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Ulrich Weigand39740622013-06-10 17:18:29 +00002370 (BCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002371 def : InstAlias<"b"#name#"ctr"#pm,
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002372 (BCCTR bibo, CR0)>;
2373
Ulrich Weigand86247b62013-06-24 16:52:04 +00002374 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00002375 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002376 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00002377 (BCCL bibo, CR0, condbrtarget:$dst)>;
2378
Ulrich Weigand86247b62013-06-24 16:52:04 +00002379 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002380 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002381 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002382 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
2383
Ulrich Weigand86247b62013-06-24 16:52:04 +00002384 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Ulrich Weigand1847bb82013-06-24 11:01:55 +00002385 (BCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002386 def : InstAlias<"b"#name#"lrl"#pm,
Ulrich Weigand1847bb82013-06-24 11:01:55 +00002387 (BCLRL bibo, CR0)>;
2388
Ulrich Weigand86247b62013-06-24 16:52:04 +00002389 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Ulrich Weigand39740622013-06-10 17:18:29 +00002390 (BCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002391 def : InstAlias<"b"#name#"ctrl"#pm,
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002392 (BCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00002393}
Ulrich Weigand86247b62013-06-24 16:52:04 +00002394multiclass BranchExtendedMnemonic<string name, int bibo> {
2395 defm : BranchExtendedMnemonicPM<name, "", bibo>;
2396 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
2397 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
2398}
Ulrich Weigand39740622013-06-10 17:18:29 +00002399defm : BranchExtendedMnemonic<"lt", 12>;
2400defm : BranchExtendedMnemonic<"gt", 44>;
2401defm : BranchExtendedMnemonic<"eq", 76>;
2402defm : BranchExtendedMnemonic<"un", 108>;
2403defm : BranchExtendedMnemonic<"so", 108>;
2404defm : BranchExtendedMnemonic<"ge", 4>;
2405defm : BranchExtendedMnemonic<"nl", 4>;
2406defm : BranchExtendedMnemonic<"le", 36>;
2407defm : BranchExtendedMnemonic<"ng", 36>;
2408defm : BranchExtendedMnemonic<"ne", 68>;
2409defm : BranchExtendedMnemonic<"nu", 100>;
2410defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002411
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00002412def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
2413def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
2414def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
2415def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
2416def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm:$imm)>;
2417def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
2418def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm:$imm)>;
2419def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
2420