Chris Lattner | 7503d46 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===// |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 5295e1d | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 7503d46 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 18 | // PowerPC specific type constraints. |
| 19 | // |
| 20 | def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx |
| 21 | SDTCisVT<0, f64>, SDTCisPtrTy<1> |
| 22 | ]>; |
| 23 | def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl |
| 24 | SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32> |
| 25 | ]>; |
| 26 | def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 27 | |
Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 28 | def SDT_PPCvperm : SDTypeProfile<1, 3, [ |
| 29 | SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> |
| 30 | ]>; |
| 31 | |
Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 32 | def SDT_PPCvcmp : SDTypeProfile<1, 3, [ |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 33 | SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32> |
| 34 | ]>; |
| 35 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 36 | def SDT_PPCcondbr : SDTypeProfile<0, 3, [ |
Chris Lattner | be9377a | 2006-11-17 22:37:34 +0000 | [diff] [blame^] | 37 | SDTCisVT<0, i32>, SDTCisVT<2, OtherVT> |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 38 | ]>; |
| 39 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 40 | def SDT_PPClbrx : SDTypeProfile<1, 3, [ |
| 41 | SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT> |
| 42 | ]>; |
| 43 | def SDT_PPCstbrx : SDTypeProfile<0, 4, [ |
| 44 | SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT> |
| 45 | ]>; |
| 46 | |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 47 | //===----------------------------------------------------------------------===// |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 48 | // PowerPC specific DAG Nodes. |
| 49 | // |
| 50 | |
| 51 | def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>; |
| 52 | def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; |
| 53 | def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 54 | def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>; |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 55 | |
Chris Lattner | 261009a | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 56 | def PPCfsel : SDNode<"PPCISD::FSEL", |
| 57 | // Type constraint for fsel. |
| 58 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, |
| 59 | SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 60 | |
Nate Begeman | 69caef2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 61 | def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; |
| 62 | def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; |
| 63 | def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; |
| 64 | def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 65 | |
Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 66 | def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; |
Chris Lattner | 7e9440a | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 67 | |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 68 | // These nodes represent the 32-bit PPC shifts that operate on 6-bit shift |
| 69 | // amounts. These nodes are generated by the multi-precision shift code. |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 70 | def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>; |
| 71 | def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>; |
| 72 | def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>; |
| 73 | |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 74 | def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>; |
| 75 | def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>; |
| 76 | |
Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 77 | // These are target-independent nodes, but have target-specific formats. |
Evan Cheng | 81b645a | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 78 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq, |
| 79 | [SDNPHasChain, SDNPOutFlag]>; |
| 80 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq, |
| 81 | [SDNPHasChain, SDNPOutFlag]>; |
Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 82 | |
Chris Lattner | 3b58734 | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 83 | def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 84 | def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall, |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 86 | def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall, |
| 87 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 88 | def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet, |
| 89 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 90 | |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 91 | def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet, |
Evan Cheng | 7785e5b | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 92 | [SDNPHasChain, SDNPOptInFlag]>; |
Nate Begeman | b11b8e4 | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 93 | |
Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 94 | def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>; |
| 95 | def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>; |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 96 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 97 | def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr, |
| 98 | [SDNPHasChain, SDNPOptInFlag]>; |
| 99 | |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 100 | def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>; |
| 101 | def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>; |
| 102 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 103 | // Instructions to support dynamic alloca. |
| 104 | def SDTDynOp : SDTypeProfile<1, 2, []>; |
| 105 | def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>; |
| 106 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 107 | //===----------------------------------------------------------------------===// |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 108 | // PowerPC specific transformation functions and pattern fragments. |
| 109 | // |
Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 110 | |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 111 | def SHL32 : SDNodeXForm<imm, [{ |
| 112 | // Transformation function: 31 - imm |
| 113 | return getI32Imm(31 - N->getValue()); |
| 114 | }]>; |
| 115 | |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 116 | def SRL32 : SDNodeXForm<imm, [{ |
| 117 | // Transformation function: 32 - imm |
| 118 | return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0); |
| 119 | }]>; |
| 120 | |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 121 | def LO16 : SDNodeXForm<imm, [{ |
| 122 | // Transformation function: get the low 16 bits. |
| 123 | return getI32Imm((unsigned short)N->getValue()); |
| 124 | }]>; |
| 125 | |
| 126 | def HI16 : SDNodeXForm<imm, [{ |
| 127 | // Transformation function: shift the immediate value down into the low bits. |
| 128 | return getI32Imm((unsigned)N->getValue() >> 16); |
| 129 | }]>; |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 130 | |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 131 | def HA16 : SDNodeXForm<imm, [{ |
| 132 | // Transformation function: shift the immediate value down into the low bits. |
| 133 | signed int Val = N->getValue(); |
| 134 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 135 | }]>; |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 136 | def MB : SDNodeXForm<imm, [{ |
| 137 | // Transformation function: get the start bit of a mask |
| 138 | unsigned mb, me; |
| 139 | (void)isRunOfOnes((unsigned)N->getValue(), mb, me); |
| 140 | return getI32Imm(mb); |
| 141 | }]>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 142 | |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 143 | def ME : SDNodeXForm<imm, [{ |
| 144 | // Transformation function: get the end bit of a mask |
| 145 | unsigned mb, me; |
| 146 | (void)isRunOfOnes((unsigned)N->getValue(), mb, me); |
| 147 | return getI32Imm(me); |
| 148 | }]>; |
| 149 | def maskimm32 : PatLeaf<(imm), [{ |
| 150 | // maskImm predicate - True if immediate is a run of ones. |
| 151 | unsigned mb, me; |
| 152 | if (N->getValueType(0) == MVT::i32) |
| 153 | return isRunOfOnes((unsigned)N->getValue(), mb, me); |
| 154 | else |
| 155 | return false; |
| 156 | }]>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 157 | |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 158 | def immSExt16 : PatLeaf<(imm), [{ |
| 159 | // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended |
| 160 | // field. Used by instructions like 'addi'. |
Chris Lattner | 1f1b096 | 2006-06-20 23:21:20 +0000 | [diff] [blame] | 161 | if (N->getValueType(0) == MVT::i32) |
| 162 | return (int32_t)N->getValue() == (short)N->getValue(); |
| 163 | else |
| 164 | return (int64_t)N->getValue() == (short)N->getValue(); |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 165 | }]>; |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 166 | def immZExt16 : PatLeaf<(imm), [{ |
| 167 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 168 | // field. Used by instructions like 'ori'. |
Chris Lattner | 1f1b096 | 2006-06-20 23:21:20 +0000 | [diff] [blame] | 169 | return (uint64_t)N->getValue() == (unsigned short)N->getValue(); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 170 | }], LO16>; |
| 171 | |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 172 | // imm16Shifted* - These match immediates where the low 16-bits are zero. There |
| 173 | // are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are |
| 174 | // identical in 32-bit mode, but in 64-bit mode, they return true if the |
| 175 | // immediate fits into a sign/zero extended 32-bit immediate (with the low bits |
| 176 | // clear). |
| 177 | def imm16ShiftedZExt : PatLeaf<(imm), [{ |
| 178 | // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the |
| 179 | // immediate are set. Used by instructions like 'xoris'. |
| 180 | return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0; |
| 181 | }], HI16>; |
| 182 | |
| 183 | def imm16ShiftedSExt : PatLeaf<(imm), [{ |
| 184 | // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the |
| 185 | // immediate are set. Used by instructions like 'addis'. Identical to |
| 186 | // imm16ShiftedZExt in 32-bit mode. |
Chris Lattner | d6e160d | 2006-06-20 21:39:30 +0000 | [diff] [blame] | 187 | if (N->getValue() & 0xFFFF) return false; |
| 188 | if (N->getValueType(0) == MVT::i32) |
| 189 | return true; |
| 190 | // For 64-bit, make sure it is sext right. |
| 191 | return N->getValue() == (uint64_t)(int)N->getValue(); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 192 | }], HI16>; |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 193 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 194 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 195 | //===----------------------------------------------------------------------===// |
| 196 | // PowerPC Flag Definitions. |
| 197 | |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 198 | class isPPC64 { bit PPC64 = 1; } |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 199 | class isDOT { |
| 200 | list<Register> Defs = [CR0]; |
| 201 | bit RC = 1; |
| 202 | } |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 203 | |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 204 | class RegConstraint<string C> { |
| 205 | string Constraints = C; |
| 206 | } |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 207 | class NoEncode<string E> { |
| 208 | string DisableEncoding = E; |
| 209 | } |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 210 | |
| 211 | |
| 212 | //===----------------------------------------------------------------------===// |
| 213 | // PowerPC Operand Definitions. |
Chris Lattner | ec1cc1b | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 214 | |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 215 | def s5imm : Operand<i32> { |
| 216 | let PrintMethod = "printS5ImmOperand"; |
| 217 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 218 | def u5imm : Operand<i32> { |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 219 | let PrintMethod = "printU5ImmOperand"; |
| 220 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 221 | def u6imm : Operand<i32> { |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 222 | let PrintMethod = "printU6ImmOperand"; |
| 223 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 224 | def s16imm : Operand<i32> { |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 225 | let PrintMethod = "printS16ImmOperand"; |
| 226 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 227 | def u16imm : Operand<i32> { |
Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 228 | let PrintMethod = "printU16ImmOperand"; |
| 229 | } |
Chris Lattner | 5a2fb97 | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 230 | def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing. |
| 231 | let PrintMethod = "printS16X4ImmOperand"; |
| 232 | } |
Chris Lattner | d9d18af | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 233 | def target : Operand<OtherVT> { |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 234 | let PrintMethod = "printBranchOperand"; |
| 235 | } |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 236 | def calltarget : Operand<iPTR> { |
Chris Lattner | bd9efdb | 2005-11-17 19:16:08 +0000 | [diff] [blame] | 237 | let PrintMethod = "printCallOperand"; |
| 238 | } |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 239 | def aaddr : Operand<iPTR> { |
Nate Begeman | a171f6b | 2005-11-16 00:48:01 +0000 | [diff] [blame] | 240 | let PrintMethod = "printAbsAddrOperand"; |
| 241 | } |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 242 | def piclabel: Operand<iPTR> { |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 243 | let PrintMethod = "printPICLabel"; |
| 244 | } |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 245 | def symbolHi: Operand<i32> { |
| 246 | let PrintMethod = "printSymbolHi"; |
| 247 | } |
| 248 | def symbolLo: Operand<i32> { |
| 249 | let PrintMethod = "printSymbolLo"; |
| 250 | } |
Nate Begeman | 8465fe8 | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 251 | def crbitm: Operand<i8> { |
| 252 | let PrintMethod = "printcrbitm"; |
| 253 | } |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 254 | // Address operands |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 255 | def memri : Operand<iPTR> { |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 256 | let PrintMethod = "printMemRegImm"; |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 257 | let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 258 | } |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 259 | def memrr : Operand<iPTR> { |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 260 | let PrintMethod = "printMemRegReg"; |
Chris Lattner | e8fe5e2 | 2006-06-16 21:29:03 +0000 | [diff] [blame] | 261 | let MIOperandInfo = (ops ptr_rc, ptr_rc); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 262 | } |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 263 | def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits. |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 264 | let PrintMethod = "printMemRegImmShifted"; |
Chris Lattner | 474b5b7 | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 265 | let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg); |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 266 | } |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 267 | |
Chris Lattner | 2959789 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 268 | // PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg |
Chris Lattner | 6be7260 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 269 | // that doesn't matter. |
Chris Lattner | 2959789 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 270 | def pred : PredicateOperand<(ops imm, CRRC), (ops (i32 20), CR0)> { |
Chris Lattner | 6be7260 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 271 | let PrintMethod = "printPredicateOperand"; |
| 272 | } |
Chris Lattner | c8a68d0 | 2006-11-03 23:53:25 +0000 | [diff] [blame] | 273 | |
Chris Lattner | 268d358 | 2006-01-12 02:05:36 +0000 | [diff] [blame] | 274 | // Define PowerPC specific addressing mode. |
Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 275 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>; |
| 276 | def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>; |
| 277 | def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>; |
| 278 | def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std" |
Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 279 | |
Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 280 | /// This is just the offset part of iaddr, used for preinc. |
| 281 | def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>; |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 282 | |
Evan Cheng | 3db275d | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 283 | //===----------------------------------------------------------------------===// |
| 284 | // PowerPC Instruction Predicate Definitions. |
Evan Cheng | 82285c5 | 2005-12-20 20:08:53 +0000 | [diff] [blame] | 285 | def FPContractions : Predicate<"!NoExcessFPPrecision">; |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 286 | |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 287 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 288 | //===----------------------------------------------------------------------===// |
| 289 | // PowerPC Instruction Definitions. |
| 290 | |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 291 | // Pseudo-instructions: |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 292 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 293 | let hasCtrlDep = 1 in { |
Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 294 | def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 295 | "${:comment} ADJCALLSTACKDOWN", |
Chris Lattner | 7374bc0 | 2006-10-12 17:56:34 +0000 | [diff] [blame] | 296 | [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>; |
Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 297 | def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 298 | "${:comment} ADJCALLSTACKUP", |
Chris Lattner | 7374bc0 | 2006-10-12 17:56:34 +0000 | [diff] [blame] | 299 | [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>; |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 300 | |
| 301 | def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS), |
| 302 | "UPDATE_VRSAVE $rD, $rS", []>; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 303 | } |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 304 | |
| 305 | def DYNALLOC : Pseudo<(ops GPRC:$result, GPRC:$negsize, memri:$fpsi), |
| 306 | "${:comment} DYNALLOC $result, $negsize, $fpsi", |
| 307 | [(set GPRC:$result, |
| 308 | (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>, |
| 309 | Imp<[R1],[R1]>; |
| 310 | |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 311 | def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD", |
Chris Lattner | 81ff73e | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 312 | [(set GPRC:$rD, (undef))]>; |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 313 | def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD", |
Chris Lattner | 81ff73e | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 314 | [(set F8RC:$rD, (undef))]>; |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 315 | def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD", |
Chris Lattner | 81ff73e | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 316 | [(set F4RC:$rD, (undef))]>; |
Chris Lattner | 915fd0d | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 317 | |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 318 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 319 | // scheduler into a branch sequence. |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 320 | let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler. |
| 321 | PPC970_Single = 1 in { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 322 | def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F, |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 323 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 324 | []>; |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 325 | def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F, |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 326 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 327 | []>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 328 | def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F, |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 329 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 330 | []>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 331 | def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F, |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 332 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 333 | []>; |
Chris Lattner | 0a3d1bb | 2006-04-08 22:45:08 +0000 | [diff] [blame] | 334 | def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F, |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 335 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 336 | []>; |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 337 | } |
| 338 | |
Chris Lattner | cf56917 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 339 | let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in { |
Evan Cheng | 7785e5b | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 340 | let isReturn = 1 in |
Chris Lattner | 8c6a41e | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 341 | def BLR : XLForm_2_br<19, 16, 0, (ops pred:$p), |
Chris Lattner | 2959789 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 342 | "b${p:cc}lr ${p:reg}", BrB, |
| 343 | [(retflag)]>; |
Nate Begeman | b11b8e4 | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 344 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>; |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 345 | } |
| 346 | |
Chris Lattner | 6be7260 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 347 | |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 348 | |
Chris Lattner | 915fd0d | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 349 | let Defs = [LR] in |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 350 | def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>, |
| 351 | PPC970_Unit_BRU; |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 352 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 353 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, |
| 354 | noResults = 1, PPC970_Unit = 7 in { |
Chris Lattner | cf56917 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 355 | let isBarrier = 1 in { |
Chris Lattner | d9d18af | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 356 | def B : IForm<18, 0, 0, (ops target:$dst), |
| 357 | "b $dst", BrB, |
| 358 | [(br bb:$dst)]>; |
Chris Lattner | cf56917 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 359 | } |
Chris Lattner | 40565d7 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 360 | |
Chris Lattner | be9377a | 2006-11-17 22:37:34 +0000 | [diff] [blame^] | 361 | // BCC represents an arbitrary conditional branch on a predicate. |
| 362 | // FIXME: should be able to write a pattern for PPCcondbranch, but can't use |
| 363 | // a two-value operand where a dag node expects two operands. :( |
| 364 | def BCC : Pseudo<(ops pred:$cond, target:$dst), |
| 365 | "b${cond:cc} ${cond:reg}, $dst", |
| 366 | [/*(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)*/]>; |
Chris Lattner | e026379 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 367 | |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 368 | def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 369 | "blt $crS, $block", BrB>; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 370 | def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 371 | "ble $crS, $block", BrB>; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 372 | def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 373 | "beq $crS, $block", BrB>; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 374 | def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 375 | "bge $crS, $block", BrB>; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 376 | def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 377 | "bgt $crS, $block", BrB>; |
Nate Begeman | 7b809f5 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 378 | def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 379 | "bne $crS, $block", BrB>; |
Chris Lattner | 5d6cb60 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 380 | def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block), |
| 381 | "bun $crS, $block", BrB>; |
| 382 | def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block), |
| 383 | "bnu $crS, $block", BrB>; |
Misha Brukman | 767fa11 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 384 | } |
| 385 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 386 | let isCall = 1, noResults = 1, PPC970_Unit = 7, |
Misha Brukman | 7454c6f | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 387 | // All calls clobber the non-callee saved registers... |
Misha Brukman | 0648a90 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 388 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 389 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | 1e6dfa4 | 2006-03-16 22:35:59 +0000 | [diff] [blame] | 390 | V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19, |
Chris Lattner | 46323cf | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 391 | LR,CTR, |
Misha Brukman | 0648a90 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 392 | CR0,CR1,CR5,CR6,CR7] in { |
| 393 | // Convenient aliases for call instructions |
Chris Lattner | 006b2c6 | 2006-06-10 01:14:28 +0000 | [diff] [blame] | 394 | def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops), |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 395 | "bl $func", BrB, []>; // See Pat patterns below. |
Chris Lattner | 006b2c6 | 2006-06-10 01:14:28 +0000 | [diff] [blame] | 396 | def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops), |
Chris Lattner | 3b58734 | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 397 | "bla $func", BrB, [(PPCcall (i32 imm:$func))]>; |
Chris Lattner | 006b2c6 | 2006-06-10 01:14:28 +0000 | [diff] [blame] | 398 | def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB, |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 399 | [(PPCbctrl)]>; |
Misha Brukman | 7454c6f | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 400 | } |
| 401 | |
Chris Lattner | c8587d4 | 2006-06-06 21:29:23 +0000 | [diff] [blame] | 402 | // DCB* instructions. |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 403 | def DCBA : DCB_Form<758, 0, (ops memrr:$dst), |
| 404 | "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>, |
| 405 | PPC970_DGroup_Single; |
| 406 | def DCBF : DCB_Form<86, 0, (ops memrr:$dst), |
| 407 | "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>, |
| 408 | PPC970_DGroup_Single; |
| 409 | def DCBI : DCB_Form<470, 0, (ops memrr:$dst), |
| 410 | "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>, |
| 411 | PPC970_DGroup_Single; |
| 412 | def DCBST : DCB_Form<54, 0, (ops memrr:$dst), |
| 413 | "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>, |
| 414 | PPC970_DGroup_Single; |
| 415 | def DCBT : DCB_Form<278, 0, (ops memrr:$dst), |
| 416 | "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>, |
| 417 | PPC970_DGroup_Single; |
| 418 | def DCBTST : DCB_Form<246, 0, (ops memrr:$dst), |
| 419 | "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>, |
| 420 | PPC970_DGroup_Single; |
| 421 | def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst), |
| 422 | "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>, |
| 423 | PPC970_DGroup_Single; |
| 424 | def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst), |
| 425 | "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>, |
| 426 | PPC970_DGroup_Single; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 427 | |
| 428 | //===----------------------------------------------------------------------===// |
| 429 | // PPC32 Load Instructions. |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 430 | // |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 431 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 432 | // Unindexed (r+i) Loads. |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 433 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 434 | def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src), |
| 435 | "lbz $rD, $src", LdStGeneral, |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 436 | [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 437 | def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src), |
| 438 | "lha $rD, $src", LdStLHA, |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 439 | [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 440 | PPC970_DGroup_Cracked; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 441 | def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src), |
| 442 | "lhz $rD, $src", LdStGeneral, |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 443 | [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 444 | def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src), |
| 445 | "lwz $rD, $src", LdStGeneral, |
| 446 | [(set GPRC:$rD, (load iaddr:$src))]>; |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 447 | |
Chris Lattner | 6c8656a | 2006-11-10 17:51:02 +0000 | [diff] [blame] | 448 | def LFS : DForm_1<48, (ops F4RC:$rD, memri:$src), |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 449 | "lfs $rD, $src", LdStLFDU, |
| 450 | [(set F4RC:$rD, (load iaddr:$src))]>; |
Chris Lattner | 6c8656a | 2006-11-10 17:51:02 +0000 | [diff] [blame] | 451 | def LFD : DForm_1<50, (ops F8RC:$rD, memri:$src), |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 452 | "lfd $rD, $src", LdStLFD, |
| 453 | [(set F8RC:$rD, (load iaddr:$src))]>; |
| 454 | |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 455 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 456 | // Unindexed (r+i) Loads with Update (preinc). |
| 457 | def LBZU : DForm_1<35, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 458 | "lbzu $rD, $addr", LdStGeneral, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 459 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 460 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 461 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 462 | def LHAU : DForm_1<43, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 463 | "lhau $rD, $addr", LdStGeneral, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 464 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 465 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 466 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 467 | def LHZU : DForm_1<41, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 468 | "lhzu $rD, $addr", LdStGeneral, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 469 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 470 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 471 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 472 | def LWZU : DForm_1<33, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 473 | "lwzu $rD, $addr", LdStGeneral, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 474 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 475 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 476 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 477 | def LFSU : DForm_1<49, (ops F4RC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 478 | "lfs $rD, $addr", LdStLFDU, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 479 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 480 | NoEncode<"$ea_result">; |
| 481 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 482 | def LFDU : DForm_1<51, (ops F8RC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 483 | "lfd $rD, $addr", LdStLFD, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 484 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 485 | NoEncode<"$ea_result">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 486 | } |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 487 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 488 | // Indexed (r+r) Loads. |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 489 | // |
| 490 | let isLoad = 1, PPC970_Unit = 2 in { |
| 491 | def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src), |
| 492 | "lbzx $rD, $src", LdStGeneral, |
| 493 | [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>; |
| 494 | def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src), |
| 495 | "lhax $rD, $src", LdStLHA, |
| 496 | [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>, |
| 497 | PPC970_DGroup_Cracked; |
| 498 | def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src), |
| 499 | "lhzx $rD, $src", LdStGeneral, |
| 500 | [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>; |
| 501 | def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src), |
| 502 | "lwzx $rD, $src", LdStGeneral, |
| 503 | [(set GPRC:$rD, (load xaddr:$src))]>; |
| 504 | |
| 505 | |
| 506 | def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src), |
| 507 | "lhbrx $rD, $src", LdStGeneral, |
| 508 | [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>; |
| 509 | def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src), |
| 510 | "lwbrx $rD, $src", LdStGeneral, |
| 511 | [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>; |
| 512 | |
| 513 | def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src), |
| 514 | "lfsx $frD, $src", LdStLFDU, |
| 515 | [(set F4RC:$frD, (load xaddr:$src))]>; |
| 516 | def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src), |
| 517 | "lfdx $frD, $src", LdStLFDU, |
| 518 | [(set F8RC:$frD, (load xaddr:$src))]>; |
| 519 | } |
| 520 | |
| 521 | //===----------------------------------------------------------------------===// |
| 522 | // PPC32 Store Instructions. |
| 523 | // |
| 524 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 525 | // Unindexed (r+i) Stores. |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 526 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 527 | def STB : DForm_1<38, (ops GPRC:$rS, memri:$src), |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 528 | "stb $rS, $src", LdStGeneral, |
| 529 | [(truncstorei8 GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 530 | def STH : DForm_1<44, (ops GPRC:$rS, memri:$src), |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 531 | "sth $rS, $src", LdStGeneral, |
| 532 | [(truncstorei16 GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 533 | def STW : DForm_1<36, (ops GPRC:$rS, memri:$src), |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 534 | "stw $rS, $src", LdStGeneral, |
| 535 | [(store GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 536 | def STFS : DForm_1<52, (ops F4RC:$rS, memri:$dst), |
| 537 | "stfs $rS, $dst", LdStUX, |
| 538 | [(store F4RC:$rS, iaddr:$dst)]>; |
| 539 | def STFD : DForm_1<54, (ops F8RC:$rS, memri:$dst), |
| 540 | "stfd $rS, $dst", LdStUX, |
| 541 | [(store F8RC:$rS, iaddr:$dst)]>; |
| 542 | } |
| 543 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 544 | // Unindexed (r+i) Stores with Update (preinc). |
| 545 | let isStore = 1, PPC970_Unit = 2 in { |
Chris Lattner | 3a49498 | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 546 | def STBU : DForm_1<39, (ops ptr_rc:$ea_res, GPRC:$rS, |
| 547 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 548 | "stbu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 549 | [(set ptr_rc:$ea_res, |
| 550 | (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg, |
| 551 | iaddroff:$ptroff))]>, |
Chris Lattner | 3a49498 | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 552 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | a7ff516 | 2006-11-16 01:01:28 +0000 | [diff] [blame] | 553 | def STHU : DForm_1<45, (ops ptr_rc:$ea_res, GPRC:$rS, |
Chris Lattner | 3a49498 | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 554 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 555 | "sthu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 556 | [(set ptr_rc:$ea_res, |
| 557 | (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg, |
| 558 | iaddroff:$ptroff))]>, |
Chris Lattner | 3a49498 | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 559 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
| 560 | def STWU : DForm_1<37, (ops ptr_rc:$ea_res, GPRC:$rS, |
| 561 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 562 | "stwu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 563 | [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg, |
| 564 | iaddroff:$ptroff))]>, |
Chris Lattner | 3a49498 | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 565 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
| 566 | def STFSU : DForm_1<37, (ops ptr_rc:$ea_res, F4RC:$rS, |
| 567 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 568 | "stfsu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 569 | [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg, |
| 570 | iaddroff:$ptroff))]>, |
Chris Lattner | 3a49498 | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 571 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
| 572 | def STFDU : DForm_1<37, (ops ptr_rc:$ea_res, F8RC:$rS, |
| 573 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 574 | "stfdu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 575 | [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg, |
| 576 | iaddroff:$ptroff))]>, |
Chris Lattner | 3a49498 | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 577 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 578 | } |
| 579 | |
| 580 | |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 581 | // Indexed (r+r) Stores. |
| 582 | // |
| 583 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
| 584 | def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst), |
| 585 | "stbx $rS, $dst", LdStGeneral, |
| 586 | [(truncstorei8 GPRC:$rS, xaddr:$dst)]>, |
| 587 | PPC970_DGroup_Cracked; |
| 588 | def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst), |
| 589 | "sthx $rS, $dst", LdStGeneral, |
| 590 | [(truncstorei16 GPRC:$rS, xaddr:$dst)]>, |
| 591 | PPC970_DGroup_Cracked; |
| 592 | def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst), |
| 593 | "stwx $rS, $dst", LdStGeneral, |
| 594 | [(store GPRC:$rS, xaddr:$dst)]>, |
| 595 | PPC970_DGroup_Cracked; |
| 596 | def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 597 | "stwux $rS, $rA, $rB", LdStGeneral, |
| 598 | []>; |
| 599 | def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst), |
| 600 | "sthbrx $rS, $dst", LdStGeneral, |
| 601 | [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>, |
| 602 | PPC970_DGroup_Cracked; |
| 603 | def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst), |
| 604 | "stwbrx $rS, $dst", LdStGeneral, |
| 605 | [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>, |
| 606 | PPC970_DGroup_Cracked; |
| 607 | |
| 608 | def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst), |
| 609 | "stfiwx $frS, $dst", LdStUX, |
| 610 | [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>; |
| 611 | def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst), |
| 612 | "stfsx $frS, $dst", LdStUX, |
| 613 | [(store F4RC:$frS, xaddr:$dst)]>; |
| 614 | def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst), |
| 615 | "stfdx $frS, $dst", LdStUX, |
| 616 | [(store F8RC:$frS, xaddr:$dst)]>; |
| 617 | } |
| 618 | |
| 619 | |
| 620 | //===----------------------------------------------------------------------===// |
| 621 | // PPC32 Arithmetic Instructions. |
| 622 | // |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 623 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 624 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 625 | def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 626 | "addi $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 627 | [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 628 | def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 629 | "addic $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 630 | [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>, |
| 631 | PPC970_DGroup_Cracked; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 632 | def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 633 | "addic. $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 634 | []>; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 635 | def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 636 | "addis $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 637 | [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 638 | def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 639 | "la $rD, $sym($rA)", IntGeneral, |
Chris Lattner | 4b11fa2 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 640 | [(set GPRC:$rD, (add GPRC:$rA, |
| 641 | (PPClo tglobaladdr:$sym, 0)))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 642 | def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 643 | "mulli $rD, $rA, $imm", IntMulLI, |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 644 | [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 645 | def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 646 | "subfic $rD, $rA, $imm", IntGeneral, |
Nate Begeman | 21f87d0 | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 647 | [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>; |
Chris Lattner | 63ed749 | 2005-11-17 07:04:43 +0000 | [diff] [blame] | 648 | def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 649 | "li $rD, $imm", IntGeneral, |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 650 | [(set GPRC:$rD, immSExt16:$imm)]>; |
Nate Begeman | a9443f2 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 651 | def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 652 | "lis $rD, $imm", IntGeneral, |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 653 | [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 654 | } |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 655 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 656 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 657 | def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 658 | "andi. $dst, $src1, $src2", IntGeneral, |
Nate Begeman | bc3ec1d | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 659 | [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>, |
| 660 | isDOT; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 661 | def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 662 | "andis. $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 663 | [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>, |
Nate Begeman | bc3ec1d | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 664 | isDOT; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 665 | def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 666 | "ori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 667 | [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 668 | def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 669 | "oris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 670 | [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 671 | def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 672 | "xori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 673 | [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 674 | def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 675 | "xoris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 676 | [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>; |
Nate Begeman | ade6f9a | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 677 | def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral, |
| 678 | []>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 679 | def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 680 | "cmpwi $crD, $rA, $imm", IntCompare>; |
Chris Lattner | b2367e3 | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 681 | def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 682 | "cmplwi $dst, $src1, $src2", IntCompare>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 683 | } |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 684 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 685 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 686 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 687 | def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 688 | "nand $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 689 | [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 690 | def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 691 | "and $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 692 | [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 693 | def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 694 | "andc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 695 | [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>; |
Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 696 | def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 697 | "or $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 698 | [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 699 | def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 700 | "nor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 701 | [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 702 | def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 703 | "orc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 704 | [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>; |
| 705 | def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 706 | "eqv $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 6b013fc | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 707 | [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 9220f92 | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 708 | def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 709 | "xor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 868a75b | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 710 | [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 711 | def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 712 | "slw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 713 | [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 714 | def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 715 | "srw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 716 | [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 717 | def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 718 | "sraw $rA, $rS, $rB", IntShift, |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 719 | [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 720 | } |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 721 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 722 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 723 | def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 724 | "srawi $rA, $rS, $SH", IntShift, |
Chris Lattner | f3322af | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 725 | [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 726 | def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 727 | "cntlzw $rA, $rS", IntGeneral, |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 728 | [(set GPRC:$rA, (ctlz GPRC:$rS))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 729 | def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 730 | "extsb $rA, $rS", IntGeneral, |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 731 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>; |
Chris Lattner | f9172e1 | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 732 | def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 733 | "extsh $rA, $rS", IntGeneral, |
Chris Lattner | dcbb561 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 734 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>; |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 735 | |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 736 | def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 737 | "cmpw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 738 | def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 739 | "cmplw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 740 | } |
| 741 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 742 | //def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 743 | // "fcmpo $crD, $fA, $fB", FPCompare>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 744 | def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 745 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 746 | def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 747 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 748 | |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 749 | def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 750 | "fctiwz $frD, $frB", FPGeneral, |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 751 | [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 752 | def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 753 | "frsp $frD, $frB", FPGeneral, |
Chris Lattner | 9c0d3c5 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 754 | [(set F4RC:$frD, (fround F8RC:$frB))]>; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 755 | def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 756 | "fsqrt $frD, $frB", FPSqrt, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 757 | [(set F8RC:$frD, (fsqrt F8RC:$frB))]>; |
| 758 | def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 759 | "fsqrts $frD, $frB", FPSqrt, |
Chris Lattner | 286c1d7 | 2005-10-15 21:44:15 +0000 | [diff] [blame] | 760 | [(set F4RC:$frD, (fsqrt F4RC:$frB))]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 761 | } |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 762 | |
| 763 | /// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending. |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 764 | /// |
| 765 | /// Note that these are defined as pseudo-ops on the PPC970 because they are |
Chris Lattner | f5efddf | 2006-03-24 07:12:19 +0000 | [diff] [blame] | 766 | /// often coalesced away and we don't want the dispatch group builder to think |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 767 | /// that they will fill slots (which could cause the load of a LSU reject to |
| 768 | /// sneak into a d-group with a store). |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 769 | def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 770 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 771 | []>, // (set F4RC:$frD, F4RC:$frB) |
| 772 | PPC970_Unit_Pseudo; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 773 | def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 774 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 775 | []>, // (set F8RC:$frD, F8RC:$frB) |
| 776 | PPC970_Unit_Pseudo; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 777 | def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 778 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 779 | [(set F8RC:$frD, (fextend F4RC:$frB))]>, |
| 780 | PPC970_Unit_Pseudo; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 781 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 782 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 783 | // These are artificially split into two different forms, for 4/8 byte FP. |
| 784 | def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 785 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 786 | [(set F4RC:$frD, (fabs F4RC:$frB))]>; |
| 787 | def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 788 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 789 | [(set F8RC:$frD, (fabs F8RC:$frB))]>; |
| 790 | def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 791 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 792 | [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>; |
| 793 | def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 794 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 795 | [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>; |
| 796 | def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 797 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 798 | [(set F4RC:$frD, (fneg F4RC:$frB))]>; |
| 799 | def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 800 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 801 | [(set F8RC:$frD, (fneg F8RC:$frB))]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 802 | } |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 803 | |
Nate Begeman | 6cdbd22 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 804 | |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 805 | // XL-Form instructions. condition register logical ops. |
| 806 | // |
Chris Lattner | 15709c2 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 807 | def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA), |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 808 | "mcrf $BF, $BFA", BrMCR>, |
| 809 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 810 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 811 | // XFX-Form instructions. Instructions that deal with SPRs. |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 812 | // |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 813 | def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>, |
| 814 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 815 | let Pattern = [(PPCmtctr GPRC:$rS)] in { |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 816 | def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>, |
| 817 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 818 | } |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 819 | |
| 820 | def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>, |
| 821 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 822 | def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 823 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 824 | |
| 825 | // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like |
| 826 | // a GPR on the PPC970. As such, copies in and out have the same performance |
| 827 | // characteristics as an OR instruction. |
| 828 | def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), |
| 829 | "mtspr 256, $rS", IntGeneral>, |
Nate Begeman | 2e1fde7 | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 830 | PPC970_DGroup_Single, PPC970_Unit_FXU; |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 831 | def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), |
| 832 | "mfspr $rT, 256", IntGeneral>, |
Nate Begeman | 2e1fde7 | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 833 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 834 | |
Chris Lattner | 422e23d | 2005-08-26 22:05:54 +0000 | [diff] [blame] | 835 | def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS), |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 836 | "mtcrf $FXM, $rS", BrMCRX>, |
| 837 | PPC970_MicroCode, PPC970_Unit_CRU; |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 838 | def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>, |
| 839 | PPC970_MicroCode, PPC970_Unit_CRU; |
Nate Begeman | 048b263 | 2005-11-29 22:42:50 +0000 | [diff] [blame] | 840 | def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM), |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 841 | "mfcr $rT, $FXM", SprMFCR>, |
| 842 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 843 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 844 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 845 | |
| 846 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 847 | // |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 848 | def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 849 | "add $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 850 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 851 | def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 852 | "addc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 853 | [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>, |
| 854 | PPC970_DGroup_Cracked; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 855 | def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 856 | "adde $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 857 | [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 858 | def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 859 | "divw $rT, $rA, $rB", IntDivW, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 860 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 861 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 862 | def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 863 | "divwu $rT, $rA, $rB", IntDivW, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 864 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 865 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 866 | def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 867 | "mulhw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 868 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 869 | def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 870 | "mulhwu $rT, $rA, $rB", IntMulHWU, |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 871 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 872 | def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 873 | "mullw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 874 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 875 | def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 876 | "subf $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 3a1002d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 877 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 878 | def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 879 | "subfc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 880 | [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>, |
| 881 | PPC970_DGroup_Cracked; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 882 | def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 883 | "subfe $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 884 | [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 885 | def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 886 | "addme $rT, $rA", IntGeneral, |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 887 | [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 888 | def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 889 | "addze $rT, $rA", IntGeneral, |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 890 | [(set GPRC:$rT, (adde GPRC:$rA, 0))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 891 | def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 892 | "neg $rT, $rA", IntGeneral, |
Chris Lattner | cf9b0e6 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 893 | [(set GPRC:$rT, (ineg GPRC:$rA))]>; |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 894 | def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA), |
| 895 | "subfme $rT, $rA", IntGeneral, |
| 896 | [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 897 | def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 898 | "subfze $rT, $rA", IntGeneral, |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 899 | [(set GPRC:$rT, (sube 0, GPRC:$rA))]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 900 | } |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 901 | |
| 902 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 903 | // this type. |
| 904 | // |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 905 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 906 | def FMADD : AForm_1<63, 29, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 907 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 908 | "fmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 909 | [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 3db275d | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 910 | F8RC:$FRB))]>, |
| 911 | Requires<[FPContractions]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 912 | def FMADDS : AForm_1<59, 29, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 913 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 914 | "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 915 | [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 3db275d | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 916 | F4RC:$FRB))]>, |
| 917 | Requires<[FPContractions]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 918 | def FMSUB : AForm_1<63, 28, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 919 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 920 | "fmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 921 | [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 3db275d | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 922 | F8RC:$FRB))]>, |
| 923 | Requires<[FPContractions]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 924 | def FMSUBS : AForm_1<59, 28, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 925 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 926 | "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 927 | [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 3db275d | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 928 | F4RC:$FRB))]>, |
| 929 | Requires<[FPContractions]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 930 | def FNMADD : AForm_1<63, 31, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 931 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 932 | "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 933 | [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | e37cb60 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 934 | F8RC:$FRB)))]>, |
| 935 | Requires<[FPContractions]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 936 | def FNMADDS : AForm_1<59, 31, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 937 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 938 | "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 939 | [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | e37cb60 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 940 | F4RC:$FRB)))]>, |
| 941 | Requires<[FPContractions]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 942 | def FNMSUB : AForm_1<63, 30, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 943 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 944 | "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 945 | [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | e37cb60 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 946 | F8RC:$FRB)))]>, |
| 947 | Requires<[FPContractions]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 948 | def FNMSUBS : AForm_1<59, 30, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 949 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 950 | "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 951 | [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | e37cb60 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 952 | F4RC:$FRB)))]>, |
| 953 | Requires<[FPContractions]>; |
Chris Lattner | 3734d20 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 954 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 955 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 956 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 9e98672 | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 957 | // and 4/8 byte forms for the result and operand type.. |
Chris Lattner | 3734d20 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 958 | def FSELD : AForm_1<63, 23, |
| 959 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 960 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 261009a | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 961 | [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>; |
Chris Lattner | 3734d20 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 962 | def FSELS : AForm_1<63, 23, |
Chris Lattner | 9e98672 | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 963 | (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 964 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 261009a | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 965 | [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 966 | def FADD : AForm_2<63, 21, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 967 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 968 | "fadd $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 969 | [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 970 | def FADDS : AForm_2<59, 21, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 971 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 972 | "fadds $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 973 | [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 974 | def FDIV : AForm_2<63, 18, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 975 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 976 | "fdiv $FRT, $FRA, $FRB", FPDivD, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 977 | [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 978 | def FDIVS : AForm_2<59, 18, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 979 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 980 | "fdivs $FRT, $FRA, $FRB", FPDivS, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 981 | [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 982 | def FMUL : AForm_3<63, 25, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 983 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 984 | "fmul $FRT, $FRA, $FRB", FPFused, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 985 | [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 986 | def FMULS : AForm_3<59, 25, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 987 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 988 | "fmuls $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 989 | [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 990 | def FSUB : AForm_2<63, 20, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 991 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 992 | "fsub $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 993 | [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 994 | def FSUBS : AForm_2<59, 20, |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 995 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 996 | "fsubs $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 68303a7 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 997 | [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 998 | } |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 999 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1000 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 1001 | // M-Form instructions. rotate and mask instructions. |
| 1002 | // |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1003 | let isCommutable = 1 in { |
Chris Lattner | c37a2f1 | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 1004 | // RLWIMI can be commuted if the rotate amount is zero. |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1005 | def RLWIMI : MForm_2<20, |
Nate Begeman | 29dc5f2 | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 1006 | (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1007 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1008 | []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">, |
| 1009 | NoEncode<"$rSi">; |
Nate Begeman | 29dc5f2 | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 1010 | } |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1011 | def RLWINM : MForm_2<21, |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 1012 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1013 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1014 | []>; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1015 | def RLWINMo : MForm_2<21, |
Nate Begeman | 79a3bea | 2005-04-12 00:10:02 +0000 | [diff] [blame] | 1016 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1017 | "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1018 | []>, isDOT, PPC970_DGroup_Cracked; |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1019 | def RLWNM : MForm_2<23, |
Nate Begeman | 8309a33 | 2005-04-09 20:09:12 +0000 | [diff] [blame] | 1020 | (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1021 | "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral, |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1022 | []>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1023 | } |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 1024 | |
Chris Lattner | 382f356 | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 1025 | |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1026 | //===----------------------------------------------------------------------===// |
Jim Laskey | 7c46276 | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1027 | // DWARF Pseudo Instructions |
| 1028 | // |
| 1029 | |
Jim Laskey | 762e9ec | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1030 | def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file), |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1031 | "${:comment} .loc $file, $line, $col", |
Jim Laskey | 7c46276 | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1032 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
Jim Laskey | 762e9ec | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1033 | (i32 imm:$file))]>; |
| 1034 | |
| 1035 | def DWARF_LABEL : Pseudo<(ops i32imm:$id), |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1036 | "\n${:private}debug_loc$id:", |
Jim Laskey | 762e9ec | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1037 | [(dwarf_label (i32 imm:$id))]>; |
Jim Laskey | 7c46276 | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1038 | |
| 1039 | //===----------------------------------------------------------------------===// |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1040 | // PowerPC Instruction Patterns |
| 1041 | // |
| 1042 | |
Chris Lattner | 4435b14 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 1043 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 1044 | def : Pat<(i32 imm:$imm), |
| 1045 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 8cd7b88 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 1046 | |
| 1047 | // Implement the 'not' operation with the NOR instruction. |
| 1048 | def NOT : Pat<(not GPRC:$in), |
| 1049 | (NOR GPRC:$in, GPRC:$in)>; |
| 1050 | |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1051 | // ADD an arbitrary immediate. |
| 1052 | def : Pat<(add GPRC:$in, imm:$imm), |
| 1053 | (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
| 1054 | // OR an arbitrary immediate. |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1055 | def : Pat<(or GPRC:$in, imm:$imm), |
| 1056 | (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1057 | // XOR an arbitrary immediate. |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1058 | def : Pat<(xor GPRC:$in, imm:$imm), |
| 1059 | (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1060 | // SUBFIC |
Nate Begeman | 21f87d0 | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 1061 | def : Pat<(sub immSExt16:$imm, GPRC:$in), |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1062 | (SUBFIC GPRC:$in, imm:$imm)>; |
Chris Lattner | 5b6f4dc | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1063 | |
Chris Lattner | bfb2de9 | 2006-01-09 23:20:37 +0000 | [diff] [blame] | 1064 | // Return void support. |
| 1065 | def : Pat<(ret), (BLR)>; |
| 1066 | |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1067 | // SHL/SRL |
Chris Lattner | f3322af | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1068 | def : Pat<(shl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1069 | (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>; |
Chris Lattner | f3322af | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1070 | def : Pat<(srl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1071 | (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>; |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1072 | |
Nate Begeman | 1b8121b | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 1073 | // ROTL |
| 1074 | def : Pat<(rotl GPRC:$in, GPRC:$sh), |
| 1075 | (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>; |
| 1076 | def : Pat<(rotl GPRC:$in, (i32 imm:$imm)), |
| 1077 | (RLWINM GPRC:$in, imm:$imm, 0, 31)>; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1078 | |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 1079 | // RLWNM |
| 1080 | def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm), |
| 1081 | (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>; |
| 1082 | |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1083 | // Calls |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 1084 | def : Pat<(PPCcall (i32 tglobaladdr:$dst)), |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1085 | (BL tglobaladdr:$dst)>; |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 1086 | def : Pat<(PPCcall (i32 texternalsym:$dst)), |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1087 | (BL texternalsym:$dst)>; |
| 1088 | |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1089 | // Hi and Lo for Darwin Global Addresses. |
Chris Lattner | 090eed0 | 2005-12-11 07:45:47 +0000 | [diff] [blame] | 1090 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; |
| 1091 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; |
| 1092 | def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; |
| 1093 | def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1094 | def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>; |
| 1095 | def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>; |
Chris Lattner | 4b11fa2 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 1096 | def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)), |
| 1097 | (ADDIS GPRC:$in, tglobaladdr:$g)>; |
Nate Begeman | 4e56db6 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 1098 | def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)), |
| 1099 | (ADDIS GPRC:$in, tconstpool:$g)>; |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1100 | def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)), |
| 1101 | (ADDIS GPRC:$in, tjumptable:$g)>; |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1102 | |
Nate Begeman | e37cb60 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 1103 | // Fused negative multiply subtract, alternate pattern |
| 1104 | def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)), |
| 1105 | (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>, |
| 1106 | Requires<[FPContractions]>; |
| 1107 | def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)), |
| 1108 | (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>, |
| 1109 | Requires<[FPContractions]>; |
| 1110 | |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 1111 | // Standard shifts. These are represented separately from the real shifts above |
| 1112 | // so that we can distinguish between shifts that allow 5-bit and 6-bit shift |
| 1113 | // amounts. |
| 1114 | def : Pat<(sra GPRC:$rS, GPRC:$rB), |
| 1115 | (SRAW GPRC:$rS, GPRC:$rB)>; |
| 1116 | def : Pat<(srl GPRC:$rS, GPRC:$rB), |
| 1117 | (SRW GPRC:$rS, GPRC:$rB)>; |
| 1118 | def : Pat<(shl GPRC:$rS, GPRC:$rB), |
| 1119 | (SLW GPRC:$rS, GPRC:$rB)>; |
| 1120 | |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1121 | def : Pat<(zextloadi1 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1122 | (LBZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1123 | def : Pat<(zextloadi1 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1124 | (LBZX xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1125 | def : Pat<(extloadi1 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1126 | (LBZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1127 | def : Pat<(extloadi1 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1128 | (LBZX xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1129 | def : Pat<(extloadi8 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1130 | (LBZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1131 | def : Pat<(extloadi8 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1132 | (LBZX xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1133 | def : Pat<(extloadi16 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1134 | (LHZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1135 | def : Pat<(extloadi16 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1136 | (LHZX xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1137 | def : Pat<(extloadf32 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1138 | (FMRSD (LFS iaddr:$src))>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1139 | def : Pat<(extloadf32 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1140 | (FMRSD (LFSX xaddr:$src))>; |
| 1141 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 1142 | include "PPCInstrAltivec.td" |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1143 | include "PPCInstr64Bit.td" |