blob: 1015b7e7de0fa651444fcd72f952522ec659da7e [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner27f53452006-03-01 05:50:56 +000027
Chris Lattnera8713b12006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnerd7495ae2006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner9754d142006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000037 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000038]>;
39
Chris Lattnera7976d32006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner27f53452006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000055
Chris Lattner261009a2005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000060
Nate Begeman69caef22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000065
Chris Lattnera8713b12006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000067
Chris Lattnerfea33f72005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattner4a66d692006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattnerf9797942005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Cheng81b645a2006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattnerf9797942005-12-04 19:01:59 +000082
Chris Lattner3b587342006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000084def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattnerb1e9e372006-05-17 06:01:33 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000086def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
88def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +000090
Chris Lattnereb755fc2006-05-17 19:00:46 +000091def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng7785e5b2006-01-09 18:28:21 +000092 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000093
Chris Lattnerd7495ae2006-03-31 05:13:27 +000094def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
95def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +000096
Chris Lattner9754d142006-04-18 17:59:36 +000097def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
98 [SDNPHasChain, SDNPOptInFlag]>;
99
Chris Lattnera7976d32006-07-10 20:56:58 +0000100def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
101def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
102
Jim Laskey48850c12006-11-16 22:43:37 +0000103// Instructions to support dynamic alloca.
104def SDTDynOp : SDTypeProfile<1, 2, []>;
105def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
106
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000107//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000108// PowerPC specific transformation functions and pattern fragments.
109//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000110
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000111def SHL32 : SDNodeXForm<imm, [{
112 // Transformation function: 31 - imm
113 return getI32Imm(31 - N->getValue());
114}]>;
115
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000116def SRL32 : SDNodeXForm<imm, [{
117 // Transformation function: 32 - imm
118 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
119}]>;
120
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000121def LO16 : SDNodeXForm<imm, [{
122 // Transformation function: get the low 16 bits.
123 return getI32Imm((unsigned short)N->getValue());
124}]>;
125
126def HI16 : SDNodeXForm<imm, [{
127 // Transformation function: shift the immediate value down into the low bits.
128 return getI32Imm((unsigned)N->getValue() >> 16);
129}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000130
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000131def HA16 : SDNodeXForm<imm, [{
132 // Transformation function: shift the immediate value down into the low bits.
133 signed int Val = N->getValue();
134 return getI32Imm((Val - (signed short)Val) >> 16);
135}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000136def MB : SDNodeXForm<imm, [{
137 // Transformation function: get the start bit of a mask
138 unsigned mb, me;
139 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
140 return getI32Imm(mb);
141}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000142
Nate Begemand31efd12006-09-22 05:01:56 +0000143def ME : SDNodeXForm<imm, [{
144 // Transformation function: get the end bit of a mask
145 unsigned mb, me;
146 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
147 return getI32Imm(me);
148}]>;
149def maskimm32 : PatLeaf<(imm), [{
150 // maskImm predicate - True if immediate is a run of ones.
151 unsigned mb, me;
152 if (N->getValueType(0) == MVT::i32)
153 return isRunOfOnes((unsigned)N->getValue(), mb, me);
154 else
155 return false;
156}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000157
Chris Lattner2d8032b2005-09-08 17:33:10 +0000158def immSExt16 : PatLeaf<(imm), [{
159 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
160 // field. Used by instructions like 'addi'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000161 if (N->getValueType(0) == MVT::i32)
162 return (int32_t)N->getValue() == (short)N->getValue();
163 else
164 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner2d8032b2005-09-08 17:33:10 +0000165}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000166def immZExt16 : PatLeaf<(imm), [{
167 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
168 // field. Used by instructions like 'ori'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000169 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000170}], LO16>;
171
Chris Lattner7e742e42006-06-20 22:34:10 +0000172// imm16Shifted* - These match immediates where the low 16-bits are zero. There
173// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
174// identical in 32-bit mode, but in 64-bit mode, they return true if the
175// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
176// clear).
177def imm16ShiftedZExt : PatLeaf<(imm), [{
178 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
179 // immediate are set. Used by instructions like 'xoris'.
180 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
181}], HI16>;
182
183def imm16ShiftedSExt : PatLeaf<(imm), [{
184 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
185 // immediate are set. Used by instructions like 'addis'. Identical to
186 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000187 if (N->getValue() & 0xFFFF) return false;
188 if (N->getValueType(0) == MVT::i32)
189 return true;
190 // For 64-bit, make sure it is sext right.
191 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000192}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000193
Chris Lattner2771e2c2006-03-25 06:12:06 +0000194
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000195//===----------------------------------------------------------------------===//
196// PowerPC Flag Definitions.
197
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000198class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000199class isDOT {
200 list<Register> Defs = [CR0];
201 bit RC = 1;
202}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000203
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000204class RegConstraint<string C> {
205 string Constraints = C;
206}
Chris Lattner57711562006-11-15 23:24:18 +0000207class NoEncode<string E> {
208 string DisableEncoding = E;
209}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000210
211
212//===----------------------------------------------------------------------===//
213// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000214
Chris Lattner2771e2c2006-03-25 06:12:06 +0000215def s5imm : Operand<i32> {
216 let PrintMethod = "printS5ImmOperand";
217}
Chris Lattnerf006d152005-09-14 20:53:05 +0000218def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000219 let PrintMethod = "printU5ImmOperand";
220}
Chris Lattnerf006d152005-09-14 20:53:05 +0000221def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000222 let PrintMethod = "printU6ImmOperand";
223}
Chris Lattnerf006d152005-09-14 20:53:05 +0000224def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000225 let PrintMethod = "printS16ImmOperand";
226}
Chris Lattnerf006d152005-09-14 20:53:05 +0000227def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000228 let PrintMethod = "printU16ImmOperand";
229}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000230def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
231 let PrintMethod = "printS16X4ImmOperand";
232}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000233def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000234 let PrintMethod = "printBranchOperand";
235}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000236def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000237 let PrintMethod = "printCallOperand";
238}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000239def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000240 let PrintMethod = "printAbsAddrOperand";
241}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000242def piclabel: Operand<iPTR> {
Nate Begeman61738782004-09-02 08:13:00 +0000243 let PrintMethod = "printPICLabel";
244}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000245def symbolHi: Operand<i32> {
246 let PrintMethod = "printSymbolHi";
247}
248def symbolLo: Operand<i32> {
249 let PrintMethod = "printSymbolLo";
250}
Nate Begeman8465fe82005-07-20 22:42:00 +0000251def crbitm: Operand<i8> {
252 let PrintMethod = "printcrbitm";
253}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000254// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000255def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000256 let PrintMethod = "printMemRegImm";
Chris Lattner13969612006-11-15 02:43:19 +0000257 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000258}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000259def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000260 let PrintMethod = "printMemRegReg";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000261 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000262}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000263def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000264 let PrintMethod = "printMemRegImmShifted";
Chris Lattner474b5b72006-11-15 19:55:13 +0000265 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner4a66d692006-03-22 05:30:33 +0000266}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000267
Chris Lattner29597892006-11-04 05:42:48 +0000268// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattner6be72602006-11-04 05:27:39 +0000269// that doesn't matter.
Chris Lattner29597892006-11-04 05:42:48 +0000270def pred : PredicateOperand<(ops imm, CRRC), (ops (i32 20), CR0)> {
Chris Lattner6be72602006-11-04 05:27:39 +0000271 let PrintMethod = "printPredicateOperand";
272}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000273
Chris Lattner268d3582006-01-12 02:05:36 +0000274// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000275def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
276def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
277def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
278def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000279
Chris Lattner6f5840c2006-11-16 00:41:37 +0000280/// This is just the offset part of iaddr, used for preinc.
281def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000282
Evan Cheng3db275d2005-12-14 22:07:12 +0000283//===----------------------------------------------------------------------===//
284// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000285def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000286
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000287
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000288//===----------------------------------------------------------------------===//
289// PowerPC Instruction Definitions.
290
Misha Brukmane05203f2004-06-21 16:55:25 +0000291// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000292
Chris Lattner51348c52006-03-12 09:13:49 +0000293let hasCtrlDep = 1 in {
Chris Lattnerf9797942005-12-04 19:01:59 +0000294def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000295 "${:comment} ADJCALLSTACKDOWN",
Chris Lattner7374bc02006-10-12 17:56:34 +0000296 [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000297def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000298 "${:comment} ADJCALLSTACKUP",
Chris Lattner7374bc02006-10-12 17:56:34 +0000299 [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner02e2c182006-03-13 21:52:10 +0000300
301def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
302 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000303}
Jim Laskey48850c12006-11-16 22:43:37 +0000304
305def DYNALLOC : Pseudo<(ops GPRC:$result, GPRC:$negsize, memri:$fpsi),
306 "${:comment} DYNALLOC $result, $negsize, $fpsi",
307 [(set GPRC:$result,
308 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>,
309 Imp<[R1],[R1]>;
310
Chris Lattner67f8cc52006-09-27 02:55:21 +0000311def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000312 [(set GPRC:$rD, (undef))]>;
Chris Lattner67f8cc52006-09-27 02:55:21 +0000313def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000314 [(set F8RC:$rD, (undef))]>;
Chris Lattner67f8cc52006-09-27 02:55:21 +0000315def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000316 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000317
Chris Lattner9b577f12005-08-26 21:23:58 +0000318// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
319// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000320let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
321 PPC970_Single = 1 in {
Chris Lattner97b3da12006-06-27 00:04:13 +0000322 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000323 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
324 []>;
Chris Lattner97b3da12006-06-27 00:04:13 +0000325 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000326 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
327 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000328 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000329 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
330 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000331 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000332 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
333 []>;
Chris Lattner0a3d1bb2006-04-08 22:45:08 +0000334 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000335 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
336 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000337}
338
Chris Lattnercf569172006-10-13 19:10:34 +0000339let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000340 let isReturn = 1 in
Chris Lattner8c6a41e2006-11-17 22:10:59 +0000341 def BLR : XLForm_2_br<19, 16, 0, (ops pred:$p),
Chris Lattner29597892006-11-04 05:42:48 +0000342 "b${p:cc}lr ${p:reg}", BrB,
343 [(retflag)]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000344 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000345}
346
Chris Lattner6be72602006-11-04 05:27:39 +0000347
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000348
Chris Lattner915fd0d2005-02-15 20:26:49 +0000349let Defs = [LR] in
Chris Lattner51348c52006-03-12 09:13:49 +0000350 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
351 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000352
Chris Lattner51348c52006-03-12 09:13:49 +0000353let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
354 noResults = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000355 let isBarrier = 1 in {
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000356 def B : IForm<18, 0, 0, (ops target:$dst),
357 "b $dst", BrB,
358 [(br bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000359 }
Chris Lattner40565d72004-11-22 23:07:01 +0000360
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000361 // BCC represents an arbitrary conditional branch on a predicate.
362 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
363 // a two-value operand where a dag node expects two operands. :(
364 def BCC : Pseudo<(ops pred:$cond, target:$dst),
365 "b${cond:cc} ${cond:reg}, $dst",
366 [/*(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)*/]>;
Chris Lattnere0263792006-11-17 22:14:47 +0000367
Nate Begeman7b809f52005-08-26 04:11:42 +0000368 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000369 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000370 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000371 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000372 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000373 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000374 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000375 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000376 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000377 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000378 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000379 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000380 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
381 "bun $crS, $block", BrB>;
382 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
383 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000384}
385
Chris Lattner51348c52006-03-12 09:13:49 +0000386let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000387 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000388 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
389 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000390 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000391 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000392 CR0,CR1,CR5,CR6,CR7] in {
393 // Convenient aliases for call instructions
Chris Lattner006b2c62006-06-10 01:14:28 +0000394 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnereb755fc2006-05-17 19:00:46 +0000395 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner006b2c62006-06-10 01:14:28 +0000396 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner3b587342006-06-27 18:36:44 +0000397 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner006b2c62006-06-10 01:14:28 +0000398 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnereb755fc2006-05-17 19:00:46 +0000399 [(PPCbctrl)]>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000400}
401
Chris Lattnerc8587d42006-06-06 21:29:23 +0000402// DCB* instructions.
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000403def DCBA : DCB_Form<758, 0, (ops memrr:$dst),
404 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
405 PPC970_DGroup_Single;
406def DCBF : DCB_Form<86, 0, (ops memrr:$dst),
407 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
408 PPC970_DGroup_Single;
409def DCBI : DCB_Form<470, 0, (ops memrr:$dst),
410 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
411 PPC970_DGroup_Single;
412def DCBST : DCB_Form<54, 0, (ops memrr:$dst),
413 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
414 PPC970_DGroup_Single;
415def DCBT : DCB_Form<278, 0, (ops memrr:$dst),
416 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
417 PPC970_DGroup_Single;
418def DCBTST : DCB_Form<246, 0, (ops memrr:$dst),
419 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
420 PPC970_DGroup_Single;
421def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
422 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
423 PPC970_DGroup_Single;
424def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
425 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
426 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +0000427
428//===----------------------------------------------------------------------===//
429// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +0000430//
Chris Lattnere79a4512006-11-14 19:19:53 +0000431
Chris Lattner13969612006-11-15 02:43:19 +0000432// Unindexed (r+i) Loads.
Chris Lattner51348c52006-03-12 09:13:49 +0000433let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000434def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
435 "lbz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000436 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000437def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
438 "lha $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000439 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000440 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000441def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
442 "lhz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000443 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000444def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
445 "lwz $rD, $src", LdStGeneral,
446 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000447
Chris Lattner6c8656a2006-11-10 17:51:02 +0000448def LFS : DForm_1<48, (ops F4RC:$rD, memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000449 "lfs $rD, $src", LdStLFDU,
450 [(set F4RC:$rD, (load iaddr:$src))]>;
Chris Lattner6c8656a2006-11-10 17:51:02 +0000451def LFD : DForm_1<50, (ops F8RC:$rD, memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000452 "lfd $rD, $src", LdStLFD,
453 [(set F8RC:$rD, (load iaddr:$src))]>;
454
Chris Lattnerce645542006-11-10 02:08:47 +0000455
Chris Lattner13969612006-11-15 02:43:19 +0000456// Unindexed (r+i) Loads with Update (preinc).
457def LBZU : DForm_1<35, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
458 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000459 []>, RegConstraint<"$addr.reg = $ea_result">,
460 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000461
Chris Lattner13969612006-11-15 02:43:19 +0000462def LHAU : DForm_1<43, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
463 "lhau $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000464 []>, RegConstraint<"$addr.reg = $ea_result">,
465 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000466
Chris Lattner13969612006-11-15 02:43:19 +0000467def LHZU : DForm_1<41, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
468 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000469 []>, RegConstraint<"$addr.reg = $ea_result">,
470 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000471
Chris Lattner13969612006-11-15 02:43:19 +0000472def LWZU : DForm_1<33, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
473 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000474 []>, RegConstraint<"$addr.reg = $ea_result">,
475 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000476
Chris Lattner13969612006-11-15 02:43:19 +0000477def LFSU : DForm_1<49, (ops F4RC:$rD, ptr_rc:$ea_result, memri:$addr),
478 "lfs $rD, $addr", LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +0000479 []>, RegConstraint<"$addr.reg = $ea_result">,
480 NoEncode<"$ea_result">;
481
Chris Lattner13969612006-11-15 02:43:19 +0000482def LFDU : DForm_1<51, (ops F8RC:$rD, ptr_rc:$ea_result, memri:$addr),
483 "lfd $rD, $addr", LdStLFD,
Chris Lattner57711562006-11-15 23:24:18 +0000484 []>, RegConstraint<"$addr.reg = $ea_result">,
485 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000486}
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000487
Chris Lattner13969612006-11-15 02:43:19 +0000488// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +0000489//
490let isLoad = 1, PPC970_Unit = 2 in {
491def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
492 "lbzx $rD, $src", LdStGeneral,
493 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
494def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
495 "lhax $rD, $src", LdStLHA,
496 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
497 PPC970_DGroup_Cracked;
498def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
499 "lhzx $rD, $src", LdStGeneral,
500 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
501def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
502 "lwzx $rD, $src", LdStGeneral,
503 [(set GPRC:$rD, (load xaddr:$src))]>;
504
505
506def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
507 "lhbrx $rD, $src", LdStGeneral,
508 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
509def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
510 "lwbrx $rD, $src", LdStGeneral,
511 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
512
513def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
514 "lfsx $frD, $src", LdStLFDU,
515 [(set F4RC:$frD, (load xaddr:$src))]>;
516def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
517 "lfdx $frD, $src", LdStLFDU,
518 [(set F8RC:$frD, (load xaddr:$src))]>;
519}
520
521//===----------------------------------------------------------------------===//
522// PPC32 Store Instructions.
523//
524
Chris Lattner13969612006-11-15 02:43:19 +0000525// Unindexed (r+i) Stores.
Chris Lattnere79a4512006-11-14 19:19:53 +0000526let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner57711562006-11-15 23:24:18 +0000527def STB : DForm_1<38, (ops GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000528 "stb $rS, $src", LdStGeneral,
529 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Chris Lattner57711562006-11-15 23:24:18 +0000530def STH : DForm_1<44, (ops GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000531 "sth $rS, $src", LdStGeneral,
532 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Chris Lattner57711562006-11-15 23:24:18 +0000533def STW : DForm_1<36, (ops GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000534 "stw $rS, $src", LdStGeneral,
535 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +0000536def STFS : DForm_1<52, (ops F4RC:$rS, memri:$dst),
537 "stfs $rS, $dst", LdStUX,
538 [(store F4RC:$rS, iaddr:$dst)]>;
539def STFD : DForm_1<54, (ops F8RC:$rS, memri:$dst),
540 "stfd $rS, $dst", LdStUX,
541 [(store F8RC:$rS, iaddr:$dst)]>;
542}
543
Chris Lattner13969612006-11-15 02:43:19 +0000544// Unindexed (r+i) Stores with Update (preinc).
545let isStore = 1, PPC970_Unit = 2 in {
Chris Lattner3a494982006-11-16 00:33:34 +0000546def STBU : DForm_1<39, (ops ptr_rc:$ea_res, GPRC:$rS,
547 symbolLo:$ptroff, ptr_rc:$ptrreg),
548 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000549 [(set ptr_rc:$ea_res,
550 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
551 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000552 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnera7ff5162006-11-16 01:01:28 +0000553def STHU : DForm_1<45, (ops ptr_rc:$ea_res, GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000554 symbolLo:$ptroff, ptr_rc:$ptrreg),
555 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000556 [(set ptr_rc:$ea_res,
557 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
558 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000559 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
560def STWU : DForm_1<37, (ops ptr_rc:$ea_res, GPRC:$rS,
561 symbolLo:$ptroff, ptr_rc:$ptrreg),
562 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000563 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
564 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000565 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
566def STFSU : DForm_1<37, (ops ptr_rc:$ea_res, F4RC:$rS,
567 symbolLo:$ptroff, ptr_rc:$ptrreg),
568 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000569 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
570 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000571 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
572def STFDU : DForm_1<37, (ops ptr_rc:$ea_res, F8RC:$rS,
573 symbolLo:$ptroff, ptr_rc:$ptrreg),
574 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000575 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
576 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000577 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +0000578}
579
580
Chris Lattnere79a4512006-11-14 19:19:53 +0000581// Indexed (r+r) Stores.
582//
583let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
584def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
585 "stbx $rS, $dst", LdStGeneral,
586 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
587 PPC970_DGroup_Cracked;
588def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
589 "sthx $rS, $dst", LdStGeneral,
590 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
591 PPC970_DGroup_Cracked;
592def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
593 "stwx $rS, $dst", LdStGeneral,
594 [(store GPRC:$rS, xaddr:$dst)]>,
595 PPC970_DGroup_Cracked;
596def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
597 "stwux $rS, $rA, $rB", LdStGeneral,
598 []>;
599def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
600 "sthbrx $rS, $dst", LdStGeneral,
601 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
602 PPC970_DGroup_Cracked;
603def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
604 "stwbrx $rS, $dst", LdStGeneral,
605 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
606 PPC970_DGroup_Cracked;
607
608def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
609 "stfiwx $frS, $dst", LdStUX,
610 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
611def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
612 "stfsx $frS, $dst", LdStUX,
613 [(store F4RC:$frS, xaddr:$dst)]>;
614def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
615 "stfdx $frS, $dst", LdStUX,
616 [(store F8RC:$frS, xaddr:$dst)]>;
617}
618
619
620//===----------------------------------------------------------------------===//
621// PPC32 Arithmetic Instructions.
622//
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000623
Chris Lattner51348c52006-03-12 09:13:49 +0000624let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000625def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000626 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000627 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000628def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000629 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000630 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
631 PPC970_DGroup_Cracked;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000632def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000633 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000634 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000635def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000636 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000637 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000638def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000639 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000640 [(set GPRC:$rD, (add GPRC:$rA,
641 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000642def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000643 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000644 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000645def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000646 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000647 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000648def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000649 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000650 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000651def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000652 "lis $rD, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000653 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000654}
Chris Lattnere79a4512006-11-14 19:19:53 +0000655
Chris Lattner51348c52006-03-12 09:13:49 +0000656let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000657def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000658 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000659 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
660 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000661def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000662 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000663 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000664 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000665def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000666 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000667 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000668def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000669 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000670 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000671def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000672 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000673 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000674def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000675 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000676 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000677def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
678 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000679def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000680 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000681def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000682 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000683}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000684
Chris Lattner2a85fa12006-03-25 07:51:43 +0000685
Chris Lattner51348c52006-03-12 09:13:49 +0000686let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner9220f922005-09-03 00:21:51 +0000687def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000688 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000689 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000690def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000691 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000692 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000693def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000694 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000695 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner52a956d2006-06-20 23:18:58 +0000696def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000697 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000698 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000699def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000700 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000701 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000702def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000703 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000704 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
705def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000706 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000707 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000708def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000709 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000710 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000711def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000712 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000713 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000714def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000715 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000716 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000717def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000718 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000719 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000720}
Chris Lattnere79a4512006-11-14 19:19:53 +0000721
Chris Lattner51348c52006-03-12 09:13:49 +0000722let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000723def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000724 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000725 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000726def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000727 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000728 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000729def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000730 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000731 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000732def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000733 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000734 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000735
Chris Lattner15709c22005-04-19 04:51:30 +0000736def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000737 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000738def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000739 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000740}
741let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000742//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000743// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000744def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000745 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000746def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000747 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnere79a4512006-11-14 19:19:53 +0000748
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000749def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000750 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000751 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000752def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000753 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000754 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000755def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000756 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000757 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
758def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000759 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000760 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000761}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000762
763/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000764///
765/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000766/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000767/// that they will fill slots (which could cause the load of a LSU reject to
768/// sneak into a d-group with a store).
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000769def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000770 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000771 []>, // (set F4RC:$frD, F4RC:$frB)
772 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000773def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000774 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000775 []>, // (set F8RC:$frD, F8RC:$frB)
776 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000777def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000778 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000779 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
780 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000781
Chris Lattner51348c52006-03-12 09:13:49 +0000782let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000783// These are artificially split into two different forms, for 4/8 byte FP.
784def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000785 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000786 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
787def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000788 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000789 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
790def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000791 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000792 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
793def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000794 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000795 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
796def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000797 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000798 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
799def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000800 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000801 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000802}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000803
Nate Begeman6cdbd222004-08-29 22:45:13 +0000804
Nate Begeman143cf942004-08-30 02:28:06 +0000805// XL-Form instructions. condition register logical ops.
806//
Chris Lattner15709c22005-04-19 04:51:30 +0000807def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000808 "mcrf $BF, $BFA", BrMCR>,
809 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000810
Chris Lattner51348c52006-03-12 09:13:49 +0000811// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000812//
Chris Lattner51348c52006-03-12 09:13:49 +0000813def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
814 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000815let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner02e2c182006-03-13 21:52:10 +0000816def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
817 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000818}
Chris Lattner02e2c182006-03-13 21:52:10 +0000819
820def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
821 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000822def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000823 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000824
825// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
826// a GPR on the PPC970. As such, copies in and out have the same performance
827// characteristics as an OR instruction.
828def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
829 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000830 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000831def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
832 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000833 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000834
Chris Lattner422e23d2005-08-26 22:05:54 +0000835def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000836 "mtcrf $FXM, $rS", BrMCRX>,
837 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6961fc72006-03-26 10:06:40 +0000838def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
839 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman048b2632005-11-29 22:42:50 +0000840def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000841 "mfcr $rT, $FXM", SprMFCR>,
842 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000843
Chris Lattner51348c52006-03-12 09:13:49 +0000844let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +0000845
846// XO-Form instructions. Arithmetic instructions that can set overflow bit
847//
Nate Begeman0b71e002005-10-18 00:28:58 +0000848def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000849 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000850 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000851def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000852 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000853 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
854 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000855def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000856 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000857 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000858def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000859 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000860 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000861 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000862def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000863 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000864 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000865 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000866def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000867 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000868 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000869def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000870 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000871 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000872def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000873 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000874 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000875def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000876 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000877 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000878def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000879 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000880 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
881 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000882def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000883 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000884 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000885def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000886 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000887 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000888def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000889 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000890 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000891def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000892 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000893 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000894def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
895 "subfme $rT, $rA", IntGeneral,
896 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000897def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000898 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000899 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000900}
Nate Begeman143cf942004-08-30 02:28:06 +0000901
902// A-Form instructions. Most of the instructions executed in the FPU are of
903// this type.
904//
Chris Lattner51348c52006-03-12 09:13:49 +0000905let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000906def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000907 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000908 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000909 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000910 F8RC:$FRB))]>,
911 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000912def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000913 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000914 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000915 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000916 F4RC:$FRB))]>,
917 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000918def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000919 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000920 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000921 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000922 F8RC:$FRB))]>,
923 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000924def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000925 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000926 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000927 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000928 F4RC:$FRB))]>,
929 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000930def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000931 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000932 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000933 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000934 F8RC:$FRB)))]>,
935 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000936def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000937 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000938 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000939 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000940 F4RC:$FRB)))]>,
941 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000942def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000943 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000944 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000945 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000946 F8RC:$FRB)))]>,
947 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000948def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000949 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000950 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000951 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000952 F4RC:$FRB)))]>,
953 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000954// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
955// having 4 of these, force the comparison to always be an 8-byte double (code
956// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000957// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000958def FSELD : AForm_1<63, 23,
959 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000960 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000961 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000962def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000963 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000964 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000965 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000966def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000967 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000968 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000969 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000970def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000971 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000972 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000973 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000974def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000975 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000976 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000977 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000978def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000979 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000980 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000981 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000982def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000983 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000984 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000985 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000986def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000987 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000988 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000989 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000990def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000991 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000992 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000993 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000994def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000995 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000996 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000997 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000998}
Nate Begeman143cf942004-08-30 02:28:06 +0000999
Chris Lattner51348c52006-03-12 09:13:49 +00001000let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00001001// M-Form instructions. rotate and mask instructions.
1002//
Chris Lattner57711562006-11-15 23:24:18 +00001003let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00001004// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001005def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +00001006 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +00001007 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner57711562006-11-15 23:24:18 +00001008 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1009 NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00001010}
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001011def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +00001012 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001013 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001014 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001015def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +00001016 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001017 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001018 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001019def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +00001020 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001021 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001022 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00001023}
Nate Begemana113d742004-08-31 02:28:08 +00001024
Chris Lattner382f3562006-03-20 06:15:45 +00001025
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001026//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +00001027// DWARF Pseudo Instructions
1028//
1029
Jim Laskey762e9ec2006-01-05 01:25:28 +00001030def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner67f8cc52006-09-27 02:55:21 +00001031 "${:comment} .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +00001032 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +00001033 (i32 imm:$file))]>;
1034
1035def DWARF_LABEL : Pseudo<(ops i32imm:$id),
Chris Lattner67f8cc52006-09-27 02:55:21 +00001036 "\n${:private}debug_loc$id:",
Jim Laskey762e9ec2006-01-05 01:25:28 +00001037 [(dwarf_label (i32 imm:$id))]>;
Jim Laskey7c462762005-12-16 22:45:29 +00001038
1039//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001040// PowerPC Instruction Patterns
1041//
1042
Chris Lattner4435b142005-09-26 22:20:16 +00001043// Arbitrary immediate support. Implement in terms of LIS/ORI.
1044def : Pat<(i32 imm:$imm),
1045 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00001046
1047// Implement the 'not' operation with the NOR instruction.
1048def NOT : Pat<(not GPRC:$in),
1049 (NOR GPRC:$in, GPRC:$in)>;
1050
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001051// ADD an arbitrary immediate.
1052def : Pat<(add GPRC:$in, imm:$imm),
1053 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1054// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001055def : Pat<(or GPRC:$in, imm:$imm),
1056 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001057// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001058def : Pat<(xor GPRC:$in, imm:$imm),
1059 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00001060// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +00001061def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +00001062 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001063
Chris Lattnerbfb2de92006-01-09 23:20:37 +00001064// Return void support.
1065def : Pat<(ret), (BLR)>;
1066
Chris Lattnerb4299832006-06-16 20:22:01 +00001067// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001068def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001069 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001070def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001071 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001072
Nate Begeman1b8121b2006-01-11 21:21:00 +00001073// ROTL
1074def : Pat<(rotl GPRC:$in, GPRC:$sh),
1075 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1076def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1077 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001078
Nate Begemand31efd12006-09-22 05:01:56 +00001079// RLWNM
1080def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1081 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1082
Chris Lattnereb755fc2006-05-17 19:00:46 +00001083// Calls
Chris Lattner44dbdbe2006-11-14 18:44:47 +00001084def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
Chris Lattnereb755fc2006-05-17 19:00:46 +00001085 (BL tglobaladdr:$dst)>;
Chris Lattner44dbdbe2006-11-14 18:44:47 +00001086def : Pat<(PPCcall (i32 texternalsym:$dst)),
Chris Lattnereb755fc2006-05-17 19:00:46 +00001087 (BL texternalsym:$dst)>;
1088
Chris Lattner595088a2005-11-17 07:30:41 +00001089// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00001090def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1091def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1092def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1093def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001094def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1095def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +00001096def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1097 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +00001098def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1099 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001100def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1101 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00001102
Nate Begemane37cb602005-12-14 22:54:33 +00001103// Fused negative multiply subtract, alternate pattern
1104def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1105 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1106 Requires<[FPContractions]>;
1107def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1108 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1109 Requires<[FPContractions]>;
1110
Chris Lattnerfea33f72005-12-06 02:10:38 +00001111// Standard shifts. These are represented separately from the real shifts above
1112// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1113// amounts.
1114def : Pat<(sra GPRC:$rS, GPRC:$rB),
1115 (SRAW GPRC:$rS, GPRC:$rB)>;
1116def : Pat<(srl GPRC:$rS, GPRC:$rB),
1117 (SRW GPRC:$rS, GPRC:$rB)>;
1118def : Pat<(shl GPRC:$rS, GPRC:$rB),
1119 (SLW GPRC:$rS, GPRC:$rB)>;
1120
Evan Chenge71fe34d2006-10-09 20:57:25 +00001121def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001122 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001123def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001124 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001125def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001126 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001127def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001128 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001129def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001130 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001131def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001132 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001133def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001134 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001135def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001136 (LHZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001137def : Pat<(extloadf32 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001138 (FMRSD (LFS iaddr:$src))>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001139def : Pat<(extloadf32 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001140 (FMRSD (LFSX xaddr:$src))>;
1141
Chris Lattner2a85fa12006-03-25 07:51:43 +00001142include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00001143include "PPCInstr64Bit.td"