blob: a0b2512c6dfe8deb99bd0423b74b6df94a669a26 [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmane05203f2004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000026def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
27def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
28 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattnerd7495ae2006-03-31 05:13:27 +000033def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000034 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
35]>;
36
Chris Lattner9754d142006-04-18 17:59:36 +000037def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000038 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000039]>;
40
Chris Lattnera7976d32006-07-10 20:56:58 +000041def SDT_PPClbrx : SDTypeProfile<1, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44def SDT_PPCstbrx : SDTypeProfile<0, 4, [
45 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
46]>;
47
Chris Lattner27f53452006-03-01 05:50:56 +000048//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000049// PowerPC specific DAG Nodes.
50//
51
52def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
53def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
54def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000055def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
56 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000057
Dale Johannesen666323e2007-10-10 01:01:31 +000058// This sequence is used for long double->int conversions. It changes the
59// bits in the FPSCR which is not modelled.
60def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
61 [SDNPOutFlag]>;
62def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
63 [SDNPInFlag, SDNPOutFlag]>;
64def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
65 [SDNPInFlag, SDNPOutFlag]>;
66def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
67 [SDNPInFlag, SDNPOutFlag]>;
68def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
69 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
70 SDTCisVT<3, f64>]>,
71 [SDNPInFlag]>;
72
Chris Lattner261009a2005-10-25 20:55:47 +000073def PPCfsel : SDNode<"PPCISD::FSEL",
74 // Type constraint for fsel.
75 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
76 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000077
Nate Begeman69caef22005-12-13 22:55:22 +000078def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
79def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
80def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
81def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000082
Chris Lattnera8713b12006-03-20 01:53:53 +000083def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000084
Chris Lattnerfea33f72005-12-06 02:10:38 +000085// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
86// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000087def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
88def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
89def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
90
Chris Lattner4a66d692006-03-22 05:30:33 +000091def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnera348f552008-01-06 06:44:58 +000092def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
93 [SDNPHasChain, SDNPMayStore]>;
Chris Lattner4a66d692006-03-22 05:30:33 +000094
Chris Lattnerf9797942005-12-04 19:01:59 +000095// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +000096def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Cheng81b645a2006-08-11 09:03:33 +000097 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000098def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendlingf359fed2007-11-13 00:44:25 +000099 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000100
Chris Lattner3b587342006-06-27 18:36:44 +0000101def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000102def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner43df5b32007-02-25 05:34:32 +0000103 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000104def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000105 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000106def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
107 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a249b02008-01-15 22:02:54 +0000108def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTNone,
Bill Wendling97925ec2008-02-27 06:33:05 +0000109 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner43df5b32007-02-25 05:34:32 +0000110
Chris Lattner9a249b02008-01-15 22:02:54 +0000111def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTNone,
Bill Wendling97925ec2008-02-27 06:33:05 +0000112 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000113
Chris Lattner9a249b02008-01-15 22:02:54 +0000114def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Bill Wendling97925ec2008-02-27 06:33:05 +0000115 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000116
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000117def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
118def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000119
Chris Lattner9754d142006-04-18 17:59:36 +0000120def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
121 [SDNPHasChain, SDNPOptInFlag]>;
122
Chris Lattner94de7bc2008-01-10 05:12:37 +0000123def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
124 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000125def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
126 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000127
Jim Laskey48850c12006-11-16 22:43:37 +0000128// Instructions to support dynamic alloca.
129def SDTDynOp : SDTypeProfile<1, 2, []>;
130def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
131
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000132//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000133// PowerPC specific transformation functions and pattern fragments.
134//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000135
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000136def SHL32 : SDNodeXForm<imm, [{
137 // Transformation function: 31 - imm
138 return getI32Imm(31 - N->getValue());
139}]>;
140
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000141def SRL32 : SDNodeXForm<imm, [{
142 // Transformation function: 32 - imm
143 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
144}]>;
145
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000146def LO16 : SDNodeXForm<imm, [{
147 // Transformation function: get the low 16 bits.
148 return getI32Imm((unsigned short)N->getValue());
149}]>;
150
151def HI16 : SDNodeXForm<imm, [{
152 // Transformation function: shift the immediate value down into the low bits.
153 return getI32Imm((unsigned)N->getValue() >> 16);
154}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000155
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000156def HA16 : SDNodeXForm<imm, [{
157 // Transformation function: shift the immediate value down into the low bits.
158 signed int Val = N->getValue();
159 return getI32Imm((Val - (signed short)Val) >> 16);
160}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000161def MB : SDNodeXForm<imm, [{
162 // Transformation function: get the start bit of a mask
163 unsigned mb, me;
164 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
165 return getI32Imm(mb);
166}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000167
Nate Begemand31efd12006-09-22 05:01:56 +0000168def ME : SDNodeXForm<imm, [{
169 // Transformation function: get the end bit of a mask
170 unsigned mb, me;
171 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
172 return getI32Imm(me);
173}]>;
174def maskimm32 : PatLeaf<(imm), [{
175 // maskImm predicate - True if immediate is a run of ones.
176 unsigned mb, me;
177 if (N->getValueType(0) == MVT::i32)
178 return isRunOfOnes((unsigned)N->getValue(), mb, me);
179 else
180 return false;
181}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000182
Chris Lattner2d8032b2005-09-08 17:33:10 +0000183def immSExt16 : PatLeaf<(imm), [{
184 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
185 // field. Used by instructions like 'addi'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000186 if (N->getValueType(0) == MVT::i32)
187 return (int32_t)N->getValue() == (short)N->getValue();
188 else
189 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner2d8032b2005-09-08 17:33:10 +0000190}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000191def immZExt16 : PatLeaf<(imm), [{
192 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
193 // field. Used by instructions like 'ori'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000194 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000195}], LO16>;
196
Chris Lattner7e742e42006-06-20 22:34:10 +0000197// imm16Shifted* - These match immediates where the low 16-bits are zero. There
198// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
199// identical in 32-bit mode, but in 64-bit mode, they return true if the
200// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
201// clear).
202def imm16ShiftedZExt : PatLeaf<(imm), [{
203 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
204 // immediate are set. Used by instructions like 'xoris'.
205 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
206}], HI16>;
207
208def imm16ShiftedSExt : PatLeaf<(imm), [{
209 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
210 // immediate are set. Used by instructions like 'addis'. Identical to
211 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000212 if (N->getValue() & 0xFFFF) return false;
213 if (N->getValueType(0) == MVT::i32)
214 return true;
215 // For 64-bit, make sure it is sext right.
216 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000217}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000218
Chris Lattner2771e2c2006-03-25 06:12:06 +0000219
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000220//===----------------------------------------------------------------------===//
221// PowerPC Flag Definitions.
222
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000223class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000224class isDOT {
225 list<Register> Defs = [CR0];
226 bit RC = 1;
227}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000228
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000229class RegConstraint<string C> {
230 string Constraints = C;
231}
Chris Lattner57711562006-11-15 23:24:18 +0000232class NoEncode<string E> {
233 string DisableEncoding = E;
234}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000235
236
237//===----------------------------------------------------------------------===//
238// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000239
Chris Lattner2771e2c2006-03-25 06:12:06 +0000240def s5imm : Operand<i32> {
241 let PrintMethod = "printS5ImmOperand";
242}
Chris Lattnerf006d152005-09-14 20:53:05 +0000243def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000244 let PrintMethod = "printU5ImmOperand";
245}
Chris Lattnerf006d152005-09-14 20:53:05 +0000246def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000247 let PrintMethod = "printU6ImmOperand";
248}
Chris Lattnerf006d152005-09-14 20:53:05 +0000249def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000250 let PrintMethod = "printS16ImmOperand";
251}
Chris Lattnerf006d152005-09-14 20:53:05 +0000252def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000253 let PrintMethod = "printU16ImmOperand";
254}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000255def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
256 let PrintMethod = "printS16X4ImmOperand";
257}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000258def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000259 let PrintMethod = "printBranchOperand";
260}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000261def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000262 let PrintMethod = "printCallOperand";
263}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000264def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000265 let PrintMethod = "printAbsAddrOperand";
266}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000267def piclabel: Operand<iPTR> {
Nate Begeman61738782004-09-02 08:13:00 +0000268 let PrintMethod = "printPICLabel";
269}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000270def symbolHi: Operand<i32> {
271 let PrintMethod = "printSymbolHi";
272}
273def symbolLo: Operand<i32> {
274 let PrintMethod = "printSymbolLo";
275}
Nate Begeman8465fe82005-07-20 22:42:00 +0000276def crbitm: Operand<i8> {
277 let PrintMethod = "printcrbitm";
278}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000279// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000280def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000281 let PrintMethod = "printMemRegImm";
Chris Lattner13969612006-11-15 02:43:19 +0000282 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000283}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000284def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000285 let PrintMethod = "printMemRegReg";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000286 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000287}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000288def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000289 let PrintMethod = "printMemRegImmShifted";
Chris Lattner474b5b72006-11-15 19:55:13 +0000290 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner4a66d692006-03-22 05:30:33 +0000291}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000292
Chris Lattner29597892006-11-04 05:42:48 +0000293// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattner6be72602006-11-04 05:27:39 +0000294// that doesn't matter.
Evan Cheng76a97c52007-07-06 23:22:46 +0000295def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begeman87abe952008-02-13 02:58:33 +0000296 (ops (i32 20), (i32 zero_reg))> {
Chris Lattner6be72602006-11-04 05:27:39 +0000297 let PrintMethod = "printPredicateOperand";
298}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000299
Chris Lattner268d3582006-01-12 02:05:36 +0000300// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000301def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
302def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
303def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
304def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000305
Chris Lattner6f5840c2006-11-16 00:41:37 +0000306/// This is just the offset part of iaddr, used for preinc.
307def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000308
Evan Cheng3db275d2005-12-14 22:07:12 +0000309//===----------------------------------------------------------------------===//
310// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000311def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Chengec271b12007-10-23 06:42:42 +0000312def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
313def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000314
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000315
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000316//===----------------------------------------------------------------------===//
317// PowerPC Instruction Definitions.
318
Misha Brukmane05203f2004-06-21 16:55:25 +0000319// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000320
Chris Lattner51348c52006-03-12 09:13:49 +0000321let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000322let Defs = [R1], Uses = [R1] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000323def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000324 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng3e18e502007-09-11 19:55:27 +0000325 [(callseq_start imm:$amt)]>;
Bill Wendlingf359fed2007-11-13 00:44:25 +0000326def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000327 "${:comment} ADJCALLSTACKUP",
Bill Wendlingf359fed2007-11-13 00:44:25 +0000328 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000329}
Chris Lattner02e2c182006-03-13 21:52:10 +0000330
Evan Cheng94b5a802007-07-19 01:14:50 +0000331def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000332 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000333}
Jim Laskey48850c12006-11-16 22:43:37 +0000334
Evan Cheng3e18e502007-09-11 19:55:27 +0000335let Defs = [R1], Uses = [R1] in
Evan Cheng94b5a802007-07-19 01:14:50 +0000336def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey48850c12006-11-16 22:43:37 +0000337 "${:comment} DYNALLOC $result, $negsize, $fpsi",
338 [(set GPRC:$result,
Evan Cheng3e18e502007-09-11 19:55:27 +0000339 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000340
Evan Cheng6e683812007-12-12 23:12:09 +0000341let isImplicitDef = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000342def IMPLICIT_DEF_GPRC: Pseudo<(outs GPRC:$rD), (ins),
343 "${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000344 [(set GPRC:$rD, (undef))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000345def IMPLICIT_DEF_F8 : Pseudo<(outs F8RC:$rD), (ins),
346 "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000347 [(set F8RC:$rD, (undef))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000348def IMPLICIT_DEF_F4 : Pseudo<(outs F4RC:$rD), (ins),
349 "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000350 [(set F4RC:$rD, (undef))]>;
Evan Cheng6e683812007-12-12 23:12:09 +0000351}
Chris Lattner915fd0d2005-02-15 20:26:49 +0000352
Chris Lattner9b577f12005-08-26 21:23:58 +0000353// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
354// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000355let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
356 PPC970_Single = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000357 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000358 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
359 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000360 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000361 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
362 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000363 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000364 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
365 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000366 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000367 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
368 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000369 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000370 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
371 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000372}
373
Bill Wendling632ea652008-03-03 22:19:16 +0000374// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
375// scavenge a register for it.
376def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
377 "${:comment} SPILL_CR $cond $F", []>;
378
Evan Chengac1591b2007-07-21 00:34:19 +0000379let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000380 let isReturn = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000381 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner29597892006-11-04 05:42:48 +0000382 "b${p:cc}lr ${p:reg}", BrB,
383 [(retflag)]>;
Owen Anderson933b5b72007-11-12 07:39:39 +0000384 let isBranch = 1, isIndirectBranch = 1 in
385 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000386}
387
Chris Lattner915fd0d2005-02-15 20:26:49 +0000388let Defs = [LR] in
Evan Cheng94b5a802007-07-19 01:14:50 +0000389 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000390 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000391
Evan Chengac1591b2007-07-21 00:34:19 +0000392let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000393 let isBarrier = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000394 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000395 "b $dst", BrB,
396 [(br bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000397 }
Chris Lattner40565d72004-11-22 23:07:01 +0000398
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000399 // BCC represents an arbitrary conditional branch on a predicate.
400 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
401 // a two-value operand where a dag node expects two operands. :(
Evan Cheng94b5a802007-07-19 01:14:50 +0000402 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner542dfd52006-11-18 00:32:03 +0000403 "b${cond:cc} ${cond:reg}, $dst"
404 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukman767fa112004-06-28 18:23:35 +0000405}
406
Chris Lattner43df5b32007-02-25 05:34:32 +0000407// Macho ABI Calls.
Evan Chengac1591b2007-07-21 00:34:19 +0000408let isCall = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000409 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000410 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
411 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000412 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000413 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000414 CR0,CR1,CR5,CR6,CR7] in {
415 // Convenient aliases for call instructions
Chris Lattner43df5b32007-02-25 05:34:32 +0000416 def BL_Macho : IForm<18, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000417 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000418 "bl $func", BrB, []>; // See Pat patterns below.
419 def BLA_Macho : IForm<18, 1, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000420 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000421 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
422 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000423 (outs), (ins variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000424 "bctrl", BrB,
Evan Chengec271b12007-10-23 06:42:42 +0000425 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Chris Lattner43df5b32007-02-25 05:34:32 +0000426}
427
428// ELF ABI Calls.
Evan Chengac1591b2007-07-21 00:34:19 +0000429let isCall = 1, PPC970_Unit = 7,
Chris Lattner43df5b32007-02-25 05:34:32 +0000430 // All calls clobber the non-callee saved registers...
431 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
Nicolas Geoffrayfbfc4512007-04-03 10:27:07 +0000432 F0,F1,F2,F3,F4,F5,F6,F7,F8,
Chris Lattner43df5b32007-02-25 05:34:32 +0000433 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
434 LR,CTR,
435 CR0,CR1,CR5,CR6,CR7] in {
436 // Convenient aliases for call instructions
437 def BL_ELF : IForm<18, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000438 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000439 "bl $func", BrB, []>; // See Pat patterns below.
440 def BLA_ELF : IForm<18, 1, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000441 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000442 "bla $func", BrB,
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000443 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner43df5b32007-02-25 05:34:32 +0000444 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000445 (outs), (ins variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000446 "bctrl", BrB,
Evan Chengec271b12007-10-23 06:42:42 +0000447 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000448}
449
Chris Lattnerc8587d42006-06-06 21:29:23 +0000450// DCB* instructions.
Evan Cheng94b5a802007-07-19 01:14:50 +0000451def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000452 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
453 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000454def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000455 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
456 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000457def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000458 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
459 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000460def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000461 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
462 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000463def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000464 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
465 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000466def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000467 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
468 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000469def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000470 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
471 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000472def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000473 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
474 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +0000475
476//===----------------------------------------------------------------------===//
477// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +0000478//
Chris Lattnere79a4512006-11-14 19:19:53 +0000479
Chris Lattner13969612006-11-15 02:43:19 +0000480// Unindexed (r+i) Loads.
Chris Lattnera4ce4f62008-01-06 23:38:27 +0000481let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000482def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000483 "lbz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000484 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000485def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000486 "lha $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000487 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000488 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000489def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000490 "lhz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000491 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000492def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000493 "lwz $rD, $src", LdStGeneral,
494 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000495
Evan Cheng94b5a802007-07-19 01:14:50 +0000496def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000497 "lfs $rD, $src", LdStLFDU,
498 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000499def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000500 "lfd $rD, $src", LdStLFD,
501 [(set F8RC:$rD, (load iaddr:$src))]>;
502
Chris Lattnerce645542006-11-10 02:08:47 +0000503
Chris Lattner13969612006-11-15 02:43:19 +0000504// Unindexed (r+i) Loads with Update (preinc).
Evan Cheng58c3c302007-08-01 23:07:38 +0000505def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000506 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000507 []>, RegConstraint<"$addr.reg = $ea_result">,
508 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000509
Evan Cheng58c3c302007-08-01 23:07:38 +0000510def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000511 "lhau $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000512 []>, RegConstraint<"$addr.reg = $ea_result">,
513 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000514
Evan Cheng58c3c302007-08-01 23:07:38 +0000515def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000516 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000517 []>, RegConstraint<"$addr.reg = $ea_result">,
518 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000519
Evan Cheng58c3c302007-08-01 23:07:38 +0000520def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000521 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000522 []>, RegConstraint<"$addr.reg = $ea_result">,
523 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000524
Evan Cheng58c3c302007-08-01 23:07:38 +0000525def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000526 "lfs $rD, $addr", LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +0000527 []>, RegConstraint<"$addr.reg = $ea_result">,
528 NoEncode<"$ea_result">;
529
Evan Cheng58c3c302007-08-01 23:07:38 +0000530def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000531 "lfd $rD, $addr", LdStLFD,
Chris Lattner57711562006-11-15 23:24:18 +0000532 []>, RegConstraint<"$addr.reg = $ea_result">,
533 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000534}
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000535
Chris Lattner13969612006-11-15 02:43:19 +0000536// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +0000537//
Chris Lattnera4ce4f62008-01-06 23:38:27 +0000538let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000539def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000540 "lbzx $rD, $src", LdStGeneral,
541 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000542def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000543 "lhax $rD, $src", LdStLHA,
544 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
545 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000546def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000547 "lhzx $rD, $src", LdStGeneral,
548 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000549def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000550 "lwzx $rD, $src", LdStGeneral,
551 [(set GPRC:$rD, (load xaddr:$src))]>;
552
553
Evan Cheng94b5a802007-07-19 01:14:50 +0000554def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000555 "lhbrx $rD, $src", LdStGeneral,
556 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000557def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000558 "lwbrx $rD, $src", LdStGeneral,
559 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
560
Evan Cheng94b5a802007-07-19 01:14:50 +0000561def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000562 "lfsx $frD, $src", LdStLFDU,
563 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000564def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000565 "lfdx $frD, $src", LdStLFDU,
566 [(set F8RC:$frD, (load xaddr:$src))]>;
567}
568
569//===----------------------------------------------------------------------===//
570// PPC32 Store Instructions.
571//
572
Chris Lattner13969612006-11-15 02:43:19 +0000573// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +0000574let PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000575def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000576 "stb $rS, $src", LdStGeneral,
577 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000578def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000579 "sth $rS, $src", LdStGeneral,
580 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000581def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000582 "stw $rS, $src", LdStGeneral,
583 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000584def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000585 "stfs $rS, $dst", LdStUX,
586 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000587def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000588 "stfd $rS, $dst", LdStUX,
589 [(store F8RC:$rS, iaddr:$dst)]>;
590}
591
Chris Lattner13969612006-11-15 02:43:19 +0000592// Unindexed (r+i) Stores with Update (preinc).
Chris Lattnere20f3802008-01-06 05:53:26 +0000593let PPC970_Unit = 2 in {
Evan Cheng9081ab82007-07-20 00:20:46 +0000594def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000595 symbolLo:$ptroff, ptr_rc:$ptrreg),
596 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000597 [(set ptr_rc:$ea_res,
598 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
599 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000600 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000601def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000602 symbolLo:$ptroff, ptr_rc:$ptrreg),
603 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000604 [(set ptr_rc:$ea_res,
605 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
606 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000607 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000608def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000609 symbolLo:$ptroff, ptr_rc:$ptrreg),
610 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000611 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
612 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000613 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000614def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000615 symbolLo:$ptroff, ptr_rc:$ptrreg),
616 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000617 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
618 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000619 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000620def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000621 symbolLo:$ptroff, ptr_rc:$ptrreg),
622 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000623 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
624 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000625 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +0000626}
627
628
Chris Lattnere79a4512006-11-14 19:19:53 +0000629// Indexed (r+r) Stores.
630//
Chris Lattnere20f3802008-01-06 05:53:26 +0000631let PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000632def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000633 "stbx $rS, $dst", LdStGeneral,
634 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
635 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000636def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000637 "sthx $rS, $dst", LdStGeneral,
638 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
639 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000640def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000641 "stwx $rS, $dst", LdStGeneral,
642 [(store GPRC:$rS, xaddr:$dst)]>,
643 PPC970_DGroup_Cracked;
Chris Lattnere20f3802008-01-06 05:53:26 +0000644
Chris Lattner10324d02008-01-06 08:36:04 +0000645let mayStore = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000646def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattnere79a4512006-11-14 19:19:53 +0000647 "stwux $rS, $rA, $rB", LdStGeneral,
648 []>;
Chris Lattnera348f552008-01-06 06:44:58 +0000649}
Evan Cheng94b5a802007-07-19 01:14:50 +0000650def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000651 "sthbrx $rS, $dst", LdStGeneral,
652 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
653 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000654def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000655 "stwbrx $rS, $dst", LdStGeneral,
656 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
657 PPC970_DGroup_Cracked;
658
Evan Cheng94b5a802007-07-19 01:14:50 +0000659def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000660 "stfiwx $frS, $dst", LdStUX,
661 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000662
Evan Cheng94b5a802007-07-19 01:14:50 +0000663def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000664 "stfsx $frS, $dst", LdStUX,
665 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000666def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000667 "stfdx $frS, $dst", LdStUX,
668 [(store F8RC:$frS, xaddr:$dst)]>;
669}
670
671
672//===----------------------------------------------------------------------===//
673// PPC32 Arithmetic Instructions.
674//
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000675
Chris Lattner51348c52006-03-12 09:13:49 +0000676let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000677def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000678 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000679 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000680def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000681 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000682 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
683 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000684def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000685 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000686 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000687def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000688 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000689 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000690def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000691 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000692 [(set GPRC:$rD, (add GPRC:$rA,
693 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000694def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000695 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000696 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000697def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000698 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000699 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000700
Chris Lattneraca7ca32008-01-10 05:45:39 +0000701let isReMaterializable = 1 in {
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000702 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
703 "li $rD, $imm", IntGeneral,
704 [(set GPRC:$rD, immSExt16:$imm)]>;
705 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
706 "lis $rD, $imm", IntGeneral,
707 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
708}
Chris Lattner51348c52006-03-12 09:13:49 +0000709}
Chris Lattnere79a4512006-11-14 19:19:53 +0000710
Chris Lattner51348c52006-03-12 09:13:49 +0000711let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000712def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000713 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000714 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
715 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000716def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000717 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000718 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000719 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000720def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000721 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000722 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000723def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000724 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000725 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000726def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000727 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000728 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000729def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000730 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000731 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000732def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000733 []>;
Evan Cheng58c3c302007-08-01 23:07:38 +0000734def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000735 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Cheng58c3c302007-08-01 23:07:38 +0000736def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000737 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000738}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000739
Chris Lattner2a85fa12006-03-25 07:51:43 +0000740
Chris Lattner51348c52006-03-12 09:13:49 +0000741let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000742def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000743 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000744 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000745def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000746 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000747 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000748def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000749 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000750 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000751def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000752 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000753 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000754def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000755 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000756 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000757def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000758 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000759 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000760def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000761 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000762 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000763def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000764 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000765 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000766def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000767 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000768 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000769def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000770 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000771 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000772def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000773 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000774 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000775}
Chris Lattnere79a4512006-11-14 19:19:53 +0000776
Chris Lattner51348c52006-03-12 09:13:49 +0000777let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000778def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000779 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000780 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000781def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000782 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000783 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000784def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000785 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000786 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000787def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000788 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000789 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000790
Evan Cheng94b5a802007-07-19 01:14:50 +0000791def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000792 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000793def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000794 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000795}
796let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000797//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000798// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000799def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000800 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000801def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000802 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnere79a4512006-11-14 19:19:53 +0000803
Evan Cheng94b5a802007-07-19 01:14:50 +0000804def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000805 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000806 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000807def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000808 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000809 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000810def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000811 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000812 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000813def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000814 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000815 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000816}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000817
818/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000819///
820/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000821/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000822/// that they will fill slots (which could cause the load of a LSU reject to
823/// sneak into a d-group with a store).
Evan Cheng94b5a802007-07-19 01:14:50 +0000824def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000825 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000826 []>, // (set F4RC:$frD, F4RC:$frB)
827 PPC970_Unit_Pseudo;
Evan Cheng94b5a802007-07-19 01:14:50 +0000828def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000829 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000830 []>, // (set F8RC:$frD, F8RC:$frB)
831 PPC970_Unit_Pseudo;
Evan Cheng94b5a802007-07-19 01:14:50 +0000832def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000833 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000834 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
835 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000836
Chris Lattner51348c52006-03-12 09:13:49 +0000837let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000838// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng94b5a802007-07-19 01:14:50 +0000839def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000840 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000841 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000842def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000843 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000844 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000845def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000846 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000847 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000848def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000849 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000850 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000851def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000852 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000853 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000854def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000855 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000856 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000857}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000858
Nate Begeman6cdbd222004-08-29 22:45:13 +0000859
Nate Begeman143cf942004-08-30 02:28:06 +0000860// XL-Form instructions. condition register logical ops.
861//
Evan Cheng94b5a802007-07-19 01:14:50 +0000862def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000863 "mcrf $BF, $BFA", BrMCR>,
864 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000865
Evan Cheng94b5a802007-07-19 01:14:50 +0000866def CREQV : XLForm_1<19, 289, (outs CRRC:$CRD), (ins CRRC:$CRA, CRRC:$CRB),
Chris Lattner43df5b32007-02-25 05:34:32 +0000867 "creqv $CRD, $CRA, $CRB", BrCR,
868 []>;
869
Evan Cheng94b5a802007-07-19 01:14:50 +0000870def SETCR : XLForm_1_ext<19, 289, (outs CRRC:$dst), (ins),
Chris Lattner43df5b32007-02-25 05:34:32 +0000871 "creqv $dst, $dst, $dst", BrCR,
872 []>;
873
Chris Lattner51348c52006-03-12 09:13:49 +0000874// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000875//
Evan Cheng94b5a802007-07-19 01:14:50 +0000876def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
877 "mfctr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000878 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000879let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000880def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
881 "mtctr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +0000882 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000883}
Chris Lattner02e2c182006-03-13 21:52:10 +0000884
Evan Cheng94b5a802007-07-19 01:14:50 +0000885def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
886 "mtlr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +0000887 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000888def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
889 "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000890 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000891
892// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
893// a GPR on the PPC970. As such, copies in and out have the same performance
894// characteristics as an OR instruction.
Evan Cheng94b5a802007-07-19 01:14:50 +0000895def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000896 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000897 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000898def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner02e2c182006-03-13 21:52:10 +0000899 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000900 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000901
Evan Cheng94b5a802007-07-19 01:14:50 +0000902def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000903 "mtcrf $FXM, $rS", BrMCRX>,
904 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000905def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6961fc72006-03-26 10:06:40 +0000906 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000907def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000908 "mfcr $rT, $FXM", SprMFCR>,
909 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000910
Dale Johannesen666323e2007-10-10 01:01:31 +0000911// Instructions to manipulate FPSCR. Only long double handling uses these.
912// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
913
914def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
915 "mffs $rT", IntMFFS,
916 [(set F8RC:$rT, (PPCmffs))]>,
917 PPC970_DGroup_Single, PPC970_Unit_FPU;
918def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
919 "mtfsb0 $FM", IntMTFSB0,
920 [(PPCmtfsb0 (i32 imm:$FM))]>,
921 PPC970_DGroup_Single, PPC970_Unit_FPU;
922def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
923 "mtfsb1 $FM", IntMTFSB0,
924 [(PPCmtfsb1 (i32 imm:$FM))]>,
925 PPC970_DGroup_Single, PPC970_Unit_FPU;
926def FADDrtz: AForm_2<63, 21,
927 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
928 "fadd $FRT, $FRA, $FRB", FPGeneral,
929 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
930 PPC970_DGroup_Single, PPC970_Unit_FPU;
931// MTFSF does not actually produce an FP result. We pretend it copies
932// input reg B to the output. If we didn't do this it would look like the
933// instruction had no outputs (because we aren't modelling the FPSCR) and
934// it would be deleted.
935def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
936 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
937 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
938 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
939 F8RC:$rT, F8RC:$FRB))]>,
940 PPC970_DGroup_Single, PPC970_Unit_FPU;
941
Chris Lattner51348c52006-03-12 09:13:49 +0000942let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +0000943
944// XO-Form instructions. Arithmetic instructions that can set overflow bit
945//
Evan Cheng94b5a802007-07-19 01:14:50 +0000946def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000947 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000948 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000949def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000950 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000951 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
952 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000953def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000954 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000955 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000956def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000957 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000958 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000959 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000960def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000961 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000962 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000963 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000964def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000965 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000966 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000967def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000968 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000969 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000970def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000971 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000972 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000973def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000974 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000975 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000976def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000977 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000978 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
979 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000980def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000981 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000982 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000983def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000984 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000985 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000986def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000987 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000988 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000989def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000990 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000991 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000992def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman5965bd12006-02-17 05:43:56 +0000993 "subfme $rT, $rA", IntGeneral,
994 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000995def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000996 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000997 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000998}
Nate Begeman143cf942004-08-30 02:28:06 +0000999
1000// A-Form instructions. Most of the instructions executed in the FPU are of
1001// this type.
1002//
Chris Lattner51348c52006-03-12 09:13:49 +00001003let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001004def FMADD : AForm_1<63, 29,
Evan Cheng94b5a802007-07-19 01:14:50 +00001005 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001006 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001007 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +00001008 F8RC:$FRB))]>,
1009 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001010def FMADDS : AForm_1<59, 29,
Evan Cheng94b5a802007-07-19 01:14:50 +00001011 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001012 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001013 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +00001014 F4RC:$FRB))]>,
1015 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001016def FMSUB : AForm_1<63, 28,
Evan Cheng94b5a802007-07-19 01:14:50 +00001017 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001018 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001019 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +00001020 F8RC:$FRB))]>,
1021 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001022def FMSUBS : AForm_1<59, 28,
Evan Cheng94b5a802007-07-19 01:14:50 +00001023 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001024 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001025 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +00001026 F4RC:$FRB))]>,
1027 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001028def FNMADD : AForm_1<63, 31,
Evan Cheng94b5a802007-07-19 01:14:50 +00001029 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001030 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001031 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001032 F8RC:$FRB)))]>,
1033 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001034def FNMADDS : AForm_1<59, 31,
Evan Cheng94b5a802007-07-19 01:14:50 +00001035 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001036 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001037 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001038 F4RC:$FRB)))]>,
1039 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001040def FNMSUB : AForm_1<63, 30,
Evan Cheng94b5a802007-07-19 01:14:50 +00001041 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001042 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001043 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001044 F8RC:$FRB)))]>,
1045 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001046def FNMSUBS : AForm_1<59, 30,
Evan Cheng94b5a802007-07-19 01:14:50 +00001047 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001048 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001049 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001050 F4RC:$FRB)))]>,
1051 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +00001052// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1053// having 4 of these, force the comparison to always be an 8-byte double (code
1054// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00001055// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +00001056def FSELD : AForm_1<63, 23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001057 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001058 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +00001059 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +00001060def FSELS : AForm_1<63, 23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001061 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001062 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +00001063 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001064def FADD : AForm_2<63, 21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001065 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001066 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001067 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001068def FADDS : AForm_2<59, 21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001069 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001070 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001071 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001072def FDIV : AForm_2<63, 18,
Evan Cheng94b5a802007-07-19 01:14:50 +00001073 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001074 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001075 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001076def FDIVS : AForm_2<59, 18,
Evan Cheng94b5a802007-07-19 01:14:50 +00001077 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001078 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +00001079 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001080def FMUL : AForm_3<63, 25,
Evan Cheng94b5a802007-07-19 01:14:50 +00001081 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001082 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001083 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001084def FMULS : AForm_3<59, 25,
Evan Cheng94b5a802007-07-19 01:14:50 +00001085 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001086 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001087 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001088def FSUB : AForm_2<63, 20,
Evan Cheng94b5a802007-07-19 01:14:50 +00001089 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001090 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001091 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001092def FSUBS : AForm_2<59, 20,
Evan Cheng94b5a802007-07-19 01:14:50 +00001093 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001094 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001095 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001096}
Nate Begeman143cf942004-08-30 02:28:06 +00001097
Chris Lattner51348c52006-03-12 09:13:49 +00001098let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00001099// M-Form instructions. rotate and mask instructions.
1100//
Chris Lattner57711562006-11-15 23:24:18 +00001101let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00001102// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001103def RLWIMI : MForm_2<20,
Evan Cheng94b5a802007-07-19 01:14:50 +00001104 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +00001105 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner57711562006-11-15 23:24:18 +00001106 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1107 NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00001108}
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001109def RLWINM : MForm_2<21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001110 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001111 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001112 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001113def RLWINMo : MForm_2<21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001114 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001115 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001116 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001117def RLWNM : MForm_2<23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001118 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001119 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001120 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00001121}
Nate Begemana113d742004-08-31 02:28:08 +00001122
Chris Lattner382f3562006-03-20 06:15:45 +00001123
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001124//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +00001125// DWARF Pseudo Instructions
1126//
1127
Evan Cheng94b5a802007-07-19 01:14:50 +00001128def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner67f8cc52006-09-27 02:55:21 +00001129 "${:comment} .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +00001130 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +00001131 (i32 imm:$file))]>;
1132
Jim Laskey7c462762005-12-16 22:45:29 +00001133//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001134// PowerPC Instruction Patterns
1135//
1136
Chris Lattner4435b142005-09-26 22:20:16 +00001137// Arbitrary immediate support. Implement in terms of LIS/ORI.
1138def : Pat<(i32 imm:$imm),
1139 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00001140
1141// Implement the 'not' operation with the NOR instruction.
1142def NOT : Pat<(not GPRC:$in),
1143 (NOR GPRC:$in, GPRC:$in)>;
1144
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001145// ADD an arbitrary immediate.
1146def : Pat<(add GPRC:$in, imm:$imm),
1147 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1148// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001149def : Pat<(or GPRC:$in, imm:$imm),
1150 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001151// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001152def : Pat<(xor GPRC:$in, imm:$imm),
1153 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00001154// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +00001155def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +00001156 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001157
Chris Lattnerb4299832006-06-16 20:22:01 +00001158// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001159def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001160 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001161def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001162 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001163
Nate Begeman1b8121b2006-01-11 21:21:00 +00001164// ROTL
1165def : Pat<(rotl GPRC:$in, GPRC:$sh),
1166 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1167def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1168 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001169
Nate Begemand31efd12006-09-22 05:01:56 +00001170// RLWNM
1171def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1172 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1173
Chris Lattnereb755fc2006-05-17 19:00:46 +00001174// Calls
Chris Lattner43df5b32007-02-25 05:34:32 +00001175def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1176 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner84ab9a52007-02-25 19:20:53 +00001177def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1178 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +00001179def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner84ab9a52007-02-25 19:20:53 +00001180 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner43df5b32007-02-25 05:34:32 +00001181def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray89d81872007-02-27 13:01:19 +00001182 (BL_ELF texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001183
Chris Lattner595088a2005-11-17 07:30:41 +00001184// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00001185def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1186def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1187def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1188def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001189def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1190def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +00001191def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1192 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +00001193def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1194 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001195def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1196 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00001197
Nate Begemane37cb602005-12-14 22:54:33 +00001198// Fused negative multiply subtract, alternate pattern
1199def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1200 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1201 Requires<[FPContractions]>;
1202def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1203 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1204 Requires<[FPContractions]>;
1205
Chris Lattnerfea33f72005-12-06 02:10:38 +00001206// Standard shifts. These are represented separately from the real shifts above
1207// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1208// amounts.
1209def : Pat<(sra GPRC:$rS, GPRC:$rB),
1210 (SRAW GPRC:$rS, GPRC:$rB)>;
1211def : Pat<(srl GPRC:$rS, GPRC:$rB),
1212 (SRW GPRC:$rS, GPRC:$rB)>;
1213def : Pat<(shl GPRC:$rS, GPRC:$rB),
1214 (SLW GPRC:$rS, GPRC:$rB)>;
1215
Evan Chenge71fe34d2006-10-09 20:57:25 +00001216def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001217 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001218def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001219 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001220def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001221 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001222def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001223 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001224def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001225 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001226def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001227 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001228def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001229 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001230def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001231 (LHZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001232def : Pat<(extloadf32 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001233 (FMRSD (LFS iaddr:$src))>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001234def : Pat<(extloadf32 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001235 (FMRSD (LFSX xaddr:$src))>;
1236
Chris Lattner2a85fa12006-03-25 07:51:43 +00001237include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00001238include "PPCInstr64Bit.td"