blob: 6a08cea512e02b76e55e07acd20db0174f48fa93 [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner27f53452006-03-01 05:50:56 +000027
Chris Lattnera8713b12006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnerd7495ae2006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner9754d142006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000037 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000038]>;
39
Chris Lattnera7976d32006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner27f53452006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000055
Dale Johannesen666323e2007-10-10 01:01:31 +000056// This sequence is used for long double->int conversions. It changes the
57// bits in the FPSCR which is not modelled.
58def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
59 [SDNPOutFlag]>;
60def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
61 [SDNPInFlag, SDNPOutFlag]>;
62def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
63 [SDNPInFlag, SDNPOutFlag]>;
64def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
65 [SDNPInFlag, SDNPOutFlag]>;
66def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
67 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
68 SDTCisVT<3, f64>]>,
69 [SDNPInFlag]>;
70
Chris Lattner261009a2005-10-25 20:55:47 +000071def PPCfsel : SDNode<"PPCISD::FSEL",
72 // Type constraint for fsel.
73 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
74 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000075
Nate Begeman69caef22005-12-13 22:55:22 +000076def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
77def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
78def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
79def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000080
Chris Lattnera8713b12006-03-20 01:53:53 +000081def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000082
Chris Lattnerfea33f72005-12-06 02:10:38 +000083// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
84// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000085def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
86def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
87def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
88
Chris Lattner4a66d692006-03-22 05:30:33 +000089def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
90def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
91
Chris Lattnerf9797942005-12-04 19:01:59 +000092// These are target-independent nodes, but have target-specific formats.
Evan Cheng81b645a2006-08-11 09:03:33 +000093def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
94 [SDNPHasChain, SDNPOutFlag]>;
95def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
96 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattnerf9797942005-12-04 19:01:59 +000097
Chris Lattner3b587342006-06-27 18:36:44 +000098def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +000099def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner43df5b32007-02-25 05:34:32 +0000100 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000101def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000102 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000103def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
104 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner43df5b32007-02-25 05:34:32 +0000105def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTRet,
106 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
107
108def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTRet,
Chris Lattnereb755fc2006-05-17 19:00:46 +0000109 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000110
Chris Lattnereb755fc2006-05-17 19:00:46 +0000111def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng7785e5b2006-01-09 18:28:21 +0000112 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000113
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000114def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
115def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000116
Chris Lattner9754d142006-04-18 17:59:36 +0000117def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
118 [SDNPHasChain, SDNPOptInFlag]>;
119
Chris Lattnera7976d32006-07-10 20:56:58 +0000120def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
121def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
122
Jim Laskey48850c12006-11-16 22:43:37 +0000123// Instructions to support dynamic alloca.
124def SDTDynOp : SDTypeProfile<1, 2, []>;
125def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
126
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000127//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000128// PowerPC specific transformation functions and pattern fragments.
129//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000130
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000131def SHL32 : SDNodeXForm<imm, [{
132 // Transformation function: 31 - imm
133 return getI32Imm(31 - N->getValue());
134}]>;
135
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000136def SRL32 : SDNodeXForm<imm, [{
137 // Transformation function: 32 - imm
138 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
139}]>;
140
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000141def LO16 : SDNodeXForm<imm, [{
142 // Transformation function: get the low 16 bits.
143 return getI32Imm((unsigned short)N->getValue());
144}]>;
145
146def HI16 : SDNodeXForm<imm, [{
147 // Transformation function: shift the immediate value down into the low bits.
148 return getI32Imm((unsigned)N->getValue() >> 16);
149}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000150
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000151def HA16 : SDNodeXForm<imm, [{
152 // Transformation function: shift the immediate value down into the low bits.
153 signed int Val = N->getValue();
154 return getI32Imm((Val - (signed short)Val) >> 16);
155}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000156def MB : SDNodeXForm<imm, [{
157 // Transformation function: get the start bit of a mask
158 unsigned mb, me;
159 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
160 return getI32Imm(mb);
161}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000162
Nate Begemand31efd12006-09-22 05:01:56 +0000163def ME : SDNodeXForm<imm, [{
164 // Transformation function: get the end bit of a mask
165 unsigned mb, me;
166 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
167 return getI32Imm(me);
168}]>;
169def maskimm32 : PatLeaf<(imm), [{
170 // maskImm predicate - True if immediate is a run of ones.
171 unsigned mb, me;
172 if (N->getValueType(0) == MVT::i32)
173 return isRunOfOnes((unsigned)N->getValue(), mb, me);
174 else
175 return false;
176}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000177
Chris Lattner2d8032b2005-09-08 17:33:10 +0000178def immSExt16 : PatLeaf<(imm), [{
179 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
180 // field. Used by instructions like 'addi'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000181 if (N->getValueType(0) == MVT::i32)
182 return (int32_t)N->getValue() == (short)N->getValue();
183 else
184 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner2d8032b2005-09-08 17:33:10 +0000185}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000186def immZExt16 : PatLeaf<(imm), [{
187 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
188 // field. Used by instructions like 'ori'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000189 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000190}], LO16>;
191
Chris Lattner7e742e42006-06-20 22:34:10 +0000192// imm16Shifted* - These match immediates where the low 16-bits are zero. There
193// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
194// identical in 32-bit mode, but in 64-bit mode, they return true if the
195// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
196// clear).
197def imm16ShiftedZExt : PatLeaf<(imm), [{
198 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
199 // immediate are set. Used by instructions like 'xoris'.
200 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
201}], HI16>;
202
203def imm16ShiftedSExt : PatLeaf<(imm), [{
204 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
205 // immediate are set. Used by instructions like 'addis'. Identical to
206 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000207 if (N->getValue() & 0xFFFF) return false;
208 if (N->getValueType(0) == MVT::i32)
209 return true;
210 // For 64-bit, make sure it is sext right.
211 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000212}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000213
Chris Lattner2771e2c2006-03-25 06:12:06 +0000214
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000215//===----------------------------------------------------------------------===//
216// PowerPC Flag Definitions.
217
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000218class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000219class isDOT {
220 list<Register> Defs = [CR0];
221 bit RC = 1;
222}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000223
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000224class RegConstraint<string C> {
225 string Constraints = C;
226}
Chris Lattner57711562006-11-15 23:24:18 +0000227class NoEncode<string E> {
228 string DisableEncoding = E;
229}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000230
231
232//===----------------------------------------------------------------------===//
233// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000234
Chris Lattner2771e2c2006-03-25 06:12:06 +0000235def s5imm : Operand<i32> {
236 let PrintMethod = "printS5ImmOperand";
237}
Chris Lattnerf006d152005-09-14 20:53:05 +0000238def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000239 let PrintMethod = "printU5ImmOperand";
240}
Chris Lattnerf006d152005-09-14 20:53:05 +0000241def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000242 let PrintMethod = "printU6ImmOperand";
243}
Chris Lattnerf006d152005-09-14 20:53:05 +0000244def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000245 let PrintMethod = "printS16ImmOperand";
246}
Chris Lattnerf006d152005-09-14 20:53:05 +0000247def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000248 let PrintMethod = "printU16ImmOperand";
249}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000250def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
251 let PrintMethod = "printS16X4ImmOperand";
252}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000253def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000254 let PrintMethod = "printBranchOperand";
255}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000256def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000257 let PrintMethod = "printCallOperand";
258}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000259def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000260 let PrintMethod = "printAbsAddrOperand";
261}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000262def piclabel: Operand<iPTR> {
Nate Begeman61738782004-09-02 08:13:00 +0000263 let PrintMethod = "printPICLabel";
264}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000265def symbolHi: Operand<i32> {
266 let PrintMethod = "printSymbolHi";
267}
268def symbolLo: Operand<i32> {
269 let PrintMethod = "printSymbolLo";
270}
Nate Begeman8465fe82005-07-20 22:42:00 +0000271def crbitm: Operand<i8> {
272 let PrintMethod = "printcrbitm";
273}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000274// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000275def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000276 let PrintMethod = "printMemRegImm";
Chris Lattner13969612006-11-15 02:43:19 +0000277 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000278}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000279def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000280 let PrintMethod = "printMemRegReg";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000281 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000282}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000283def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000284 let PrintMethod = "printMemRegImmShifted";
Chris Lattner474b5b72006-11-15 19:55:13 +0000285 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner4a66d692006-03-22 05:30:33 +0000286}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000287
Chris Lattner29597892006-11-04 05:42:48 +0000288// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattner6be72602006-11-04 05:27:39 +0000289// that doesn't matter.
Evan Cheng76a97c52007-07-06 23:22:46 +0000290def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
291 (ops (i32 20), CR0)> {
Chris Lattner6be72602006-11-04 05:27:39 +0000292 let PrintMethod = "printPredicateOperand";
293}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000294
Chris Lattner268d3582006-01-12 02:05:36 +0000295// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000296def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
297def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
298def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
299def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000300
Chris Lattner6f5840c2006-11-16 00:41:37 +0000301/// This is just the offset part of iaddr, used for preinc.
302def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000303
Evan Cheng3db275d2005-12-14 22:07:12 +0000304//===----------------------------------------------------------------------===//
305// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000306def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Chengec271b12007-10-23 06:42:42 +0000307def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
308def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000309
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000310
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000311//===----------------------------------------------------------------------===//
312// PowerPC Instruction Definitions.
313
Misha Brukmane05203f2004-06-21 16:55:25 +0000314// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000315
Chris Lattner51348c52006-03-12 09:13:49 +0000316let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000317let Defs = [R1], Uses = [R1] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000318def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000319 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng3e18e502007-09-11 19:55:27 +0000320 [(callseq_start imm:$amt)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000321def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000322 "${:comment} ADJCALLSTACKUP",
Evan Cheng3e18e502007-09-11 19:55:27 +0000323 [(callseq_end imm:$amt)]>;
324}
Chris Lattner02e2c182006-03-13 21:52:10 +0000325
Evan Cheng94b5a802007-07-19 01:14:50 +0000326def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000327 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000328}
Jim Laskey48850c12006-11-16 22:43:37 +0000329
Evan Cheng3e18e502007-09-11 19:55:27 +0000330let Defs = [R1], Uses = [R1] in
Evan Cheng94b5a802007-07-19 01:14:50 +0000331def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey48850c12006-11-16 22:43:37 +0000332 "${:comment} DYNALLOC $result, $negsize, $fpsi",
333 [(set GPRC:$result,
Evan Cheng3e18e502007-09-11 19:55:27 +0000334 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000335
Evan Cheng94b5a802007-07-19 01:14:50 +0000336def IMPLICIT_DEF_GPRC: Pseudo<(outs GPRC:$rD), (ins),
337 "${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000338 [(set GPRC:$rD, (undef))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000339def IMPLICIT_DEF_F8 : Pseudo<(outs F8RC:$rD), (ins),
340 "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000341 [(set F8RC:$rD, (undef))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000342def IMPLICIT_DEF_F4 : Pseudo<(outs F4RC:$rD), (ins),
343 "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000344 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000345
Chris Lattner9b577f12005-08-26 21:23:58 +0000346// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
347// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000348let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
349 PPC970_Single = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000350 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000351 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
352 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000353 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000354 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
355 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000356 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000357 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
358 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000359 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000360 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
361 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000362 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000363 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
364 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000365}
366
Evan Chengac1591b2007-07-21 00:34:19 +0000367let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000368 let isReturn = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000369 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner29597892006-11-04 05:42:48 +0000370 "b${p:cc}lr ${p:reg}", BrB,
371 [(retflag)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000372 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000373}
374
Chris Lattner6be72602006-11-04 05:27:39 +0000375
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000376
Chris Lattner915fd0d2005-02-15 20:26:49 +0000377let Defs = [LR] in
Evan Cheng94b5a802007-07-19 01:14:50 +0000378 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000379 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000380
Evan Chengac1591b2007-07-21 00:34:19 +0000381let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000382 let isBarrier = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000383 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000384 "b $dst", BrB,
385 [(br bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000386 }
Chris Lattner40565d72004-11-22 23:07:01 +0000387
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000388 // BCC represents an arbitrary conditional branch on a predicate.
389 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
390 // a two-value operand where a dag node expects two operands. :(
Evan Cheng94b5a802007-07-19 01:14:50 +0000391 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner542dfd52006-11-18 00:32:03 +0000392 "b${cond:cc} ${cond:reg}, $dst"
393 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukman767fa112004-06-28 18:23:35 +0000394}
395
Chris Lattner43df5b32007-02-25 05:34:32 +0000396// Macho ABI Calls.
Evan Chengac1591b2007-07-21 00:34:19 +0000397let isCall = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000398 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000399 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
400 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000401 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000402 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000403 CR0,CR1,CR5,CR6,CR7] in {
404 // Convenient aliases for call instructions
Chris Lattner43df5b32007-02-25 05:34:32 +0000405 def BL_Macho : IForm<18, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000406 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000407 "bl $func", BrB, []>; // See Pat patterns below.
408 def BLA_Macho : IForm<18, 1, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000409 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000410 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
411 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000412 (outs), (ins variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000413 "bctrl", BrB,
Evan Chengec271b12007-10-23 06:42:42 +0000414 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Chris Lattner43df5b32007-02-25 05:34:32 +0000415}
416
417// ELF ABI Calls.
Evan Chengac1591b2007-07-21 00:34:19 +0000418let isCall = 1, PPC970_Unit = 7,
Chris Lattner43df5b32007-02-25 05:34:32 +0000419 // All calls clobber the non-callee saved registers...
420 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
Nicolas Geoffrayfbfc4512007-04-03 10:27:07 +0000421 F0,F1,F2,F3,F4,F5,F6,F7,F8,
Chris Lattner43df5b32007-02-25 05:34:32 +0000422 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
423 LR,CTR,
424 CR0,CR1,CR5,CR6,CR7] in {
425 // Convenient aliases for call instructions
426 def BL_ELF : IForm<18, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000427 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000428 "bl $func", BrB, []>; // See Pat patterns below.
429 def BLA_ELF : IForm<18, 1, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000430 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000431 "bla $func", BrB,
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000432 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner43df5b32007-02-25 05:34:32 +0000433 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng94b5a802007-07-19 01:14:50 +0000434 (outs), (ins variable_ops),
Chris Lattner43df5b32007-02-25 05:34:32 +0000435 "bctrl", BrB,
Evan Chengec271b12007-10-23 06:42:42 +0000436 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000437}
438
Chris Lattnerc8587d42006-06-06 21:29:23 +0000439// DCB* instructions.
Evan Cheng94b5a802007-07-19 01:14:50 +0000440def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000441 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
442 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000443def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000444 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
445 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000446def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000447 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
448 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000449def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000450 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
451 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000452def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000453 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
454 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000455def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000456 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
457 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000458def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000459 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
460 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000461def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000462 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
463 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +0000464
465//===----------------------------------------------------------------------===//
466// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +0000467//
Chris Lattnere79a4512006-11-14 19:19:53 +0000468
Chris Lattner13969612006-11-15 02:43:19 +0000469// Unindexed (r+i) Loads.
Chris Lattner51348c52006-03-12 09:13:49 +0000470let isLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000471def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000472 "lbz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000473 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000474def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000475 "lha $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000476 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000477 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000478def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000479 "lhz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000480 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000481def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000482 "lwz $rD, $src", LdStGeneral,
483 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000484
Evan Cheng94b5a802007-07-19 01:14:50 +0000485def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000486 "lfs $rD, $src", LdStLFDU,
487 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000488def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000489 "lfd $rD, $src", LdStLFD,
490 [(set F8RC:$rD, (load iaddr:$src))]>;
491
Chris Lattnerce645542006-11-10 02:08:47 +0000492
Chris Lattner13969612006-11-15 02:43:19 +0000493// Unindexed (r+i) Loads with Update (preinc).
Evan Cheng58c3c302007-08-01 23:07:38 +0000494def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000495 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000496 []>, RegConstraint<"$addr.reg = $ea_result">,
497 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000498
Evan Cheng58c3c302007-08-01 23:07:38 +0000499def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000500 "lhau $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000501 []>, RegConstraint<"$addr.reg = $ea_result">,
502 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000503
Evan Cheng58c3c302007-08-01 23:07:38 +0000504def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000505 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000506 []>, RegConstraint<"$addr.reg = $ea_result">,
507 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000508
Evan Cheng58c3c302007-08-01 23:07:38 +0000509def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000510 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000511 []>, RegConstraint<"$addr.reg = $ea_result">,
512 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000513
Evan Cheng58c3c302007-08-01 23:07:38 +0000514def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000515 "lfs $rD, $addr", LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +0000516 []>, RegConstraint<"$addr.reg = $ea_result">,
517 NoEncode<"$ea_result">;
518
Evan Cheng58c3c302007-08-01 23:07:38 +0000519def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000520 "lfd $rD, $addr", LdStLFD,
Chris Lattner57711562006-11-15 23:24:18 +0000521 []>, RegConstraint<"$addr.reg = $ea_result">,
522 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000523}
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000524
Chris Lattner13969612006-11-15 02:43:19 +0000525// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +0000526//
527let isLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000528def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000529 "lbzx $rD, $src", LdStGeneral,
530 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000531def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000532 "lhax $rD, $src", LdStLHA,
533 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
534 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000535def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000536 "lhzx $rD, $src", LdStGeneral,
537 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000538def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000539 "lwzx $rD, $src", LdStGeneral,
540 [(set GPRC:$rD, (load xaddr:$src))]>;
541
542
Evan Cheng94b5a802007-07-19 01:14:50 +0000543def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000544 "lhbrx $rD, $src", LdStGeneral,
545 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000546def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000547 "lwbrx $rD, $src", LdStGeneral,
548 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
549
Evan Cheng94b5a802007-07-19 01:14:50 +0000550def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000551 "lfsx $frD, $src", LdStLFDU,
552 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000553def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000554 "lfdx $frD, $src", LdStLFDU,
555 [(set F8RC:$frD, (load xaddr:$src))]>;
556}
557
558//===----------------------------------------------------------------------===//
559// PPC32 Store Instructions.
560//
561
Chris Lattner13969612006-11-15 02:43:19 +0000562// Unindexed (r+i) Stores.
Evan Chengac1591b2007-07-21 00:34:19 +0000563let isStore = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000564def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000565 "stb $rS, $src", LdStGeneral,
566 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000567def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000568 "sth $rS, $src", LdStGeneral,
569 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000570def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000571 "stw $rS, $src", LdStGeneral,
572 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000573def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000574 "stfs $rS, $dst", LdStUX,
575 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000576def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000577 "stfd $rS, $dst", LdStUX,
578 [(store F8RC:$rS, iaddr:$dst)]>;
579}
580
Chris Lattner13969612006-11-15 02:43:19 +0000581// Unindexed (r+i) Stores with Update (preinc).
582let isStore = 1, PPC970_Unit = 2 in {
Evan Cheng9081ab82007-07-20 00:20:46 +0000583def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000584 symbolLo:$ptroff, ptr_rc:$ptrreg),
585 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000586 [(set ptr_rc:$ea_res,
587 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
588 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000589 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000590def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000591 symbolLo:$ptroff, ptr_rc:$ptrreg),
592 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000593 [(set ptr_rc:$ea_res,
594 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
595 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000596 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000597def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000598 symbolLo:$ptroff, ptr_rc:$ptrreg),
599 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000600 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
601 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000602 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000603def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000604 symbolLo:$ptroff, ptr_rc:$ptrreg),
605 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000606 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
607 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000608 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000609def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000610 symbolLo:$ptroff, ptr_rc:$ptrreg),
611 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000612 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
613 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000614 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +0000615}
616
617
Chris Lattnere79a4512006-11-14 19:19:53 +0000618// Indexed (r+r) Stores.
619//
Evan Chengac1591b2007-07-21 00:34:19 +0000620let isStore = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000621def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000622 "stbx $rS, $dst", LdStGeneral,
623 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
624 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000625def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000626 "sthx $rS, $dst", LdStGeneral,
627 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
628 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000629def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000630 "stwx $rS, $dst", LdStGeneral,
631 [(store GPRC:$rS, xaddr:$dst)]>,
632 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000633def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattnere79a4512006-11-14 19:19:53 +0000634 "stwux $rS, $rA, $rB", LdStGeneral,
635 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000636def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000637 "sthbrx $rS, $dst", LdStGeneral,
638 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
639 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000640def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000641 "stwbrx $rS, $dst", LdStGeneral,
642 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
643 PPC970_DGroup_Cracked;
644
Evan Cheng94b5a802007-07-19 01:14:50 +0000645def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000646 "stfiwx $frS, $dst", LdStUX,
647 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000648def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000649 "stfsx $frS, $dst", LdStUX,
650 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000651def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000652 "stfdx $frS, $dst", LdStUX,
653 [(store F8RC:$frS, xaddr:$dst)]>;
654}
655
656
657//===----------------------------------------------------------------------===//
658// PPC32 Arithmetic Instructions.
659//
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000660
Chris Lattner51348c52006-03-12 09:13:49 +0000661let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000662def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000663 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000664 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000665def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000666 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000667 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
668 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000669def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000670 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000671 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000672def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000673 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000674 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000675def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000676 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000677 [(set GPRC:$rD, (add GPRC:$rA,
678 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000679def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000680 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000681 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000682def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000683 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000684 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000685def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000686 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000687 [(set GPRC:$rD, immSExt16:$imm)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000688def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000689 "lis $rD, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000690 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000691}
Chris Lattnere79a4512006-11-14 19:19:53 +0000692
Chris Lattner51348c52006-03-12 09:13:49 +0000693let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000694def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000695 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000696 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
697 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000698def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000699 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000700 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000701 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000702def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000703 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000704 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000705def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000706 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000707 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000708def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000709 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000710 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000711def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000712 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000713 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000714def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000715 []>;
Evan Cheng58c3c302007-08-01 23:07:38 +0000716def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000717 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Cheng58c3c302007-08-01 23:07:38 +0000718def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000719 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000720}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000721
Chris Lattner2a85fa12006-03-25 07:51:43 +0000722
Chris Lattner51348c52006-03-12 09:13:49 +0000723let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000724def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000725 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000726 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000727def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000728 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000729 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000730def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000731 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000732 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000733def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000734 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000735 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000736def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000737 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000738 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000739def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000740 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000741 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000742def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000743 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000744 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000745def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000746 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000747 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000748def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000749 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000750 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000751def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000752 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000753 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000754def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000755 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000756 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000757}
Chris Lattnere79a4512006-11-14 19:19:53 +0000758
Chris Lattner51348c52006-03-12 09:13:49 +0000759let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000760def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000761 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000762 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000763def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000764 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000765 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000766def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000767 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000768 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000769def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000770 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000771 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000772
Evan Cheng94b5a802007-07-19 01:14:50 +0000773def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000774 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000775def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000776 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000777}
778let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000779//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000780// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000781def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000782 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000783def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000784 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnere79a4512006-11-14 19:19:53 +0000785
Evan Cheng94b5a802007-07-19 01:14:50 +0000786def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000787 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000788 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000789def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000790 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000791 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000792def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000793 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000794 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000795def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000796 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000797 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000798}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000799
800/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000801///
802/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000803/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000804/// that they will fill slots (which could cause the load of a LSU reject to
805/// sneak into a d-group with a store).
Evan Cheng94b5a802007-07-19 01:14:50 +0000806def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000807 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000808 []>, // (set F4RC:$frD, F4RC:$frB)
809 PPC970_Unit_Pseudo;
Evan Cheng94b5a802007-07-19 01:14:50 +0000810def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000811 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000812 []>, // (set F8RC:$frD, F8RC:$frB)
813 PPC970_Unit_Pseudo;
Evan Cheng94b5a802007-07-19 01:14:50 +0000814def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000815 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000816 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
817 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000818
Chris Lattner51348c52006-03-12 09:13:49 +0000819let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000820// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng94b5a802007-07-19 01:14:50 +0000821def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000822 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000823 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000824def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000825 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000826 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000827def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000828 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000829 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000830def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000831 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000832 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000833def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000834 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000835 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000836def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000837 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000838 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000839}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000840
Nate Begeman6cdbd222004-08-29 22:45:13 +0000841
Nate Begeman143cf942004-08-30 02:28:06 +0000842// XL-Form instructions. condition register logical ops.
843//
Evan Cheng94b5a802007-07-19 01:14:50 +0000844def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000845 "mcrf $BF, $BFA", BrMCR>,
846 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000847
Evan Cheng94b5a802007-07-19 01:14:50 +0000848def CREQV : XLForm_1<19, 289, (outs CRRC:$CRD), (ins CRRC:$CRA, CRRC:$CRB),
Chris Lattner43df5b32007-02-25 05:34:32 +0000849 "creqv $CRD, $CRA, $CRB", BrCR,
850 []>;
851
Evan Cheng94b5a802007-07-19 01:14:50 +0000852def SETCR : XLForm_1_ext<19, 289, (outs CRRC:$dst), (ins),
Chris Lattner43df5b32007-02-25 05:34:32 +0000853 "creqv $dst, $dst, $dst", BrCR,
854 []>;
855
Chris Lattner51348c52006-03-12 09:13:49 +0000856// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000857//
Evan Cheng94b5a802007-07-19 01:14:50 +0000858def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
859 "mfctr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000860 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000861let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000862def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
863 "mtctr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +0000864 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000865}
Chris Lattner02e2c182006-03-13 21:52:10 +0000866
Evan Cheng94b5a802007-07-19 01:14:50 +0000867def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
868 "mtlr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +0000869 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000870def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
871 "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000872 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000873
874// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
875// a GPR on the PPC970. As such, copies in and out have the same performance
876// characteristics as an OR instruction.
Evan Cheng94b5a802007-07-19 01:14:50 +0000877def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000878 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000879 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000880def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner02e2c182006-03-13 21:52:10 +0000881 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000882 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000883
Evan Cheng94b5a802007-07-19 01:14:50 +0000884def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000885 "mtcrf $FXM, $rS", BrMCRX>,
886 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000887def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6961fc72006-03-26 10:06:40 +0000888 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng94b5a802007-07-19 01:14:50 +0000889def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000890 "mfcr $rT, $FXM", SprMFCR>,
891 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000892
Dale Johannesen666323e2007-10-10 01:01:31 +0000893// Instructions to manipulate FPSCR. Only long double handling uses these.
894// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
895
896def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
897 "mffs $rT", IntMFFS,
898 [(set F8RC:$rT, (PPCmffs))]>,
899 PPC970_DGroup_Single, PPC970_Unit_FPU;
900def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
901 "mtfsb0 $FM", IntMTFSB0,
902 [(PPCmtfsb0 (i32 imm:$FM))]>,
903 PPC970_DGroup_Single, PPC970_Unit_FPU;
904def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
905 "mtfsb1 $FM", IntMTFSB0,
906 [(PPCmtfsb1 (i32 imm:$FM))]>,
907 PPC970_DGroup_Single, PPC970_Unit_FPU;
908def FADDrtz: AForm_2<63, 21,
909 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
910 "fadd $FRT, $FRA, $FRB", FPGeneral,
911 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
912 PPC970_DGroup_Single, PPC970_Unit_FPU;
913// MTFSF does not actually produce an FP result. We pretend it copies
914// input reg B to the output. If we didn't do this it would look like the
915// instruction had no outputs (because we aren't modelling the FPSCR) and
916// it would be deleted.
917def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
918 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
919 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
920 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
921 F8RC:$rT, F8RC:$FRB))]>,
922 PPC970_DGroup_Single, PPC970_Unit_FPU;
923
Chris Lattner51348c52006-03-12 09:13:49 +0000924let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +0000925
926// XO-Form instructions. Arithmetic instructions that can set overflow bit
927//
Evan Cheng94b5a802007-07-19 01:14:50 +0000928def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000929 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000930 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000931def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000932 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000933 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
934 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000935def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000936 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000937 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000938def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000939 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000940 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000941 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000942def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000943 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000944 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000945 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000946def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000947 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000948 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000949def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000950 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000951 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000952def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000953 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000954 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000955def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000956 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000957 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000958def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000959 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000960 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
961 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000962def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000963 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000964 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000965def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000966 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000967 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000968def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000969 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000970 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000971def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000972 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000973 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000974def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman5965bd12006-02-17 05:43:56 +0000975 "subfme $rT, $rA", IntGeneral,
976 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000977def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000978 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000979 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000980}
Nate Begeman143cf942004-08-30 02:28:06 +0000981
982// A-Form instructions. Most of the instructions executed in the FPU are of
983// this type.
984//
Chris Lattner51348c52006-03-12 09:13:49 +0000985let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000986def FMADD : AForm_1<63, 29,
Evan Cheng94b5a802007-07-19 01:14:50 +0000987 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000988 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000989 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000990 F8RC:$FRB))]>,
991 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000992def FMADDS : AForm_1<59, 29,
Evan Cheng94b5a802007-07-19 01:14:50 +0000993 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000994 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000995 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000996 F4RC:$FRB))]>,
997 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000998def FMSUB : AForm_1<63, 28,
Evan Cheng94b5a802007-07-19 01:14:50 +0000999 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001000 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001001 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +00001002 F8RC:$FRB))]>,
1003 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001004def FMSUBS : AForm_1<59, 28,
Evan Cheng94b5a802007-07-19 01:14:50 +00001005 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001006 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001007 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +00001008 F4RC:$FRB))]>,
1009 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001010def FNMADD : AForm_1<63, 31,
Evan Cheng94b5a802007-07-19 01:14:50 +00001011 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001012 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001013 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001014 F8RC:$FRB)))]>,
1015 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001016def FNMADDS : AForm_1<59, 31,
Evan Cheng94b5a802007-07-19 01:14:50 +00001017 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001018 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001019 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001020 F4RC:$FRB)))]>,
1021 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001022def FNMSUB : AForm_1<63, 30,
Evan Cheng94b5a802007-07-19 01:14:50 +00001023 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001024 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001025 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001026 F8RC:$FRB)))]>,
1027 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001028def FNMSUBS : AForm_1<59, 30,
Evan Cheng94b5a802007-07-19 01:14:50 +00001029 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001030 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001031 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +00001032 F4RC:$FRB)))]>,
1033 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +00001034// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1035// having 4 of these, force the comparison to always be an 8-byte double (code
1036// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00001037// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +00001038def FSELD : AForm_1<63, 23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001039 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001040 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +00001041 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +00001042def FSELS : AForm_1<63, 23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001043 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001044 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +00001045 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001046def FADD : AForm_2<63, 21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001047 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001048 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001049 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001050def FADDS : AForm_2<59, 21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001051 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001052 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001053 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001054def FDIV : AForm_2<63, 18,
Evan Cheng94b5a802007-07-19 01:14:50 +00001055 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001056 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001057 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001058def FDIVS : AForm_2<59, 18,
Evan Cheng94b5a802007-07-19 01:14:50 +00001059 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001060 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +00001061 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001062def FMUL : AForm_3<63, 25,
Evan Cheng94b5a802007-07-19 01:14:50 +00001063 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001064 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001065 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001066def FMULS : AForm_3<59, 25,
Evan Cheng94b5a802007-07-19 01:14:50 +00001067 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001068 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001069 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001070def FSUB : AForm_2<63, 20,
Evan Cheng94b5a802007-07-19 01:14:50 +00001071 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001072 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001073 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001074def FSUBS : AForm_2<59, 20,
Evan Cheng94b5a802007-07-19 01:14:50 +00001075 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001076 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +00001077 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001078}
Nate Begeman143cf942004-08-30 02:28:06 +00001079
Chris Lattner51348c52006-03-12 09:13:49 +00001080let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00001081// M-Form instructions. rotate and mask instructions.
1082//
Chris Lattner57711562006-11-15 23:24:18 +00001083let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00001084// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001085def RLWIMI : MForm_2<20,
Evan Cheng94b5a802007-07-19 01:14:50 +00001086 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +00001087 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner57711562006-11-15 23:24:18 +00001088 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1089 NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00001090}
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001091def RLWINM : MForm_2<21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001092 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001093 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001094 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001095def RLWINMo : MForm_2<21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001096 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001097 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001098 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001099def RLWNM : MForm_2<23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001100 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001101 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001102 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00001103}
Nate Begemana113d742004-08-31 02:28:08 +00001104
Chris Lattner382f3562006-03-20 06:15:45 +00001105
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001106//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +00001107// DWARF Pseudo Instructions
1108//
1109
Evan Cheng94b5a802007-07-19 01:14:50 +00001110def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner67f8cc52006-09-27 02:55:21 +00001111 "${:comment} .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +00001112 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +00001113 (i32 imm:$file))]>;
1114
Jim Laskey7c462762005-12-16 22:45:29 +00001115//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001116// PowerPC Instruction Patterns
1117//
1118
Chris Lattner4435b142005-09-26 22:20:16 +00001119// Arbitrary immediate support. Implement in terms of LIS/ORI.
1120def : Pat<(i32 imm:$imm),
1121 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00001122
1123// Implement the 'not' operation with the NOR instruction.
1124def NOT : Pat<(not GPRC:$in),
1125 (NOR GPRC:$in, GPRC:$in)>;
1126
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001127// ADD an arbitrary immediate.
1128def : Pat<(add GPRC:$in, imm:$imm),
1129 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1130// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001131def : Pat<(or GPRC:$in, imm:$imm),
1132 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001133// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001134def : Pat<(xor GPRC:$in, imm:$imm),
1135 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00001136// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +00001137def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +00001138 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001139
Chris Lattnerb4299832006-06-16 20:22:01 +00001140// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001141def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001142 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001143def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001144 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001145
Nate Begeman1b8121b2006-01-11 21:21:00 +00001146// ROTL
1147def : Pat<(rotl GPRC:$in, GPRC:$sh),
1148 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1149def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1150 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001151
Nate Begemand31efd12006-09-22 05:01:56 +00001152// RLWNM
1153def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1154 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1155
Chris Lattnereb755fc2006-05-17 19:00:46 +00001156// Calls
Chris Lattner43df5b32007-02-25 05:34:32 +00001157def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1158 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner84ab9a52007-02-25 19:20:53 +00001159def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1160 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +00001161def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner84ab9a52007-02-25 19:20:53 +00001162 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner43df5b32007-02-25 05:34:32 +00001163def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray89d81872007-02-27 13:01:19 +00001164 (BL_ELF texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001165
Chris Lattner595088a2005-11-17 07:30:41 +00001166// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00001167def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1168def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1169def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1170def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001171def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1172def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +00001173def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1174 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +00001175def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1176 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001177def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1178 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00001179
Nate Begemane37cb602005-12-14 22:54:33 +00001180// Fused negative multiply subtract, alternate pattern
1181def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1182 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1183 Requires<[FPContractions]>;
1184def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1185 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1186 Requires<[FPContractions]>;
1187
Chris Lattnerfea33f72005-12-06 02:10:38 +00001188// Standard shifts. These are represented separately from the real shifts above
1189// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1190// amounts.
1191def : Pat<(sra GPRC:$rS, GPRC:$rB),
1192 (SRAW GPRC:$rS, GPRC:$rB)>;
1193def : Pat<(srl GPRC:$rS, GPRC:$rB),
1194 (SRW GPRC:$rS, GPRC:$rB)>;
1195def : Pat<(shl GPRC:$rS, GPRC:$rB),
1196 (SLW GPRC:$rS, GPRC:$rB)>;
1197
Evan Chenge71fe34d2006-10-09 20:57:25 +00001198def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001199 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001200def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001201 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001202def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001203 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001204def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001205 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001206def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001207 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001208def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001209 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001210def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001211 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001212def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001213 (LHZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001214def : Pat<(extloadf32 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001215 (FMRSD (LFS iaddr:$src))>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001216def : Pat<(extloadf32 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001217 (FMRSD (LFSX xaddr:$src))>;
1218
Chris Lattner2a85fa12006-03-25 07:51:43 +00001219include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00001220include "PPCInstr64Bit.td"