blob: c90c741b028e3673cc77c87b7a3ff085d3c71605 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000043 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000044 let TSFlags{0} = VM_CNT;
45 let TSFlags{1} = EXP_CNT;
46 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000047
48 let TSFlags{3} = SALU;
49 let TSFlags{4} = VALU;
50
51 let TSFlags{5} = SOP1;
52 let TSFlags{6} = SOP2;
53 let TSFlags{7} = SOPC;
54 let TSFlags{8} = SOPK;
55 let TSFlags{9} = SOPP;
56
57 let TSFlags{10} = VOP1;
58 let TSFlags{11} = VOP2;
59 let TSFlags{12} = VOP3;
60 let TSFlags{13} = VOPC;
61
62 let TSFlags{14} = MUBUF;
63 let TSFlags{15} = MTBUF;
64 let TSFlags{16} = SMRD;
65 let TSFlags{17} = DS;
66 let TSFlags{18} = MIMG;
67 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000068 let TSFlags{20} = WQM;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000069
70 // Most instructions require adjustments after selection to satisfy
71 // operand requirements.
72 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000073 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000074}
75
Tom Stellarde5a1cda2014-07-21 17:44:28 +000076class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000077 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000078 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000079}
80
Tom Stellarde5a1cda2014-07-21 17:44:28 +000081class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000082 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000084}
85
Marek Olsak5df00d62014-12-07 12:18:57 +000086let Uses = [EXEC] in {
87
Marek Olsakdc4d2022015-01-15 18:42:44 +000088class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
89 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000090
Marek Olsak5df00d62014-12-07 12:18:57 +000091 let mayLoad = 0;
92 let mayStore = 0;
93 let hasSideEffects = 0;
94 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +000095 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +000096}
97
98class VOPCCommon <dag ins, string asm, list<dag> pattern> :
99 VOPAnyCommon <(outs VCCReg:$dst), ins, asm, pattern> {
100
101 let DisableEncoding = "$dst";
102 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 let Size = 4;
104}
105
Tom Stellard94d2e992014-10-07 23:51:34 +0000106class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000107 VOPAnyCommon <outs, ins, asm, pattern> {
108
Tom Stellard94d2e992014-10-07 23:51:34 +0000109 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000110 let Size = 4;
111}
112
113class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000114 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000115
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000118}
119
Tom Stellard092f3322014-06-17 19:34:46 +0000120class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000121 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000122
Tom Stellardb4a313a2014-08-01 00:32:39 +0000123 // Using complex patterns gives VOP3 patterns a very high complexity rating,
124 // but standalone patterns are almost always prefered, so we need to adjust the
125 // priority lower. The goal is to use a high number to reduce complexity to
126 // zero (or less than zero).
127 let AddedComplexity = -1000;
128
Tom Stellard092f3322014-06-17 19:34:46 +0000129 let VOP3 = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000130 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000131}
132
Marek Olsak5df00d62014-12-07 12:18:57 +0000133} // End Uses = [EXEC]
134
Christian Konig72d5d5c2013-02-21 15:16:44 +0000135//===----------------------------------------------------------------------===//
136// Scalar operations
137//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000138
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000139class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000140 bits<7> sdst;
141 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000142
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000143 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000144 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000145 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000146 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000147}
148
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000149class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000150 bits<7> sdst;
151 bits<8> ssrc0;
152 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000153
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000154 let Inst{7-0} = ssrc0;
155 let Inst{15-8} = ssrc1;
156 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000157 let Inst{29-23} = op;
158 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000159}
160
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000161class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000162 bits<8> ssrc0;
163 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000164
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000165 let Inst{7-0} = ssrc0;
166 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000167 let Inst{22-16} = op;
168 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000169}
170
171class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000172 bits <7> sdst;
173 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000174
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000175 let Inst{15-0} = simm16;
176 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000177 let Inst{27-23} = op;
178 let Inst{31-28} = 0xb; //encoding
179}
180
181class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000182 bits <16> simm16;
183
184 let Inst{15-0} = simm16;
185 let Inst{22-16} = op;
186 let Inst{31-23} = 0x17f; // encoding
187}
188
189class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000190 bits<7> sdst;
191 bits<7> sbase;
192 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000193
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000194 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000195 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000196 let Inst{14-9} = sbase{6-1};
197 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000198 let Inst{26-22} = op;
199 let Inst{31-27} = 0x18; //encoding
200}
201
Tom Stellardae38f302015-01-14 01:13:19 +0000202let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000203class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
204 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000205 let mayLoad = 0;
206 let mayStore = 0;
207 let hasSideEffects = 0;
208 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000209 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000210}
211
Marek Olsak5df00d62014-12-07 12:18:57 +0000212class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
213 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000214
215 let mayLoad = 0;
216 let mayStore = 0;
217 let hasSideEffects = 0;
218 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000219 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000220
221 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000222}
223
224class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
225 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000226
227 let DisableEncoding = "$dst";
228 let mayLoad = 0;
229 let mayStore = 0;
230 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000231 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000232 let SOPC = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000233
234 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000235}
236
Marek Olsak5df00d62014-12-07 12:18:57 +0000237class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
238 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000239
240 let mayLoad = 0;
241 let mayStore = 0;
242 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000243 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000244 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000245
246 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000247}
248
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000249class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000250 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000251
252 let mayLoad = 0;
253 let mayStore = 0;
254 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000255 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000256 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000257
258 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000259}
260
Tom Stellardae38f302015-01-14 01:13:19 +0000261} // let SchedRW = [WriteSALU]
262
Tom Stellardc470c962014-10-01 14:44:42 +0000263class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
264 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000265
266 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000267 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000268 let mayStore = 0;
269 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000270 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000271 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000272 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000273}
274
275//===----------------------------------------------------------------------===//
276// Vector ALU operations
277//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000278
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000279class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000280 bits<8> vdst;
281 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000282
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000283 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000284 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000285 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000286 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287}
288
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000289class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000290 bits<8> vdst;
291 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000292 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000293
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000294 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000295 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000296 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000297 let Inst{30-25} = op;
298 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000299}
300
Matt Arsenault70120fa2015-02-21 21:29:00 +0000301class VOP2_MADKe <bits<6> op> : Enc64 {
302
303 bits<8> vdst;
304 bits<9> src0;
305 bits<8> vsrc1;
306 bits<32> src2;
307
308 let Inst{8-0} = src0;
309 let Inst{16-9} = vsrc1;
310 let Inst{24-17} = vdst;
311 let Inst{30-25} = op;
312 let Inst{31} = 0x0; // encoding
313 let Inst{63-32} = src2;
314}
315
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000316class VOP3e <bits<9> op> : Enc64 {
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000317 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000318 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000319 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000320 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000321 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000322 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000323 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000324 bits<1> clamp;
325 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000326
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000327 let Inst{7-0} = vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000328 let Inst{8} = src0_modifiers{1};
329 let Inst{9} = src1_modifiers{1};
330 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000331 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000332 let Inst{25-17} = op;
333 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000334 let Inst{40-32} = src0;
335 let Inst{49-41} = src1;
336 let Inst{58-50} = src2;
337 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000338 let Inst{61} = src0_modifiers{0};
339 let Inst{62} = src1_modifiers{0};
340 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000341}
342
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000343class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000344 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000345 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000346 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000347 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000348 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000349 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000350 bits<9> src2;
351 bits<7> sdst;
352 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000353
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000354 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000355 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000356 let Inst{25-17} = op;
357 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000358 let Inst{40-32} = src0;
359 let Inst{49-41} = src1;
360 let Inst{58-50} = src2;
361 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000362 let Inst{61} = src0_modifiers{0};
363 let Inst{62} = src1_modifiers{0};
364 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000365}
366
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000367class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000368 bits<9> src0;
369 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000370
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000371 let Inst{8-0} = src0;
372 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000373 let Inst{24-17} = op;
374 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000375}
376
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000377class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000378 bits<8> vdst;
379 bits<8> vsrc;
380 bits<2> attrchan;
381 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000382
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000383 let Inst{7-0} = vsrc;
384 let Inst{9-8} = attrchan;
385 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000386 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000387 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000388 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000389}
390
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000391class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000392 bits<8> vdst;
393 bits<1> gds;
394 bits<8> addr;
395 bits<8> data0;
396 bits<8> data1;
397 bits<8> offset0;
398 bits<8> offset1;
399
400 let Inst{7-0} = offset0;
401 let Inst{15-8} = offset1;
402 let Inst{17} = gds;
403 let Inst{25-18} = op;
404 let Inst{31-26} = 0x36; //encoding
405 let Inst{39-32} = addr;
406 let Inst{47-40} = data0;
407 let Inst{55-48} = data1;
408 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000409}
410
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000411class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000412 bits<12> offset;
413 bits<1> offen;
414 bits<1> idxen;
415 bits<1> glc;
416 bits<1> addr64;
417 bits<1> lds;
418 bits<8> vaddr;
419 bits<8> vdata;
420 bits<7> srsrc;
421 bits<1> slc;
422 bits<1> tfe;
423 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000424
Tom Stellard6db08eb2013-04-05 23:31:44 +0000425 let Inst{11-0} = offset;
426 let Inst{12} = offen;
427 let Inst{13} = idxen;
428 let Inst{14} = glc;
429 let Inst{15} = addr64;
430 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000431 let Inst{24-18} = op;
432 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000433 let Inst{39-32} = vaddr;
434 let Inst{47-40} = vdata;
435 let Inst{52-48} = srsrc{6-2};
436 let Inst{54} = slc;
437 let Inst{55} = tfe;
438 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000439}
440
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000441class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000442 bits<8> vdata;
443 bits<12> offset;
444 bits<1> offen;
445 bits<1> idxen;
446 bits<1> glc;
447 bits<1> addr64;
448 bits<4> dfmt;
449 bits<3> nfmt;
450 bits<8> vaddr;
451 bits<7> srsrc;
452 bits<1> slc;
453 bits<1> tfe;
454 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000455
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000456 let Inst{11-0} = offset;
457 let Inst{12} = offen;
458 let Inst{13} = idxen;
459 let Inst{14} = glc;
460 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000461 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000462 let Inst{22-19} = dfmt;
463 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000464 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000465 let Inst{39-32} = vaddr;
466 let Inst{47-40} = vdata;
467 let Inst{52-48} = srsrc{6-2};
468 let Inst{54} = slc;
469 let Inst{55} = tfe;
470 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000471}
472
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000473class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000474 bits<8> vdata;
475 bits<4> dmask;
476 bits<1> unorm;
477 bits<1> glc;
478 bits<1> da;
479 bits<1> r128;
480 bits<1> tfe;
481 bits<1> lwe;
482 bits<1> slc;
483 bits<8> vaddr;
484 bits<7> srsrc;
485 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000486
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000487 let Inst{11-8} = dmask;
488 let Inst{12} = unorm;
489 let Inst{13} = glc;
490 let Inst{14} = da;
491 let Inst{15} = r128;
492 let Inst{16} = tfe;
493 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000494 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000495 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000496 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000497 let Inst{39-32} = vaddr;
498 let Inst{47-40} = vdata;
499 let Inst{52-48} = srsrc{6-2};
500 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000501}
502
Matt Arsenault3f981402014-09-15 15:41:53 +0000503class FLATe<bits<7> op> : Enc64 {
504 bits<8> addr;
505 bits<8> data;
506 bits<8> vdst;
507 bits<1> slc;
508 bits<1> glc;
509 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000510
Matt Arsenault3f981402014-09-15 15:41:53 +0000511 // 15-0 is reserved.
512 let Inst{16} = glc;
513 let Inst{17} = slc;
514 let Inst{24-18} = op;
515 let Inst{31-26} = 0x37; // Encoding.
516 let Inst{39-32} = addr;
517 let Inst{47-40} = data;
518 // 54-48 is reserved.
519 let Inst{55} = tfe;
520 let Inst{63-56} = vdst;
521}
522
523class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000524 bits<4> en;
525 bits<6> tgt;
526 bits<1> compr;
527 bits<1> done;
528 bits<1> vm;
529 bits<8> vsrc0;
530 bits<8> vsrc1;
531 bits<8> vsrc2;
532 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000533
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000534 let Inst{3-0} = en;
535 let Inst{9-4} = tgt;
536 let Inst{10} = compr;
537 let Inst{11} = done;
538 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000539 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000540 let Inst{39-32} = vsrc0;
541 let Inst{47-40} = vsrc1;
542 let Inst{55-48} = vsrc2;
543 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000544}
545
546let Uses = [EXEC] in {
547
548class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000549 VOP1Common <outs, ins, asm, pattern>,
550 VOP1e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000551
552class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000553 VOP2Common <outs, ins, asm, pattern>, VOP2e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000554
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000555class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000556 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000557
Marek Olsak5df00d62014-12-07 12:18:57 +0000558class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
559 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000560 let mayLoad = 1;
561 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000562 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000563}
564
565} // End Uses = [EXEC]
566
567//===----------------------------------------------------------------------===//
568// Vector I/O operations
569//===----------------------------------------------------------------------===//
570
571let Uses = [EXEC] in {
572
Marek Olsak5df00d62014-12-07 12:18:57 +0000573class DS <dag outs, dag ins, string asm, list<dag> pattern> :
574 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000575
576 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000577 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000578 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000579 let DisableEncoding = "$m0";
Tom Stellardae38f302015-01-14 01:13:19 +0000580 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000581}
582
Marek Olsak5df00d62014-12-07 12:18:57 +0000583class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
584 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000585
586 let VM_CNT = 1;
587 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000588 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000589
Matt Arsenault9a072c12014-11-18 23:57:33 +0000590 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000591 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000592 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000593}
594
Tom Stellard0c238c22014-10-01 14:44:43 +0000595class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
596 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000597
598 let VM_CNT = 1;
599 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000600 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000601
Craig Topperc50d64b2014-11-26 00:46:26 +0000602 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000603 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000604 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000605}
606
Matt Arsenault3f981402014-09-15 15:41:53 +0000607class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
608 InstSI<outs, ins, asm, pattern>, FLATe <op> {
609 let FLAT = 1;
610 // Internally, FLAT instruction are executed as both an LDS and a
611 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
612 // and are not considered done until both have been decremented.
613 let VM_CNT = 1;
614 let LGKM_CNT = 1;
615
616 let Uses = [EXEC, FLAT_SCR]; // M0
617
618 let UseNamedOperandTable = 1;
619 let hasSideEffects = 0;
620}
621
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000622class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
623 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
624
625 let VM_CNT = 1;
626 let EXP_CNT = 1;
627 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000628
629 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000630}
631
Christian Konig72d5d5c2013-02-21 15:16:44 +0000632
Christian Konig72d5d5c2013-02-21 15:16:44 +0000633} // End Uses = [EXEC]