blob: 4481156820e22d26bd835b8e468d75cb3cb96b61 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000043 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000044 let TSFlags{0} = VM_CNT;
45 let TSFlags{1} = EXP_CNT;
46 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000047
48 let TSFlags{3} = SALU;
49 let TSFlags{4} = VALU;
50
51 let TSFlags{5} = SOP1;
52 let TSFlags{6} = SOP2;
53 let TSFlags{7} = SOPC;
54 let TSFlags{8} = SOPK;
55 let TSFlags{9} = SOPP;
56
57 let TSFlags{10} = VOP1;
58 let TSFlags{11} = VOP2;
59 let TSFlags{12} = VOP3;
60 let TSFlags{13} = VOPC;
61
62 let TSFlags{14} = MUBUF;
63 let TSFlags{15} = MTBUF;
64 let TSFlags{16} = SMRD;
65 let TSFlags{17} = DS;
66 let TSFlags{18} = MIMG;
67 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000068 let TSFlags{20} = WQM;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000069
70 // Most instructions require adjustments after selection to satisfy
71 // operand requirements.
72 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000073 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000074}
75
Tom Stellarde5a1cda2014-07-21 17:44:28 +000076class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000077 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000078 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000079}
80
Tom Stellarde5a1cda2014-07-21 17:44:28 +000081class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000082 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000084}
85
Marek Olsak5df00d62014-12-07 12:18:57 +000086let Uses = [EXEC] in {
87
Marek Olsakdc4d2022015-01-15 18:42:44 +000088class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
89 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000090
Marek Olsak5df00d62014-12-07 12:18:57 +000091 let mayLoad = 0;
92 let mayStore = 0;
93 let hasSideEffects = 0;
94 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +000095 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +000096}
97
98class VOPCCommon <dag ins, string asm, list<dag> pattern> :
99 VOPAnyCommon <(outs VCCReg:$dst), ins, asm, pattern> {
100
101 let DisableEncoding = "$dst";
102 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 let Size = 4;
104}
105
Tom Stellard94d2e992014-10-07 23:51:34 +0000106class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000107 VOPAnyCommon <outs, ins, asm, pattern> {
108
Tom Stellard94d2e992014-10-07 23:51:34 +0000109 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000110 let Size = 4;
111}
112
113class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000114 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000115
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000118}
119
Tom Stellard092f3322014-06-17 19:34:46 +0000120class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000121 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000122
Tom Stellardb4a313a2014-08-01 00:32:39 +0000123 // Using complex patterns gives VOP3 patterns a very high complexity rating,
124 // but standalone patterns are almost always prefered, so we need to adjust the
125 // priority lower. The goal is to use a high number to reduce complexity to
126 // zero (or less than zero).
127 let AddedComplexity = -1000;
128
Tom Stellard092f3322014-06-17 19:34:46 +0000129 let VOP3 = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000130 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000131}
132
Marek Olsak5df00d62014-12-07 12:18:57 +0000133} // End Uses = [EXEC]
134
Christian Konig72d5d5c2013-02-21 15:16:44 +0000135//===----------------------------------------------------------------------===//
136// Scalar operations
137//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000138
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000139class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000140 bits<7> sdst;
141 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000142
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000143 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000144 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000145 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000146 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000147}
148
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000149class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000150 bits<7> sdst;
151 bits<8> ssrc0;
152 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000153
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000154 let Inst{7-0} = ssrc0;
155 let Inst{15-8} = ssrc1;
156 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000157 let Inst{29-23} = op;
158 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000159}
160
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000161class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000162 bits<8> ssrc0;
163 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000164
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000165 let Inst{7-0} = ssrc0;
166 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000167 let Inst{22-16} = op;
168 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000169}
170
171class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000172 bits <7> sdst;
173 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000174
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000175 let Inst{15-0} = simm16;
176 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000177 let Inst{27-23} = op;
178 let Inst{31-28} = 0xb; //encoding
179}
180
181class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000182 bits <16> simm16;
183
184 let Inst{15-0} = simm16;
185 let Inst{22-16} = op;
186 let Inst{31-23} = 0x17f; // encoding
187}
188
189class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000190 bits<7> sdst;
191 bits<7> sbase;
192 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000193
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000194 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000195 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000196 let Inst{14-9} = sbase{6-1};
197 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000198 let Inst{26-22} = op;
199 let Inst{31-27} = 0x18; //encoding
200}
201
Tom Stellardae38f302015-01-14 01:13:19 +0000202let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000203class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
204 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000205 let mayLoad = 0;
206 let mayStore = 0;
207 let hasSideEffects = 0;
208 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000209 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000210}
211
Marek Olsak5df00d62014-12-07 12:18:57 +0000212class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
213 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000214
215 let mayLoad = 0;
216 let mayStore = 0;
217 let hasSideEffects = 0;
218 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000219 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000220
221 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000222}
223
224class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
225 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000226
227 let DisableEncoding = "$dst";
228 let mayLoad = 0;
229 let mayStore = 0;
230 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000231 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000232 let SOPC = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000233
234 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000235}
236
Marek Olsak5df00d62014-12-07 12:18:57 +0000237class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
238 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000239
240 let mayLoad = 0;
241 let mayStore = 0;
242 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000243 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000244 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000245
246 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000247}
248
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000249class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000250 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000251
252 let mayLoad = 0;
253 let mayStore = 0;
254 let hasSideEffects = 0;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000255 let isCodeGenOnly = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000256 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000257 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000258
259 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000260}
261
Tom Stellardae38f302015-01-14 01:13:19 +0000262} // let SchedRW = [WriteSALU]
263
Tom Stellardc470c962014-10-01 14:44:42 +0000264class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
265 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000266
267 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000268 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000269 let mayStore = 0;
270 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000271 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000272 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000273 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000274}
275
276//===----------------------------------------------------------------------===//
277// Vector ALU operations
278//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000279
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000280class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000281 bits<8> vdst;
282 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000283
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000284 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000285 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000286 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000288}
289
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000290class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000291 bits<8> vdst;
292 bits<9> src0;
293 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000294
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000295 let Inst{8-0} = src0;
296 let Inst{16-9} = vsrc1;
297 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298 let Inst{30-25} = op;
299 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000300}
301
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000302class VOP3e <bits<9> op> : Enc64 {
Tom Stellard459a79a2013-05-20 15:02:08 +0000303 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000304 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000305 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000306 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000307 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000308 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000309 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000310 bits<1> clamp;
311 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000312
Tom Stellard459a79a2013-05-20 15:02:08 +0000313 let Inst{7-0} = dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000314 let Inst{8} = src0_modifiers{1};
315 let Inst{9} = src1_modifiers{1};
316 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000317 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000318 let Inst{25-17} = op;
319 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000320 let Inst{40-32} = src0;
321 let Inst{49-41} = src1;
322 let Inst{58-50} = src2;
323 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000324 let Inst{61} = src0_modifiers{0};
325 let Inst{62} = src1_modifiers{0};
326 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000327}
328
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000329class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000330 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000331 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000332 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000333 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000334 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000335 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000336 bits<9> src2;
337 bits<7> sdst;
338 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000339
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000340 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000341 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000342 let Inst{25-17} = op;
343 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000344 let Inst{40-32} = src0;
345 let Inst{49-41} = src1;
346 let Inst{58-50} = src2;
347 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000348 let Inst{61} = src0_modifiers{0};
349 let Inst{62} = src1_modifiers{0};
350 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000351}
352
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000353class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000354 bits<9> src0;
355 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000356
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000357 let Inst{8-0} = src0;
358 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000359 let Inst{24-17} = op;
360 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000361}
362
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000363class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000364 bits<8> vdst;
365 bits<8> vsrc;
366 bits<2> attrchan;
367 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000368
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000369 let Inst{7-0} = vsrc;
370 let Inst{9-8} = attrchan;
371 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000372 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000373 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000374 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000375}
376
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000377class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000378 bits<8> vdst;
379 bits<1> gds;
380 bits<8> addr;
381 bits<8> data0;
382 bits<8> data1;
383 bits<8> offset0;
384 bits<8> offset1;
385
386 let Inst{7-0} = offset0;
387 let Inst{15-8} = offset1;
388 let Inst{17} = gds;
389 let Inst{25-18} = op;
390 let Inst{31-26} = 0x36; //encoding
391 let Inst{39-32} = addr;
392 let Inst{47-40} = data0;
393 let Inst{55-48} = data1;
394 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000395}
396
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000397class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000398 bits<12> offset;
399 bits<1> offen;
400 bits<1> idxen;
401 bits<1> glc;
402 bits<1> addr64;
403 bits<1> lds;
404 bits<8> vaddr;
405 bits<8> vdata;
406 bits<7> srsrc;
407 bits<1> slc;
408 bits<1> tfe;
409 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000410
Tom Stellard6db08eb2013-04-05 23:31:44 +0000411 let Inst{11-0} = offset;
412 let Inst{12} = offen;
413 let Inst{13} = idxen;
414 let Inst{14} = glc;
415 let Inst{15} = addr64;
416 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000417 let Inst{24-18} = op;
418 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000419 let Inst{39-32} = vaddr;
420 let Inst{47-40} = vdata;
421 let Inst{52-48} = srsrc{6-2};
422 let Inst{54} = slc;
423 let Inst{55} = tfe;
424 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000425}
426
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000427class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000428 bits<8> vdata;
429 bits<12> offset;
430 bits<1> offen;
431 bits<1> idxen;
432 bits<1> glc;
433 bits<1> addr64;
434 bits<4> dfmt;
435 bits<3> nfmt;
436 bits<8> vaddr;
437 bits<7> srsrc;
438 bits<1> slc;
439 bits<1> tfe;
440 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000441
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000442 let Inst{11-0} = offset;
443 let Inst{12} = offen;
444 let Inst{13} = idxen;
445 let Inst{14} = glc;
446 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000447 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000448 let Inst{22-19} = dfmt;
449 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000450 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000451 let Inst{39-32} = vaddr;
452 let Inst{47-40} = vdata;
453 let Inst{52-48} = srsrc{6-2};
454 let Inst{54} = slc;
455 let Inst{55} = tfe;
456 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000457}
458
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000459class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000460 bits<8> vdata;
461 bits<4> dmask;
462 bits<1> unorm;
463 bits<1> glc;
464 bits<1> da;
465 bits<1> r128;
466 bits<1> tfe;
467 bits<1> lwe;
468 bits<1> slc;
469 bits<8> vaddr;
470 bits<7> srsrc;
471 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000472
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000473 let Inst{11-8} = dmask;
474 let Inst{12} = unorm;
475 let Inst{13} = glc;
476 let Inst{14} = da;
477 let Inst{15} = r128;
478 let Inst{16} = tfe;
479 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000480 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000481 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000482 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000483 let Inst{39-32} = vaddr;
484 let Inst{47-40} = vdata;
485 let Inst{52-48} = srsrc{6-2};
486 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000487}
488
Matt Arsenault3f981402014-09-15 15:41:53 +0000489class FLATe<bits<7> op> : Enc64 {
490 bits<8> addr;
491 bits<8> data;
492 bits<8> vdst;
493 bits<1> slc;
494 bits<1> glc;
495 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000496
Matt Arsenault3f981402014-09-15 15:41:53 +0000497 // 15-0 is reserved.
498 let Inst{16} = glc;
499 let Inst{17} = slc;
500 let Inst{24-18} = op;
501 let Inst{31-26} = 0x37; // Encoding.
502 let Inst{39-32} = addr;
503 let Inst{47-40} = data;
504 // 54-48 is reserved.
505 let Inst{55} = tfe;
506 let Inst{63-56} = vdst;
507}
508
509class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000510 bits<4> en;
511 bits<6> tgt;
512 bits<1> compr;
513 bits<1> done;
514 bits<1> vm;
515 bits<8> vsrc0;
516 bits<8> vsrc1;
517 bits<8> vsrc2;
518 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000519
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000520 let Inst{3-0} = en;
521 let Inst{9-4} = tgt;
522 let Inst{10} = compr;
523 let Inst{11} = done;
524 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000525 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000526 let Inst{39-32} = vsrc0;
527 let Inst{47-40} = vsrc1;
528 let Inst{55-48} = vsrc2;
529 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000530}
531
532let Uses = [EXEC] in {
533
534class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000535 VOP1Common <outs, ins, asm, pattern>,
536 VOP1e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000537
538class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000539 VOP2Common <outs, ins, asm, pattern>, VOP2e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000540
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000541class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000542 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000543
Marek Olsak5df00d62014-12-07 12:18:57 +0000544class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
545 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000546 let mayLoad = 1;
547 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000548 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000549}
550
551} // End Uses = [EXEC]
552
553//===----------------------------------------------------------------------===//
554// Vector I/O operations
555//===----------------------------------------------------------------------===//
556
557let Uses = [EXEC] in {
558
Marek Olsak5df00d62014-12-07 12:18:57 +0000559class DS <dag outs, dag ins, string asm, list<dag> pattern> :
560 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000561
562 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000563 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000564 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000565 let DisableEncoding = "$m0";
Tom Stellardae38f302015-01-14 01:13:19 +0000566 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000567}
568
Marek Olsak5df00d62014-12-07 12:18:57 +0000569class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
570 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000571
572 let VM_CNT = 1;
573 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000574 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000575
Matt Arsenault9a072c12014-11-18 23:57:33 +0000576 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000577 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000578 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000579}
580
Tom Stellard0c238c22014-10-01 14:44:43 +0000581class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
582 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000583
584 let VM_CNT = 1;
585 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000586 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000587
Craig Topperc50d64b2014-11-26 00:46:26 +0000588 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000589 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000590 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000591}
592
Matt Arsenault3f981402014-09-15 15:41:53 +0000593class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
594 InstSI<outs, ins, asm, pattern>, FLATe <op> {
595 let FLAT = 1;
596 // Internally, FLAT instruction are executed as both an LDS and a
597 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
598 // and are not considered done until both have been decremented.
599 let VM_CNT = 1;
600 let LGKM_CNT = 1;
601
602 let Uses = [EXEC, FLAT_SCR]; // M0
603
604 let UseNamedOperandTable = 1;
605 let hasSideEffects = 0;
606}
607
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000608class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
609 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
610
611 let VM_CNT = 1;
612 let EXP_CNT = 1;
613 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000614
615 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000616}
617
Christian Konig72d5d5c2013-02-21 15:16:44 +0000618
Christian Konig72d5d5c2013-02-21 15:16:44 +0000619} // End Uses = [EXEC]