blob: 2ab2f0954e497ddac5a98f093c1c511d66bca526 [file] [log] [blame]
Valery Pykhtina34fb492016-08-30 15:20:31 +00001//===-- SOPInstructions.td - SOP Instruction Defintions -------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtina34fb492016-08-30 15:20:31 +00006//
7//===----------------------------------------------------------------------===//
8
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00009def GPRIdxModeMatchClass : AsmOperandClass {
10 let Name = "GPRIdxMode";
11 let PredicateMethod = "isGPRIdxMode";
Dmitry Preobrazhenskyef920352019-02-27 13:12:12 +000012 let ParserMethod = "parseGPRIdxMode";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000013 let RenderMethod = "addImmOperands";
14}
15
16def GPRIdxMode : Operand<i32> {
17 let PrintMethod = "printVGPRIndexMode";
18 let ParserMatchClass = GPRIdxModeMatchClass;
19 let OperandType = "OPERAND_IMMEDIATE";
20}
21
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000022class SOP_Pseudo<string opName, dag outs, dag ins, string asmOps,
23 list<dag> pattern=[]> :
24 InstSI<outs, ins, "", pattern>,
25 SIMCInstr<opName, SIEncodingFamily.NONE> {
26
27 let isPseudo = 1;
28 let isCodeGenOnly = 1;
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000029
30 string Mnemonic = opName;
31 string AsmOperands = asmOps;
32
33 bits<1> has_sdst = 0;
34}
35
Valery Pykhtina34fb492016-08-30 15:20:31 +000036//===----------------------------------------------------------------------===//
37// SOP1 Instructions
38//===----------------------------------------------------------------------===//
39
40class SOP1_Pseudo <string opName, dag outs, dag ins,
41 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000042 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
Valery Pykhtina34fb492016-08-30 15:20:31 +000043
44 let mayLoad = 0;
45 let mayStore = 0;
46 let hasSideEffects = 0;
47 let SALU = 1;
48 let SOP1 = 1;
49 let SchedRW = [WriteSALU];
Matt Arsenault6bc43d82016-10-06 16:20:41 +000050 let Size = 4;
Tom Stellard2add8a12016-09-06 20:00:26 +000051 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +000052
Valery Pykhtina34fb492016-08-30 15:20:31 +000053 bits<1> has_src0 = 1;
54 bits<1> has_sdst = 1;
55}
56
57class SOP1_Real<bits<8> op, SOP1_Pseudo ps> :
58 InstSI <ps.OutOperandList, ps.InOperandList,
59 ps.Mnemonic # " " # ps.AsmOperands, []>,
60 Enc32 {
61
62 let isPseudo = 0;
63 let isCodeGenOnly = 0;
Matt Arsenault6bc43d82016-10-06 16:20:41 +000064 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +000065
66 // copy relevant pseudo op flags
67 let SubtargetPredicate = ps.SubtargetPredicate;
68 let AsmMatchConverter = ps.AsmMatchConverter;
69
70 // encoding
71 bits<7> sdst;
72 bits<8> src0;
73
74 let Inst{7-0} = !if(ps.has_src0, src0, ?);
75 let Inst{15-8} = op;
76 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
77 let Inst{31-23} = 0x17d; //encoding;
78}
79
Matt Arsenaultfd6fd002019-02-25 19:24:46 +000080class SOP1_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
81 opName, (outs SReg_32:$sdst),
82 !if(tied_in, (ins SSrc_b32:$src0, SReg_32:$sdst_in),
83 (ins SSrc_b32:$src0)),
84 "$sdst, $src0", pattern> {
85 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
86}
Valery Pykhtina34fb492016-08-30 15:20:31 +000087
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000088// 32-bit input, no output.
89class SOP1_0_32 <string opName, list<dag> pattern = []> : SOP1_Pseudo <
90 opName, (outs), (ins SSrc_b32:$src0),
91 "$src0", pattern> {
92 let has_sdst = 0;
93}
94
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +000095class SOP1_0_32R <string opName, list<dag> pattern = []> : SOP1_Pseudo <
96 opName, (outs), (ins SReg_32:$src0),
97 "$src0", pattern> {
98 let has_sdst = 0;
99}
100
Valery Pykhtina34fb492016-08-30 15:20:31 +0000101class SOP1_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000102 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000103 "$sdst, $src0", pattern
104>;
105
106// 64-bit input, 32-bit output.
107class SOP1_32_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000108 opName, (outs SReg_32:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000109 "$sdst, $src0", pattern
110>;
111
112// 32-bit input, 64-bit output.
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000113class SOP1_64_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
114 opName, (outs SReg_64:$sdst),
115 !if(tied_in, (ins SSrc_b32:$src0, SReg_64:$sdst_in),
116 (ins SSrc_b32:$src0)),
117 "$sdst, $src0", pattern> {
118 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
119}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000120
121// no input, 64-bit output.
122class SOP1_64_0 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
123 opName, (outs SReg_64:$sdst), (ins), "$sdst", pattern> {
124 let has_src0 = 0;
125}
126
127// 64-bit input, no output
128class SOP1_1 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
129 opName, (outs), (ins SReg_64:$src0), "$src0", pattern> {
130 let has_sdst = 0;
131}
132
133
134let isMoveImm = 1 in {
135 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
136 def S_MOV_B32 : SOP1_32 <"s_mov_b32">;
137 def S_MOV_B64 : SOP1_64 <"s_mov_b64">;
138 } // End isRematerializeable = 1
139
140 let Uses = [SCC] in {
141 def S_CMOV_B32 : SOP1_32 <"s_cmov_b32">;
142 def S_CMOV_B64 : SOP1_64 <"s_cmov_b64">;
143 } // End Uses = [SCC]
144} // End isMoveImm = 1
145
146let Defs = [SCC] in {
147 def S_NOT_B32 : SOP1_32 <"s_not_b32",
148 [(set i32:$sdst, (not i32:$src0))]
149 >;
150
151 def S_NOT_B64 : SOP1_64 <"s_not_b64",
152 [(set i64:$sdst, (not i64:$src0))]
153 >;
154 def S_WQM_B32 : SOP1_32 <"s_wqm_b32">;
Marek Olsak2114fc32017-10-24 10:26:59 +0000155 def S_WQM_B64 : SOP1_64 <"s_wqm_b64",
156 [(set i1:$sdst, (int_amdgcn_wqm_vote i1:$src0))]
157 >;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000158} // End Defs = [SCC]
159
160
161def S_BREV_B32 : SOP1_32 <"s_brev_b32",
162 [(set i32:$sdst, (bitreverse i32:$src0))]
163>;
164def S_BREV_B64 : SOP1_64 <"s_brev_b64">;
165
166let Defs = [SCC] in {
167def S_BCNT0_I32_B32 : SOP1_32 <"s_bcnt0_i32_b32">;
168def S_BCNT0_I32_B64 : SOP1_32_64 <"s_bcnt0_i32_b64">;
169def S_BCNT1_I32_B32 : SOP1_32 <"s_bcnt1_i32_b32",
170 [(set i32:$sdst, (ctpop i32:$src0))]
171>;
172def S_BCNT1_I32_B64 : SOP1_32_64 <"s_bcnt1_i32_b64">;
173} // End Defs = [SCC]
174
175def S_FF0_I32_B32 : SOP1_32 <"s_ff0_i32_b32">;
176def S_FF0_I32_B64 : SOP1_32_64 <"s_ff0_i32_b64">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000177def S_FF1_I32_B64 : SOP1_32_64 <"s_ff1_i32_b64">;
178
Wei Ding5676aca2017-10-12 19:37:14 +0000179def S_FF1_I32_B32 : SOP1_32 <"s_ff1_i32_b32",
180 [(set i32:$sdst, (AMDGPUffbl_b32 i32:$src0))]
181>;
182
Valery Pykhtina34fb492016-08-30 15:20:31 +0000183def S_FLBIT_I32_B32 : SOP1_32 <"s_flbit_i32_b32",
184 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
185>;
186
187def S_FLBIT_I32_B64 : SOP1_32_64 <"s_flbit_i32_b64">;
188def S_FLBIT_I32 : SOP1_32 <"s_flbit_i32",
189 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
190>;
191def S_FLBIT_I32_I64 : SOP1_32_64 <"s_flbit_i32_i64">;
192def S_SEXT_I32_I8 : SOP1_32 <"s_sext_i32_i8",
193 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
194>;
195def S_SEXT_I32_I16 : SOP1_32 <"s_sext_i32_i16",
196 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
197>;
198
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000199def S_BITSET0_B32 : SOP1_32 <"s_bitset0_b32", [], 1>;
200def S_BITSET0_B64 : SOP1_64_32 <"s_bitset0_b64", [], 1>;
201def S_BITSET1_B32 : SOP1_32 <"s_bitset1_b32", [], 1>;
202def S_BITSET1_B64 : SOP1_64_32 <"s_bitset1_b64", [], 1>;
Konstantin Zhuravlyovb2ff8df2017-05-26 20:38:26 +0000203def S_GETPC_B64 : SOP1_64_0 <"s_getpc_b64",
204 [(set i64:$sdst, (int_amdgcn_s_getpc))]
205>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000206
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000207let isTerminator = 1, isBarrier = 1, SchedRW = [WriteBranch] in {
208
209let isBranch = 1, isIndirectBranch = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000210def S_SETPC_B64 : SOP1_1 <"s_setpc_b64">;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000211} // End isBranch = 1, isIndirectBranch = 1
212
213let isReturn = 1 in {
214// Define variant marked as return rather than branch.
215def S_SETPC_B64_return : SOP1_1<"", [(AMDGPUret_flag i64:$src0)]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000216}
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000217} // End isTerminator = 1, isBarrier = 1
218
219let isCall = 1 in {
220def S_SWAPPC_B64 : SOP1_64 <"s_swappc_b64"
221>;
222}
223
Valery Pykhtina34fb492016-08-30 15:20:31 +0000224def S_RFE_B64 : SOP1_1 <"s_rfe_b64">;
225
226let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
227
228def S_AND_SAVEEXEC_B64 : SOP1_64 <"s_and_saveexec_b64">;
229def S_OR_SAVEEXEC_B64 : SOP1_64 <"s_or_saveexec_b64">;
230def S_XOR_SAVEEXEC_B64 : SOP1_64 <"s_xor_saveexec_b64">;
231def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <"s_andn2_saveexec_b64">;
232def S_ORN2_SAVEEXEC_B64 : SOP1_64 <"s_orn2_saveexec_b64">;
233def S_NAND_SAVEEXEC_B64 : SOP1_64 <"s_nand_saveexec_b64">;
234def S_NOR_SAVEEXEC_B64 : SOP1_64 <"s_nor_saveexec_b64">;
235def S_XNOR_SAVEEXEC_B64 : SOP1_64 <"s_xnor_saveexec_b64">;
236
237} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
238
239def S_QUADMASK_B32 : SOP1_32 <"s_quadmask_b32">;
240def S_QUADMASK_B64 : SOP1_64 <"s_quadmask_b64">;
241
242let Uses = [M0] in {
243def S_MOVRELS_B32 : SOP1_32 <"s_movrels_b32">;
244def S_MOVRELS_B64 : SOP1_64 <"s_movrels_b64">;
245def S_MOVRELD_B32 : SOP1_32 <"s_movreld_b32">;
246def S_MOVRELD_B64 : SOP1_64 <"s_movreld_b64">;
247} // End Uses = [M0]
248
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +0000249def S_CBRANCH_JOIN : SOP1_0_32R <"s_cbranch_join">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000250def S_MOV_REGRD_B32 : SOP1_32 <"s_mov_regrd_b32">;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000251
Valery Pykhtina34fb492016-08-30 15:20:31 +0000252let Defs = [SCC] in {
253def S_ABS_I32 : SOP1_32 <"s_abs_i32">;
254} // End Defs = [SCC]
255def S_MOV_FED_B32 : SOP1_32 <"s_mov_fed_b32">;
256
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000257let SubtargetPredicate = HasVGPRIndexMode in {
258def S_SET_GPR_IDX_IDX : SOP1_0_32<"s_set_gpr_idx_idx"> {
259 let Uses = [M0];
260 let Defs = [M0];
261}
262}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000263
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000264let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000265 let hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC] in {
266 def S_ANDN1_SAVEEXEC_B64 : SOP1_64<"s_andn1_saveexec_b64">;
267 def S_ORN1_SAVEEXEC_B64 : SOP1_64<"s_orn1_saveexec_b64">;
268 def S_ANDN1_WREXEC_B64 : SOP1_64<"s_andn1_wrexec_b64">;
269 def S_ANDN2_WREXEC_B64 : SOP1_64<"s_andn2_wrexec_b64">;
270 } // End hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC]
271
272 def S_BITREPLICATE_B64_B32 : SOP1_64_32<"s_bitreplicate_b64_b32">;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000273} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000274
Valery Pykhtina34fb492016-08-30 15:20:31 +0000275//===----------------------------------------------------------------------===//
276// SOP2 Instructions
277//===----------------------------------------------------------------------===//
278
279class SOP2_Pseudo<string opName, dag outs, dag ins,
280 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000281 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
282
Valery Pykhtina34fb492016-08-30 15:20:31 +0000283 let mayLoad = 0;
284 let mayStore = 0;
285 let hasSideEffects = 0;
286 let SALU = 1;
287 let SOP2 = 1;
288 let SchedRW = [WriteSALU];
289 let UseNamedOperandTable = 1;
290
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000291 let has_sdst = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000292
293 // Pseudo instructions have no encodings, but adding this field here allows
294 // us to do:
295 // let sdst = xxx in {
296 // for multiclasses that include both real and pseudo instructions.
297 // field bits<7> sdst = 0;
298 // let Size = 4; // Do we need size here?
299}
300
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000301class SOP2_Real<bits<7> op, SOP_Pseudo ps> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000302 InstSI <ps.OutOperandList, ps.InOperandList,
303 ps.Mnemonic # " " # ps.AsmOperands, []>,
304 Enc32 {
305 let isPseudo = 0;
306 let isCodeGenOnly = 0;
307
308 // copy relevant pseudo op flags
309 let SubtargetPredicate = ps.SubtargetPredicate;
310 let AsmMatchConverter = ps.AsmMatchConverter;
Dmitry Preobrazhensky61105ba2019-01-18 13:57:43 +0000311 let UseNamedOperandTable = ps.UseNamedOperandTable;
312 let TSFlags = ps.TSFlags;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000313
314 // encoding
315 bits<7> sdst;
316 bits<8> src0;
317 bits<8> src1;
318
319 let Inst{7-0} = src0;
320 let Inst{15-8} = src1;
321 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
322 let Inst{29-23} = op;
323 let Inst{31-30} = 0x2; // encoding
324}
325
326
327class SOP2_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000328 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000329 "$sdst, $src0, $src1", pattern
330>;
331
332class SOP2_64 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000333 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000334 "$sdst, $src0, $src1", pattern
335>;
336
337class SOP2_64_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000338 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000339 "$sdst, $src0, $src1", pattern
340>;
341
342class SOP2_64_32_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000343 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000344 "$sdst, $src0, $src1", pattern
345>;
346
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000347class UniformUnaryFrag<SDPatternOperator Op> : PatFrag <
348 (ops node:$src0),
349 (Op $src0),
350 [{ return !N->isDivergent(); }]
351>;
352
Alexander Timofeev36617f012018-09-21 10:31:22 +0000353class UniformBinFrag<SDPatternOperator Op> : PatFrag <
354 (ops node:$src0, node:$src1),
355 (Op $src0, $src1),
356 [{ return !N->isDivergent(); }]
357>;
358
Valery Pykhtina34fb492016-08-30 15:20:31 +0000359let Defs = [SCC] in { // Carry out goes to SCC
360let isCommutable = 1 in {
361def S_ADD_U32 : SOP2_32 <"s_add_u32">;
362def S_ADD_I32 : SOP2_32 <"s_add_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000363 [(set i32:$sdst, (UniformBinFrag<add> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000364>;
365} // End isCommutable = 1
366
367def S_SUB_U32 : SOP2_32 <"s_sub_u32">;
368def S_SUB_I32 : SOP2_32 <"s_sub_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000369 [(set i32:$sdst, (UniformBinFrag<sub> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000370>;
371
372let Uses = [SCC] in { // Carry in comes from SCC
373let isCommutable = 1 in {
374def S_ADDC_U32 : SOP2_32 <"s_addc_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000375 [(set i32:$sdst, (UniformBinFrag<adde> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000376} // End isCommutable = 1
377
378def S_SUBB_U32 : SOP2_32 <"s_subb_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000379 [(set i32:$sdst, (UniformBinFrag<sube> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000380} // End Uses = [SCC]
381
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000382
383let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000384def S_MIN_I32 : SOP2_32 <"s_min_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000385 [(set i32:$sdst, (UniformBinFrag<smin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000386>;
387def S_MIN_U32 : SOP2_32 <"s_min_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000388 [(set i32:$sdst, (UniformBinFrag<umin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000389>;
390def S_MAX_I32 : SOP2_32 <"s_max_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000391 [(set i32:$sdst, (UniformBinFrag<smax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000392>;
393def S_MAX_U32 : SOP2_32 <"s_max_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000394 [(set i32:$sdst, (UniformBinFrag<umax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000395>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000396} // End isCommutable = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000397} // End Defs = [SCC]
398
399
400let Uses = [SCC] in {
401 def S_CSELECT_B32 : SOP2_32 <"s_cselect_b32">;
402 def S_CSELECT_B64 : SOP2_64 <"s_cselect_b64">;
403} // End Uses = [SCC]
404
405let Defs = [SCC] in {
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000406let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000407def S_AND_B32 : SOP2_32 <"s_and_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000408 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000409>;
410
411def S_AND_B64 : SOP2_64 <"s_and_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000412 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000413>;
414
415def S_OR_B32 : SOP2_32 <"s_or_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000416 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000417>;
418
419def S_OR_B64 : SOP2_64 <"s_or_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000420 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000421>;
422
423def S_XOR_B32 : SOP2_32 <"s_xor_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000424 [(set i32:$sdst, (UniformBinFrag<xor> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000425>;
426
427def S_XOR_B64 : SOP2_64 <"s_xor_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000428 [(set i64:$sdst, (UniformBinFrag<xor> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000429>;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +0000430
431def S_XNOR_B32 : SOP2_32 <"s_xnor_b32",
432 [(set i32:$sdst, (not (xor_oneuse i32:$src0, i32:$src1)))]
433>;
434
435def S_XNOR_B64 : SOP2_64 <"s_xnor_b64",
436 [(set i64:$sdst, (not (xor_oneuse i64:$src0, i64:$src1)))]
437>;
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000438
439def S_NAND_B32 : SOP2_32 <"s_nand_b32",
440 [(set i32:$sdst, (not (and_oneuse i32:$src0, i32:$src1)))]
441>;
442
443def S_NAND_B64 : SOP2_64 <"s_nand_b64",
444 [(set i64:$sdst, (not (and_oneuse i64:$src0, i64:$src1)))]
445>;
446
447def S_NOR_B32 : SOP2_32 <"s_nor_b32",
448 [(set i32:$sdst, (not (or_oneuse i32:$src0, i32:$src1)))]
449>;
450
451def S_NOR_B64 : SOP2_64 <"s_nor_b64",
452 [(set i64:$sdst, (not (or_oneuse i64:$src0, i64:$src1)))]
453>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000454} // End isCommutable = 1
455
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000456def S_ANDN2_B32 : SOP2_32 <"s_andn2_b32",
457 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
458>;
459
460def S_ANDN2_B64 : SOP2_64 <"s_andn2_b64",
461 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
462>;
463
464def S_ORN2_B32 : SOP2_32 <"s_orn2_b32",
465 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
466>;
467
468def S_ORN2_B64 : SOP2_64 <"s_orn2_b64",
469 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
470>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000471} // End Defs = [SCC]
472
473// Use added complexity so these patterns are preferred to the VALU patterns.
474let AddedComplexity = 1 in {
475
476let Defs = [SCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000477// TODO: b64 versions require VOP3 change since v_lshlrev_b64 is VOP3
Valery Pykhtina34fb492016-08-30 15:20:31 +0000478def S_LSHL_B32 : SOP2_32 <"s_lshl_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000479 [(set i32:$sdst, (UniformBinFrag<shl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000480>;
481def S_LSHL_B64 : SOP2_64_32 <"s_lshl_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000482 [(set i64:$sdst, (UniformBinFrag<shl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000483>;
484def S_LSHR_B32 : SOP2_32 <"s_lshr_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000485 [(set i32:$sdst, (UniformBinFrag<srl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000486>;
487def S_LSHR_B64 : SOP2_64_32 <"s_lshr_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000488 [(set i64:$sdst, (UniformBinFrag<srl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000489>;
490def S_ASHR_I32 : SOP2_32 <"s_ashr_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000491 [(set i32:$sdst, (UniformBinFrag<sra> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000492>;
493def S_ASHR_I64 : SOP2_64_32 <"s_ashr_i64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000494 [(set i64:$sdst, (UniformBinFrag<sra> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000495>;
496} // End Defs = [SCC]
497
498def S_BFM_B32 : SOP2_32 <"s_bfm_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000499 [(set i32:$sdst, (UniformBinFrag<AMDGPUbfm> i32:$src0, i32:$src1))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000500def S_BFM_B64 : SOP2_64_32_32 <"s_bfm_b64">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000501
502// TODO: S_MUL_I32 require V_MUL_LO_I32 from VOP3 change
Valery Pykhtina34fb492016-08-30 15:20:31 +0000503def S_MUL_I32 : SOP2_32 <"s_mul_i32",
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000504 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]> {
505 let isCommutable = 1;
506}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000507
508} // End AddedComplexity = 1
509
510let Defs = [SCC] in {
511def S_BFE_U32 : SOP2_32 <"s_bfe_u32">;
512def S_BFE_I32 : SOP2_32 <"s_bfe_i32">;
513def S_BFE_U64 : SOP2_64_32 <"s_bfe_u64">;
514def S_BFE_I64 : SOP2_64_32 <"s_bfe_i64">;
515} // End Defs = [SCC]
516
517def S_CBRANCH_G_FORK : SOP2_Pseudo <
518 "s_cbranch_g_fork", (outs),
Dmitry Preobrazhensky57148602017-04-14 11:52:26 +0000519 (ins SCSrc_b64:$src0, SCSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000520 "$src0, $src1"
521> {
522 let has_sdst = 0;
523}
524
525let Defs = [SCC] in {
526def S_ABSDIFF_I32 : SOP2_32 <"s_absdiff_i32">;
527} // End Defs = [SCC]
528
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000529let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000530 def S_RFE_RESTORE_B64 : SOP2_Pseudo <
531 "s_rfe_restore_b64", (outs),
532 (ins SSrc_b64:$src0, SSrc_b32:$src1),
533 "$src0, $src1"
534 > {
535 let hasSideEffects = 1;
536 let has_sdst = 0;
537 }
538}
539
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000540let SubtargetPredicate = isGFX9Plus in {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000541 def S_PACK_LL_B32_B16 : SOP2_32<"s_pack_ll_b32_b16">;
542 def S_PACK_LH_B32_B16 : SOP2_32<"s_pack_lh_b32_b16">;
543 def S_PACK_HH_B32_B16 : SOP2_32<"s_pack_hh_b32_b16">;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +0000544
545 let Defs = [SCC] in {
546 def S_LSHL1_ADD_U32 : SOP2_32<"s_lshl1_add_u32">;
547 def S_LSHL2_ADD_U32 : SOP2_32<"s_lshl2_add_u32">;
548 def S_LSHL3_ADD_U32 : SOP2_32<"s_lshl3_add_u32">;
549 def S_LSHL4_ADD_U32 : SOP2_32<"s_lshl4_add_u32">;
550 } // End Defs = [SCC]
551
Michael Liaoefb4f9e2019-03-18 20:40:09 +0000552 let isCommutable = 1 in {
553 def S_MUL_HI_U32 : SOP2_32<"s_mul_hi_u32",
554 [(set i32:$sdst, (UniformBinFrag<mulhu> SSrc_b32:$src0, SSrc_b32:$src1))]>;
555 def S_MUL_HI_I32 : SOP2_32<"s_mul_hi_i32",
556 [(set i32:$sdst, (UniformBinFrag<mulhs> SSrc_b32:$src0, SSrc_b32:$src1))]>;
557 }
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000558} // End SubtargetPredicate = isGFX9Plus
Valery Pykhtina34fb492016-08-30 15:20:31 +0000559
560//===----------------------------------------------------------------------===//
561// SOPK Instructions
562//===----------------------------------------------------------------------===//
563
564class SOPK_Pseudo <string opName, dag outs, dag ins,
565 string asmOps, list<dag> pattern=[]> :
566 InstSI <outs, ins, "", pattern>,
567 SIMCInstr<opName, SIEncodingFamily.NONE> {
568 let isPseudo = 1;
569 let isCodeGenOnly = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000570 let mayLoad = 0;
571 let mayStore = 0;
572 let hasSideEffects = 0;
573 let SALU = 1;
574 let SOPK = 1;
575 let SchedRW = [WriteSALU];
576 let UseNamedOperandTable = 1;
577 string Mnemonic = opName;
578 string AsmOperands = asmOps;
579
580 bits<1> has_sdst = 1;
581}
582
583class SOPK_Real<bits<5> op, SOPK_Pseudo ps> :
584 InstSI <ps.OutOperandList, ps.InOperandList,
585 ps.Mnemonic # " " # ps.AsmOperands, []> {
586 let isPseudo = 0;
587 let isCodeGenOnly = 0;
588
589 // copy relevant pseudo op flags
590 let SubtargetPredicate = ps.SubtargetPredicate;
591 let AsmMatchConverter = ps.AsmMatchConverter;
592 let DisableEncoding = ps.DisableEncoding;
593 let Constraints = ps.Constraints;
594
595 // encoding
596 bits<7> sdst;
597 bits<16> simm16;
598 bits<32> imm;
599}
600
601class SOPK_Real32<bits<5> op, SOPK_Pseudo ps> :
602 SOPK_Real <op, ps>,
603 Enc32 {
604 let Inst{15-0} = simm16;
605 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
606 let Inst{27-23} = op;
607 let Inst{31-28} = 0xb; //encoding
608}
609
610class SOPK_Real64<bits<5> op, SOPK_Pseudo ps> :
611 SOPK_Real<op, ps>,
612 Enc64 {
613 let Inst{15-0} = simm16;
614 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
615 let Inst{27-23} = op;
616 let Inst{31-28} = 0xb; //encoding
617 let Inst{63-32} = imm;
618}
619
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000620class SOPKInstTable <bit is_sopk, string cmpOp = ""> {
621 bit IsSOPK = is_sopk;
622 string BaseCmpOp = cmpOp;
623}
624
Valery Pykhtina34fb492016-08-30 15:20:31 +0000625class SOPK_32 <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
626 opName,
627 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000628 (ins s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000629 "$sdst, $simm16",
630 pattern>;
631
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000632class SOPK_SCC <string opName, string base_op, bit isSignExt> : SOPK_Pseudo <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000633 opName,
634 (outs),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000635 !if(isSignExt,
636 (ins SReg_32:$sdst, s16imm:$simm16),
637 (ins SReg_32:$sdst, u16imm:$simm16)),
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000638 "$sdst, $simm16", []>,
639 SOPKInstTable<1, base_op>{
Valery Pykhtina34fb492016-08-30 15:20:31 +0000640 let Defs = [SCC];
641}
642
643class SOPK_32TIE <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
644 opName,
645 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000646 (ins SReg_32:$src0, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000647 "$sdst, $simm16",
648 pattern
649>;
650
651let isReMaterializable = 1, isMoveImm = 1 in {
652def S_MOVK_I32 : SOPK_32 <"s_movk_i32">;
653} // End isReMaterializable = 1
654let Uses = [SCC] in {
655def S_CMOVK_I32 : SOPK_32 <"s_cmovk_i32">;
656}
657
658let isCompare = 1 in {
659
660// This instruction is disabled for now until we can figure out how to teach
661// the instruction selector to correctly use the S_CMP* vs V_CMP*
662// instructions.
663//
664// When this instruction is enabled the code generator sometimes produces this
665// invalid sequence:
666//
667// SCC = S_CMPK_EQ_I32 SGPR0, imm
668// VCC = COPY SCC
669// VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
670//
671// def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32",
672// [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
673// >;
674
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000675def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32", "s_cmp_eq_i32", 1>;
676def S_CMPK_LG_I32 : SOPK_SCC <"s_cmpk_lg_i32", "s_cmp_lg_i32", 1>;
677def S_CMPK_GT_I32 : SOPK_SCC <"s_cmpk_gt_i32", "s_cmp_gt_i32", 1>;
678def S_CMPK_GE_I32 : SOPK_SCC <"s_cmpk_ge_i32", "s_cmp_ge_i32", 1>;
679def S_CMPK_LT_I32 : SOPK_SCC <"s_cmpk_lt_i32", "s_cmp_lt_i32", 1>;
680def S_CMPK_LE_I32 : SOPK_SCC <"s_cmpk_le_i32", "s_cmp_le_i32", 1>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000681
682let SOPKZext = 1 in {
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000683def S_CMPK_EQ_U32 : SOPK_SCC <"s_cmpk_eq_u32", "s_cmp_eq_u32", 0>;
684def S_CMPK_LG_U32 : SOPK_SCC <"s_cmpk_lg_u32", "s_cmp_lg_u32", 0>;
685def S_CMPK_GT_U32 : SOPK_SCC <"s_cmpk_gt_u32", "s_cmp_gt_u32", 0>;
686def S_CMPK_GE_U32 : SOPK_SCC <"s_cmpk_ge_u32", "s_cmp_ge_u32", 0>;
687def S_CMPK_LT_U32 : SOPK_SCC <"s_cmpk_lt_u32", "s_cmp_lt_u32", 0>;
688def S_CMPK_LE_U32 : SOPK_SCC <"s_cmpk_le_u32", "s_cmp_le_u32", 0>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000689} // End SOPKZext = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000690} // End isCompare = 1
691
692let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
693 Constraints = "$sdst = $src0" in {
694 def S_ADDK_I32 : SOPK_32TIE <"s_addk_i32">;
695 def S_MULK_I32 : SOPK_32TIE <"s_mulk_i32">;
696}
697
698def S_CBRANCH_I_FORK : SOPK_Pseudo <
699 "s_cbranch_i_fork",
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000700 (outs), (ins SReg_64:$sdst, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000701 "$sdst, $simm16"
702>;
703
704let mayLoad = 1 in {
705def S_GETREG_B32 : SOPK_Pseudo <
706 "s_getreg_b32",
707 (outs SReg_32:$sdst), (ins hwreg:$simm16),
708 "$sdst, $simm16"
709>;
710}
711
Tom Stellard8485fa02016-12-07 02:42:15 +0000712let hasSideEffects = 1 in {
713
Valery Pykhtina34fb492016-08-30 15:20:31 +0000714def S_SETREG_B32 : SOPK_Pseudo <
715 "s_setreg_b32",
716 (outs), (ins SReg_32:$sdst, hwreg:$simm16),
Tom Stellard8485fa02016-12-07 02:42:15 +0000717 "$simm16, $sdst",
718 [(AMDGPUsetreg i32:$sdst, (i16 timm:$simm16))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000719>;
720
721// FIXME: Not on SI?
722//def S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32">;
723
724def S_SETREG_IMM32_B32 : SOPK_Pseudo <
725 "s_setreg_imm32_b32",
726 (outs), (ins i32imm:$imm, hwreg:$simm16),
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000727 "$simm16, $imm"> {
728 let Size = 8; // Unlike every other SOPK instruction.
Valery Pykhtina34fb492016-08-30 15:20:31 +0000729 let has_sdst = 0;
730}
731
Tom Stellard8485fa02016-12-07 02:42:15 +0000732} // End hasSideEffects = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000733
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000734let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000735 def S_CALL_B64 : SOPK_Pseudo<
736 "s_call_b64",
737 (outs SReg_64:$sdst),
738 (ins s16imm:$simm16),
739 "$sdst, $simm16"> {
740 let isCall = 1;
741 }
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000742} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000743
Valery Pykhtina34fb492016-08-30 15:20:31 +0000744//===----------------------------------------------------------------------===//
745// SOPC Instructions
746//===----------------------------------------------------------------------===//
747
748class SOPCe <bits<7> op> : Enc32 {
749 bits<8> src0;
750 bits<8> src1;
751
752 let Inst{7-0} = src0;
753 let Inst{15-8} = src1;
754 let Inst{22-16} = op;
755 let Inst{31-23} = 0x17e;
756}
757
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000758class SOPC <bits<7> op, dag outs, dag ins, string asm,
759 list<dag> pattern = []> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000760 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
761 let mayLoad = 0;
762 let mayStore = 0;
763 let hasSideEffects = 0;
764 let SALU = 1;
765 let SOPC = 1;
766 let isCodeGenOnly = 0;
767 let Defs = [SCC];
768 let SchedRW = [WriteSALU];
769 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000770}
771
772class SOPC_Base <bits<7> op, RegisterOperand rc0, RegisterOperand rc1,
773 string opName, list<dag> pattern = []> : SOPC <
774 op, (outs), (ins rc0:$src0, rc1:$src1),
775 opName#" $src0, $src1", pattern > {
776 let Defs = [SCC];
777}
778class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
779 string opName, PatLeaf cond> : SOPC_Base <
780 op, rc, rc, opName,
781 [(set SCC, (si_setcc_uniform vt:$src0, vt:$src1, cond))] > {
782}
783
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000784class SOPC_CMP_32<bits<7> op, string opName,
785 PatLeaf cond = COND_NULL, string revOp = opName>
786 : SOPC_Helper<op, SSrc_b32, i32, opName, cond>,
787 Commutable_REV<revOp, !eq(revOp, opName)>,
788 SOPKInstTable<0, opName> {
789 let isCompare = 1;
790 let isCommutable = 1;
791}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000792
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000793class SOPC_CMP_64<bits<7> op, string opName,
794 PatLeaf cond = COND_NULL, string revOp = opName>
795 : SOPC_Helper<op, SSrc_b64, i64, opName, cond>,
796 Commutable_REV<revOp, !eq(revOp, opName)> {
797 let isCompare = 1;
798 let isCommutable = 1;
799}
800
Valery Pykhtina34fb492016-08-30 15:20:31 +0000801class SOPC_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000802 : SOPC_Base<op, SSrc_b32, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000803
804class SOPC_64_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000805 : SOPC_Base<op, SSrc_b64, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000806
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000807def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00, "s_cmp_eq_i32">;
808def S_CMP_LG_I32 : SOPC_CMP_32 <0x01, "s_cmp_lg_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000809def S_CMP_GT_I32 : SOPC_CMP_32 <0x02, "s_cmp_gt_i32", COND_SGT>;
810def S_CMP_GE_I32 : SOPC_CMP_32 <0x03, "s_cmp_ge_i32", COND_SGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000811def S_CMP_LT_I32 : SOPC_CMP_32 <0x04, "s_cmp_lt_i32", COND_SLT, "s_cmp_gt_i32">;
812def S_CMP_LE_I32 : SOPC_CMP_32 <0x05, "s_cmp_le_i32", COND_SLE, "s_cmp_ge_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000813def S_CMP_EQ_U32 : SOPC_CMP_32 <0x06, "s_cmp_eq_u32", COND_EQ>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000814def S_CMP_LG_U32 : SOPC_CMP_32 <0x07, "s_cmp_lg_u32", COND_NE>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000815def S_CMP_GT_U32 : SOPC_CMP_32 <0x08, "s_cmp_gt_u32", COND_UGT>;
816def S_CMP_GE_U32 : SOPC_CMP_32 <0x09, "s_cmp_ge_u32", COND_UGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000817def S_CMP_LT_U32 : SOPC_CMP_32 <0x0a, "s_cmp_lt_u32", COND_ULT, "s_cmp_gt_u32">;
818def S_CMP_LE_U32 : SOPC_CMP_32 <0x0b, "s_cmp_le_u32", COND_ULE, "s_cmp_ge_u32">;
819
Valery Pykhtina34fb492016-08-30 15:20:31 +0000820def S_BITCMP0_B32 : SOPC_32 <0x0c, "s_bitcmp0_b32">;
821def S_BITCMP1_B32 : SOPC_32 <0x0d, "s_bitcmp1_b32">;
822def S_BITCMP0_B64 : SOPC_64_32 <0x0e, "s_bitcmp0_b64">;
823def S_BITCMP1_B64 : SOPC_64_32 <0x0f, "s_bitcmp1_b64">;
824def S_SETVSKIP : SOPC_32 <0x10, "s_setvskip">;
825
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000826let SubtargetPredicate = isGFX8Plus in {
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000827def S_CMP_EQ_U64 : SOPC_CMP_64 <0x12, "s_cmp_eq_u64", COND_EQ>;
828def S_CMP_LG_U64 : SOPC_CMP_64 <0x13, "s_cmp_lg_u64", COND_NE>;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000829} // End SubtargetPredicate = isGFX8Plus
Valery Pykhtina34fb492016-08-30 15:20:31 +0000830
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000831let SubtargetPredicate = HasVGPRIndexMode in {
832def S_SET_GPR_IDX_ON : SOPC <0x11,
833 (outs),
834 (ins SSrc_b32:$src0, GPRIdxMode:$src1),
835 "s_set_gpr_idx_on $src0,$src1"> {
836 let Defs = [M0]; // No scc def
837 let Uses = [M0]; // Other bits of m0 unmodified.
838 let hasSideEffects = 1; // Sets mode.gpr_idx_en
Matt Arsenault2d8c2892016-11-01 20:42:24 +0000839 let FixedSize = 1;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000840}
841}
842
Valery Pykhtina34fb492016-08-30 15:20:31 +0000843//===----------------------------------------------------------------------===//
844// SOPP Instructions
845//===----------------------------------------------------------------------===//
846
847class SOPPe <bits<7> op> : Enc32 {
848 bits <16> simm16;
849
850 let Inst{15-0} = simm16;
851 let Inst{22-16} = op;
852 let Inst{31-23} = 0x17f; // encoding
853}
854
855class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
856 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
857
858 let mayLoad = 0;
859 let mayStore = 0;
860 let hasSideEffects = 0;
861 let SALU = 1;
862 let SOPP = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000863 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000864 let SchedRW = [WriteSALU];
865
866 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000867}
868
869
870def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
871
872let isTerminator = 1 in {
873
David Stuttard20ea21c2019-03-12 09:52:58 +0000874def S_ENDPGM : SOPP <0x00000001, (ins EndpgmImm:$simm16), "s_endpgm $simm16"> {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000875 let isBarrier = 1;
Matt Arsenault4e9c1e32016-10-28 23:00:38 +0000876 let isReturn = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000877}
878
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000879def S_ENDPGM_SAVED : SOPP <0x0000001B, (ins), "s_endpgm_saved"> {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000880 let SubtargetPredicate = isGFX8Plus;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000881 let simm16 = 0;
882 let isBarrier = 1;
883 let isReturn = 1;
884}
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000885
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000886let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000887 let isBarrier = 1, isReturn = 1, simm16 = 0 in {
888 def S_ENDPGM_ORDERED_PS_DONE :
889 SOPP<0x01e, (ins), "s_endpgm_ordered_ps_done">;
890 } // End isBarrier = 1, isReturn = 1, simm16 = 0
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000891} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000892
Valery Pykhtina34fb492016-08-30 15:20:31 +0000893let isBranch = 1, SchedRW = [WriteBranch] in {
894def S_BRANCH : SOPP <
895 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
896 [(br bb:$simm16)]> {
897 let isBarrier = 1;
898}
899
900let Uses = [SCC] in {
901def S_CBRANCH_SCC0 : SOPP <
902 0x00000004, (ins sopp_brtarget:$simm16),
903 "s_cbranch_scc0 $simm16"
904>;
905def S_CBRANCH_SCC1 : SOPP <
906 0x00000005, (ins sopp_brtarget:$simm16),
Matt Arsenaultd674e0a2017-10-10 20:34:49 +0000907 "s_cbranch_scc1 $simm16"
Valery Pykhtina34fb492016-08-30 15:20:31 +0000908>;
909} // End Uses = [SCC]
910
911let Uses = [VCC] in {
912def S_CBRANCH_VCCZ : SOPP <
913 0x00000006, (ins sopp_brtarget:$simm16),
914 "s_cbranch_vccz $simm16"
915>;
916def S_CBRANCH_VCCNZ : SOPP <
917 0x00000007, (ins sopp_brtarget:$simm16),
918 "s_cbranch_vccnz $simm16"
919>;
920} // End Uses = [VCC]
921
922let Uses = [EXEC] in {
923def S_CBRANCH_EXECZ : SOPP <
924 0x00000008, (ins sopp_brtarget:$simm16),
925 "s_cbranch_execz $simm16"
926>;
927def S_CBRANCH_EXECNZ : SOPP <
928 0x00000009, (ins sopp_brtarget:$simm16),
929 "s_cbranch_execnz $simm16"
930>;
931} // End Uses = [EXEC]
932
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000933def S_CBRANCH_CDBGSYS : SOPP <
934 0x00000017, (ins sopp_brtarget:$simm16),
935 "s_cbranch_cdbgsys $simm16"
936>;
937
938def S_CBRANCH_CDBGSYS_AND_USER : SOPP <
939 0x0000001A, (ins sopp_brtarget:$simm16),
940 "s_cbranch_cdbgsys_and_user $simm16"
941>;
942
943def S_CBRANCH_CDBGSYS_OR_USER : SOPP <
944 0x00000019, (ins sopp_brtarget:$simm16),
945 "s_cbranch_cdbgsys_or_user $simm16"
946>;
947
948def S_CBRANCH_CDBGUSER : SOPP <
949 0x00000018, (ins sopp_brtarget:$simm16),
950 "s_cbranch_cdbguser $simm16"
951>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000952
953} // End isBranch = 1
954} // End isTerminator = 1
955
956let hasSideEffects = 1 in {
957def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
958 [(int_amdgcn_s_barrier)]> {
959 let SchedRW = [WriteBarrier];
960 let simm16 = 0;
961 let mayLoad = 1;
962 let mayStore = 1;
963 let isConvergent = 1;
964}
965
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000966def S_WAKEUP : SOPP <0x00000003, (ins), "s_wakeup"> {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000967 let SubtargetPredicate = isGFX8Plus;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000968 let simm16 = 0;
969 let mayLoad = 1;
970 let mayStore = 1;
971}
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000972
Valery Pykhtina34fb492016-08-30 15:20:31 +0000973let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
974def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
975def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000976def S_SETKILL : SOPP <0x0000000b, (ins i16imm:$simm16), "s_setkill $simm16">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000977
978// On SI the documentation says sleep for approximately 64 * low 2
979// bits, consistent with the reported maximum of 448. On VI the
980// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
981// maximum really 15 on VI?
982def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
983 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
984 let hasSideEffects = 1;
985 let mayLoad = 1;
986 let mayStore = 1;
987}
988
989def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
990
991let Uses = [EXEC, M0] in {
992// FIXME: Should this be mayLoad+mayStore?
993def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
994 [(AMDGPUsendmsg (i32 imm:$simm16))]
995>;
Jan Veselyd48445d2017-01-04 18:06:55 +0000996
997def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16",
998 [(AMDGPUsendmsghalt (i32 imm:$simm16))]
999>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001000} // End Uses = [EXEC, M0]
1001
Valery Pykhtina34fb492016-08-30 15:20:31 +00001002def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
1003def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
1004 let simm16 = 0;
1005}
1006def S_INCPERFLEVEL : SOPP <0x00000014, (ins i32imm:$simm16), "s_incperflevel $simm16",
1007 [(int_amdgcn_s_incperflevel SIMM16bit:$simm16)]> {
1008 let hasSideEffects = 1;
1009 let mayLoad = 1;
1010 let mayStore = 1;
1011}
1012def S_DECPERFLEVEL : SOPP <0x00000015, (ins i32imm:$simm16), "s_decperflevel $simm16",
1013 [(int_amdgcn_s_decperflevel SIMM16bit:$simm16)]> {
1014 let hasSideEffects = 1;
1015 let mayLoad = 1;
1016 let mayStore = 1;
1017}
1018def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
1019 let simm16 = 0;
1020}
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001021
1022let SubtargetPredicate = HasVGPRIndexMode in {
1023def S_SET_GPR_IDX_OFF : SOPP<0x1c, (ins), "s_set_gpr_idx_off"> {
1024 let simm16 = 0;
1025}
1026}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001027} // End hasSideEffects
1028
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001029let SubtargetPredicate = HasVGPRIndexMode in {
1030def S_SET_GPR_IDX_MODE : SOPP<0x1d, (ins GPRIdxMode:$simm16),
1031 "s_set_gpr_idx_mode$simm16"> {
1032 let Defs = [M0];
1033}
1034}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001035
Valery Pykhtina34fb492016-08-30 15:20:31 +00001036//===----------------------------------------------------------------------===//
1037// S_GETREG_B32 Intrinsic Pattern.
1038//===----------------------------------------------------------------------===//
Matt Arsenault90c75932017-10-03 00:06:41 +00001039def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001040 (int_amdgcn_s_getreg imm:$simm16),
1041 (S_GETREG_B32 (as_i16imm $simm16))
1042>;
1043
1044//===----------------------------------------------------------------------===//
1045// SOP1 Patterns
1046//===----------------------------------------------------------------------===//
1047
Matt Arsenault90c75932017-10-03 00:06:41 +00001048def : GCNPat <
David Stuttard20ea21c2019-03-12 09:52:58 +00001049 (AMDGPUendpgm),
1050 (S_ENDPGM (i16 0))
1051>;
1052
1053def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001054 (i64 (ctpop i64:$src)),
1055 (i64 (REG_SEQUENCE SReg_64,
1056 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +00001057 (S_MOV_B32 (i32 0)), sub1))
Valery Pykhtina34fb492016-08-30 15:20:31 +00001058>;
1059
Matt Arsenault90c75932017-10-03 00:06:41 +00001060def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001061 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
1062 (S_ABS_I32 $x)
1063>;
1064
Matt Arsenault90c75932017-10-03 00:06:41 +00001065def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001066 (i16 imm:$imm),
1067 (S_MOV_B32 imm:$imm)
1068>;
1069
1070// Same as a 32-bit inreg
Matt Arsenault90c75932017-10-03 00:06:41 +00001071def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001072 (i32 (sext i16:$src)),
1073 (S_SEXT_I32_I16 $src)
1074>;
1075
1076
Valery Pykhtina34fb492016-08-30 15:20:31 +00001077//===----------------------------------------------------------------------===//
1078// SOP2 Patterns
1079//===----------------------------------------------------------------------===//
1080
1081// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
1082// case, the sgpr-copies pass will fix this to use the vector version.
Matt Arsenault90c75932017-10-03 00:06:41 +00001083def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001084 (i32 (addc i32:$src0, i32:$src1)),
1085 (S_ADD_U32 $src0, $src1)
1086>;
1087
Tom Stellard115a6152016-11-10 16:02:37 +00001088// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
1089// REG_SEQUENCE patterns don't support instructions with multiple
1090// outputs.
Matt Arsenault90c75932017-10-03 00:06:41 +00001091def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001092 (i64 (zext i16:$src)),
1093 (REG_SEQUENCE SReg_64,
1094 (i32 (COPY_TO_REGCLASS (S_AND_B32 $src, (S_MOV_B32 (i32 0xffff))), SGPR_32)), sub0,
1095 (S_MOV_B32 (i32 0)), sub1)
1096>;
1097
Matt Arsenault90c75932017-10-03 00:06:41 +00001098def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001099 (i64 (sext i16:$src)),
1100 (REG_SEQUENCE SReg_64, (i32 (S_SEXT_I32_I16 $src)), sub0,
1101 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 (i32 (S_SEXT_I32_I16 $src)), (S_MOV_B32 (i32 31))), SGPR_32)), sub1)
1102>;
1103
Matt Arsenault90c75932017-10-03 00:06:41 +00001104def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001105 (i32 (zext i16:$src)),
1106 (S_AND_B32 (S_MOV_B32 (i32 0xffff)), $src)
1107>;
1108
1109
1110
Valery Pykhtina34fb492016-08-30 15:20:31 +00001111//===----------------------------------------------------------------------===//
1112// SOPP Patterns
1113//===----------------------------------------------------------------------===//
1114
Matt Arsenault90c75932017-10-03 00:06:41 +00001115def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001116 (int_amdgcn_s_waitcnt i32:$simm16),
1117 (S_WAITCNT (as_i16imm $simm16))
1118>;
1119
Valery Pykhtina34fb492016-08-30 15:20:31 +00001120
1121//===----------------------------------------------------------------------===//
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +00001122// Target-specific instruction encodings.
Valery Pykhtina34fb492016-08-30 15:20:31 +00001123//===----------------------------------------------------------------------===//
1124
1125class Select_si<string opName> :
1126 SIMCInstr<opName, SIEncodingFamily.SI> {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +00001127 list<Predicate> AssemblerPredicates = [isGFX6GFX7];
1128 string DecoderNamespace = "GFX6GFX7";
Valery Pykhtina34fb492016-08-30 15:20:31 +00001129}
1130
1131class SOP1_Real_si<bits<8> op, SOP1_Pseudo ps> :
1132 SOP1_Real<op, ps>,
1133 Select_si<ps.Mnemonic>;
1134
1135class SOP2_Real_si<bits<7> op, SOP2_Pseudo ps> :
1136 SOP2_Real<op, ps>,
1137 Select_si<ps.Mnemonic>;
1138
1139class SOPK_Real_si<bits<5> op, SOPK_Pseudo ps> :
1140 SOPK_Real32<op, ps>,
1141 Select_si<ps.Mnemonic>;
1142
1143def S_MOV_B32_si : SOP1_Real_si <0x03, S_MOV_B32>;
1144def S_MOV_B64_si : SOP1_Real_si <0x04, S_MOV_B64>;
1145def S_CMOV_B32_si : SOP1_Real_si <0x05, S_CMOV_B32>;
1146def S_CMOV_B64_si : SOP1_Real_si <0x06, S_CMOV_B64>;
1147def S_NOT_B32_si : SOP1_Real_si <0x07, S_NOT_B32>;
1148def S_NOT_B64_si : SOP1_Real_si <0x08, S_NOT_B64>;
1149def S_WQM_B32_si : SOP1_Real_si <0x09, S_WQM_B32>;
1150def S_WQM_B64_si : SOP1_Real_si <0x0a, S_WQM_B64>;
1151def S_BREV_B32_si : SOP1_Real_si <0x0b, S_BREV_B32>;
1152def S_BREV_B64_si : SOP1_Real_si <0x0c, S_BREV_B64>;
1153def S_BCNT0_I32_B32_si : SOP1_Real_si <0x0d, S_BCNT0_I32_B32>;
1154def S_BCNT0_I32_B64_si : SOP1_Real_si <0x0e, S_BCNT0_I32_B64>;
1155def S_BCNT1_I32_B32_si : SOP1_Real_si <0x0f, S_BCNT1_I32_B32>;
1156def S_BCNT1_I32_B64_si : SOP1_Real_si <0x10, S_BCNT1_I32_B64>;
1157def S_FF0_I32_B32_si : SOP1_Real_si <0x11, S_FF0_I32_B32>;
1158def S_FF0_I32_B64_si : SOP1_Real_si <0x12, S_FF0_I32_B64>;
1159def S_FF1_I32_B32_si : SOP1_Real_si <0x13, S_FF1_I32_B32>;
1160def S_FF1_I32_B64_si : SOP1_Real_si <0x14, S_FF1_I32_B64>;
1161def S_FLBIT_I32_B32_si : SOP1_Real_si <0x15, S_FLBIT_I32_B32>;
1162def S_FLBIT_I32_B64_si : SOP1_Real_si <0x16, S_FLBIT_I32_B64>;
1163def S_FLBIT_I32_si : SOP1_Real_si <0x17, S_FLBIT_I32>;
1164def S_FLBIT_I32_I64_si : SOP1_Real_si <0x18, S_FLBIT_I32_I64>;
1165def S_SEXT_I32_I8_si : SOP1_Real_si <0x19, S_SEXT_I32_I8>;
1166def S_SEXT_I32_I16_si : SOP1_Real_si <0x1a, S_SEXT_I32_I16>;
1167def S_BITSET0_B32_si : SOP1_Real_si <0x1b, S_BITSET0_B32>;
1168def S_BITSET0_B64_si : SOP1_Real_si <0x1c, S_BITSET0_B64>;
1169def S_BITSET1_B32_si : SOP1_Real_si <0x1d, S_BITSET1_B32>;
1170def S_BITSET1_B64_si : SOP1_Real_si <0x1e, S_BITSET1_B64>;
1171def S_GETPC_B64_si : SOP1_Real_si <0x1f, S_GETPC_B64>;
1172def S_SETPC_B64_si : SOP1_Real_si <0x20, S_SETPC_B64>;
1173def S_SWAPPC_B64_si : SOP1_Real_si <0x21, S_SWAPPC_B64>;
1174def S_RFE_B64_si : SOP1_Real_si <0x22, S_RFE_B64>;
1175def S_AND_SAVEEXEC_B64_si : SOP1_Real_si <0x24, S_AND_SAVEEXEC_B64>;
1176def S_OR_SAVEEXEC_B64_si : SOP1_Real_si <0x25, S_OR_SAVEEXEC_B64>;
1177def S_XOR_SAVEEXEC_B64_si : SOP1_Real_si <0x26, S_XOR_SAVEEXEC_B64>;
1178def S_ANDN2_SAVEEXEC_B64_si: SOP1_Real_si <0x27, S_ANDN2_SAVEEXEC_B64>;
1179def S_ORN2_SAVEEXEC_B64_si : SOP1_Real_si <0x28, S_ORN2_SAVEEXEC_B64>;
1180def S_NAND_SAVEEXEC_B64_si : SOP1_Real_si <0x29, S_NAND_SAVEEXEC_B64>;
1181def S_NOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2a, S_NOR_SAVEEXEC_B64>;
1182def S_XNOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2b, S_XNOR_SAVEEXEC_B64>;
1183def S_QUADMASK_B32_si : SOP1_Real_si <0x2c, S_QUADMASK_B32>;
1184def S_QUADMASK_B64_si : SOP1_Real_si <0x2d, S_QUADMASK_B64>;
1185def S_MOVRELS_B32_si : SOP1_Real_si <0x2e, S_MOVRELS_B32>;
1186def S_MOVRELS_B64_si : SOP1_Real_si <0x2f, S_MOVRELS_B64>;
1187def S_MOVRELD_B32_si : SOP1_Real_si <0x30, S_MOVRELD_B32>;
1188def S_MOVRELD_B64_si : SOP1_Real_si <0x31, S_MOVRELD_B64>;
1189def S_CBRANCH_JOIN_si : SOP1_Real_si <0x32, S_CBRANCH_JOIN>;
1190def S_MOV_REGRD_B32_si : SOP1_Real_si <0x33, S_MOV_REGRD_B32>;
1191def S_ABS_I32_si : SOP1_Real_si <0x34, S_ABS_I32>;
1192def S_MOV_FED_B32_si : SOP1_Real_si <0x35, S_MOV_FED_B32>;
1193
1194def S_ADD_U32_si : SOP2_Real_si <0x00, S_ADD_U32>;
1195def S_ADD_I32_si : SOP2_Real_si <0x02, S_ADD_I32>;
1196def S_SUB_U32_si : SOP2_Real_si <0x01, S_SUB_U32>;
1197def S_SUB_I32_si : SOP2_Real_si <0x03, S_SUB_I32>;
1198def S_ADDC_U32_si : SOP2_Real_si <0x04, S_ADDC_U32>;
1199def S_SUBB_U32_si : SOP2_Real_si <0x05, S_SUBB_U32>;
1200def S_MIN_I32_si : SOP2_Real_si <0x06, S_MIN_I32>;
1201def S_MIN_U32_si : SOP2_Real_si <0x07, S_MIN_U32>;
1202def S_MAX_I32_si : SOP2_Real_si <0x08, S_MAX_I32>;
1203def S_MAX_U32_si : SOP2_Real_si <0x09, S_MAX_U32>;
1204def S_CSELECT_B32_si : SOP2_Real_si <0x0a, S_CSELECT_B32>;
1205def S_CSELECT_B64_si : SOP2_Real_si <0x0b, S_CSELECT_B64>;
1206def S_AND_B32_si : SOP2_Real_si <0x0e, S_AND_B32>;
1207def S_AND_B64_si : SOP2_Real_si <0x0f, S_AND_B64>;
1208def S_OR_B32_si : SOP2_Real_si <0x10, S_OR_B32>;
1209def S_OR_B64_si : SOP2_Real_si <0x11, S_OR_B64>;
1210def S_XOR_B32_si : SOP2_Real_si <0x12, S_XOR_B32>;
1211def S_XOR_B64_si : SOP2_Real_si <0x13, S_XOR_B64>;
1212def S_ANDN2_B32_si : SOP2_Real_si <0x14, S_ANDN2_B32>;
1213def S_ANDN2_B64_si : SOP2_Real_si <0x15, S_ANDN2_B64>;
1214def S_ORN2_B32_si : SOP2_Real_si <0x16, S_ORN2_B32>;
1215def S_ORN2_B64_si : SOP2_Real_si <0x17, S_ORN2_B64>;
1216def S_NAND_B32_si : SOP2_Real_si <0x18, S_NAND_B32>;
1217def S_NAND_B64_si : SOP2_Real_si <0x19, S_NAND_B64>;
1218def S_NOR_B32_si : SOP2_Real_si <0x1a, S_NOR_B32>;
1219def S_NOR_B64_si : SOP2_Real_si <0x1b, S_NOR_B64>;
1220def S_XNOR_B32_si : SOP2_Real_si <0x1c, S_XNOR_B32>;
1221def S_XNOR_B64_si : SOP2_Real_si <0x1d, S_XNOR_B64>;
1222def S_LSHL_B32_si : SOP2_Real_si <0x1e, S_LSHL_B32>;
1223def S_LSHL_B64_si : SOP2_Real_si <0x1f, S_LSHL_B64>;
1224def S_LSHR_B32_si : SOP2_Real_si <0x20, S_LSHR_B32>;
1225def S_LSHR_B64_si : SOP2_Real_si <0x21, S_LSHR_B64>;
1226def S_ASHR_I32_si : SOP2_Real_si <0x22, S_ASHR_I32>;
1227def S_ASHR_I64_si : SOP2_Real_si <0x23, S_ASHR_I64>;
1228def S_BFM_B32_si : SOP2_Real_si <0x24, S_BFM_B32>;
1229def S_BFM_B64_si : SOP2_Real_si <0x25, S_BFM_B64>;
1230def S_MUL_I32_si : SOP2_Real_si <0x26, S_MUL_I32>;
1231def S_BFE_U32_si : SOP2_Real_si <0x27, S_BFE_U32>;
1232def S_BFE_I32_si : SOP2_Real_si <0x28, S_BFE_I32>;
1233def S_BFE_U64_si : SOP2_Real_si <0x29, S_BFE_U64>;
1234def S_BFE_I64_si : SOP2_Real_si <0x2a, S_BFE_I64>;
1235def S_CBRANCH_G_FORK_si : SOP2_Real_si <0x2b, S_CBRANCH_G_FORK>;
1236def S_ABSDIFF_I32_si : SOP2_Real_si <0x2c, S_ABSDIFF_I32>;
1237
1238def S_MOVK_I32_si : SOPK_Real_si <0x00, S_MOVK_I32>;
1239def S_CMOVK_I32_si : SOPK_Real_si <0x02, S_CMOVK_I32>;
1240def S_CMPK_EQ_I32_si : SOPK_Real_si <0x03, S_CMPK_EQ_I32>;
1241def S_CMPK_LG_I32_si : SOPK_Real_si <0x04, S_CMPK_LG_I32>;
1242def S_CMPK_GT_I32_si : SOPK_Real_si <0x05, S_CMPK_GT_I32>;
1243def S_CMPK_GE_I32_si : SOPK_Real_si <0x06, S_CMPK_GE_I32>;
1244def S_CMPK_LT_I32_si : SOPK_Real_si <0x07, S_CMPK_LT_I32>;
1245def S_CMPK_LE_I32_si : SOPK_Real_si <0x08, S_CMPK_LE_I32>;
1246def S_CMPK_EQ_U32_si : SOPK_Real_si <0x09, S_CMPK_EQ_U32>;
1247def S_CMPK_LG_U32_si : SOPK_Real_si <0x0a, S_CMPK_LG_U32>;
1248def S_CMPK_GT_U32_si : SOPK_Real_si <0x0b, S_CMPK_GT_U32>;
1249def S_CMPK_GE_U32_si : SOPK_Real_si <0x0c, S_CMPK_GE_U32>;
1250def S_CMPK_LT_U32_si : SOPK_Real_si <0x0d, S_CMPK_LT_U32>;
1251def S_CMPK_LE_U32_si : SOPK_Real_si <0x0e, S_CMPK_LE_U32>;
1252def S_ADDK_I32_si : SOPK_Real_si <0x0f, S_ADDK_I32>;
1253def S_MULK_I32_si : SOPK_Real_si <0x10, S_MULK_I32>;
1254def S_CBRANCH_I_FORK_si : SOPK_Real_si <0x11, S_CBRANCH_I_FORK>;
1255def S_GETREG_B32_si : SOPK_Real_si <0x12, S_GETREG_B32>;
1256def S_SETREG_B32_si : SOPK_Real_si <0x13, S_SETREG_B32>;
1257//def S_GETREG_REGRD_B32_si : SOPK_Real_si <0x14, S_GETREG_REGRD_B32>; // see pseudo for comments
1258def S_SETREG_IMM32_B32_si : SOPK_Real64<0x15, S_SETREG_IMM32_B32>,
1259 Select_si<S_SETREG_IMM32_B32.Mnemonic>;
1260
1261
1262class Select_vi<string opName> :
1263 SIMCInstr<opName, SIEncodingFamily.VI> {
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +00001264 list<Predicate> AssemblerPredicates = [isVI];
Valery Pykhtina34fb492016-08-30 15:20:31 +00001265 string DecoderNamespace = "VI";
1266}
1267
1268class SOP1_Real_vi<bits<8> op, SOP1_Pseudo ps> :
1269 SOP1_Real<op, ps>,
1270 Select_vi<ps.Mnemonic>;
1271
1272
1273class SOP2_Real_vi<bits<7> op, SOP2_Pseudo ps> :
1274 SOP2_Real<op, ps>,
1275 Select_vi<ps.Mnemonic>;
1276
1277class SOPK_Real_vi<bits<5> op, SOPK_Pseudo ps> :
1278 SOPK_Real32<op, ps>,
1279 Select_vi<ps.Mnemonic>;
1280
1281def S_MOV_B32_vi : SOP1_Real_vi <0x00, S_MOV_B32>;
1282def S_MOV_B64_vi : SOP1_Real_vi <0x01, S_MOV_B64>;
1283def S_CMOV_B32_vi : SOP1_Real_vi <0x02, S_CMOV_B32>;
1284def S_CMOV_B64_vi : SOP1_Real_vi <0x03, S_CMOV_B64>;
1285def S_NOT_B32_vi : SOP1_Real_vi <0x04, S_NOT_B32>;
1286def S_NOT_B64_vi : SOP1_Real_vi <0x05, S_NOT_B64>;
1287def S_WQM_B32_vi : SOP1_Real_vi <0x06, S_WQM_B32>;
1288def S_WQM_B64_vi : SOP1_Real_vi <0x07, S_WQM_B64>;
1289def S_BREV_B32_vi : SOP1_Real_vi <0x08, S_BREV_B32>;
1290def S_BREV_B64_vi : SOP1_Real_vi <0x09, S_BREV_B64>;
1291def S_BCNT0_I32_B32_vi : SOP1_Real_vi <0x0a, S_BCNT0_I32_B32>;
1292def S_BCNT0_I32_B64_vi : SOP1_Real_vi <0x0b, S_BCNT0_I32_B64>;
1293def S_BCNT1_I32_B32_vi : SOP1_Real_vi <0x0c, S_BCNT1_I32_B32>;
1294def S_BCNT1_I32_B64_vi : SOP1_Real_vi <0x0d, S_BCNT1_I32_B64>;
1295def S_FF0_I32_B32_vi : SOP1_Real_vi <0x0e, S_FF0_I32_B32>;
1296def S_FF0_I32_B64_vi : SOP1_Real_vi <0x0f, S_FF0_I32_B64>;
1297def S_FF1_I32_B32_vi : SOP1_Real_vi <0x10, S_FF1_I32_B32>;
1298def S_FF1_I32_B64_vi : SOP1_Real_vi <0x11, S_FF1_I32_B64>;
1299def S_FLBIT_I32_B32_vi : SOP1_Real_vi <0x12, S_FLBIT_I32_B32>;
1300def S_FLBIT_I32_B64_vi : SOP1_Real_vi <0x13, S_FLBIT_I32_B64>;
1301def S_FLBIT_I32_vi : SOP1_Real_vi <0x14, S_FLBIT_I32>;
1302def S_FLBIT_I32_I64_vi : SOP1_Real_vi <0x15, S_FLBIT_I32_I64>;
1303def S_SEXT_I32_I8_vi : SOP1_Real_vi <0x16, S_SEXT_I32_I8>;
1304def S_SEXT_I32_I16_vi : SOP1_Real_vi <0x17, S_SEXT_I32_I16>;
1305def S_BITSET0_B32_vi : SOP1_Real_vi <0x18, S_BITSET0_B32>;
1306def S_BITSET0_B64_vi : SOP1_Real_vi <0x19, S_BITSET0_B64>;
1307def S_BITSET1_B32_vi : SOP1_Real_vi <0x1a, S_BITSET1_B32>;
1308def S_BITSET1_B64_vi : SOP1_Real_vi <0x1b, S_BITSET1_B64>;
1309def S_GETPC_B64_vi : SOP1_Real_vi <0x1c, S_GETPC_B64>;
1310def S_SETPC_B64_vi : SOP1_Real_vi <0x1d, S_SETPC_B64>;
1311def S_SWAPPC_B64_vi : SOP1_Real_vi <0x1e, S_SWAPPC_B64>;
1312def S_RFE_B64_vi : SOP1_Real_vi <0x1f, S_RFE_B64>;
1313def S_AND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x20, S_AND_SAVEEXEC_B64>;
1314def S_OR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x21, S_OR_SAVEEXEC_B64>;
1315def S_XOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x22, S_XOR_SAVEEXEC_B64>;
1316def S_ANDN2_SAVEEXEC_B64_vi: SOP1_Real_vi <0x23, S_ANDN2_SAVEEXEC_B64>;
1317def S_ORN2_SAVEEXEC_B64_vi : SOP1_Real_vi <0x24, S_ORN2_SAVEEXEC_B64>;
1318def S_NAND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x25, S_NAND_SAVEEXEC_B64>;
1319def S_NOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x26, S_NOR_SAVEEXEC_B64>;
1320def S_XNOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x27, S_XNOR_SAVEEXEC_B64>;
1321def S_QUADMASK_B32_vi : SOP1_Real_vi <0x28, S_QUADMASK_B32>;
1322def S_QUADMASK_B64_vi : SOP1_Real_vi <0x29, S_QUADMASK_B64>;
1323def S_MOVRELS_B32_vi : SOP1_Real_vi <0x2a, S_MOVRELS_B32>;
1324def S_MOVRELS_B64_vi : SOP1_Real_vi <0x2b, S_MOVRELS_B64>;
1325def S_MOVRELD_B32_vi : SOP1_Real_vi <0x2c, S_MOVRELD_B32>;
1326def S_MOVRELD_B64_vi : SOP1_Real_vi <0x2d, S_MOVRELD_B64>;
1327def S_CBRANCH_JOIN_vi : SOP1_Real_vi <0x2e, S_CBRANCH_JOIN>;
1328def S_MOV_REGRD_B32_vi : SOP1_Real_vi <0x2f, S_MOV_REGRD_B32>;
1329def S_ABS_I32_vi : SOP1_Real_vi <0x30, S_ABS_I32>;
1330def S_MOV_FED_B32_vi : SOP1_Real_vi <0x31, S_MOV_FED_B32>;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001331def S_SET_GPR_IDX_IDX_vi : SOP1_Real_vi <0x32, S_SET_GPR_IDX_IDX>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001332
1333def S_ADD_U32_vi : SOP2_Real_vi <0x00, S_ADD_U32>;
1334def S_ADD_I32_vi : SOP2_Real_vi <0x02, S_ADD_I32>;
1335def S_SUB_U32_vi : SOP2_Real_vi <0x01, S_SUB_U32>;
1336def S_SUB_I32_vi : SOP2_Real_vi <0x03, S_SUB_I32>;
1337def S_ADDC_U32_vi : SOP2_Real_vi <0x04, S_ADDC_U32>;
1338def S_SUBB_U32_vi : SOP2_Real_vi <0x05, S_SUBB_U32>;
1339def S_MIN_I32_vi : SOP2_Real_vi <0x06, S_MIN_I32>;
1340def S_MIN_U32_vi : SOP2_Real_vi <0x07, S_MIN_U32>;
1341def S_MAX_I32_vi : SOP2_Real_vi <0x08, S_MAX_I32>;
1342def S_MAX_U32_vi : SOP2_Real_vi <0x09, S_MAX_U32>;
1343def S_CSELECT_B32_vi : SOP2_Real_vi <0x0a, S_CSELECT_B32>;
1344def S_CSELECT_B64_vi : SOP2_Real_vi <0x0b, S_CSELECT_B64>;
1345def S_AND_B32_vi : SOP2_Real_vi <0x0c, S_AND_B32>;
1346def S_AND_B64_vi : SOP2_Real_vi <0x0d, S_AND_B64>;
1347def S_OR_B32_vi : SOP2_Real_vi <0x0e, S_OR_B32>;
1348def S_OR_B64_vi : SOP2_Real_vi <0x0f, S_OR_B64>;
1349def S_XOR_B32_vi : SOP2_Real_vi <0x10, S_XOR_B32>;
1350def S_XOR_B64_vi : SOP2_Real_vi <0x11, S_XOR_B64>;
1351def S_ANDN2_B32_vi : SOP2_Real_vi <0x12, S_ANDN2_B32>;
1352def S_ANDN2_B64_vi : SOP2_Real_vi <0x13, S_ANDN2_B64>;
1353def S_ORN2_B32_vi : SOP2_Real_vi <0x14, S_ORN2_B32>;
1354def S_ORN2_B64_vi : SOP2_Real_vi <0x15, S_ORN2_B64>;
1355def S_NAND_B32_vi : SOP2_Real_vi <0x16, S_NAND_B32>;
1356def S_NAND_B64_vi : SOP2_Real_vi <0x17, S_NAND_B64>;
1357def S_NOR_B32_vi : SOP2_Real_vi <0x18, S_NOR_B32>;
1358def S_NOR_B64_vi : SOP2_Real_vi <0x19, S_NOR_B64>;
1359def S_XNOR_B32_vi : SOP2_Real_vi <0x1a, S_XNOR_B32>;
1360def S_XNOR_B64_vi : SOP2_Real_vi <0x1b, S_XNOR_B64>;
1361def S_LSHL_B32_vi : SOP2_Real_vi <0x1c, S_LSHL_B32>;
1362def S_LSHL_B64_vi : SOP2_Real_vi <0x1d, S_LSHL_B64>;
1363def S_LSHR_B32_vi : SOP2_Real_vi <0x1e, S_LSHR_B32>;
1364def S_LSHR_B64_vi : SOP2_Real_vi <0x1f, S_LSHR_B64>;
1365def S_ASHR_I32_vi : SOP2_Real_vi <0x20, S_ASHR_I32>;
1366def S_ASHR_I64_vi : SOP2_Real_vi <0x21, S_ASHR_I64>;
1367def S_BFM_B32_vi : SOP2_Real_vi <0x22, S_BFM_B32>;
1368def S_BFM_B64_vi : SOP2_Real_vi <0x23, S_BFM_B64>;
1369def S_MUL_I32_vi : SOP2_Real_vi <0x24, S_MUL_I32>;
1370def S_BFE_U32_vi : SOP2_Real_vi <0x25, S_BFE_U32>;
1371def S_BFE_I32_vi : SOP2_Real_vi <0x26, S_BFE_I32>;
1372def S_BFE_U64_vi : SOP2_Real_vi <0x27, S_BFE_U64>;
1373def S_BFE_I64_vi : SOP2_Real_vi <0x28, S_BFE_I64>;
1374def S_CBRANCH_G_FORK_vi : SOP2_Real_vi <0x29, S_CBRANCH_G_FORK>;
1375def S_ABSDIFF_I32_vi : SOP2_Real_vi <0x2a, S_ABSDIFF_I32>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001376def S_PACK_LL_B32_B16_vi : SOP2_Real_vi <0x32, S_PACK_LL_B32_B16>;
1377def S_PACK_LH_B32_B16_vi : SOP2_Real_vi <0x33, S_PACK_LH_B32_B16>;
1378def S_PACK_HH_B32_B16_vi : SOP2_Real_vi <0x34, S_PACK_HH_B32_B16>;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001379def S_RFE_RESTORE_B64_vi : SOP2_Real_vi <0x2b, S_RFE_RESTORE_B64>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001380
1381def S_MOVK_I32_vi : SOPK_Real_vi <0x00, S_MOVK_I32>;
1382def S_CMOVK_I32_vi : SOPK_Real_vi <0x01, S_CMOVK_I32>;
1383def S_CMPK_EQ_I32_vi : SOPK_Real_vi <0x02, S_CMPK_EQ_I32>;
1384def S_CMPK_LG_I32_vi : SOPK_Real_vi <0x03, S_CMPK_LG_I32>;
1385def S_CMPK_GT_I32_vi : SOPK_Real_vi <0x04, S_CMPK_GT_I32>;
1386def S_CMPK_GE_I32_vi : SOPK_Real_vi <0x05, S_CMPK_GE_I32>;
1387def S_CMPK_LT_I32_vi : SOPK_Real_vi <0x06, S_CMPK_LT_I32>;
1388def S_CMPK_LE_I32_vi : SOPK_Real_vi <0x07, S_CMPK_LE_I32>;
1389def S_CMPK_EQ_U32_vi : SOPK_Real_vi <0x08, S_CMPK_EQ_U32>;
1390def S_CMPK_LG_U32_vi : SOPK_Real_vi <0x09, S_CMPK_LG_U32>;
1391def S_CMPK_GT_U32_vi : SOPK_Real_vi <0x0A, S_CMPK_GT_U32>;
1392def S_CMPK_GE_U32_vi : SOPK_Real_vi <0x0B, S_CMPK_GE_U32>;
1393def S_CMPK_LT_U32_vi : SOPK_Real_vi <0x0C, S_CMPK_LT_U32>;
1394def S_CMPK_LE_U32_vi : SOPK_Real_vi <0x0D, S_CMPK_LE_U32>;
1395def S_ADDK_I32_vi : SOPK_Real_vi <0x0E, S_ADDK_I32>;
1396def S_MULK_I32_vi : SOPK_Real_vi <0x0F, S_MULK_I32>;
1397def S_CBRANCH_I_FORK_vi : SOPK_Real_vi <0x10, S_CBRANCH_I_FORK>;
1398def S_GETREG_B32_vi : SOPK_Real_vi <0x11, S_GETREG_B32>;
1399def S_SETREG_B32_vi : SOPK_Real_vi <0x12, S_SETREG_B32>;
1400//def S_GETREG_REGRD_B32_vi : SOPK_Real_vi <0x13, S_GETREG_REGRD_B32>; // see pseudo for comments
1401def S_SETREG_IMM32_B32_vi : SOPK_Real64<0x14, S_SETREG_IMM32_B32>,
Tom Stellard2add8a12016-09-06 20:00:26 +00001402 Select_vi<S_SETREG_IMM32_B32.Mnemonic>;
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001403
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +00001404def S_CALL_B64_vi : SOPK_Real_vi <0x15, S_CALL_B64>;
1405
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001406//===----------------------------------------------------------------------===//
1407// SOP1 - GFX9.
1408//===----------------------------------------------------------------------===//
1409
1410def S_ANDN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x33, S_ANDN1_SAVEEXEC_B64>;
1411def S_ORN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x34, S_ORN1_SAVEEXEC_B64>;
1412def S_ANDN1_WREXEC_B64_vi : SOP1_Real_vi<0x35, S_ANDN1_WREXEC_B64>;
1413def S_ANDN2_WREXEC_B64_vi : SOP1_Real_vi<0x36, S_ANDN2_WREXEC_B64>;
1414def S_BITREPLICATE_B64_B32_vi : SOP1_Real_vi<0x37, S_BITREPLICATE_B64_B32>;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +00001415
1416//===----------------------------------------------------------------------===//
1417// SOP2 - GFX9.
1418//===----------------------------------------------------------------------===//
1419
1420def S_LSHL1_ADD_U32_vi : SOP2_Real_vi<0x2e, S_LSHL1_ADD_U32>;
1421def S_LSHL2_ADD_U32_vi : SOP2_Real_vi<0x2f, S_LSHL2_ADD_U32>;
1422def S_LSHL3_ADD_U32_vi : SOP2_Real_vi<0x30, S_LSHL3_ADD_U32>;
1423def S_LSHL4_ADD_U32_vi : SOP2_Real_vi<0x31, S_LSHL4_ADD_U32>;
1424def S_MUL_HI_U32_vi : SOP2_Real_vi<0x2c, S_MUL_HI_U32>;
1425def S_MUL_HI_I32_vi : SOP2_Real_vi<0x2d, S_MUL_HI_I32>;