blob: 0d325a323474edfc8ba01bb0e4d64b47a9560e62 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000030#include "llvm/IR/DiagnosticInfo.h"
Matt Arsenault6e3a4512016-01-18 22:01:13 +000031#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000033
Tom Stellardaf775432013-10-23 00:44:32 +000034static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
35 CCValAssign::LocInfo LocInfo,
36 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000037 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
38 ArgFlags.getOrigAlign());
39 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000040
41 return true;
42}
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Christian Konig2c8f6d52013-03-07 09:03:52 +000044#include "AMDGPUGenCallingConv.inc"
45
Matt Arsenaultc9df7942014-06-11 03:29:54 +000046// Find a larger type to do a load / store of a vector with.
47EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
48 unsigned StoreSize = VT.getStoreSizeInBits();
49 if (StoreSize <= 32)
50 return EVT::getIntegerVT(Ctx, StoreSize);
51
52 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
53 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
54}
55
56// Type for a vector that will be loaded to.
57EVT AMDGPUTargetLowering::getEquivalentLoadRegType(LLVMContext &Ctx, EVT VT) {
58 unsigned StoreSize = VT.getStoreSizeInBits();
59 if (StoreSize <= 32)
60 return EVT::getIntegerVT(Ctx, 32);
61
62 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
63}
64
Eric Christopher7792e322015-01-30 23:24:40 +000065AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM,
66 const AMDGPUSubtarget &STI)
67 : TargetLowering(TM), Subtarget(&STI) {
Matt Arsenaulte54e1c32014-06-23 18:00:44 +000068 setOperationAction(ISD::Constant, MVT::i32, Legal);
69 setOperationAction(ISD::Constant, MVT::i64, Legal);
70 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
71 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
72
73 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
74 setOperationAction(ISD::BRIND, MVT::Other, Expand);
75
Matt Arsenault19c54882015-08-26 18:37:13 +000076 // This is totally unsupported, just custom lower to produce an error.
77 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
78
Tom Stellard75aadc22012-12-11 21:25:42 +000079 // We need to custom lower some of the intrinsics
80 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
81
82 // Library functions. These default to Expand, but we have instructions
83 // for them.
84 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
85 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
86 setOperationAction(ISD::FPOW, MVT::f32, Legal);
87 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
88 setOperationAction(ISD::FABS, MVT::f32, Legal);
89 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
90 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +000091 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Jan Vesely452b0362015-04-12 23:45:05 +000092 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
93 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +000094
Matt Arsenaultb0055482015-01-21 18:18:25 +000095 setOperationAction(ISD::FROUND, MVT::f32, Custom);
96 setOperationAction(ISD::FROUND, MVT::f64, Custom);
97
Matt Arsenault16e31332014-09-10 21:44:27 +000098 setOperationAction(ISD::FREM, MVT::f32, Custom);
99 setOperationAction(ISD::FREM, MVT::f64, Custom);
100
Matt Arsenault8d630032015-02-20 22:10:41 +0000101 // v_mad_f32 does not support denormals according to some sources.
102 if (!Subtarget->hasFP32Denormals())
103 setOperationAction(ISD::FMAD, MVT::f32, Legal);
104
Matt Arsenault20711b72015-02-20 22:10:45 +0000105 // Expand to fneg + fadd.
106 setOperationAction(ISD::FSUB, MVT::f64, Expand);
107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108 // Lower floating point store/load to integer store/load to reduce the number
109 // of patterns in tablegen.
110 setOperationAction(ISD::STORE, MVT::f32, Promote);
111 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
112
Tom Stellarded2f6142013-07-18 21:43:42 +0000113 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
114 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
115
Tom Stellard75aadc22012-12-11 21:25:42 +0000116 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
117 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
118
Tom Stellardaf775432013-10-23 00:44:32 +0000119 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
120 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
121
122 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
123 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
124
Tom Stellard7512c082013-07-12 18:14:56 +0000125 setOperationAction(ISD::STORE, MVT::f64, Promote);
126 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
127
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000128 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
129 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v2i64);
130
Tom Stellard2ffc3302013-08-26 15:05:44 +0000131 // Custom lowering of vector stores is required for local address space
132 // stores.
133 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
Tom Stellard2ffc3302013-08-26 15:05:44 +0000134
Tom Stellardfbab8272013-08-16 01:12:11 +0000135 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
136 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
137 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000138
Tom Stellardfbab8272013-08-16 01:12:11 +0000139 // XXX: This can be change to Custom, once ExpandVectorStores can
140 // handle 64-bit stores.
141 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
142
Tom Stellard605e1162014-05-02 15:41:46 +0000143 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
144 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000145 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
146 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
147 setTruncStoreAction(MVT::v4i64, MVT::v4i1, Expand);
148
149
Tom Stellard75aadc22012-12-11 21:25:42 +0000150 setOperationAction(ISD::LOAD, MVT::f32, Promote);
151 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
152
Tom Stellardadf732c2013-07-18 21:43:48 +0000153 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
154 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
155
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
157 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
158
Tom Stellardaf775432013-10-23 00:44:32 +0000159 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
160 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
161
162 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
163 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
164
Tom Stellard7512c082013-07-12 18:14:56 +0000165 setOperationAction(ISD::LOAD, MVT::f64, Promote);
166 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
167
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000168 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
169 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v2i64);
170
Tom Stellardd86003e2013-08-14 23:25:00 +0000171 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
172 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000173 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
174 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000175 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000176 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
177 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
178 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
179 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
180 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000181
Matt Arsenaultbd223422015-01-14 01:35:17 +0000182 // There are no 64-bit extloads. These should be done as a 32-bit extload and
183 // an extension to 64-bit.
184 for (MVT VT : MVT::integer_valuetypes()) {
185 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
186 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
187 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
188 }
189
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000190 for (MVT VT : MVT::integer_vector_valuetypes()) {
191 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
192 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
193 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
194 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
195 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
196 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
197 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
198 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
199 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
200 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
201 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
202 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
203 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000204
Tom Stellardaeb45642014-02-04 17:18:43 +0000205 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
206
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000207 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000208 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
209 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000210 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000211 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000212 }
213
Matt Arsenault6e439652014-06-10 19:00:20 +0000214 if (!Subtarget->hasBFI()) {
215 // fcopysign can be done in a single instruction with BFI.
216 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
217 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
218 }
219
Tim Northoverf861de32014-07-18 08:43:24 +0000220 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
221
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000222 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000223 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
224 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
225 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
226
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000227 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000228 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
229 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
230 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
231
Tim Northover00fdbbb2014-07-18 13:01:37 +0000232 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000233 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
234 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
235 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
236
Tim Northover00fdbbb2014-07-18 13:01:37 +0000237 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000238 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Tim Northover00fdbbb2014-07-18 13:01:37 +0000239
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000240 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
241 for (MVT VT : ScalarIntVTs) {
Matt Arsenault717c1d02014-06-15 21:08:58 +0000242 setOperationAction(ISD::SREM, VT, Expand);
Jan Vesely4a33bc62014-08-12 17:31:17 +0000243 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000244
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000245 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000246 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000247 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000248
249 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
250 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
251 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
252
253 setOperationAction(ISD::BSWAP, VT, Expand);
254 setOperationAction(ISD::CTTZ, VT, Expand);
255 setOperationAction(ISD::CTLZ, VT, Expand);
256 }
257
Matt Arsenault60425062014-06-10 19:18:28 +0000258 if (!Subtarget->hasBCNT(32))
259 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
260
261 if (!Subtarget->hasBCNT(64))
262 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
263
Matt Arsenault717c1d02014-06-15 21:08:58 +0000264 // The hardware supports 32-bit ROTR, but not ROTL.
265 setOperationAction(ISD::ROTL, MVT::i32, Expand);
266 setOperationAction(ISD::ROTL, MVT::i64, Expand);
267 setOperationAction(ISD::ROTR, MVT::i64, Expand);
268
269 setOperationAction(ISD::MUL, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i64, Expand);
271 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000272 setOperationAction(ISD::UDIV, MVT::i32, Expand);
273 setOperationAction(ISD::UREM, MVT::i32, Expand);
274 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000275 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000278 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000279
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000280 setOperationAction(ISD::SMIN, MVT::i32, Legal);
281 setOperationAction(ISD::UMIN, MVT::i32, Legal);
282 setOperationAction(ISD::SMAX, MVT::i32, Legal);
283 setOperationAction(ISD::UMAX, MVT::i32, Legal);
284
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000285 if (Subtarget->hasFFBH())
286 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Custom);
287 else
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000288 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
289
290 if (!Subtarget->hasFFBL())
291 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
292
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000293 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
294
Matt Arsenaultf058d672016-01-11 16:50:29 +0000295 setOperationAction(ISD::CTLZ, MVT::i64, Custom);
296 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
297
Matt Arsenault59b8b772016-03-01 04:58:17 +0000298 // We only really have 32-bit BFE instructions (and 16-bit on VI).
299 //
300 // On SI+ there are 64-bit BFEs, but they are scalar only and there isn't any
301 // effort to match them now. We want this to be false for i64 cases when the
302 // extraction isn't restricted to the upper or lower half. Ideally we would
303 // have some pass reduce 64-bit extracts to 32-bit if possible. Extracts that
304 // span the midpoint are probably relatively rare, so don't worry about them
305 // for now.
306 if (Subtarget->hasBFE())
307 setHasExtractBitsInsn(true);
308
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000309 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000310 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000311 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000312
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000313 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000314 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000315 setOperationAction(ISD::ADD, VT, Expand);
316 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000317 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
318 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000319 setOperationAction(ISD::MUL, VT, Expand);
320 setOperationAction(ISD::OR, VT, Expand);
321 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000322 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000323 setOperationAction(ISD::SRL, VT, Expand);
324 setOperationAction(ISD::ROTL, VT, Expand);
325 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000326 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000327 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000328 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000329 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000330 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000331 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000332 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000333 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
334 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000335 setOperationAction(ISD::SDIVREM, VT, Custom);
Artyom Skrobov63471332015-10-15 09:18:47 +0000336 setOperationAction(ISD::UDIVREM, VT, Expand);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000337 setOperationAction(ISD::ADDC, VT, Expand);
338 setOperationAction(ISD::SUBC, VT, Expand);
339 setOperationAction(ISD::ADDE, VT, Expand);
340 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000341 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000342 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000343 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000344 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000345 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000346 setOperationAction(ISD::CTPOP, VT, Expand);
347 setOperationAction(ISD::CTTZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000348 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000349 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000350 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000351 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000352 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000353
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000354 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000355 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000356 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000357
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000358 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000359 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000360 setOperationAction(ISD::FMINNUM, VT, Expand);
361 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000362 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000363 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000364 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000365 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000366 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000367 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000368 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000369 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000370 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000371 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000372 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000373 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000374 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000375 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000376 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000377 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000378 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000379 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000380 setOperationAction(ISD::SELECT, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000381 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000382 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000383 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000384 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000385 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000386
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000387 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
388 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
389
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000390 setTargetDAGCombine(ISD::AND);
Matt Arsenault24692112015-07-14 18:20:33 +0000391 setTargetDAGCombine(ISD::SHL);
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000392 setTargetDAGCombine(ISD::SRA);
Matt Arsenault80edab92016-01-18 21:43:36 +0000393 setTargetDAGCombine(ISD::SRL);
Tom Stellard50122a52014-04-07 19:45:41 +0000394 setTargetDAGCombine(ISD::MUL);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000395 setTargetDAGCombine(ISD::SELECT);
Tom Stellardafa8b532014-05-09 16:42:16 +0000396 setTargetDAGCombine(ISD::SELECT_CC);
Matt Arsenaultca3976f2014-07-15 02:06:31 +0000397 setTargetDAGCombine(ISD::STORE);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000398
Matt Arsenault8d630032015-02-20 22:10:41 +0000399 setTargetDAGCombine(ISD::FADD);
400 setTargetDAGCombine(ISD::FSUB);
401
Matt Arsenault79003342016-04-14 21:58:07 +0000402 setTargetDAGCombine(ISD::BITCAST);
403
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000404 setBooleanContents(ZeroOrNegativeOneBooleanContent);
405 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
406
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000407 setSchedulingPreference(Sched::RegPressure);
408 setJumpIsExpensive(true);
409
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000410 // SI at least has hardware support for floating point exceptions, but no way
411 // of using or handling them is implemented. They are also optional in OpenCL
412 // (Section 7.3)
Matt Arsenaultf639c322016-01-28 20:53:42 +0000413 setHasFloatingPointExceptions(Subtarget->hasFPExceptions());
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000414
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000415 setSelectIsExpensive(false);
416 PredictableSelectIsExpensive = false;
417
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000418 setFsqrtIsCheap(true);
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000419
Matt Arsenault4d801cd2015-11-24 12:05:03 +0000420 // We want to find all load dependencies for long chains of stores to enable
421 // merging into very wide vectors. The problem is with vectors with > 4
422 // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
423 // vectors are a legal type, even though we have to split the loads
424 // usually. When we can more precisely specify load legality per address
425 // space, we should be able to make FindBetterChain/MergeConsecutiveStores
426 // smarter so that they can figure out what to do in 2 iterations without all
427 // N > 4 stores on the same chain.
428 GatherAllAliasesMaxDepth = 16;
429
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000430 // FIXME: Need to really handle these.
431 MaxStoresPerMemcpy = 4096;
432 MaxStoresPerMemmove = 4096;
433 MaxStoresPerMemset = 4096;
Tom Stellard75aadc22012-12-11 21:25:42 +0000434}
435
Tom Stellard28d06de2013-08-05 22:22:07 +0000436//===----------------------------------------------------------------------===//
437// Target Information
438//===----------------------------------------------------------------------===//
439
Mehdi Amini44ede332015-07-09 02:09:04 +0000440MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
Tom Stellard28d06de2013-08-05 22:22:07 +0000441 return MVT::i32;
442}
443
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000444bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
445 return true;
446}
447
Matt Arsenault14d46452014-06-15 20:23:38 +0000448// The backend supports 32 and 64 bit floating point immediates.
449// FIXME: Why are we reporting vectors of FP immediates as legal?
450bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
451 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000452 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000453}
454
455// We don't want to shrink f64 / f32 constants.
456bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
457 EVT ScalarVT = VT.getScalarType();
458 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
459}
460
Matt Arsenault810cb622014-12-12 00:00:24 +0000461bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
462 ISD::LoadExtType,
463 EVT NewVT) const {
464
465 unsigned NewSize = NewVT.getStoreSizeInBits();
466
467 // If we are reducing to a 32-bit load, this is always better.
468 if (NewSize == 32)
469 return true;
470
471 EVT OldVT = N->getValueType(0);
472 unsigned OldSize = OldVT.getStoreSizeInBits();
473
474 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
475 // extloads, so doing one requires using a buffer_load. In cases where we
476 // still couldn't use a scalar load, using the wider load shouldn't really
477 // hurt anything.
478
479 // If the old size already had to be an extload, there's no harm in continuing
480 // to reduce the width.
481 return (OldSize < 32);
482}
483
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000484bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
485 EVT CastTy) const {
486 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
487 return true;
488
489 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
490 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
491
492 return ((LScalarSize <= CastScalarSize) ||
493 (CastScalarSize >= 32) ||
494 (LScalarSize < 32));
495}
Tom Stellard28d06de2013-08-05 22:22:07 +0000496
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000497// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
498// profitable with the expansion for 64-bit since it's generally good to
499// speculate things.
500// FIXME: These should really have the size as a parameter.
501bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
502 return true;
503}
504
505bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
506 return true;
507}
508
Tom Stellard75aadc22012-12-11 21:25:42 +0000509//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000510// Target Properties
511//===---------------------------------------------------------------------===//
512
513bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
514 assert(VT.isFloatingPoint());
Matt Arsenaulta1474382014-08-15 18:42:15 +0000515 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000516}
517
518bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
519 assert(VT.isFloatingPoint());
Matt Arsenault13623d02014-08-15 18:42:18 +0000520 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000521}
522
Matt Arsenault65ad1602015-05-24 00:51:27 +0000523bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(EVT MemVT,
524 unsigned NumElem,
525 unsigned AS) const {
526 return true;
527}
528
Matt Arsenault61dc2352015-10-12 23:59:50 +0000529bool AMDGPUTargetLowering::aggressivelyPreferBuildVectorSources(EVT VecVT) const {
530 // There are few operations which truly have vector input operands. Any vector
531 // operation is going to involve operations on each component, and a
532 // build_vector will be a copy per element, so it always makes sense to use a
533 // build_vector input in place of the extracted element to avoid a copy into a
534 // super register.
535 //
536 // We should probably only do this if all users are extracts only, but this
537 // should be the common case.
538 return true;
539}
540
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000541bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000542 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000543 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
544}
545
546bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
547 // Truncate is just accessing a subregister.
548 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
549 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000550}
551
Matt Arsenaultb517c812014-03-27 17:23:31 +0000552bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000553 unsigned SrcSize = Src->getScalarSizeInBits();
554 unsigned DestSize = Dest->getScalarSizeInBits();
Matt Arsenaultb517c812014-03-27 17:23:31 +0000555
556 return SrcSize == 32 && DestSize == 64;
557}
558
559bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
560 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
561 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
562 // this will enable reducing 64-bit operations the 32-bit, which is always
563 // good.
564 return Src == MVT::i32 && Dest == MVT::i64;
565}
566
Aaron Ballman3c81e462014-06-26 13:45:47 +0000567bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
568 return isZExtFree(Val.getValueType(), VT2);
569}
570
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000571bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
572 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
573 // limited number of native 64-bit operations. Shrinking an operation to fit
574 // in a single 32-bit register should always be helpful. As currently used,
575 // this is much less general than the name suggests, and is only used in
576 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
577 // not profitable, and may actually be harmful.
578 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
579}
580
Tom Stellardc54731a2013-07-23 23:55:03 +0000581//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000582// TargetLowering Callbacks
583//===---------------------------------------------------------------------===//
584
Christian Konig2c8f6d52013-03-07 09:03:52 +0000585void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
586 const SmallVectorImpl<ISD::InputArg> &Ins) const {
587
588 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000589}
590
Marek Olsak8a0f3352016-01-13 17:23:04 +0000591void AMDGPUTargetLowering::AnalyzeReturn(CCState &State,
592 const SmallVectorImpl<ISD::OutputArg> &Outs) const {
593
594 State.AnalyzeReturn(Outs, RetCC_SI);
595}
596
Tom Stellard75aadc22012-12-11 21:25:42 +0000597SDValue AMDGPUTargetLowering::LowerReturn(
598 SDValue Chain,
599 CallingConv::ID CallConv,
600 bool isVarArg,
601 const SmallVectorImpl<ISD::OutputArg> &Outs,
602 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000603 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000604 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
605}
606
607//===---------------------------------------------------------------------===//
608// Target specific lowering
609//===---------------------------------------------------------------------===//
610
Matt Arsenault16353872014-04-22 16:42:00 +0000611SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
612 SmallVectorImpl<SDValue> &InVals) const {
613 SDValue Callee = CLI.Callee;
614 SelectionDAG &DAG = CLI.DAG;
615
616 const Function &Fn = *DAG.getMachineFunction().getFunction();
617
618 StringRef FuncName("<unknown>");
619
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000620 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
621 FuncName = G->getSymbol();
622 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000623 FuncName = G->getGlobal()->getName();
624
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000625 DiagnosticInfoUnsupported NoCalls(
626 Fn, "unsupported call to function " + FuncName, CLI.DL.getDebugLoc());
Matt Arsenault16353872014-04-22 16:42:00 +0000627 DAG.getContext()->diagnose(NoCalls);
628 return SDValue();
629}
630
Matt Arsenault19c54882015-08-26 18:37:13 +0000631SDValue AMDGPUTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
632 SelectionDAG &DAG) const {
633 const Function &Fn = *DAG.getMachineFunction().getFunction();
634
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000635 DiagnosticInfoUnsupported NoDynamicAlloca(Fn, "unsupported dynamic alloca",
636 SDLoc(Op).getDebugLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000637 DAG.getContext()->diagnose(NoDynamicAlloca);
638 return SDValue();
639}
640
Matt Arsenault14d46452014-06-15 20:23:38 +0000641SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
642 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000643 switch (Op.getOpcode()) {
644 default:
645 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000646 llvm_unreachable("Custom lowering code for this"
647 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000648 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000649 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000650 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
651 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000652 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
653 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000654 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000655 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000656 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
657 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000658 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000659 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000660 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000661 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000662 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000663 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000664 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
665 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Matt Arsenaultf058d672016-01-11 16:50:29 +0000666 case ISD::CTLZ:
667 case ISD::CTLZ_ZERO_UNDEF:
668 return LowerCTLZ(Op, DAG);
Matt Arsenault19c54882015-08-26 18:37:13 +0000669 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000670 }
671 return Op;
672}
673
Matt Arsenaultd125d742014-03-27 17:23:24 +0000674void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
675 SmallVectorImpl<SDValue> &Results,
676 SelectionDAG &DAG) const {
677 switch (N->getOpcode()) {
678 case ISD::SIGN_EXTEND_INREG:
679 // Different parts of legalization seem to interpret which type of
680 // sign_extend_inreg is the one to check for custom lowering. The extended
681 // from type is what really matters, but some places check for custom
682 // lowering of the result type. This results in trying to use
683 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
684 // nothing here and let the illegal result integer be handled normally.
685 return;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000686 default:
687 return;
688 }
689}
690
Matt Arsenault40100882014-05-21 22:59:17 +0000691// FIXME: This implements accesses to initialized globals in the constant
692// address space by copying them to private and accessing that. It does not
693// properly handle illegal types or vectors. The private vector loads are not
694// scalarized, and the illegal scalars hit an assertion. This technique will not
695// work well with large initializers, and this should eventually be
696// removed. Initialized globals should be placed into a data section that the
697// runtime will load into a buffer before the kernel is executed. Uses of the
698// global need to be replaced with a pointer loaded from an implicit kernel
699// argument into this buffer holding the copy of the data, which will remove the
700// need for any of this.
Tom Stellard04c0e982014-01-22 19:24:21 +0000701SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
702 const GlobalValue *GV,
703 const SDValue &InitPtr,
704 SDValue Chain,
705 SelectionDAG &DAG) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000706 const DataLayout &TD = DAG.getDataLayout();
Tom Stellard04c0e982014-01-22 19:24:21 +0000707 SDLoc DL(InitPtr);
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000708 Type *InitTy = Init->getType();
709
Tom Stellard04c0e982014-01-22 19:24:21 +0000710 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000711 EVT VT = EVT::getEVT(InitTy);
712 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000713 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000714 MachinePointerInfo(UndefValue::get(PtrTy)), false,
715 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenault46013d92014-05-11 21:24:41 +0000716 }
717
718 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000719 EVT VT = EVT::getEVT(CFP->getType());
720 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000721 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000722 MachinePointerInfo(UndefValue::get(PtrTy)), false,
723 false, TD.getPrefTypeAlignment(CFP->getType()));
Matt Arsenault46013d92014-05-11 21:24:41 +0000724 }
725
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000726 if (StructType *ST = dyn_cast<StructType>(InitTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000727 const StructLayout *SL = TD.getStructLayout(ST);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000728
Tom Stellard04c0e982014-01-22 19:24:21 +0000729 EVT PtrVT = InitPtr.getValueType();
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000730 SmallVector<SDValue, 8> Chains;
731
732 for (unsigned I = 0, N = ST->getNumElements(); I != N; ++I) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000733 SDValue Offset = DAG.getConstant(SL->getElementOffset(I), DL, PtrVT);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000734 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
735
736 Constant *Elt = Init->getAggregateElement(I);
737 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
738 }
739
740 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
741 }
742
743 if (SequentialType *SeqTy = dyn_cast<SequentialType>(InitTy)) {
744 EVT PtrVT = InitPtr.getValueType();
745
746 unsigned NumElements;
747 if (ArrayType *AT = dyn_cast<ArrayType>(SeqTy))
748 NumElements = AT->getNumElements();
749 else if (VectorType *VT = dyn_cast<VectorType>(SeqTy))
750 NumElements = VT->getNumElements();
751 else
752 llvm_unreachable("Unexpected type");
753
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000754 unsigned EltSize = TD.getTypeAllocSize(SeqTy->getElementType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000755 SmallVector<SDValue, 8> Chains;
756 for (unsigned i = 0; i < NumElements; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000757 SDValue Offset = DAG.getConstant(i * EltSize, DL, PtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000758 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000759
760 Constant *Elt = Init->getAggregateElement(i);
761 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
Tom Stellard04c0e982014-01-22 19:24:21 +0000762 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000763
Craig Topper48d114b2014-04-26 18:35:24 +0000764 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Tom Stellard04c0e982014-01-22 19:24:21 +0000765 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000766
Matt Arsenaulte682a192014-06-14 04:26:05 +0000767 if (isa<UndefValue>(Init)) {
768 EVT VT = EVT::getEVT(InitTy);
769 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
770 return DAG.getStore(Chain, DL, DAG.getUNDEF(VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000771 MachinePointerInfo(UndefValue::get(PtrTy)), false,
772 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenaulte682a192014-06-14 04:26:05 +0000773 }
774
Matt Arsenault46013d92014-05-11 21:24:41 +0000775 Init->dump();
776 llvm_unreachable("Unhandled constant initializer");
Tom Stellard04c0e982014-01-22 19:24:21 +0000777}
778
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000779static bool hasDefinedInitializer(const GlobalValue *GV) {
780 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
781 if (!GVar || !GVar->hasInitializer())
782 return false;
783
Matt Arsenault8226fc42016-03-02 23:00:21 +0000784 return !isa<UndefValue>(GVar->getInitializer());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000785}
786
Tom Stellardc026e8b2013-06-28 15:47:08 +0000787SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
788 SDValue Op,
789 SelectionDAG &DAG) const {
790
Mehdi Amini44ede332015-07-09 02:09:04 +0000791 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000792 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000793 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000794
Tom Stellard04c0e982014-01-22 19:24:21 +0000795 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000796 case AMDGPUAS::LOCAL_ADDRESS: {
797 // XXX: What does the value of G->getOffset() mean?
798 assert(G->getOffset() == 0 &&
799 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000800
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000801 // TODO: We could emit code to handle the initialization somewhere.
802 if (hasDefinedInitializer(GV))
803 break;
804
Tom Stellard04c0e982014-01-22 19:24:21 +0000805 unsigned Offset;
806 if (MFI->LocalMemoryObjects.count(GV) == 0) {
Matt Arsenault7f833972016-02-05 19:47:29 +0000807 unsigned Align = GV->getAlignment();
808 if (Align == 0)
809 Align = DL.getABITypeAlignment(GV->getValueType());
810
811 /// TODO: We should sort these to minimize wasted space due to alignment
812 /// padding. Currently the padding is decided by the first encountered use
813 /// during lowering.
814 Offset = MFI->LDSSize = alignTo(MFI->LDSSize, Align);
Tom Stellard04c0e982014-01-22 19:24:21 +0000815 MFI->LocalMemoryObjects[GV] = Offset;
Matt Arsenault7f833972016-02-05 19:47:29 +0000816 MFI->LDSSize += DL.getTypeAllocSize(GV->getValueType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000817 } else {
818 Offset = MFI->LocalMemoryObjects[GV];
819 }
820
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000821 return DAG.getConstant(Offset, SDLoc(Op),
Mehdi Amini44ede332015-07-09 02:09:04 +0000822 getPointerTy(DL, AMDGPUAS::LOCAL_ADDRESS));
Tom Stellard04c0e982014-01-22 19:24:21 +0000823 }
824 case AMDGPUAS::CONSTANT_ADDRESS: {
825 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
Manuel Jacob5f6eaac2016-01-16 20:30:46 +0000826 Type *EltType = GV->getValueType();
Mehdi Amini44ede332015-07-09 02:09:04 +0000827 unsigned Size = DL.getTypeAllocSize(EltType);
828 unsigned Alignment = DL.getPrefTypeAlignment(EltType);
Tom Stellard04c0e982014-01-22 19:24:21 +0000829
Mehdi Amini44ede332015-07-09 02:09:04 +0000830 MVT PrivPtrVT = getPointerTy(DL, AMDGPUAS::PRIVATE_ADDRESS);
831 MVT ConstPtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000832
Tom Stellard04c0e982014-01-22 19:24:21 +0000833 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000834 SDValue InitPtr = DAG.getFrameIndex(FI, PrivPtrVT);
835
836 const GlobalVariable *Var = cast<GlobalVariable>(GV);
837 if (!Var->hasInitializer()) {
838 // This has no use, but bugpoint will hit it.
839 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
840 }
841
842 const Constant *Init = Var->getInitializer();
Tom Stellard04c0e982014-01-22 19:24:21 +0000843 SmallVector<SDNode*, 8> WorkList;
844
845 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
846 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
847 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
848 continue;
849 WorkList.push_back(*I);
850 }
851 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
852 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
853 E = WorkList.end(); I != E; ++I) {
854 SmallVector<SDValue, 8> Ops;
855 Ops.push_back(Chain);
856 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
857 Ops.push_back((*I)->getOperand(i));
858 }
Craig Topper8c0b4d02014-04-28 05:57:50 +0000859 DAG.UpdateNodeOperands(*I, Ops);
Tom Stellard04c0e982014-01-22 19:24:21 +0000860 }
Matt Arsenaulte682a192014-06-14 04:26:05 +0000861 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000862 }
863 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000864
865 const Function &Fn = *DAG.getMachineFunction().getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000866 DiagnosticInfoUnsupported BadInit(
867 Fn, "unsupported initializer for address space", SDLoc(Op).getDebugLoc());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000868 DAG.getContext()->diagnose(BadInit);
869 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000870}
871
Tom Stellardd86003e2013-08-14 23:25:00 +0000872SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
873 SelectionDAG &DAG) const {
874 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000875
Tom Stellardff5cf0e2015-04-23 22:59:24 +0000876 for (const SDUse &U : Op->ops())
877 DAG.ExtractVectorElements(U.get(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000878
Craig Topper48d114b2014-04-26 18:35:24 +0000879 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000880}
881
882SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
883 SelectionDAG &DAG) const {
884
885 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000886 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000887 EVT VT = Op.getValueType();
888 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
889 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000890
Craig Topper48d114b2014-04-26 18:35:24 +0000891 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000892}
893
Tom Stellard75aadc22012-12-11 21:25:42 +0000894SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
895 SelectionDAG &DAG) const {
896 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000897 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000898 EVT VT = Op.getValueType();
899
900 switch (IntrinsicID) {
901 default: return Op;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000902 case AMDGPUIntrinsic::AMDGPU_clamp:
903 case AMDGPUIntrinsic::AMDIL_clamp: // Legacy name.
904 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
905 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
906
Matt Arsenaultbef34e22016-01-22 21:30:34 +0000907 case Intrinsic::AMDGPU_ldexp: // Legacy name
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000908 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT, Op.getOperand(1),
909 Op.getOperand(2));
910
Matt Arsenault4c537172014-03-31 18:21:18 +0000911 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
912 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
913 Op.getOperand(1),
914 Op.getOperand(2),
915 Op.getOperand(3));
916
917 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
918 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
919 Op.getOperand(1),
920 Op.getOperand(2),
921 Op.getOperand(3));
922
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000923 case AMDGPUIntrinsic::AMDIL_exp: // Legacy name.
924 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
925
Matt Arsenaultd0792852015-12-14 17:25:38 +0000926 case AMDGPUIntrinsic::AMDGPU_brev: // Legacy name
927 return DAG.getNode(ISD::BITREVERSE, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +0000928 }
929}
930
Tom Stellard75aadc22012-12-11 21:25:42 +0000931/// \brief Generate Min/Max node
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000932SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(SDLoc DL,
933 EVT VT,
934 SDValue LHS,
935 SDValue RHS,
936 SDValue True,
937 SDValue False,
938 SDValue CC,
939 DAGCombinerInfo &DCI) const {
940 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
941 return SDValue();
942
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000943 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
944 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000945
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000946 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +0000947 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
948 switch (CCOpcode) {
949 case ISD::SETOEQ:
950 case ISD::SETONE:
951 case ISD::SETUNE:
952 case ISD::SETNE:
953 case ISD::SETUEQ:
954 case ISD::SETEQ:
955 case ISD::SETFALSE:
956 case ISD::SETFALSE2:
957 case ISD::SETTRUE:
958 case ISD::SETTRUE2:
959 case ISD::SETUO:
960 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000961 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000962 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000963 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000964 if (LHS == True)
965 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
966 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
967 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000968 case ISD::SETOLE:
969 case ISD::SETOLT:
970 case ISD::SETLE:
971 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000972 // Ordered. Assume ordered for undefined.
973
974 // Only do this after legalization to avoid interfering with other combines
975 // which might occur.
976 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
977 !DCI.isCalledByLegalizer())
978 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +0000979
Matt Arsenault36094d72014-11-15 05:02:57 +0000980 // We need to permute the operands to get the correct NaN behavior. The
981 // selected operand is the second one based on the failing compare with NaN,
982 // so permute it based on the compare type the hardware uses.
983 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000984 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
985 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000986 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000987 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000988 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +0000989 if (LHS == True)
990 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
991 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000992 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000993 case ISD::SETGT:
994 case ISD::SETGE:
995 case ISD::SETOGE:
996 case ISD::SETOGT: {
997 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
998 !DCI.isCalledByLegalizer())
999 return SDValue();
1000
1001 if (LHS == True)
1002 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1003 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1004 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001005 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001006 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001007 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001008 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001009}
1010
Matt Arsenault6e3a4512016-01-18 22:01:13 +00001011std::pair<SDValue, SDValue>
1012AMDGPUTargetLowering::split64BitValue(SDValue Op, SelectionDAG &DAG) const {
1013 SDLoc SL(Op);
1014
1015 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1016
1017 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1018 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1019
1020 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1021 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1022
1023 return std::make_pair(Lo, Hi);
1024}
1025
Matt Arsenault33e3ece2016-01-18 22:09:04 +00001026SDValue AMDGPUTargetLowering::getLoHalf64(SDValue Op, SelectionDAG &DAG) const {
1027 SDLoc SL(Op);
1028
1029 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1030 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1031 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1032}
1033
1034SDValue AMDGPUTargetLowering::getHiHalf64(SDValue Op, SelectionDAG &DAG) const {
1035 SDLoc SL(Op);
1036
1037 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1038 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1039 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1040}
1041
Matt Arsenault83e60582014-07-24 17:10:35 +00001042SDValue AMDGPUTargetLowering::ScalarizeVectorLoad(const SDValue Op,
1043 SelectionDAG &DAG) const {
1044 LoadSDNode *Load = cast<LoadSDNode>(Op);
1045 EVT MemVT = Load->getMemoryVT();
1046 EVT MemEltVT = MemVT.getVectorElementType();
1047
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001048 EVT LoadVT = Op.getValueType();
Matt Arsenault83e60582014-07-24 17:10:35 +00001049 EVT EltVT = LoadVT.getVectorElementType();
Tom Stellard35bb18c2013-08-26 15:06:04 +00001050 EVT PtrVT = Load->getBasePtr().getValueType();
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001051
Tom Stellard35bb18c2013-08-26 15:06:04 +00001052 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
1053 SmallVector<SDValue, 8> Loads;
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001054 SmallVector<SDValue, 8> Chains;
1055
Tom Stellard35bb18c2013-08-26 15:06:04 +00001056 SDLoc SL(Op);
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001057 unsigned BaseAlign = Load->getAlignment();
Matt Arsenault83e60582014-07-24 17:10:35 +00001058 unsigned MemEltSize = MemEltVT.getStoreSize();
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001059
Matt Arsenault83e60582014-07-24 17:10:35 +00001060 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
Tom Stellard35bb18c2013-08-26 15:06:04 +00001061
Matt Arsenault83e60582014-07-24 17:10:35 +00001062 for (unsigned i = 0; i < NumElts; ++i) {
Tom Stellard35bb18c2013-08-26 15:06:04 +00001063 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001064 DAG.getConstant(i * MemEltSize, SL, PtrVT));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001065
1066 SDValue NewLoad
1067 = DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
1068 Load->getChain(), Ptr,
Matt Arsenault83e60582014-07-24 17:10:35 +00001069 SrcValue.getWithOffset(i * MemEltSize),
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001070 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001071 Load->isInvariant(), MinAlign(BaseAlign, i * MemEltSize));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001072 Loads.push_back(NewLoad.getValue(0));
1073 Chains.push_back(NewLoad.getValue(1));
Tom Stellard35bb18c2013-08-26 15:06:04 +00001074 }
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001075
1076 SDValue Ops[] = {
1077 DAG.getNode(ISD::BUILD_VECTOR, SL, LoadVT, Loads),
1078 DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains)
1079 };
1080
1081 return DAG.getMergeValues(Ops, SL);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001082}
1083
Matt Arsenault83e60582014-07-24 17:10:35 +00001084SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1085 SelectionDAG &DAG) const {
1086 EVT VT = Op.getValueType();
1087
1088 // If this is a 2 element vector, we really want to scalarize and not create
1089 // weird 1 element vectors.
1090 if (VT.getVectorNumElements() == 2)
1091 return ScalarizeVectorLoad(Op, DAG);
1092
1093 LoadSDNode *Load = cast<LoadSDNode>(Op);
1094 SDValue BasePtr = Load->getBasePtr();
1095 EVT PtrVT = BasePtr.getValueType();
1096 EVT MemVT = Load->getMemoryVT();
1097 SDLoc SL(Op);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001098
1099 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
Matt Arsenault83e60582014-07-24 17:10:35 +00001100
1101 EVT LoVT, HiVT;
1102 EVT LoMemVT, HiMemVT;
1103 SDValue Lo, Hi;
1104
1105 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1106 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1107 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001108
1109 unsigned Size = LoMemVT.getStoreSize();
1110 unsigned BaseAlign = Load->getAlignment();
1111 unsigned HiAlign = MinAlign(BaseAlign, Size);
1112
Matt Arsenault83e60582014-07-24 17:10:35 +00001113 SDValue LoLoad
1114 = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1115 Load->getChain(), BasePtr,
1116 SrcValue,
1117 LoMemVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001118 Load->isInvariant(), BaseAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001119
1120 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001121 DAG.getConstant(Size, SL, PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001122
1123 SDValue HiLoad
1124 = DAG.getExtLoad(Load->getExtensionType(), SL, HiVT,
1125 Load->getChain(), HiPtr,
1126 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1127 HiMemVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001128 Load->isInvariant(), HiAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001129
1130 SDValue Ops[] = {
1131 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1132 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1133 LoLoad.getValue(1), HiLoad.getValue(1))
1134 };
1135
1136 return DAG.getMergeValues(Ops, SL);
1137}
1138
Matt Arsenault95245662016-02-11 05:32:46 +00001139// FIXME: This isn't doing anything for SI. This should be used in a target
1140// combine during type legalization.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001141SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
1142 SelectionDAG &DAG) const {
Matt Arsenault10da3b22014-06-11 03:30:06 +00001143 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001144 EVT MemVT = Store->getMemoryVT();
1145 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +00001146
Matt Arsenaultca6dcfc2014-03-05 21:47:22 +00001147 // Byte stores are really expensive, so if possible, try to pack 32-bit vector
1148 // truncating store into an i32 store.
1149 // XXX: We could also handle optimize other vector bitwidths.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001150 if (!MemVT.isVector() || MemBits > 32) {
1151 return SDValue();
1152 }
1153
1154 SDLoc DL(Op);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001155 SDValue Value = Store->getValue();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001156 EVT VT = Value.getValueType();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001157 EVT ElemVT = VT.getVectorElementType();
1158 SDValue Ptr = Store->getBasePtr();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001159 EVT MemEltVT = MemVT.getVectorElementType();
1160 unsigned MemEltBits = MemEltVT.getSizeInBits();
1161 unsigned MemNumElements = MemVT.getVectorNumElements();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001162 unsigned PackedSize = MemVT.getStoreSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001163 SDValue Mask = DAG.getConstant((1 << MemEltBits) - 1, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001164
1165 assert(Value.getValueType().getScalarSizeInBits() >= 32);
Matt Arsenault02117142014-03-11 01:38:53 +00001166
Tom Stellard2ffc3302013-08-26 15:05:44 +00001167 SDValue PackedValue;
1168 for (unsigned i = 0; i < MemNumElements; ++i) {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001169 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001170 DAG.getConstant(i, DL, MVT::i32));
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001171 Elt = DAG.getZExtOrTrunc(Elt, DL, MVT::i32);
1172 Elt = DAG.getNode(ISD::AND, DL, MVT::i32, Elt, Mask); // getZeroExtendInReg
1173
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001174 SDValue Shift = DAG.getConstant(MemEltBits * i, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001175 Elt = DAG.getNode(ISD::SHL, DL, MVT::i32, Elt, Shift);
1176
Tom Stellard2ffc3302013-08-26 15:05:44 +00001177 if (i == 0) {
1178 PackedValue = Elt;
1179 } else {
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001180 PackedValue = DAG.getNode(ISD::OR, DL, MVT::i32, PackedValue, Elt);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001181 }
1182 }
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001183
1184 if (PackedSize < 32) {
1185 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), PackedSize);
1186 return DAG.getTruncStore(Store->getChain(), DL, PackedValue, Ptr,
1187 Store->getMemOperand()->getPointerInfo(),
1188 PackedVT,
1189 Store->isNonTemporal(), Store->isVolatile(),
1190 Store->getAlignment());
1191 }
1192
Tom Stellard2ffc3302013-08-26 15:05:44 +00001193 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001194 Store->getMemOperand()->getPointerInfo(),
Tom Stellard2ffc3302013-08-26 15:05:44 +00001195 Store->isVolatile(), Store->isNonTemporal(),
1196 Store->getAlignment());
1197}
1198
Matt Arsenault83e60582014-07-24 17:10:35 +00001199SDValue AMDGPUTargetLowering::ScalarizeVectorStore(SDValue Op,
1200 SelectionDAG &DAG) const {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001201 StoreSDNode *Store = cast<StoreSDNode>(Op);
1202 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
1203 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
1204 EVT PtrVT = Store->getBasePtr().getValueType();
1205 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
1206 SDLoc SL(Op);
1207
1208 SmallVector<SDValue, 8> Chains;
1209
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001210 unsigned BaseAlign = Store->getAlignment();
Matt Arsenault83e60582014-07-24 17:10:35 +00001211 unsigned EltSize = MemEltVT.getStoreSize();
1212 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1213
Tom Stellard2ffc3302013-08-26 15:05:44 +00001214 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1215 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
Matt Arsenault83e60582014-07-24 17:10:35 +00001216 Store->getValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001217 DAG.getConstant(i, SL, MVT::i32));
Matt Arsenault83e60582014-07-24 17:10:35 +00001218
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001219 SDValue Offset = DAG.getConstant(i * MemEltVT.getStoreSize(), SL, PtrVT);
Matt Arsenault83e60582014-07-24 17:10:35 +00001220 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Store->getBasePtr(), Offset);
1221 SDValue NewStore =
1222 DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
1223 SrcValue.getWithOffset(i * EltSize),
1224 MemEltVT, Store->isNonTemporal(), Store->isVolatile(),
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001225 MinAlign(BaseAlign, i * EltSize));
Matt Arsenault83e60582014-07-24 17:10:35 +00001226 Chains.push_back(NewStore);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001227 }
Matt Arsenault83e60582014-07-24 17:10:35 +00001228
Craig Topper48d114b2014-04-26 18:35:24 +00001229 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001230}
1231
Matt Arsenault83e60582014-07-24 17:10:35 +00001232SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1233 SelectionDAG &DAG) const {
1234 StoreSDNode *Store = cast<StoreSDNode>(Op);
1235 SDValue Val = Store->getValue();
1236 EVT VT = Val.getValueType();
1237
1238 // If this is a 2 element vector, we really want to scalarize and not create
1239 // weird 1 element vectors.
1240 if (VT.getVectorNumElements() == 2)
1241 return ScalarizeVectorStore(Op, DAG);
1242
1243 EVT MemVT = Store->getMemoryVT();
1244 SDValue Chain = Store->getChain();
1245 SDValue BasePtr = Store->getBasePtr();
1246 SDLoc SL(Op);
1247
1248 EVT LoVT, HiVT;
1249 EVT LoMemVT, HiMemVT;
1250 SDValue Lo, Hi;
1251
1252 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1253 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1254 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1255
1256 EVT PtrVT = BasePtr.getValueType();
1257 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001258 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1259 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001260
Matt Arsenault52a52a52015-12-14 16:59:40 +00001261 const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
1262 unsigned BaseAlign = Store->getAlignment();
1263 unsigned Size = LoMemVT.getStoreSize();
1264 unsigned HiAlign = MinAlign(BaseAlign, Size);
1265
Matt Arsenault83e60582014-07-24 17:10:35 +00001266 SDValue LoStore
1267 = DAG.getTruncStore(Chain, SL, Lo,
1268 BasePtr,
1269 SrcValue,
1270 LoMemVT,
1271 Store->isNonTemporal(),
1272 Store->isVolatile(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001273 BaseAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001274 SDValue HiStore
1275 = DAG.getTruncStore(Chain, SL, Hi,
1276 HiPtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001277 SrcValue.getWithOffset(Size),
Matt Arsenault83e60582014-07-24 17:10:35 +00001278 HiMemVT,
1279 Store->isNonTemporal(),
1280 Store->isVolatile(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001281 HiAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001282
1283 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1284}
1285
Matt Arsenault0daeb632014-07-24 06:59:20 +00001286// This is a shortcut for integer division because we have fast i32<->f32
1287// conversions, and fast f32 reciprocal instructions. The fractional part of a
1288// float is enough to accurately represent up to a 24-bit integer.
Jan Veselye5ca27d2014-08-12 17:31:20 +00001289SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001290 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001291 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001292 SDValue LHS = Op.getOperand(0);
1293 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001294 MVT IntVT = MVT::i32;
1295 MVT FltVT = MVT::f32;
1296
Jan Veselye5ca27d2014-08-12 17:31:20 +00001297 ISD::NodeType ToFp = sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1298 ISD::NodeType ToInt = sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
1299
Matt Arsenault0daeb632014-07-24 06:59:20 +00001300 if (VT.isVector()) {
1301 unsigned NElts = VT.getVectorNumElements();
1302 IntVT = MVT::getVectorVT(MVT::i32, NElts);
1303 FltVT = MVT::getVectorVT(MVT::f32, NElts);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001304 }
Matt Arsenault0daeb632014-07-24 06:59:20 +00001305
1306 unsigned BitSize = VT.getScalarType().getSizeInBits();
1307
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001308 SDValue jq = DAG.getConstant(1, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001309
Jan Veselye5ca27d2014-08-12 17:31:20 +00001310 if (sign) {
1311 // char|short jq = ia ^ ib;
1312 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001313
Jan Veselye5ca27d2014-08-12 17:31:20 +00001314 // jq = jq >> (bitsize - 2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001315 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
1316 DAG.getConstant(BitSize - 2, DL, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001317
Jan Veselye5ca27d2014-08-12 17:31:20 +00001318 // jq = jq | 0x1
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001319 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
Jan Veselye5ca27d2014-08-12 17:31:20 +00001320
1321 // jq = (int)jq
1322 jq = DAG.getSExtOrTrunc(jq, DL, IntVT);
1323 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001324
1325 // int ia = (int)LHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001326 SDValue ia = sign ?
1327 DAG.getSExtOrTrunc(LHS, DL, IntVT) : DAG.getZExtOrTrunc(LHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001328
1329 // int ib, (int)RHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001330 SDValue ib = sign ?
1331 DAG.getSExtOrTrunc(RHS, DL, IntVT) : DAG.getZExtOrTrunc(RHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001332
1333 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001334 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001335
1336 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001337 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001338
Sanjay Patela2607012015-09-16 16:31:21 +00001339 // TODO: Should this propagate fast-math-flags?
Matt Arsenault1578aa72014-06-15 20:08:02 +00001340 // float fq = native_divide(fa, fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001341 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1342 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001343
1344 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001345 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001346
1347 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001348 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001349
1350 // float fr = mad(fqneg, fb, fa);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001351 SDValue fr = DAG.getNode(ISD::FADD, DL, FltVT,
1352 DAG.getNode(ISD::FMUL, DL, FltVT, fqneg, fb), fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001353
1354 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001355 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001356
1357 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001358 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001359
1360 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001361 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1362
Mehdi Amini44ede332015-07-09 02:09:04 +00001363 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001364
1365 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001366 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1367
Matt Arsenault1578aa72014-06-15 20:08:02 +00001368 // jq = (cv ? jq : 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001369 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
Matt Arsenault0daeb632014-07-24 06:59:20 +00001370
Jan Veselye5ca27d2014-08-12 17:31:20 +00001371 // dst = trunc/extend to legal type
1372 iq = sign ? DAG.getSExtOrTrunc(iq, DL, VT) : DAG.getZExtOrTrunc(iq, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001373
Jan Veselye5ca27d2014-08-12 17:31:20 +00001374 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001375 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1376
Jan Veselye5ca27d2014-08-12 17:31:20 +00001377 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001378 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1379 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1380
1381 SDValue Res[2] = {
1382 Div,
1383 Rem
1384 };
1385 return DAG.getMergeValues(Res, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001386}
1387
Tom Stellardbf69d762014-11-15 01:07:53 +00001388void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1389 SelectionDAG &DAG,
1390 SmallVectorImpl<SDValue> &Results) const {
1391 assert(Op.getValueType() == MVT::i64);
1392
1393 SDLoc DL(Op);
1394 EVT VT = Op.getValueType();
1395 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1396
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001397 SDValue one = DAG.getConstant(1, DL, HalfVT);
1398 SDValue zero = DAG.getConstant(0, DL, HalfVT);
Tom Stellardbf69d762014-11-15 01:07:53 +00001399
1400 //HiLo split
1401 SDValue LHS = Op.getOperand(0);
1402 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1403 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1404
1405 SDValue RHS = Op.getOperand(1);
1406 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1407 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1408
Jan Vesely5f715d32015-01-22 23:42:43 +00001409 if (VT == MVT::i64 &&
1410 DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
1411 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
1412
1413 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1414 LHS_Lo, RHS_Lo);
1415
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001416 SDValue DIV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v2i32,
1417 Res.getValue(0), zero);
1418 SDValue REM = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v2i32,
1419 Res.getValue(1), zero);
1420
1421 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV));
1422 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM));
Jan Vesely5f715d32015-01-22 23:42:43 +00001423 return;
1424 }
1425
Tom Stellardbf69d762014-11-15 01:07:53 +00001426 // Get Speculative values
1427 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1428 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1429
Tom Stellardbf69d762014-11-15 01:07:53 +00001430 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001431 SDValue REM = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v2i32, REM_Lo, zero);
1432 REM = DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM);
Tom Stellardbf69d762014-11-15 01:07:53 +00001433
1434 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1435 SDValue DIV_Lo = zero;
1436
1437 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1438
1439 for (unsigned i = 0; i < halfBitWidth; ++i) {
Jan Veselyf7987ca2015-01-22 23:42:39 +00001440 const unsigned bitPos = halfBitWidth - i - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001441 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001442 // Get value of high bit
Jan Vesely811ef522015-04-12 23:45:01 +00001443 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1444 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001445 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001446
Jan Veselyf7987ca2015-01-22 23:42:39 +00001447 // Shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001448 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
Jan Veselyf7987ca2015-01-22 23:42:39 +00001449 // Add LHS high bit
1450 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001451
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +00001452 SDValue BIT = DAG.getConstant(1ULL << bitPos, DL, HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001453 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001454
1455 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1456
1457 // Update REM
Tom Stellardbf69d762014-11-15 01:07:53 +00001458 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
Tom Stellard83171b32014-11-15 01:07:57 +00001459 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001460 }
1461
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001462 SDValue DIV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v2i32, DIV_Lo, DIV_Hi);
1463 DIV = DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV);
Tom Stellardbf69d762014-11-15 01:07:53 +00001464 Results.push_back(DIV);
1465 Results.push_back(REM);
1466}
1467
Tom Stellard75aadc22012-12-11 21:25:42 +00001468SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001469 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001470 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001471 EVT VT = Op.getValueType();
1472
Tom Stellardbf69d762014-11-15 01:07:53 +00001473 if (VT == MVT::i64) {
1474 SmallVector<SDValue, 2> Results;
1475 LowerUDIVREM64(Op, DAG, Results);
1476 return DAG.getMergeValues(Results, DL);
1477 }
1478
Tom Stellard75aadc22012-12-11 21:25:42 +00001479 SDValue Num = Op.getOperand(0);
1480 SDValue Den = Op.getOperand(1);
1481
Jan Veselye5ca27d2014-08-12 17:31:20 +00001482 if (VT == MVT::i32) {
Jan Vesely5f715d32015-01-22 23:42:43 +00001483 if (DAG.MaskedValueIsZero(Num, APInt::getHighBitsSet(32, 8)) &&
1484 DAG.MaskedValueIsZero(Den, APInt::getHighBitsSet(32, 8))) {
Jan Veselye5ca27d2014-08-12 17:31:20 +00001485 // TODO: We technically could do this for i64, but shouldn't that just be
1486 // handled by something generally reducing 64-bit division on 32-bit
1487 // values to 32-bit?
1488 return LowerDIVREM24(Op, DAG, false);
1489 }
1490 }
1491
Tom Stellard75aadc22012-12-11 21:25:42 +00001492 // RCP = URECIP(Den) = 2^32 / Den + e
1493 // e is rounding error.
1494 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1495
Tom Stellard4349b192014-09-22 15:35:30 +00001496 // RCP_LO = mul(RCP, Den) */
1497 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001498
1499 // RCP_HI = mulhu (RCP, Den) */
1500 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1501
1502 // NEG_RCP_LO = -RCP_LO
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001503 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001504 RCP_LO);
1505
1506 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001507 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001508 NEG_RCP_LO, RCP_LO,
1509 ISD::SETEQ);
1510 // Calculate the rounding error from the URECIP instruction
1511 // E = mulhu(ABS_RCP_LO, RCP)
1512 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1513
1514 // RCP_A_E = RCP + E
1515 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1516
1517 // RCP_S_E = RCP - E
1518 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1519
1520 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001521 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001522 RCP_A_E, RCP_S_E,
1523 ISD::SETEQ);
1524 // Quotient = mulhu(Tmp0, Num)
1525 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1526
1527 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001528 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001529
1530 // Remainder = Num - Num_S_Remainder
1531 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1532
1533 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1534 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001535 DAG.getConstant(-1, DL, VT),
1536 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001537 ISD::SETUGE);
1538 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1539 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1540 Num_S_Remainder,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001541 DAG.getConstant(-1, DL, VT),
1542 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001543 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001544 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1545 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1546 Remainder_GE_Zero);
1547
1548 // Calculate Division result:
1549
1550 // Quotient_A_One = Quotient + 1
1551 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001552 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001553
1554 // Quotient_S_One = Quotient - 1
1555 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001556 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001557
1558 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001559 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001560 Quotient, Quotient_A_One, ISD::SETEQ);
1561
1562 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001563 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001564 Quotient_S_One, Div, ISD::SETEQ);
1565
1566 // Calculate Rem result:
1567
1568 // Remainder_S_Den = Remainder - Den
1569 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1570
1571 // Remainder_A_Den = Remainder + Den
1572 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1573
1574 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001575 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001576 Remainder, Remainder_S_Den, ISD::SETEQ);
1577
1578 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001579 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001580 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001581 SDValue Ops[2] = {
1582 Div,
1583 Rem
1584 };
Craig Topper64941d92014-04-27 19:20:57 +00001585 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001586}
1587
Jan Vesely109efdf2014-06-22 21:43:00 +00001588SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1589 SelectionDAG &DAG) const {
1590 SDLoc DL(Op);
1591 EVT VT = Op.getValueType();
1592
Jan Vesely109efdf2014-06-22 21:43:00 +00001593 SDValue LHS = Op.getOperand(0);
1594 SDValue RHS = Op.getOperand(1);
1595
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001596 SDValue Zero = DAG.getConstant(0, DL, VT);
1597 SDValue NegOne = DAG.getConstant(-1, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001598
Jan Vesely5f715d32015-01-22 23:42:43 +00001599 if (VT == MVT::i32 &&
1600 DAG.ComputeNumSignBits(LHS) > 8 &&
1601 DAG.ComputeNumSignBits(RHS) > 8) {
1602 return LowerDIVREM24(Op, DAG, true);
1603 }
1604 if (VT == MVT::i64 &&
1605 DAG.ComputeNumSignBits(LHS) > 32 &&
1606 DAG.ComputeNumSignBits(RHS) > 32) {
1607 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1608
1609 //HiLo split
1610 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
1611 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
1612 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1613 LHS_Lo, RHS_Lo);
1614 SDValue Res[2] = {
1615 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
1616 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
1617 };
1618 return DAG.getMergeValues(Res, DL);
1619 }
1620
Jan Vesely109efdf2014-06-22 21:43:00 +00001621 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1622 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1623 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1624 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1625
1626 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1627 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1628
1629 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1630 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1631
1632 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1633 SDValue Rem = Div.getValue(1);
1634
1635 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1636 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1637
1638 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1639 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1640
1641 SDValue Res[2] = {
1642 Div,
1643 Rem
1644 };
1645 return DAG.getMergeValues(Res, DL);
1646}
1647
Matt Arsenault16e31332014-09-10 21:44:27 +00001648// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1649SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1650 SDLoc SL(Op);
1651 EVT VT = Op.getValueType();
1652 SDValue X = Op.getOperand(0);
1653 SDValue Y = Op.getOperand(1);
1654
Sanjay Patela2607012015-09-16 16:31:21 +00001655 // TODO: Should this propagate fast-math-flags?
1656
Matt Arsenault16e31332014-09-10 21:44:27 +00001657 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1658 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1659 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1660
1661 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1662}
1663
Matt Arsenault46010932014-06-18 17:05:30 +00001664SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1665 SDLoc SL(Op);
1666 SDValue Src = Op.getOperand(0);
1667
1668 // result = trunc(src)
1669 // if (src > 0.0 && src != result)
1670 // result += 1.0
1671
1672 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1673
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001674 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1675 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001676
Mehdi Amini44ede332015-07-09 02:09:04 +00001677 EVT SetCCVT =
1678 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001679
1680 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1681 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1682 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1683
1684 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001685 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001686 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1687}
1688
Matt Arsenaultb0055482015-01-21 18:18:25 +00001689static SDValue extractF64Exponent(SDValue Hi, SDLoc SL, SelectionDAG &DAG) {
1690 const unsigned FractBits = 52;
1691 const unsigned ExpBits = 11;
1692
1693 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1694 Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001695 DAG.getConstant(FractBits - 32, SL, MVT::i32),
1696 DAG.getConstant(ExpBits, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001697 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001698 DAG.getConstant(1023, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001699
1700 return Exp;
1701}
1702
Matt Arsenault46010932014-06-18 17:05:30 +00001703SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1704 SDLoc SL(Op);
1705 SDValue Src = Op.getOperand(0);
1706
1707 assert(Op.getValueType() == MVT::f64);
1708
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001709 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1710 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001711
1712 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1713
1714 // Extract the upper half, since this is where we will find the sign and
1715 // exponent.
1716 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1717
Matt Arsenaultb0055482015-01-21 18:18:25 +00001718 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001719
Matt Arsenaultb0055482015-01-21 18:18:25 +00001720 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001721
1722 // Extract the sign bit.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001723 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001724 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1725
1726 // Extend back to to 64-bits.
1727 SDValue SignBit64 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
1728 Zero, SignBit);
1729 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1730
1731 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001732 const SDValue FractMask
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001733 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001734
1735 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1736 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1737 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1738
Mehdi Amini44ede332015-07-09 02:09:04 +00001739 EVT SetCCVT =
1740 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001741
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001742 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001743
1744 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1745 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1746
1747 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1748 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1749
1750 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1751}
1752
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001753SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1754 SDLoc SL(Op);
1755 SDValue Src = Op.getOperand(0);
1756
1757 assert(Op.getValueType() == MVT::f64);
1758
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001759 APFloat C1Val(APFloat::IEEEdouble, "0x1.0p+52");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001760 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001761 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1762
Sanjay Patela2607012015-09-16 16:31:21 +00001763 // TODO: Should this propagate fast-math-flags?
1764
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001765 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1766 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1767
1768 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001769
1770 APFloat C2Val(APFloat::IEEEdouble, "0x1.fffffffffffffp+51");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001771 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001772
Mehdi Amini44ede332015-07-09 02:09:04 +00001773 EVT SetCCVT =
1774 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001775 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
1776
1777 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
1778}
1779
Matt Arsenault692bd5e2014-06-18 22:03:45 +00001780SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
1781 // FNEARBYINT and FRINT are the same, except in their handling of FP
1782 // exceptions. Those aren't really meaningful for us, and OpenCL only has
1783 // rint, so just treat them as equivalent.
1784 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
1785}
1786
Matt Arsenaultb0055482015-01-21 18:18:25 +00001787// XXX - May require not supporting f32 denormals?
1788SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
1789 SDLoc SL(Op);
1790 SDValue X = Op.getOperand(0);
1791
1792 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
1793
Sanjay Patela2607012015-09-16 16:31:21 +00001794 // TODO: Should this propagate fast-math-flags?
1795
Matt Arsenaultb0055482015-01-21 18:18:25 +00001796 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
1797
1798 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
1799
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001800 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f32);
1801 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
1802 const SDValue Half = DAG.getConstantFP(0.5, SL, MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001803
1804 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
1805
Mehdi Amini44ede332015-07-09 02:09:04 +00001806 EVT SetCCVT =
1807 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001808
1809 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
1810
1811 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
1812
1813 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
1814}
1815
1816SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
1817 SDLoc SL(Op);
1818 SDValue X = Op.getOperand(0);
1819
1820 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
1821
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001822 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1823 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1824 const SDValue NegOne = DAG.getConstant(-1, SL, MVT::i32);
1825 const SDValue FiftyOne = DAG.getConstant(51, SL, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001826 EVT SetCCVT =
1827 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001828
1829 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
1830
1831 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
1832
1833 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
1834
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001835 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), SL,
1836 MVT::i64);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001837
1838 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
1839 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001840 DAG.getConstant(INT64_C(0x0008000000000000), SL,
1841 MVT::i64),
Matt Arsenaultb0055482015-01-21 18:18:25 +00001842 Exp);
1843
1844 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
1845 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001846 DAG.getConstant(0, SL, MVT::i64), Tmp0,
Matt Arsenaultb0055482015-01-21 18:18:25 +00001847 ISD::SETNE);
1848
1849 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001850 D, DAG.getConstant(0, SL, MVT::i64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001851 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
1852
1853 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
1854 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
1855
1856 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1857 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1858 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
1859
1860 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
1861 ExpEqNegOne,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001862 DAG.getConstantFP(1.0, SL, MVT::f64),
1863 DAG.getConstantFP(0.0, SL, MVT::f64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001864
1865 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
1866
1867 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
1868 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
1869
1870 return K;
1871}
1872
1873SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
1874 EVT VT = Op.getValueType();
1875
1876 if (VT == MVT::f32)
1877 return LowerFROUND32(Op, DAG);
1878
1879 if (VT == MVT::f64)
1880 return LowerFROUND64(Op, DAG);
1881
1882 llvm_unreachable("unhandled type");
1883}
1884
Matt Arsenault46010932014-06-18 17:05:30 +00001885SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
1886 SDLoc SL(Op);
1887 SDValue Src = Op.getOperand(0);
1888
1889 // result = trunc(src);
1890 // if (src < 0.0 && src != result)
1891 // result += -1.0.
1892
1893 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1894
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001895 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1896 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001897
Mehdi Amini44ede332015-07-09 02:09:04 +00001898 EVT SetCCVT =
1899 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001900
1901 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
1902 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1903 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1904
1905 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001906 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001907 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1908}
1909
Matt Arsenaultf058d672016-01-11 16:50:29 +00001910SDValue AMDGPUTargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
1911 SDLoc SL(Op);
1912 SDValue Src = Op.getOperand(0);
Matt Arsenaultf058d672016-01-11 16:50:29 +00001913 bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00001914
1915 if (ZeroUndef && Src.getValueType() == MVT::i32)
1916 return DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Src);
1917
Matt Arsenaultf058d672016-01-11 16:50:29 +00001918 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1919
1920 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1921 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1922
1923 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1924 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1925
1926 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1927 *DAG.getContext(), MVT::i32);
1928
1929 SDValue Hi0 = DAG.getSetCC(SL, SetCCVT, Hi, Zero, ISD::SETEQ);
1930
1931 SDValue CtlzLo = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Lo);
1932 SDValue CtlzHi = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Hi);
1933
1934 const SDValue Bits32 = DAG.getConstant(32, SL, MVT::i32);
1935 SDValue Add = DAG.getNode(ISD::ADD, SL, MVT::i32, CtlzLo, Bits32);
1936
1937 // ctlz(x) = hi_32(x) == 0 ? ctlz(lo_32(x)) + 32 : ctlz(hi_32(x))
1938 SDValue NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32, Hi0, Add, CtlzHi);
1939
1940 if (!ZeroUndef) {
1941 // Test if the full 64-bit input is zero.
1942
1943 // FIXME: DAG combines turn what should be an s_and_b64 into a v_or_b32,
1944 // which we probably don't want.
1945 SDValue Lo0 = DAG.getSetCC(SL, SetCCVT, Lo, Zero, ISD::SETEQ);
1946 SDValue SrcIsZero = DAG.getNode(ISD::AND, SL, SetCCVT, Lo0, Hi0);
1947
1948 // TODO: If i64 setcc is half rate, it can result in 1 fewer instruction
1949 // with the same cycles, otherwise it is slower.
1950 // SDValue SrcIsZero = DAG.getSetCC(SL, SetCCVT, Src,
1951 // DAG.getConstant(0, SL, MVT::i64), ISD::SETEQ);
1952
1953 const SDValue Bits32 = DAG.getConstant(64, SL, MVT::i32);
1954
1955 // The instruction returns -1 for 0 input, but the defined intrinsic
1956 // behavior is to return the number of bits.
1957 NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32,
1958 SrcIsZero, Bits32, NewCtlz);
1959 }
1960
1961 return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewCtlz);
1962}
1963
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001964SDValue AMDGPUTargetLowering::LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG,
1965 bool Signed) const {
1966 // Unsigned
1967 // cul2f(ulong u)
1968 //{
1969 // uint lz = clz(u);
1970 // uint e = (u != 0) ? 127U + 63U - lz : 0;
1971 // u = (u << lz) & 0x7fffffffffffffffUL;
1972 // ulong t = u & 0xffffffffffUL;
1973 // uint v = (e << 23) | (uint)(u >> 40);
1974 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
1975 // return as_float(v + r);
1976 //}
1977 // Signed
1978 // cl2f(long l)
1979 //{
1980 // long s = l >> 63;
1981 // float r = cul2f((l + s) ^ s);
1982 // return s ? -r : r;
1983 //}
1984
1985 SDLoc SL(Op);
1986 SDValue Src = Op.getOperand(0);
1987 SDValue L = Src;
1988
1989 SDValue S;
1990 if (Signed) {
1991 const SDValue SignBit = DAG.getConstant(63, SL, MVT::i64);
1992 S = DAG.getNode(ISD::SRA, SL, MVT::i64, L, SignBit);
1993
1994 SDValue LPlusS = DAG.getNode(ISD::ADD, SL, MVT::i64, L, S);
1995 L = DAG.getNode(ISD::XOR, SL, MVT::i64, LPlusS, S);
1996 }
1997
1998 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1999 *DAG.getContext(), MVT::f32);
2000
2001
2002 SDValue ZeroI32 = DAG.getConstant(0, SL, MVT::i32);
2003 SDValue ZeroI64 = DAG.getConstant(0, SL, MVT::i64);
2004 SDValue LZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i64, L);
2005 LZ = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LZ);
2006
2007 SDValue K = DAG.getConstant(127U + 63U, SL, MVT::i32);
2008 SDValue E = DAG.getSelect(SL, MVT::i32,
2009 DAG.getSetCC(SL, SetCCVT, L, ZeroI64, ISD::SETNE),
2010 DAG.getNode(ISD::SUB, SL, MVT::i32, K, LZ),
2011 ZeroI32);
2012
2013 SDValue U = DAG.getNode(ISD::AND, SL, MVT::i64,
2014 DAG.getNode(ISD::SHL, SL, MVT::i64, L, LZ),
2015 DAG.getConstant((-1ULL) >> 1, SL, MVT::i64));
2016
2017 SDValue T = DAG.getNode(ISD::AND, SL, MVT::i64, U,
2018 DAG.getConstant(0xffffffffffULL, SL, MVT::i64));
2019
2020 SDValue UShl = DAG.getNode(ISD::SRL, SL, MVT::i64,
2021 U, DAG.getConstant(40, SL, MVT::i64));
2022
2023 SDValue V = DAG.getNode(ISD::OR, SL, MVT::i32,
2024 DAG.getNode(ISD::SHL, SL, MVT::i32, E, DAG.getConstant(23, SL, MVT::i32)),
2025 DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, UShl));
2026
2027 SDValue C = DAG.getConstant(0x8000000000ULL, SL, MVT::i64);
2028 SDValue RCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETUGT);
2029 SDValue TCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETEQ);
2030
2031 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2032
2033 SDValue VTrunc1 = DAG.getNode(ISD::AND, SL, MVT::i32, V, One);
2034
2035 SDValue R = DAG.getSelect(SL, MVT::i32,
2036 RCmp,
2037 One,
2038 DAG.getSelect(SL, MVT::i32, TCmp, VTrunc1, ZeroI32));
2039 R = DAG.getNode(ISD::ADD, SL, MVT::i32, V, R);
2040 R = DAG.getNode(ISD::BITCAST, SL, MVT::f32, R);
2041
2042 if (!Signed)
2043 return R;
2044
2045 SDValue RNeg = DAG.getNode(ISD::FNEG, SL, MVT::f32, R);
2046 return DAG.getSelect(SL, MVT::f32, DAG.getSExtOrTrunc(S, SL, SetCCVT), RNeg, R);
2047}
2048
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002049SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
2050 bool Signed) const {
2051 SDLoc SL(Op);
2052 SDValue Src = Op.getOperand(0);
2053
2054 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
2055
2056 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002057 DAG.getConstant(0, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002058 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002059 DAG.getConstant(1, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002060
2061 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
2062 SL, MVT::f64, Hi);
2063
2064 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
2065
2066 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002067 DAG.getConstant(32, SL, MVT::i32));
Sanjay Patela2607012015-09-16 16:31:21 +00002068 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002069 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
2070}
2071
Tom Stellardc947d8c2013-10-30 17:22:05 +00002072SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
2073 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002074 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
2075 "operation should be legal");
Tom Stellardc947d8c2013-10-30 17:22:05 +00002076
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002077 EVT DestVT = Op.getValueType();
2078 if (DestVT == MVT::f64)
2079 return LowerINT_TO_FP64(Op, DAG, false);
2080
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002081 if (DestVT == MVT::f32)
2082 return LowerINT_TO_FP32(Op, DAG, false);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002083
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002084 return SDValue();
Tom Stellardc947d8c2013-10-30 17:22:05 +00002085}
Tom Stellardfbab8272013-08-16 01:12:11 +00002086
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002087SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
2088 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002089 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
2090 "operation should be legal");
2091
2092 EVT DestVT = Op.getValueType();
2093 if (DestVT == MVT::f32)
2094 return LowerINT_TO_FP32(Op, DAG, true);
2095
2096 if (DestVT == MVT::f64)
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002097 return LowerINT_TO_FP64(Op, DAG, true);
2098
2099 return SDValue();
2100}
2101
Matt Arsenaultc9961752014-10-03 23:54:56 +00002102SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
2103 bool Signed) const {
2104 SDLoc SL(Op);
2105
2106 SDValue Src = Op.getOperand(0);
2107
2108 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2109
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002110 SDValue K0 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), SL,
2111 MVT::f64);
2112 SDValue K1 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), SL,
2113 MVT::f64);
Sanjay Patela2607012015-09-16 16:31:21 +00002114 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultc9961752014-10-03 23:54:56 +00002115 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
2116
2117 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
2118
2119
2120 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
2121
2122 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
2123 MVT::i32, FloorMul);
2124 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2125
2126 SDValue Result = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Lo, Hi);
2127
2128 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2129}
2130
2131SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2132 SelectionDAG &DAG) const {
2133 SDValue Src = Op.getOperand(0);
2134
2135 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2136 return LowerFP64_TO_INT(Op, DAG, true);
2137
2138 return SDValue();
2139}
2140
2141SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2142 SelectionDAG &DAG) const {
2143 SDValue Src = Op.getOperand(0);
2144
2145 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2146 return LowerFP64_TO_INT(Op, DAG, false);
2147
2148 return SDValue();
2149}
2150
Matt Arsenaultfae02982014-03-17 18:58:11 +00002151SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2152 SelectionDAG &DAG) const {
2153 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2154 MVT VT = Op.getSimpleValueType();
2155 MVT ScalarVT = VT.getScalarType();
2156
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002157 if (!VT.isVector())
2158 return SDValue();
Matt Arsenaultfae02982014-03-17 18:58:11 +00002159
2160 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002161 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002162
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002163 // TODO: Don't scalarize on Evergreen?
2164 unsigned NElts = VT.getVectorNumElements();
2165 SmallVector<SDValue, 8> Args;
2166 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002167
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002168 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2169 for (unsigned I = 0; I < NElts; ++I)
2170 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002171
Craig Topper48d114b2014-04-26 18:35:24 +00002172 return DAG.getNode(ISD::BUILD_VECTOR, DL, VT, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002173}
2174
Tom Stellard75aadc22012-12-11 21:25:42 +00002175//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002176// Custom DAG optimizations
2177//===----------------------------------------------------------------------===//
2178
2179static bool isU24(SDValue Op, SelectionDAG &DAG) {
2180 APInt KnownZero, KnownOne;
2181 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002182 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002183
2184 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2185}
2186
2187static bool isI24(SDValue Op, SelectionDAG &DAG) {
2188 EVT VT = Op.getValueType();
2189
2190 // In order for this to be a signed 24-bit value, bit 23, must
2191 // be a sign bit.
2192 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2193 // as unsigned 24-bit values.
2194 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2195}
2196
2197static void simplifyI24(SDValue Op, TargetLowering::DAGCombinerInfo &DCI) {
2198
2199 SelectionDAG &DAG = DCI.DAG;
2200 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2201 EVT VT = Op.getValueType();
2202
2203 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2204 APInt KnownZero, KnownOne;
2205 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
2206 if (TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
2207 DCI.CommitTargetLoweringOpt(TLO);
2208}
2209
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002210template <typename IntTy>
2211static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002212 uint32_t Offset, uint32_t Width, SDLoc DL) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002213 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002214 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2215 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002216 return DAG.getConstant(Result, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002217 }
2218
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002219 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002220}
2221
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002222static bool usesAllNormalStores(SDNode *LoadVal) {
2223 for (SDNode::use_iterator I = LoadVal->use_begin(); !I.atEnd(); ++I) {
2224 if (!ISD::isNormalStore(*I))
2225 return false;
2226 }
2227
2228 return true;
2229}
2230
2231// If we have a copy of an illegal type, replace it with a load / store of an
2232// equivalently sized legal type. This avoids intermediate bit pack / unpack
2233// instructions emitted when handling extloads and truncstores. Ideally we could
2234// recognize the pack / unpack pattern to eliminate it.
2235SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2236 DAGCombinerInfo &DCI) const {
2237 if (!DCI.isBeforeLegalize())
2238 return SDValue();
2239
2240 StoreSDNode *SN = cast<StoreSDNode>(N);
2241 SDValue Value = SN->getValue();
2242 EVT VT = Value.getValueType();
2243
Matt Arsenault28638f12014-11-23 02:57:52 +00002244 if (isTypeLegal(VT) || SN->isVolatile() ||
2245 !ISD::isNormalLoad(Value.getNode()) || VT.getSizeInBits() < 8)
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002246 return SDValue();
2247
2248 LoadSDNode *LoadVal = cast<LoadSDNode>(Value);
2249 if (LoadVal->isVolatile() || !usesAllNormalStores(LoadVal))
2250 return SDValue();
2251
2252 EVT MemVT = LoadVal->getMemoryVT();
2253
2254 SDLoc SL(N);
2255 SelectionDAG &DAG = DCI.DAG;
2256 EVT LoadVT = getEquivalentMemType(*DAG.getContext(), MemVT);
2257
2258 SDValue NewLoad = DAG.getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD,
2259 LoadVT, SL,
2260 LoadVal->getChain(),
2261 LoadVal->getBasePtr(),
2262 LoadVal->getOffset(),
2263 LoadVT,
2264 LoadVal->getMemOperand());
2265
2266 SDValue CastLoad = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad.getValue(0));
2267 DCI.CombineTo(LoadVal, CastLoad, NewLoad.getValue(1), false);
2268
2269 return DAG.getStore(SN->getChain(), SL, NewLoad,
2270 SN->getBasePtr(), SN->getMemOperand());
2271}
2272
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002273// TODO: Should repeat for other bit ops.
2274SDValue AMDGPUTargetLowering::performAndCombine(SDNode *N,
2275 DAGCombinerInfo &DCI) const {
2276 if (N->getValueType(0) != MVT::i64)
2277 return SDValue();
2278
2279 // Break up 64-bit and of a constant into two 32-bit ands. This will typically
2280 // happen anyway for a VALU 64-bit and. This exposes other 32-bit integer
2281 // combine opportunities since most 64-bit operations are decomposed this way.
2282 // TODO: We won't want this for SALU especially if it is an inline immediate.
2283 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2284 if (!RHS)
2285 return SDValue();
2286
2287 uint64_t Val = RHS->getZExtValue();
2288 if (Lo_32(Val) != 0 && Hi_32(Val) != 0 && !RHS->hasOneUse()) {
2289 // If either half of the constant is 0, this is really a 32-bit and, so
2290 // split it. If we can re-use the full materialized constant, keep it.
2291 return SDValue();
2292 }
2293
2294 SDLoc SL(N);
2295 SelectionDAG &DAG = DCI.DAG;
2296
2297 SDValue Lo, Hi;
2298 std::tie(Lo, Hi) = split64BitValue(N->getOperand(0), DAG);
2299
2300 SDValue LoRHS = DAG.getConstant(Lo_32(Val), SL, MVT::i32);
2301 SDValue HiRHS = DAG.getConstant(Hi_32(Val), SL, MVT::i32);
2302
2303 SDValue LoAnd = DAG.getNode(ISD::AND, SL, MVT::i32, Lo, LoRHS);
2304 SDValue HiAnd = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, HiRHS);
2305
2306 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, LoAnd, HiAnd);
2307 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
2308}
2309
Matt Arsenault24692112015-07-14 18:20:33 +00002310SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
2311 DAGCombinerInfo &DCI) const {
2312 if (N->getValueType(0) != MVT::i64)
2313 return SDValue();
2314
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002315 // i64 (shl x, C) -> (build_pair 0, (shl x, C -32))
Matt Arsenault24692112015-07-14 18:20:33 +00002316
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002317 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
2318 // common case, splitting this into a move and a 32-bit shift is faster and
2319 // the same code size.
Matt Arsenault24692112015-07-14 18:20:33 +00002320 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002321 if (!RHS)
2322 return SDValue();
2323
2324 unsigned RHSVal = RHS->getZExtValue();
2325 if (RHSVal < 32)
Matt Arsenault24692112015-07-14 18:20:33 +00002326 return SDValue();
2327
2328 SDValue LHS = N->getOperand(0);
2329
2330 SDLoc SL(N);
2331 SelectionDAG &DAG = DCI.DAG;
2332
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002333 SDValue ShiftAmt = DAG.getConstant(RHSVal - 32, SL, MVT::i32);
2334
Matt Arsenault24692112015-07-14 18:20:33 +00002335 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002336 SDValue NewShift = DAG.getNode(ISD::SHL, SL, MVT::i32, Lo, ShiftAmt);
Matt Arsenault24692112015-07-14 18:20:33 +00002337
2338 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
Matt Arsenault80edab92016-01-18 21:43:36 +00002339
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002340 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Zero, NewShift);
2341 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault24692112015-07-14 18:20:33 +00002342}
2343
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002344SDValue AMDGPUTargetLowering::performSraCombine(SDNode *N,
2345 DAGCombinerInfo &DCI) const {
2346 if (N->getValueType(0) != MVT::i64)
2347 return SDValue();
2348
2349 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2350 if (!RHS)
2351 return SDValue();
2352
2353 SelectionDAG &DAG = DCI.DAG;
2354 SDLoc SL(N);
2355 unsigned RHSVal = RHS->getZExtValue();
2356
2357 // (sra i64:x, 32) -> build_pair x, (sra hi_32(x), 31)
2358 if (RHSVal == 32) {
2359 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2360 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2361 DAG.getConstant(31, SL, MVT::i32));
2362
2363 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2364 Hi, NewShift);
2365 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2366 }
2367
2368 // (sra i64:x, 63) -> build_pair (sra hi_32(x), 31), (sra hi_32(x), 31)
2369 if (RHSVal == 63) {
2370 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2371 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2372 DAG.getConstant(31, SL, MVT::i32));
2373 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2374 NewShift, NewShift);
2375 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2376 }
2377
2378 return SDValue();
2379}
2380
Matt Arsenault80edab92016-01-18 21:43:36 +00002381SDValue AMDGPUTargetLowering::performSrlCombine(SDNode *N,
2382 DAGCombinerInfo &DCI) const {
2383 if (N->getValueType(0) != MVT::i64)
2384 return SDValue();
2385
2386 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2387 if (!RHS)
2388 return SDValue();
2389
2390 unsigned ShiftAmt = RHS->getZExtValue();
2391 if (ShiftAmt < 32)
2392 return SDValue();
2393
2394 // srl i64:x, C for C >= 32
2395 // =>
2396 // build_pair (srl hi_32(x), C - 32), 0
2397
2398 SelectionDAG &DAG = DCI.DAG;
2399 SDLoc SL(N);
2400
2401 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2402 SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2403
2404 SDValue VecOp = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, N->getOperand(0));
2405 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32,
2406 VecOp, One);
2407
2408 SDValue NewConst = DAG.getConstant(ShiftAmt - 32, SL, MVT::i32);
2409 SDValue NewShift = DAG.getNode(ISD::SRL, SL, MVT::i32, Hi, NewConst);
2410
2411 SDValue BuildPair = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2412 NewShift, Zero);
2413
2414 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildPair);
2415}
2416
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002417SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2418 DAGCombinerInfo &DCI) const {
2419 EVT VT = N->getValueType(0);
2420
2421 if (VT.isVector() || VT.getSizeInBits() > 32)
2422 return SDValue();
2423
2424 SelectionDAG &DAG = DCI.DAG;
2425 SDLoc DL(N);
2426
2427 SDValue N0 = N->getOperand(0);
2428 SDValue N1 = N->getOperand(1);
2429 SDValue Mul;
2430
2431 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2432 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2433 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2434 Mul = DAG.getNode(AMDGPUISD::MUL_U24, DL, MVT::i32, N0, N1);
2435 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2436 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2437 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2438 Mul = DAG.getNode(AMDGPUISD::MUL_I24, DL, MVT::i32, N0, N1);
2439 } else {
2440 return SDValue();
2441 }
2442
2443 // We need to use sext even for MUL_U24, because MUL_U24 is used
2444 // for signed multiply of 8 and 16-bit types.
2445 return DAG.getSExtOrTrunc(Mul, DL, VT);
2446}
2447
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002448static bool isNegativeOne(SDValue Val) {
2449 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val))
2450 return C->isAllOnesValue();
2451 return false;
2452}
2453
2454static bool isCtlzOpc(unsigned Opc) {
2455 return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
2456}
2457
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002458// Get FFBH node if the incoming op may have been type legalized from a smaller
2459// type VT.
2460// Need to match pre-legalized type because the generic legalization inserts the
2461// add/sub between the select and compare.
2462static SDValue getFFBH_U32(const TargetLowering &TLI,
2463 SelectionDAG &DAG, SDLoc SL, SDValue Op) {
2464 EVT VT = Op.getValueType();
2465 EVT LegalVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
2466 if (LegalVT != MVT::i32)
2467 return SDValue();
2468
2469 if (VT != MVT::i32)
2470 Op = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Op);
2471
2472 SDValue FFBH = DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Op);
2473 if (VT != MVT::i32)
2474 FFBH = DAG.getNode(ISD::TRUNCATE, SL, VT, FFBH);
2475
2476 return FFBH;
2477}
2478
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002479// The native instructions return -1 on 0 input. Optimize out a select that
2480// produces -1 on 0.
2481//
2482// TODO: If zero is not undef, we could also do this if the output is compared
2483// against the bitwidth.
2484//
2485// TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
2486SDValue AMDGPUTargetLowering::performCtlzCombine(SDLoc SL,
2487 SDValue Cond,
2488 SDValue LHS,
2489 SDValue RHS,
2490 DAGCombinerInfo &DCI) const {
2491 ConstantSDNode *CmpRhs = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2492 if (!CmpRhs || !CmpRhs->isNullValue())
2493 return SDValue();
2494
2495 SelectionDAG &DAG = DCI.DAG;
2496 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
2497 SDValue CmpLHS = Cond.getOperand(0);
2498
2499 // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
2500 if (CCOpcode == ISD::SETEQ &&
2501 isCtlzOpc(RHS.getOpcode()) &&
2502 RHS.getOperand(0) == CmpLHS &&
2503 isNegativeOne(LHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002504 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002505 }
2506
2507 // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
2508 if (CCOpcode == ISD::SETNE &&
2509 isCtlzOpc(LHS.getOpcode()) &&
2510 LHS.getOperand(0) == CmpLHS &&
2511 isNegativeOne(RHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002512 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002513 }
2514
2515 return SDValue();
2516}
2517
2518SDValue AMDGPUTargetLowering::performSelectCombine(SDNode *N,
2519 DAGCombinerInfo &DCI) const {
2520 SDValue Cond = N->getOperand(0);
2521 if (Cond.getOpcode() != ISD::SETCC)
2522 return SDValue();
2523
2524 EVT VT = N->getValueType(0);
2525 SDValue LHS = Cond.getOperand(0);
2526 SDValue RHS = Cond.getOperand(1);
2527 SDValue CC = Cond.getOperand(2);
2528
2529 SDValue True = N->getOperand(1);
2530 SDValue False = N->getOperand(2);
2531
Matt Arsenault5b39b342016-01-28 20:53:48 +00002532 if (VT == MVT::f32 && Cond.hasOneUse()) {
2533 SDValue MinMax
2534 = CombineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
2535 // Revisit this node so we can catch min3/max3/med3 patterns.
2536 //DCI.AddToWorklist(MinMax.getNode());
2537 return MinMax;
2538 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002539
2540 // There's no reason to not do this if the condition has other uses.
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002541 return performCtlzCombine(SDLoc(N), Cond, True, False, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002542}
2543
Tom Stellard50122a52014-04-07 19:45:41 +00002544SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002545 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002546 SelectionDAG &DAG = DCI.DAG;
2547 SDLoc DL(N);
2548
2549 switch(N->getOpcode()) {
Matt Arsenault24e33d12015-07-03 23:33:38 +00002550 default:
2551 break;
Matt Arsenault79003342016-04-14 21:58:07 +00002552 case ISD::BITCAST: {
2553 EVT DestVT = N->getValueType(0);
2554 if (DestVT.getSizeInBits() != 64 && !DestVT.isVector())
2555 break;
2556
2557 // Fold bitcasts of constants.
2558 //
2559 // v2i32 (bitcast i64:k) -> build_vector lo_32(k), hi_32(k)
2560 // TODO: Generalize and move to DAGCombiner
2561 SDValue Src = N->getOperand(0);
2562 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Src)) {
2563 assert(Src.getValueType() == MVT::i64);
2564 SDLoc SL(N);
2565 uint64_t CVal = C->getZExtValue();
2566 return DAG.getNode(ISD::BUILD_VECTOR, SL, DestVT,
2567 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2568 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2569 }
2570
2571 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Src)) {
2572 const APInt &Val = C->getValueAPF().bitcastToAPInt();
2573 SDLoc SL(N);
2574 uint64_t CVal = Val.getZExtValue();
2575 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2576 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2577 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2578
2579 return DAG.getNode(ISD::BITCAST, SL, DestVT, Vec);
2580 }
2581
2582 break;
2583 }
Matt Arsenault24692112015-07-14 18:20:33 +00002584 case ISD::SHL: {
2585 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2586 break;
2587
2588 return performShlCombine(N, DCI);
2589 }
Matt Arsenault80edab92016-01-18 21:43:36 +00002590 case ISD::SRL: {
2591 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2592 break;
2593
2594 return performSrlCombine(N, DCI);
2595 }
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002596 case ISD::SRA: {
2597 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2598 break;
2599
2600 return performSraCombine(N, DCI);
2601 }
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002602 case ISD::AND: {
2603 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2604 break;
2605
2606 return performAndCombine(N, DCI);
2607 }
Matt Arsenault24e33d12015-07-03 23:33:38 +00002608 case ISD::MUL:
2609 return performMulCombine(N, DCI);
2610 case AMDGPUISD::MUL_I24:
2611 case AMDGPUISD::MUL_U24: {
2612 SDValue N0 = N->getOperand(0);
2613 SDValue N1 = N->getOperand(1);
2614 simplifyI24(N0, DCI);
2615 simplifyI24(N1, DCI);
2616 return SDValue();
2617 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002618 case ISD::SELECT:
2619 return performSelectCombine(N, DCI);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002620 case AMDGPUISD::BFE_I32:
2621 case AMDGPUISD::BFE_U32: {
2622 assert(!N->getValueType(0).isVector() &&
2623 "Vector handling of BFE not implemented");
2624 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2625 if (!Width)
2626 break;
2627
2628 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2629 if (WidthVal == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002630 return DAG.getConstant(0, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002631
2632 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2633 if (!Offset)
2634 break;
2635
2636 SDValue BitsFrom = N->getOperand(0);
2637 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2638
2639 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2640
2641 if (OffsetVal == 0) {
2642 // This is already sign / zero extended, so try to fold away extra BFEs.
2643 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2644
2645 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2646 if (OpSignBits >= SignBits)
2647 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002648
2649 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2650 if (Signed) {
2651 // This is a sign_extend_inreg. Replace it to take advantage of existing
2652 // DAG Combines. If not eliminated, we will match back to BFE during
2653 // selection.
2654
2655 // TODO: The sext_inreg of extended types ends, although we can could
2656 // handle them in a single BFE.
2657 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2658 DAG.getValueType(SmallVT));
2659 }
2660
2661 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002662 }
2663
Matt Arsenaultf1794202014-10-15 05:07:00 +00002664 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002665 if (Signed) {
2666 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002667 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002668 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002669 WidthVal,
2670 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002671 }
2672
2673 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002674 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002675 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002676 WidthVal,
2677 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002678 }
2679
Matt Arsenault05e96f42014-05-22 18:09:12 +00002680 if ((OffsetVal + WidthVal) >= 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002681 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
Matt Arsenault05e96f42014-05-22 18:09:12 +00002682 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2683 BitsFrom, ShiftVal);
2684 }
2685
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002686 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002687 APInt Demanded = APInt::getBitsSet(32,
2688 OffsetVal,
2689 OffsetVal + WidthVal);
2690
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002691 APInt KnownZero, KnownOne;
2692 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2693 !DCI.isBeforeLegalizeOps());
2694 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2695 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2696 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2697 KnownZero, KnownOne, TLO)) {
2698 DCI.CommitTargetLoweringOpt(TLO);
2699 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002700 }
2701
2702 break;
2703 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002704
2705 case ISD::STORE:
2706 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002707 }
2708 return SDValue();
2709}
2710
2711//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002712// Helper functions
2713//===----------------------------------------------------------------------===//
2714
Tom Stellardaf775432013-10-23 00:44:32 +00002715void AMDGPUTargetLowering::getOriginalFunctionArgs(
2716 SelectionDAG &DAG,
2717 const Function *F,
2718 const SmallVectorImpl<ISD::InputArg> &Ins,
2719 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
2720
2721 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
2722 if (Ins[i].ArgVT == Ins[i].VT) {
2723 OrigIns.push_back(Ins[i]);
2724 continue;
2725 }
2726
2727 EVT VT;
2728 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
2729 // Vector has been split into scalars.
2730 VT = Ins[i].ArgVT.getVectorElementType();
2731 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
2732 Ins[i].ArgVT.getVectorElementType() !=
2733 Ins[i].VT.getVectorElementType()) {
2734 // Vector elements have been promoted
2735 VT = Ins[i].ArgVT;
2736 } else {
2737 // Vector has been spilt into smaller vectors.
2738 VT = Ins[i].VT;
2739 }
2740
2741 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
2742 Ins[i].OrigArgIndex, Ins[i].PartOffset);
2743 OrigIns.push_back(Arg);
2744 }
2745}
2746
Tom Stellard75aadc22012-12-11 21:25:42 +00002747SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2748 const TargetRegisterClass *RC,
2749 unsigned Reg, EVT VT) const {
2750 MachineFunction &MF = DAG.getMachineFunction();
2751 MachineRegisterInfo &MRI = MF.getRegInfo();
2752 unsigned VirtualRegister;
2753 if (!MRI.isLiveIn(Reg)) {
2754 VirtualRegister = MRI.createVirtualRegister(RC);
2755 MRI.addLiveIn(Reg, VirtualRegister);
2756 } else {
2757 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2758 }
2759 return DAG.getRegister(VirtualRegister, VT);
2760}
2761
Tom Stellarddcb9f092015-07-09 21:20:37 +00002762uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
2763 const AMDGPUMachineFunction *MFI, const ImplicitParameter Param) const {
2764 uint64_t ArgOffset = MFI->ABIArgOffset;
2765 switch (Param) {
2766 case GRID_DIM:
2767 return ArgOffset;
2768 case GRID_OFFSET:
2769 return ArgOffset + 4;
2770 }
2771 llvm_unreachable("unexpected implicit parameter type");
2772}
2773
Tom Stellard75aadc22012-12-11 21:25:42 +00002774#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2775
2776const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002777 switch ((AMDGPUISD::NodeType)Opcode) {
2778 case AMDGPUISD::FIRST_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002779 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002780 NODE_NAME_CASE(CALL);
2781 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002782 NODE_NAME_CASE(RET_FLAG);
2783 NODE_NAME_CASE(BRANCH_COND);
2784
2785 // AMDGPU DAG nodes
2786 NODE_NAME_CASE(DWORDADDR)
2787 NODE_NAME_CASE(FRACT)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002788 NODE_NAME_CASE(CLAMP)
Matthias Braund04893f2015-05-07 21:33:59 +00002789 NODE_NAME_CASE(COS_HW)
2790 NODE_NAME_CASE(SIN_HW)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002791 NODE_NAME_CASE(FMAX_LEGACY)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002792 NODE_NAME_CASE(FMIN_LEGACY)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002793 NODE_NAME_CASE(FMAX3)
2794 NODE_NAME_CASE(SMAX3)
2795 NODE_NAME_CASE(UMAX3)
2796 NODE_NAME_CASE(FMIN3)
2797 NODE_NAME_CASE(SMIN3)
2798 NODE_NAME_CASE(UMIN3)
Matt Arsenaultf639c322016-01-28 20:53:42 +00002799 NODE_NAME_CASE(FMED3)
2800 NODE_NAME_CASE(SMED3)
2801 NODE_NAME_CASE(UMED3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002802 NODE_NAME_CASE(URECIP)
2803 NODE_NAME_CASE(DIV_SCALE)
2804 NODE_NAME_CASE(DIV_FMAS)
2805 NODE_NAME_CASE(DIV_FIXUP)
2806 NODE_NAME_CASE(TRIG_PREOP)
2807 NODE_NAME_CASE(RCP)
2808 NODE_NAME_CASE(RSQ)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002809 NODE_NAME_CASE(RSQ_LEGACY)
Matt Arsenault79963e82016-02-13 01:03:00 +00002810 NODE_NAME_CASE(RSQ_CLAMP)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002811 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00002812 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002813 NODE_NAME_CASE(DOT4)
Matthias Braund04893f2015-05-07 21:33:59 +00002814 NODE_NAME_CASE(CARRY)
2815 NODE_NAME_CASE(BORROW)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002816 NODE_NAME_CASE(BFE_U32)
2817 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002818 NODE_NAME_CASE(BFI)
2819 NODE_NAME_CASE(BFM)
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002820 NODE_NAME_CASE(FFBH_U32)
Tom Stellard50122a52014-04-07 19:45:41 +00002821 NODE_NAME_CASE(MUL_U24)
2822 NODE_NAME_CASE(MUL_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00002823 NODE_NAME_CASE(MAD_U24)
2824 NODE_NAME_CASE(MAD_I24)
Matthias Braund04893f2015-05-07 21:33:59 +00002825 NODE_NAME_CASE(TEXTURE_FETCH)
Tom Stellard75aadc22012-12-11 21:25:42 +00002826 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00002827 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002828 NODE_NAME_CASE(REGISTER_LOAD)
2829 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00002830 NODE_NAME_CASE(LOAD_CONSTANT)
2831 NODE_NAME_CASE(LOAD_INPUT)
2832 NODE_NAME_CASE(SAMPLE)
2833 NODE_NAME_CASE(SAMPLEB)
2834 NODE_NAME_CASE(SAMPLED)
2835 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00002836 NODE_NAME_CASE(CVT_F32_UBYTE0)
2837 NODE_NAME_CASE(CVT_F32_UBYTE1)
2838 NODE_NAME_CASE(CVT_F32_UBYTE2)
2839 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00002840 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00002841 NODE_NAME_CASE(CONST_DATA_PTR)
Matthias Braund04893f2015-05-07 21:33:59 +00002842 case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
Tom Stellardfc92e772015-05-12 14:18:14 +00002843 NODE_NAME_CASE(SENDMSG)
Tom Stellard2a9d9472015-05-12 15:00:46 +00002844 NODE_NAME_CASE(INTERP_MOV)
2845 NODE_NAME_CASE(INTERP_P1)
2846 NODE_NAME_CASE(INTERP_P2)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002847 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00002848 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard354a43c2016-04-01 18:27:37 +00002849 NODE_NAME_CASE(ATOMIC_CMP_SWAP)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002850 NODE_NAME_CASE(ATOMIC_INC)
2851 NODE_NAME_CASE(ATOMIC_DEC)
Matthias Braund04893f2015-05-07 21:33:59 +00002852 case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002853 }
Matthias Braund04893f2015-05-07 21:33:59 +00002854 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00002855}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002856
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002857SDValue AMDGPUTargetLowering::getRsqrtEstimate(SDValue Operand,
2858 DAGCombinerInfo &DCI,
2859 unsigned &RefinementSteps,
2860 bool &UseOneConstNR) const {
2861 SelectionDAG &DAG = DCI.DAG;
2862 EVT VT = Operand.getValueType();
2863
2864 if (VT == MVT::f32) {
2865 RefinementSteps = 0;
2866 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
2867 }
2868
2869 // TODO: There is also f64 rsq instruction, but the documentation is less
2870 // clear on its precision.
2871
2872 return SDValue();
2873}
2874
Matt Arsenaultbf0db912015-01-13 20:53:23 +00002875SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
2876 DAGCombinerInfo &DCI,
2877 unsigned &RefinementSteps) const {
2878 SelectionDAG &DAG = DCI.DAG;
2879 EVT VT = Operand.getValueType();
2880
2881 if (VT == MVT::f32) {
2882 // Reciprocal, < 1 ulp error.
2883 //
2884 // This reciprocal approximation converges to < 0.5 ulp error with one
2885 // newton rhapson performed with two fused multiple adds (FMAs).
2886
2887 RefinementSteps = 0;
2888 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
2889 }
2890
2891 // TODO: There is also f64 rcp instruction, but the documentation is less
2892 // clear on its precision.
2893
2894 return SDValue();
2895}
2896
Jay Foada0653a32014-05-14 21:14:37 +00002897void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002898 const SDValue Op,
2899 APInt &KnownZero,
2900 APInt &KnownOne,
2901 const SelectionDAG &DAG,
2902 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002903
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002904 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002905
2906 APInt KnownZero2;
2907 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002908 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002909
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002910 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002911 default:
2912 break;
Jan Vesely808fff52015-04-30 17:15:56 +00002913 case AMDGPUISD::CARRY:
2914 case AMDGPUISD::BORROW: {
2915 KnownZero = APInt::getHighBitsSet(32, 31);
2916 break;
2917 }
2918
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002919 case AMDGPUISD::BFE_I32:
2920 case AMDGPUISD::BFE_U32: {
2921 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2922 if (!CWidth)
2923 return;
2924
2925 unsigned BitWidth = 32;
2926 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002927
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00002928 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002929 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
2930
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002931 break;
2932 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002933 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002934}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002935
2936unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
2937 SDValue Op,
2938 const SelectionDAG &DAG,
2939 unsigned Depth) const {
2940 switch (Op.getOpcode()) {
2941 case AMDGPUISD::BFE_I32: {
2942 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2943 if (!Width)
2944 return 1;
2945
2946 unsigned SignBits = 32 - Width->getZExtValue() + 1;
Artyom Skrobov314ee042015-11-25 19:41:11 +00002947 if (!isNullConstant(Op.getOperand(1)))
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002948 return SignBits;
2949
2950 // TODO: Could probably figure something out with non-0 offsets.
2951 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2952 return std::max(SignBits, Op0SignBits);
2953 }
2954
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002955 case AMDGPUISD::BFE_U32: {
2956 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2957 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
2958 }
2959
Jan Vesely808fff52015-04-30 17:15:56 +00002960 case AMDGPUISD::CARRY:
2961 case AMDGPUISD::BORROW:
2962 return 31;
2963
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002964 default:
2965 return 1;
2966 }
2967}