blob: accca812a620bb605fcd64dc850c1178e5c5b093 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Sam Koltonf7659d712017-05-23 10:08:55 +000051class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
52 bits<8> vdst;
53 bits<9> src1;
54
55 let Inst{8-0} = 0xf9; // sdwa
56 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
57 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
58 let Inst{30-25} = op;
59 let Inst{31} = 0x0; // encoding
60 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
61}
62
Valery Pykhtin355103f2016-09-23 09:08:07 +000063class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000064 VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> {
Valery Pykhtin355103f2016-09-23 09:08:07 +000065
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000066 let AsmOperands = P.Asm32;
Valery Pykhtin355103f2016-09-23 09:08:07 +000067
68 let Size = 4;
69 let mayLoad = 0;
70 let mayStore = 0;
71 let hasSideEffects = 0;
72 let SubtargetPredicate = isGCN;
73
74 let VOP2 = 1;
75 let VALU = 1;
76 let Uses = [EXEC];
77
78 let AsmVariantName = AMDGPUAsmVariants.Default;
Valery Pykhtin355103f2016-09-23 09:08:07 +000079}
80
81class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
82 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
83 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
84
85 let isPseudo = 0;
86 let isCodeGenOnly = 0;
87
Sam Koltona6792a32016-12-22 11:30:48 +000088 let Constraints = ps.Constraints;
89 let DisableEncoding = ps.DisableEncoding;
90
Valery Pykhtin355103f2016-09-23 09:08:07 +000091 // copy relevant pseudo op flags
92 let SubtargetPredicate = ps.SubtargetPredicate;
93 let AsmMatchConverter = ps.AsmMatchConverter;
94 let AsmVariantName = ps.AsmVariantName;
95 let Constraints = ps.Constraints;
96 let DisableEncoding = ps.DisableEncoding;
97 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +000098 let UseNamedOperandTable = ps.UseNamedOperandTable;
99 let Uses = ps.Uses;
Stanislav Mekhanoshinf6300472018-01-15 17:55:35 +0000100 let Defs = ps.Defs;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000101}
102
Sam Koltona568e3d2016-12-22 12:57:41 +0000103class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
104 VOP_SDWA_Pseudo <OpName, P, pattern> {
105 let AsmMatchConverter = "cvtSdwaVOP2";
106}
107
Valery Pykhtin355103f2016-09-23 09:08:07 +0000108class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
109 list<dag> ret = !if(P.HasModifiers,
110 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000111 (node (P.Src0VT
112 !if(P.HasOMod,
113 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
114 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000115 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
116 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
117}
118
119multiclass VOP2Inst <string opName,
120 VOPProfile P,
121 SDPatternOperator node = null_frag,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000122 string revOp = opName,
123 bit GFX9Renamed = 0> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000124
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000125 let renamedInGFX9 = GFX9Renamed in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000126
Alexander Timofeev36617f012018-09-21 10:31:22 +0000127 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000128 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000129
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000130 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
131 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
132
133 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
134
135 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000136}
137
138multiclass VOP2bInst <string opName,
139 VOPProfile P,
140 SDPatternOperator node = null_frag,
141 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000142 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000143 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000144 let renamedInGFX9 = GFX9Renamed in {
145 let SchedRW = [Write32Bit, WriteSALU] in {
146 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000147 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000148 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000149
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000150 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
151 let AsmMatchConverter = "cvtSdwaVOP2b";
152 }
Sam Koltonf7659d712017-05-23 10:08:55 +0000153 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000154
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000155 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
156 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
157 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000158 }
159}
160
161multiclass VOP2eInst <string opName,
162 VOPProfile P,
163 SDPatternOperator node = null_frag,
164 string revOp = opName,
165 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
166
167 let SchedRW = [Write32Bit] in {
168 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
169 def _e32 : VOP2_Pseudo <opName, P>,
170 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000171
172 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
173 let AsmMatchConverter = "cvtSdwaVOP2b";
174 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000175 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000176
Valery Pykhtin355103f2016-09-23 09:08:07 +0000177 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
178 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
179 }
180}
181
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000182class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000183 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
184 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000185 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000186
187 // Hack to stop printing _e64
188 let DstRC = RegisterOperand<VGPR_32>;
189 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000190}
191
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000192def VOP_MADAK_F16 : VOP_MADAK <f16>;
193def VOP_MADAK_F32 : VOP_MADAK <f32>;
194
195class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000196 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
197 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000198 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000199
200 // Hack to stop printing _e64
201 let DstRC = RegisterOperand<VGPR_32>;
202 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000203}
204
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000205def VOP_MADMK_F16 : VOP_MADMK <f16>;
206def VOP_MADMK_F32 : VOP_MADMK <f32>;
207
Matt Arsenault678e1112017-04-10 17:58:06 +0000208// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
209// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000210class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000211 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
212 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000213 0, HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Connor Abbott79f3ade2017-08-07 19:10:56 +0000214 let InsDPP = (ins DstRCDPP:$old,
215 Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000216 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000217 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
218 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000219
Sam Kolton9772eb32017-01-11 11:46:30 +0000220 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
221 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000222 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000223 clampmod:$clamp, omod:$omod,
224 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000225 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000226 let Asm32 = getAsm32<1, 2, vt>.ret;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000227 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000228 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000229 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
230 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000231 let HasSrc2 = 0;
232 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000233 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000234 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000235}
236
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000237def VOP_MAC_F16 : VOP_MAC <f16> {
238 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
239 // 'not a string initializer' error.
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000240 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f16>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000241}
242
243def VOP_MAC_F32 : VOP_MAC <f32> {
244 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
245 // 'not a string initializer' error.
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000246 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f32>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000247}
248
Valery Pykhtin355103f2016-09-23 09:08:07 +0000249// Write out to vcc or arbitrary SGPR.
250def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
251 let Asm32 = "$vdst, vcc, $src0, $src1";
252 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000253 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000254 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000255 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000256 let Outs32 = (outs DstRC:$vdst);
257 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
258}
259
260// Write out to vcc or arbitrary SGPR and read in from vcc or
261// arbitrary SGPR.
262def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
263 // We use VCSrc_b32 to exclude literal constants, even though the
264 // encoding normally allows them since the implicit VCC use means
265 // using one would always violate the constant bus
266 // restriction. SGPRs are still allowed because it should
267 // technically be possible to use VCC again as src0.
268 let Src0RC32 = VCSrc_b32;
269 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
270 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000271 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000272 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000273 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000274 let Outs32 = (outs DstRC:$vdst);
275 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
276
277 // Suppress src2 implied by type since the 32-bit encoding uses an
278 // implicit VCC use.
279 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000280
Sam Koltonf7659d712017-05-23 10:08:55 +0000281 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
282 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000283 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000284 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000285 src0_sel:$src0_sel, src1_sel:$src1_sel);
286
Connor Abbott79f3ade2017-08-07 19:10:56 +0000287 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000288 Src0DPP:$src0,
289 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000290 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
291 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
292 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000293 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000294}
295
296// Read in from vcc or arbitrary SGPR
297def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
298 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
299 let Asm32 = "$vdst, $src0, $src1, vcc";
300 let Asm64 = "$vdst, $src0, $src1, $src2";
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000301 let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
302 let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
303 let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
304
Valery Pykhtin355103f2016-09-23 09:08:07 +0000305 let Outs32 = (outs DstRC:$vdst);
306 let Outs64 = (outs DstRC:$vdst);
307
308 // Suppress src2 implied by type since the 32-bit encoding uses an
309 // implicit VCC use.
310 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000311
312 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
313 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
314 clampmod:$clamp,
315 dst_sel:$dst_sel, dst_unused:$dst_unused,
316 src0_sel:$src0_sel, src1_sel:$src1_sel);
317
318 let InsDPP = (ins DstRCDPP:$old,
319 Src0DPP:$src0,
320 Src1DPP:$src1,
321 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
322 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
323 let HasExt = 1;
324 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000325}
326
327def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
328 let Outs32 = (outs SReg_32:$vdst);
329 let Outs64 = Outs32;
330 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
331 let Ins64 = Ins32;
332 let Asm32 = " $vdst, $src0, $src1";
333 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000334 let HasExt = 0;
335 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000336}
337
Tim Renouf2a99fa22018-02-28 19:10:32 +0000338def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000339 let Outs32 = (outs VGPR_32:$vdst);
340 let Outs64 = Outs32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000341 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000342 let Ins64 = Ins32;
343 let Asm32 = " $vdst, $src0, $src1";
344 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000345 let HasExt = 0;
346 let HasSDWA9 = 0;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000347 let HasSrc2 = 0;
348 let HasSrc2Mods = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000349}
350
351//===----------------------------------------------------------------------===//
352// VOP2 Instructions
353//===----------------------------------------------------------------------===//
354
Alexander Timofeev36617f012018-09-21 10:31:22 +0000355let SubtargetPredicate = isGCN, Predicates = [isGCN] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000356
357defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000358def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000359
360let isCommutable = 1 in {
361defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
362defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
363defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
364defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
365defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000366defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>;
367defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>;
368defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>;
369defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000370defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
371defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000372defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>;
373defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>;
374defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>;
375defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000376defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
377defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
378defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000379defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>;
380defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>;
381defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000382
383let Constraints = "$vdst = $src2", DisableEncoding="$src2",
384 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000385defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000386}
387
Alexander Timofeev36617f012018-09-21 10:31:22 +0000388def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000389
390// No patterns so that the scalar instructions are always selected.
391// The scalar versions will be replaced with vector when needed later.
392
393// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
394// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000395defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
396defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
397defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
398defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
399defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
400defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000401
402
403let SubtargetPredicate = HasAddNoCarryInsts in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000404defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32, null_frag, "v_add_u32", 1>;
405defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
406defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000407}
408
Valery Pykhtin355103f2016-09-23 09:08:07 +0000409} // End isCommutable = 1
410
411// These are special and do not read the exec mask.
412let isConvergent = 1, Uses = []<Register> in {
413def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000414 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000415
Tim Renouf2a99fa22018-02-28 19:10:32 +0000416let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in {
417def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000418 [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000419} // End $vdst = $vdst_in, DisableEncoding $vdst_in
Valery Pykhtin355103f2016-09-23 09:08:07 +0000420} // End isConvergent = 1
421
Sam Koltonca5a30e2017-06-22 12:42:14 +0000422defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
423defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
424defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
425defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
426defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
427defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
Matt Arsenault709374d2018-08-01 20:13:58 +0000428defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>;
429defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>;
430defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>;
431defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>;
432defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000433
Alexander Timofeev36617f012018-09-21 10:31:22 +0000434} // End SubtargetPredicate = isGCN, Predicates = [isGCN]
Valery Pykhtin355103f2016-09-23 09:08:07 +0000435
Matt Arsenault90c75932017-10-03 00:06:41 +0000436def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000437 (AMDGPUadde i32:$src0, i32:$src1, i1:$src2),
438 (V_ADDC_U32_e64 $src0, $src1, $src2)
439>;
440
Matt Arsenault90c75932017-10-03 00:06:41 +0000441def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000442 (AMDGPUsube i32:$src0, i32:$src1, i1:$src2),
443 (V_SUBB_U32_e64 $src0, $src1, $src2)
444>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000445
446// These instructions only exist on SI and CI
Alexander Timofeev36617f012018-09-21 10:31:22 +0000447let SubtargetPredicate = isSICI, Predicates = [isSICI] in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000448
449defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
450defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
451
452let isCommutable = 1 in {
453defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000454defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, srl>;
455defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, sra>;
456defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, shl>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000457} // End isCommutable = 1
458
Alexander Timofeev36617f012018-09-21 10:31:22 +0000459} // End let SubtargetPredicate = SICI, Predicates = [isSICI]
460
461class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
462 GCNPat<
463 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
464 !if(!cast<Commutable_REV>(Inst).IsOrig,
465 (Inst $src0, $src1),
466 (Inst $src1, $src0)
467 )
468 >;
469
470let AddedComplexity = 1 in {
471 def : DivergentBinOp<srl, V_LSHRREV_B32_e64>;
472 def : DivergentBinOp<sra, V_ASHRREV_I32_e64>;
473 def : DivergentBinOp<shl, V_LSHLREV_B32_e64>;
474}
475
476let SubtargetPredicate = HasAddNoCarryInsts in {
477 def : DivergentBinOp<add, V_ADD_U32_e32>;
478 def : DivergentBinOp<sub, V_SUB_U32_e32>;
479 def : DivergentBinOp<sub, V_SUBREV_U32_e32>;
480}
481
482
483def : DivergentBinOp<add, V_ADD_I32_e32>;
484
485def : DivergentBinOp<add, V_ADD_I32_e64>;
486def : DivergentBinOp<sub, V_SUB_I32_e32>;
487
488def : DivergentBinOp<sub, V_SUBREV_I32_e32>;
489
490def : DivergentBinOp<srl, V_LSHRREV_B32_e32>;
491def : DivergentBinOp<sra, V_ASHRREV_I32_e32>;
492def : DivergentBinOp<shl, V_LSHLREV_B32_e32>;
493def : DivergentBinOp<adde, V_ADDC_U32_e32>;
494def : DivergentBinOp<sube, V_SUBB_U32_e32>;
495
496class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> :
497 GCNPat<
498 (getDivergentFrag<Op>.ret i64:$src0, i64:$src1),
499 (REG_SEQUENCE VReg_64,
500 (Inst
501 (i32 (EXTRACT_SUBREG $src0, sub0)),
502 (i32 (EXTRACT_SUBREG $src1, sub0))
503 ), sub0,
504 (Inst
505 (i32 (EXTRACT_SUBREG $src0, sub1)),
506 (i32 (EXTRACT_SUBREG $src1, sub1))
507 ), sub1
508 )
509 >;
510
511def : divergent_i64_BinOp <and, V_AND_B32_e32>;
512def : divergent_i64_BinOp <or, V_OR_B32_e32>;
513def : divergent_i64_BinOp <xor, V_XOR_B32_e32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000514
Sam Koltonf7659d712017-05-23 10:08:55 +0000515let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000516
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000517def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000518defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
519defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000520defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000521defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000522
523let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000524defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
525defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000526defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000527defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000528def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000529defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
530defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000531defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000532defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000533defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
534defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000535defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
536defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
537defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
538defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000539
540let Constraints = "$vdst = $src2", DisableEncoding="$src2",
541 isConvertibleToThreeAddress = 1 in {
542defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
543}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000544} // End isCommutable = 1
545
Sam Koltonf7659d712017-05-23 10:08:55 +0000546} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000547
Matt Arsenault0084adc2018-04-30 19:08:16 +0000548let SubtargetPredicate = HasDLInsts in {
549
550defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>;
551
552let Constraints = "$vdst = $src2",
553 DisableEncoding="$src2",
554 isConvertibleToThreeAddress = 1,
555 isCommutable = 1 in {
556defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>;
557}
558
559} // End SubtargetPredicate = HasDLInsts
560
Tom Stellard115a6152016-11-10 16:02:37 +0000561// Note: 16-bit instructions produce a 0 result in the high 16-bits.
562multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
563
Matt Arsenault90c75932017-10-03 00:06:41 +0000564def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000565 (op i16:$src0, i16:$src1),
566 (inst $src0, $src1)
567>;
568
Matt Arsenault90c75932017-10-03 00:06:41 +0000569def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000570 (i32 (zext (op i16:$src0, i16:$src1))),
571 (inst $src0, $src1)
572>;
573
Matt Arsenault90c75932017-10-03 00:06:41 +0000574def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000575 (i64 (zext (op i16:$src0, i16:$src1))),
576 (REG_SEQUENCE VReg_64,
577 (inst $src0, $src1), sub0,
578 (V_MOV_B32_e32 (i32 0)), sub1)
579>;
580
581}
582
583multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
584
Matt Arsenault90c75932017-10-03 00:06:41 +0000585def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000586 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000587 (inst $src1, $src0)
588>;
589
Matt Arsenault90c75932017-10-03 00:06:41 +0000590def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000591 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000592 (inst $src1, $src0)
593>;
594
595
Matt Arsenault90c75932017-10-03 00:06:41 +0000596def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000597 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000598 (REG_SEQUENCE VReg_64,
599 (inst $src1, $src0), sub0,
600 (V_MOV_B32_e32 (i32 0)), sub1)
601>;
602}
603
Matt Arsenault90c75932017-10-03 00:06:41 +0000604class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000605 (i16 (ext i1:$src)),
606 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
607>;
608
Sam Koltonf7659d712017-05-23 10:08:55 +0000609let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000610
Matt Arsenault27c06292016-12-09 06:19:12 +0000611defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
612defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
613defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
614defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
615defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
616defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
617defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000618
Matt Arsenault90c75932017-10-03 00:06:41 +0000619def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000620 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000621 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000622>;
623
Matt Arsenault90c75932017-10-03 00:06:41 +0000624def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000625 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000626 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000627>;
628
Matt Arsenault90c75932017-10-03 00:06:41 +0000629def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000630 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000631 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000632>;
Tom Stellard115a6152016-11-10 16:02:37 +0000633
Matt Arsenault94163282016-12-22 16:36:25 +0000634defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
635defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
636defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000637
638def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000639def : ZExt_i16_i1_Pat<anyext>;
640
Matt Arsenault90c75932017-10-03 00:06:41 +0000641def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000642 (i16 (sext i1:$src)),
643 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
644>;
645
Matt Arsenaultaf635242017-01-30 19:30:24 +0000646// Undo sub x, c -> add x, -c canonicalization since c is more likely
647// an inline immediate than -c.
648// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000649def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000650 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
651 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
652>;
653
Sam Koltonf7659d712017-05-23 10:08:55 +0000654} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000655
Valery Pykhtin355103f2016-09-23 09:08:07 +0000656//===----------------------------------------------------------------------===//
657// SI
658//===----------------------------------------------------------------------===//
659
660let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
661
662multiclass VOP2_Real_si <bits<6> op> {
663 def _si :
664 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
665 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
666}
667
668multiclass VOP2_Real_MADK_si <bits<6> op> {
669 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
670 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
671}
672
673multiclass VOP2_Real_e32_si <bits<6> op> {
674 def _e32_si :
675 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
676 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
677}
678
679multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
680 def _e64_si :
681 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
682 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
683}
684
685multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
686 def _e64_si :
687 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
688 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
689}
690
691} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
692
693defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
694defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
695defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
696defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
697defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
698defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
699defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
700defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
701defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
702defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
703defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
704defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
705defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
706defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
707defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
708defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
709defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
710defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
711defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
712defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
713defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
714defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
715defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
716defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
717defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
718defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
719defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
720defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
721defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
722defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
723defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
724
725defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000726
Tim Renouf2a99fa22018-02-28 19:10:32 +0000727let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000728defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000729}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000730
731defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
732defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
733defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
734defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
735defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
736defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
737
738defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
739defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
740defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
741defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
742defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
743defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
744defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
745defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
746defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
747defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
748defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
749
750
751//===----------------------------------------------------------------------===//
752// VI
753//===----------------------------------------------------------------------===//
754
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000755class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, string OpName = ps.OpName, VOPProfile P = ps.Pfl> :
756 VOP_DPP <OpName, P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000757 let Defs = ps.Defs;
758 let Uses = ps.Uses;
759 let SchedRW = ps.SchedRW;
760 let hasSideEffects = ps.hasSideEffects;
761
762 bits<8> vdst;
763 bits<8> src1;
764 let Inst{8-0} = 0xfa; //dpp
765 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
766 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
767 let Inst{30-25} = op;
768 let Inst{31} = 0x0; //encoding
769}
770
771let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
772
Valery Pykhtin355103f2016-09-23 09:08:07 +0000773multiclass VOP2_Real_MADK_vi <bits<6> op> {
774 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
775 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
776}
777
778multiclass VOP2_Real_e32_vi <bits<6> op> {
779 def _e32_vi :
780 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
781 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
782}
783
784multiclass VOP2_Real_e64_vi <bits<10> op> {
785 def _e64_vi :
786 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
787 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
788}
789
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000790multiclass VOP2_Real_e64only_vi <bits<10> op> {
791 def _e64_vi :
792 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
793 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
794 // Hack to stop printing _e64
795 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
796 let OutOperandList = (outs VGPR_32:$vdst);
797 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
798 }
799}
800
Valery Pykhtin355103f2016-09-23 09:08:07 +0000801multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
802 VOP2_Real_e32_vi<op>,
803 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
804
805} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000806
Sam Koltona568e3d2016-12-22 12:57:41 +0000807multiclass VOP2_SDWA_Real <bits<6> op> {
808 def _sdwa_vi :
809 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
810 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
811}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000812
Sam Koltonf7659d712017-05-23 10:08:55 +0000813multiclass VOP2_SDWA9_Real <bits<6> op> {
814 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000815 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
816 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000817}
818
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000819let AssemblerPredicates = [isVIOnly] in {
820
821multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
822 def _e32_vi :
823 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
824 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
825 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
826 let AsmString = AsmName # ps.AsmOperands;
827 let DecoderNamespace = "VI";
828 }
829 def _e64_vi :
830 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
831 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
832 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
833 let AsmString = AsmName # ps.AsmOperands;
834 let DecoderNamespace = "VI";
835 }
836 def _sdwa_vi :
837 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
838 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
839 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
840 let AsmString = AsmName # ps.AsmOperands;
841 }
842 def _dpp :
843 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName>;
Sam Koltone66365e2016-12-27 10:06:42 +0000844}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000845}
846
847let AssemblerPredicates = [isGFX9] in {
848
849multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
850 def _e32_gfx9 :
851 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
852 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
853 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
854 let AsmString = AsmName # ps.AsmOperands;
855 let DecoderNamespace = "GFX9";
856 }
857 def _e64_gfx9 :
858 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
859 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
860 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
861 let AsmString = AsmName # ps.AsmOperands;
862 let DecoderNamespace = "GFX9";
863 }
864 def _sdwa_gfx9 :
865 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
866 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
867 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
868 let AsmString = AsmName # ps.AsmOperands;
869 }
870 def _dpp_gfx9 :
871 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName> {
872 let DecoderNamespace = "SDWA9";
873 }
874}
875
876multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
877 def _e32_gfx9 :
878 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
879 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
880 let DecoderNamespace = "GFX9";
881 }
882 def _e64_gfx9 :
883 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
884 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
885 let DecoderNamespace = "GFX9";
886 }
887 def _sdwa_gfx9 :
888 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
889 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
890 }
891 def _dpp_gfx9 :
892 VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")> {
893 let DecoderNamespace = "SDWA9";
894 }
895}
896
897} // AssemblerPredicates = [isGFX9]
Sam Koltone66365e2016-12-27 10:06:42 +0000898
Valery Pykhtin355103f2016-09-23 09:08:07 +0000899multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000900 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltona568e3d2016-12-22 12:57:41 +0000901 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000902 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000903 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
904}
905
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000906defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000907defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
908defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
909defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
910defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
911defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
912defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
913defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
914defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
915defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
916defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
917defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
918defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
919defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
920defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
921defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
922defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
923defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
924defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
925defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
926defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
927defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
928defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
929defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
930defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000931
932defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
933defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
934defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
935defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
936defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
937defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
938
939defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
940defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
941defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
942defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
943defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
944defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
945
946defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
947defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
948defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000949
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000950defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
951defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
952defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
953defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
954defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
955defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
956defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
957defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
958defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
959defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
960defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000961
962defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
963defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
964defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
965defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
966defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
967defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
968defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
969defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
970defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
971defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
972defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
973defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
974defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000975defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000976defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
977defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
978defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
979defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
980defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
981defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
982defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
983
984let SubtargetPredicate = isVI in {
985
986// Aliases to simplify matching of floating-point instructions that
987// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +0000988class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +0000989 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +0000990 !if(inst.Pfl.HasOMod,
991 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
992 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +0000993>, PredicateControl {
994 let UseInstAsmMatchConverter = 0;
995 let AsmVariantName = AMDGPUAsmVariants.VOP3;
996}
997
998def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
999def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
1000def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
1001def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
1002def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
1003
1004} // End SubtargetPredicate = isVI
Matt Arsenault0084adc2018-04-30 19:08:16 +00001005
1006let SubtargetPredicate = HasDLInsts in {
1007
1008defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>;
1009defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>;
1010
1011} // End SubtargetPredicate = HasDLInsts