blob: 789a5187e4980c16b5208ec1e242b7b46c37834a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000025def isSI : Predicate<"Subtarget.getGeneration() "
26 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28let Predicates = [isSI] in {
29
30let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000031
32let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000033def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
34def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
35def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
36def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000037} // End isMoveImm = 1
38
Tom Stellard75aadc22012-12-11 21:25:42 +000039def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
40def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
41def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
42def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
43def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
44def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
45} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
48////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
49////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
50////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
51////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
52////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
53////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
54////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
55//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
56//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
57def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
58//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
59//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
60//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
61////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
62////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
63////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
64////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
65def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
66def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
67def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
68def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
69
70let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
71
72def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
73def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
74def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
75def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
76def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
77def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
78def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
79def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
80
81} // End hasSideEffects = 1
82
83def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
84def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
85def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
86def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
87def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
88def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
89//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
90def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
91def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
92def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
93def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
94def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
95
96/*
97This instruction is disabled for now until we can figure out how to teach
98the instruction selector to correctly use the S_CMP* vs V_CMP*
99instructions.
100
101When this instruction is enabled the code generator sometimes produces this
102invalid sequence:
103
104SCC = S_CMPK_EQ_I32 SGPR0, imm
105VCC = COPY SCC
106VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
107
108def S_CMPK_EQ_I32 : SOPK <
109 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
110 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000111 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000112>;
113*/
114
Christian Konig76edd4f2013-02-26 17:52:29 +0000115let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000116def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
117def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
118def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
119def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
120def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
121def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
122def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
123def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
124def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
125def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
126def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000127} // End isCompare = 1
128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
130def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
131//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
132def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
133def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
134def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
135//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
136//def EXP : EXP_ <0x00000000, "EXP", []>;
137
Christian Konig76edd4f2013-02-26 17:52:29 +0000138let isCompare = 1 in {
139
Christian Konigb19849a2013-02-21 15:17:04 +0000140defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
141defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
142defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
143defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
144defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
145defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
146defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
147defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
148defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
149defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
150defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
151defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
152defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
153defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
154defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
155defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Christian Konig76edd4f2013-02-26 17:52:29 +0000157let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Christian Konigb19849a2013-02-21 15:17:04 +0000159defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
160defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
161defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
162defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
163defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
164defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
165defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
166defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
167defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
168defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
169defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
170defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
171defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
172defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
173defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
174defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Christian Konig76edd4f2013-02-26 17:52:29 +0000176} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Christian Konigb19849a2013-02-21 15:17:04 +0000178defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000179defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_LT>;
180defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_EQ>;
181defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_LE>;
182defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_GT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000183defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000184defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_GE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000185defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
186defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
187defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
188defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
189defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
190defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000191defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_NE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000192defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
193defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000194
Christian Konig76edd4f2013-02-26 17:52:29 +0000195let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
Christian Konigb19849a2013-02-21 15:17:04 +0000197defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
198defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
199defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
200defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
201defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
202defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
203defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
204defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
205defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
206defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
207defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
208defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
209defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
210defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
211defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
212defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
Christian Konig76edd4f2013-02-26 17:52:29 +0000214} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Christian Konigb19849a2013-02-21 15:17:04 +0000216defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
217defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
218defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
219defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
220defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
221defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
222defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
223defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
224defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
225defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
226defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
227defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
228defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
229defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
230defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
231defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000232
233let hasSideEffects = 1, Defs = [EXEC] in {
234
Christian Konigb19849a2013-02-21 15:17:04 +0000235defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
236defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
237defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
238defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
239defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
240defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
241defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
242defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
243defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
244defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
245defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
246defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
247defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
248defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
249defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
250defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000251
252} // End hasSideEffects = 1, Defs = [EXEC]
253
Christian Konigb19849a2013-02-21 15:17:04 +0000254defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
255defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
256defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
257defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
258defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
259defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
260defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
261defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
262defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
263defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
264defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
265defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
266defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
267defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
268defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
269defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000270
271let hasSideEffects = 1, Defs = [EXEC] in {
272
Christian Konigb19849a2013-02-21 15:17:04 +0000273defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
274defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
275defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
276defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
277defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
278defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
279defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
280defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
281defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
282defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
283defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
284defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
285defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
286defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
287defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
288defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000289
290} // End hasSideEffects = 1, Defs = [EXEC]
291
Christian Konigb19849a2013-02-21 15:17:04 +0000292defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
293defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
294defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
295defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
296defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
297defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
298defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
299defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000300
Christian Konig76edd4f2013-02-26 17:52:29 +0000301let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000302
Christian Konigb19849a2013-02-21 15:17:04 +0000303defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
304defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
305defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
306defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
307defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
308defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
309defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
310defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000311
Christian Konig76edd4f2013-02-26 17:52:29 +0000312} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000313
Christian Konigb19849a2013-02-21 15:17:04 +0000314defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
315defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
316defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
317defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
318defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
319defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
320defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
321defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konig76edd4f2013-02-26 17:52:29 +0000323let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
Christian Konigb19849a2013-02-21 15:17:04 +0000325defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
326defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
327defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
328defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
329defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
330defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
331defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
332defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000333
Christian Konig76edd4f2013-02-26 17:52:29 +0000334} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000335
Christian Konigb19849a2013-02-21 15:17:04 +0000336defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
337defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
338defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
339defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
340defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
341defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
342defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
343defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000344
Christian Konig76edd4f2013-02-26 17:52:29 +0000345let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346
Christian Konigb19849a2013-02-21 15:17:04 +0000347defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
348defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
349defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
350defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
351defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
352defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
353defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
354defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
Christian Konig76edd4f2013-02-26 17:52:29 +0000356} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000357
Christian Konigb19849a2013-02-21 15:17:04 +0000358defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
359defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
360defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
361defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
362defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
363defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
364defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
365defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000366
367let hasSideEffects = 1, Defs = [EXEC] in {
368
Christian Konigb19849a2013-02-21 15:17:04 +0000369defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
370defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
371defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
372defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
373defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
374defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
375defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
376defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000377
378} // End hasSideEffects = 1, Defs = [EXEC]
379
Christian Konigb19849a2013-02-21 15:17:04 +0000380defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000381
382let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000383defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000384} // End hasSideEffects = 1, Defs = [EXEC]
385
Christian Konigb19849a2013-02-21 15:17:04 +0000386defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000387
388let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000389defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000390} // End hasSideEffects = 1, Defs = [EXEC]
391
392} // End isCompare = 1
393
Michel Danzer1c454302013-07-10 16:36:43 +0000394def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
395def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
396
Tom Stellard75aadc22012-12-11 21:25:42 +0000397//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
398//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
399//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000400defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000401//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
402//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
403//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
404//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000405defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000406//def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>;
407//def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>;
408//def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000409defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
410defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
411defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000412//def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>;
413//def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000414
415def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
416 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32
417>;
418
419def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
420 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, i64
421>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000422
423def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
424 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32
425>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000426//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
427//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
428//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
429//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
430//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
431//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
432//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
433//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
434//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
435//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
436//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
437//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
438//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
439//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
440//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
441//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
442//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
443//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
444//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
445//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
446//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
447//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
448//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
449//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
450//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
451//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
452//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
453//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
454//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
455//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
456//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
457//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
458//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
459//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
460//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
461//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
462//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
463//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
464//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
465def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
466//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
467//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
468//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
469//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
470
Tom Stellard89093802013-02-07 19:39:40 +0000471let mayLoad = 1 in {
472
Christian Konig9c7afd12013-03-18 11:33:50 +0000473defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>;
474defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
475defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
476defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
477defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000478
Christian Konig9c7afd12013-03-18 11:33:50 +0000479defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
480 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32
481>;
482
483defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
484 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
485>;
486
487defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
488 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
489>;
490
491defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
492 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
493>;
494
495defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
496 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
497>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000498
Tom Stellard89093802013-02-07 19:39:40 +0000499} // mayLoad = 1
500
Tom Stellard75aadc22012-12-11 21:25:42 +0000501//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
502//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
503//def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>;
Tom Stellard353b3362013-05-06 23:02:12 +0000504def IMAGE_LOAD_MIP : MIMG_NoSampler_Helper <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000505//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
506//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
507//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
508//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
509//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
510//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
511//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
512//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellardf787ef12013-05-06 23:02:19 +0000513def IMAGE_GET_RESINFO : MIMG_NoSampler_Helper <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000514//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
515//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
516//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
517//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
518//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
519//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
520//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
521//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
522//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
523//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
524//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
525//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
526//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
527//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
528//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
529//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
530//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard353b3362013-05-06 23:02:12 +0000531def IMAGE_SAMPLE : MIMG_Sampler_Helper <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000532//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard353b3362013-05-06 23:02:12 +0000533def IMAGE_SAMPLE_D : MIMG_Sampler_Helper <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000534//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard353b3362013-05-06 23:02:12 +0000535def IMAGE_SAMPLE_L : MIMG_Sampler_Helper <0x00000024, "IMAGE_SAMPLE_L">;
536def IMAGE_SAMPLE_B : MIMG_Sampler_Helper <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000537//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
538//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard353b3362013-05-06 23:02:12 +0000539def IMAGE_SAMPLE_C : MIMG_Sampler_Helper <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000540//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Michel Danzer83f87c42013-07-10 16:36:36 +0000541def IMAGE_SAMPLE_C_D : MIMG_Sampler_Helper <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000542//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard353b3362013-05-06 23:02:12 +0000543def IMAGE_SAMPLE_C_L : MIMG_Sampler_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">;
544def IMAGE_SAMPLE_C_B : MIMG_Sampler_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
546//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
547//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
548//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
549//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
550//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
551//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
552//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
553//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
554//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
555//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
556//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
557//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
558//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
559//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
560//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
561//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
562//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
563//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
564//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
565//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
566//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
567//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
568//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
569//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
570//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
571//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
572//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
573//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
574//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
575//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
576//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
577//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
578//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
579//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
580//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
581//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
582//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
583//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
584//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
585//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
586//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
587//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
588//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
589//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
590//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
591//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
592//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
593//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
594//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
595//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
596//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
597//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
598//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
599
Christian Konig76edd4f2013-02-26 17:52:29 +0000600
601let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000602defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000603} // End neverHasSideEffects = 1, isMoveImm = 1
604
Tom Stellard75aadc22012-12-11 21:25:42 +0000605defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
606//defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>;
607//defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>;
608defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000609 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000610>;
Tom Stellardc932d732013-05-06 23:02:07 +0000611defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
612 [(set f32:$dst, (uint_to_fp i32:$src0))]
613>;
Michel Danzer8caa9042013-04-10 17:17:56 +0000614defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000615defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000616 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000617>;
618defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
619////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
620//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
621//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
622//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
623//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
624//defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>;
625//defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>;
626//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
627//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
628//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
629//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
630//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
631//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
632defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000633 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000634>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000635defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
636 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
637>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000638defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000639 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000640>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000641defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000642 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000643>;
644defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000645 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000646>;
647defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000648 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000649>;
650defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000651defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000652 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000653>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000654defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
655defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
656defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000657 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000658>;
659defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
660defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
661defm V_RSQ_LEGACY_F32 : VOP1_32 <
662 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000663 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000664>;
665defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000666defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
667 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
668>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000669defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
670defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
671defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000672defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
673 [(set f32:$dst, (fsqrt f32:$src0))]
674>;
675defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
676 [(set f64:$dst, (fsqrt f64:$src0))]
677>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000678defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
679defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
680defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
681defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
682defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
683defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
684defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
685//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
686defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
687defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
688//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
689defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
690//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
691defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
692defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
693defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
694
695def V_INTERP_P1_F32 : VINTRP <
696 0x00000000,
697 (outs VReg_32:$dst),
698 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000699 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000700 []> {
701 let DisableEncoding = "$m0";
702}
703
704def V_INTERP_P2_F32 : VINTRP <
705 0x00000001,
706 (outs VReg_32:$dst),
707 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000708 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000709 []> {
710
711 let Constraints = "$src0 = $dst";
712 let DisableEncoding = "$src0,$m0";
713
714}
715
716def V_INTERP_MOV_F32 : VINTRP <
717 0x00000002,
718 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000719 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000720 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000721 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000722 let DisableEncoding = "$m0";
723}
724
725//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
726
727let isTerminator = 1 in {
728
729def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
730 [(IL_retflag)]> {
731 let SIMM16 = 0;
732 let isBarrier = 1;
733 let hasCtrlDep = 1;
734}
735
736let isBranch = 1 in {
737def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000738 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000739 [(br bb:$target)]> {
740 let isBarrier = 1;
741}
Tom Stellard75aadc22012-12-11 21:25:42 +0000742
743let DisableEncoding = "$scc" in {
744def S_CBRANCH_SCC0 : SOPP <
745 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000746 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000747>;
748def S_CBRANCH_SCC1 : SOPP <
749 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000750 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000751 []
752>;
753} // End DisableEncoding = "$scc"
754
755def S_CBRANCH_VCCZ : SOPP <
756 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000757 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000758 []
759>;
760def S_CBRANCH_VCCNZ : SOPP <
761 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000762 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000763 []
764>;
765
766let DisableEncoding = "$exec" in {
767def S_CBRANCH_EXECZ : SOPP <
768 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000769 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000770 []
771>;
772def S_CBRANCH_EXECNZ : SOPP <
773 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000774 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000775 []
776>;
777} // End DisableEncoding = "$exec"
778
779
780} // End isBranch = 1
781} // End isTerminator = 1
782
Tom Stellard75aadc22012-12-11 21:25:42 +0000783let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000784def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
785 [(int_AMDGPU_barrier_local)]
786> {
787 let SIMM16 = 0;
788 let isBarrier = 1;
789 let hasCtrlDep = 1;
790 let mayLoad = 1;
791 let mayStore = 1;
792}
793
Tom Stellard75aadc22012-12-11 21:25:42 +0000794def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
795 []
796>;
797} // End hasSideEffects
798//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
799//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
800//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
801//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
802//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
803//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
804//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
805//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
806//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
807//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
808
809def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000810 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
811 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000812 []
813>{
814 let DisableEncoding = "$vcc";
815}
816
817def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000818 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000819 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
820 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000821 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000822>;
823
824//f32 pattern for V_CNDMASK_B32_e64
825def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000826 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
827 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000828>;
829
Tom Stellard4e1100a2013-07-12 18:15:19 +0000830//use two V_CNDMASK_B32_e64 instructions for f64
831def : Pat <
832 (f64 (select i1:$src2, f64:$src1, f64:$src0)),
833 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
834 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub0),
835 (EXTRACT_SUBREG $src1, sub0),
836 $src2), sub0),
837 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub1),
838 (EXTRACT_SUBREG $src1, sub1),
839 $src2), sub1)
840>;
841
Tom Stellard75aadc22012-12-11 21:25:42 +0000842defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
843defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
844
Christian Konig76edd4f2013-02-26 17:52:29 +0000845let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000846defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000847 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000848>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000849
Christian Konig71088e62013-02-21 15:17:41 +0000850defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000851 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000852>;
Christian Konig3c145802013-03-27 09:12:59 +0000853defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
854} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000855
Tom Stellard75aadc22012-12-11 21:25:42 +0000856defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000857
858let isCommutable = 1 in {
859
Tom Stellard75aadc22012-12-11 21:25:42 +0000860defm V_MUL_LEGACY_F32 : VOP2_32 <
861 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000862 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000863>;
864
865defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000866 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000867>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000868
869} // End isCommutable = 1
870
Tom Stellard75aadc22012-12-11 21:25:42 +0000871//defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>;
872//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
873//defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>;
874//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000875
876let isCommutable = 1 in {
877
Tom Stellard75aadc22012-12-11 21:25:42 +0000878defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000879 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000880>;
881
882defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000883 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000884>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000885
Tom Stellard75aadc22012-12-11 21:25:42 +0000886defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
887defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000888defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
889 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
890>;
891defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
892 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
893>;
894defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
895 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
896>;
897defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
898 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
899>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000900
Christian Konig20a7e6b2013-03-27 09:12:44 +0000901defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000902 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000903>;
Christian Konig3c145802013-03-27 09:12:59 +0000904defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
905
Christian Konig20a7e6b2013-03-27 09:12:44 +0000906defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000907 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000908>;
Christian Konig3c145802013-03-27 09:12:59 +0000909defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
910
Christian Konig082a14a2013-03-18 11:34:05 +0000911defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000912 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000913>;
Christian Konig3c145802013-03-27 09:12:59 +0000914defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000915
Tom Stellard75aadc22012-12-11 21:25:42 +0000916defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000917 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000918>;
919defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000920 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000921>;
922defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000923 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000924>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000925
926} // End isCommutable = 1
927
Tom Stellard75aadc22012-12-11 21:25:42 +0000928defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
929defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
930defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
931defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
932//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +0000933defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
934defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000935
Christian Konig3c145802013-03-27 09:12:59 +0000936let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Christian Konigd3039962013-02-26 17:52:09 +0000937defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000938 [(set i32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000939>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000940
Christian Konigd3039962013-02-26 17:52:09 +0000941defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000942 [(set i32:$dst, (sub i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000943>;
Christian Konig3c145802013-03-27 09:12:59 +0000944defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000945
Christian Konigd3039962013-02-26 17:52:09 +0000946let Uses = [VCC] in { // Carry-out comes from VCC
947defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
948defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000949defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +0000950} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +0000951} // End isCommutable = 1, Defs = [VCC]
952
Tom Stellard75aadc22012-12-11 21:25:42 +0000953defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
954////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
955////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
956////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
957defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000958 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000959>;
960////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
961////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
962def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
963def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
964def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
965def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
966def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
967def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
968def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
969def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
970def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
971def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
972def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
973def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
974////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
975////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
976////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
977////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
978//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
979
980let neverHasSideEffects = 1 in {
981
982def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
983def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
984//def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>;
985//def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>;
986
987} // End neverHasSideEffects
988def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
989def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
990def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
991def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
992def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
993def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
994def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000995defm : BFIPatterns <V_BFI_B32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000996def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>;
997def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>;
998//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
999def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001000def : ROTRPattern <V_ALIGNBIT_B32>;
1001
Tom Stellard75aadc22012-12-11 21:25:42 +00001002def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1003def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1004////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1005////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1006////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1007////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1008////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1009////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1010////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1011////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1012////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1013//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1014//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1015//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1016def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1017////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1018def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1019def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001020
1021def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1022 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1023>;
1024def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1025 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1026>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001027def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1028 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1029>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001030
Tom Stellard7512c082013-07-12 18:14:56 +00001031let isCommutable = 1 in {
1032
Tom Stellard75aadc22012-12-11 21:25:42 +00001033def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1034def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1035def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1036def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001037
1038} // isCommutable = 1
1039
1040def : Pat <
1041 (fadd f64:$src0, f64:$src1),
1042 (V_ADD_F64 $src0, $src1, (i64 0))
1043>;
1044
1045def : Pat <
1046 (fmul f64:$src0, f64:$src1),
1047 (V_MUL_F64 $src0, $src1, (i64 0))
1048>;
1049
Tom Stellard75aadc22012-12-11 21:25:42 +00001050def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001051
1052let isCommutable = 1 in {
1053
Tom Stellard75aadc22012-12-11 21:25:42 +00001054def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1055def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1056def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001057def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1058
1059} // isCommutable = 1
1060
Tom Stellardecacb802013-02-07 19:39:42 +00001061def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001062 (mul i32:$src0, i32:$src1),
1063 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001064>;
Christian Konig70a50322013-03-27 09:12:51 +00001065
1066def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001067 (mulhu i32:$src0, i32:$src1),
1068 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001069>;
1070
1071def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001072 (mulhs i32:$src0, i32:$src1),
1073 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001074>;
1075
Tom Stellard75aadc22012-12-11 21:25:42 +00001076def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1077def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1078def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1079def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1080//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1081//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1082//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1083def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
1084def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
1085def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
1086def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
1087def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
1088def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
1089def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
1090def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1091def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1092def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1093def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1094
1095def S_CSELECT_B32 : SOP2 <
1096 0x0000000a, (outs SReg_32:$dst),
1097 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001098 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001099>;
1100
1101def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1102
Tom Stellard75aadc22012-12-11 21:25:42 +00001103def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1104
1105def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001106 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001107>;
Christian Koniga8811792013-02-16 11:28:30 +00001108
1109def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001110 (i1 (and i1:$src0, i1:$src1)),
1111 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001112>;
Christian Koniga8811792013-02-16 11:28:30 +00001113
Tom Stellard75aadc22012-12-11 21:25:42 +00001114def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1115def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001116def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001117 (i1 (or i1:$src0, i1:$src1)),
1118 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001119>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001120def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
1121def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>;
Tom Stellard5a687942012-12-17 15:14:56 +00001122def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1123def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1124def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1125def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001126def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1127def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1128def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1129def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1130def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1131def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
1132def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
1133def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
1134def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
1135def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
1136def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1137def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1138def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1139def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1140def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1141def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1142def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1143def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1144def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1145//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1146def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1147
Tom Stellard75aadc22012-12-11 21:25:42 +00001148let isCodeGenOnly = 1, isPseudo = 1 in {
1149
Tom Stellard75aadc22012-12-11 21:25:42 +00001150def LOAD_CONST : AMDGPUShaderInst <
1151 (outs GPRF32:$dst),
1152 (ins i32imm:$src),
1153 "LOAD_CONST $dst, $src",
1154 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1155>;
1156
Tom Stellardf8794352012-12-19 22:10:31 +00001157// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001158// and should be lowered to ISA instructions prior to codegen.
1159
Tom Stellardf8794352012-12-19 22:10:31 +00001160let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1161 Uses = [EXEC], Defs = [EXEC] in {
1162
1163let isBranch = 1, isTerminator = 1 in {
1164
1165def SI_IF : InstSI <
1166 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001167 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001168 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001169 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001170>;
1171
Tom Stellardf8794352012-12-19 22:10:31 +00001172def SI_ELSE : InstSI <
1173 (outs SReg_64:$dst),
1174 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001175 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001176 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001177
1178 let Constraints = "$src = $dst";
1179}
1180
1181def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001182 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001183 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001184 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001185 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001186>;
Tom Stellardf8794352012-12-19 22:10:31 +00001187
1188} // end isBranch = 1, isTerminator = 1
1189
1190def SI_BREAK : InstSI <
1191 (outs SReg_64:$dst),
1192 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001193 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001194 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001195>;
1196
1197def SI_IF_BREAK : InstSI <
1198 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001199 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001200 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001201 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001202>;
1203
1204def SI_ELSE_BREAK : InstSI <
1205 (outs SReg_64:$dst),
1206 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001207 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001208 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001209>;
1210
1211def SI_END_CF : InstSI <
1212 (outs),
1213 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001214 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001215 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001216>;
1217
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001218def SI_KILL : InstSI <
1219 (outs),
1220 (ins VReg_32:$src),
1221 "SI_KIL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001222 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001223>;
1224
Tom Stellardf8794352012-12-19 22:10:31 +00001225} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1226 // Uses = [EXEC], Defs = [EXEC]
1227
Christian Konig2989ffc2013-03-18 11:34:16 +00001228let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1229
1230def SI_INDIRECT_SRC : InstSI <
1231 (outs VReg_32:$dst, SReg_64:$temp),
1232 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1233 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1234 []
1235>;
1236
1237class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1238 (outs rc:$dst, SReg_64:$temp),
1239 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1240 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1241 []
1242> {
1243 let Constraints = "$src = $dst";
1244}
1245
1246def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1247def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1248def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1249def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1250
1251} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1252
Tom Stellard556d9aa2013-06-03 17:39:37 +00001253let usesCustomInserter = 1 in {
1254
Tom Stellard2a6a61052013-07-12 18:15:08 +00001255// This psuedo instruction takes a pointer as input and outputs a resource
1256// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001257def SI_ADDR64_RSRC : InstSI <
1258 (outs SReg_128:$srsrc),
1259 (ins SReg_64:$ptr),
1260 "", []
1261>;
1262
Tom Stellard2a6a61052013-07-12 18:15:08 +00001263def V_SUB_F64 : InstSI <
1264 (outs VReg_64:$dst),
1265 (ins VReg_64:$src0, VReg_64:$src1),
1266 "V_SUB_F64 $dst, $src0, $src1",
1267 []
1268>;
1269
Tom Stellard556d9aa2013-06-03 17:39:37 +00001270} // end usesCustomInserter
1271
Tom Stellard75aadc22012-12-11 21:25:42 +00001272} // end IsCodeGenOnly, isPseudo
1273
Christian Konig2aca0432013-02-21 15:17:32 +00001274def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001275 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1276 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001277>;
1278
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001279def : Pat <
1280 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001281 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001282>;
1283
Tom Stellard75aadc22012-12-11 21:25:42 +00001284/* int_SI_vs_load_input */
1285def : Pat<
Tom Stellardf1ee7162013-05-20 15:02:31 +00001286 (int_SI_vs_load_input v16i8:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
1287 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001288>;
1289
1290/* int_SI_export */
1291def : Pat <
1292 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001293 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001294 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001295 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001296>;
1297
Tom Stellard2a6a61052013-07-12 18:15:08 +00001298def : Pat <
1299 (f64 (fsub f64:$src0, f64:$src1)),
1300 (V_SUB_F64 $src0, $src1)
1301>;
1302
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001303/********** ======================= **********/
1304/********** Image sampling patterns **********/
1305/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001306
1307/* int_SI_sample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001308def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001309 (int_SI_sample v1i32:$addr, v32i8:$rsrc, v16i8:$sampler, imm),
1310 (IMAGE_SAMPLE 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001311>;
1312
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001313class SamplePattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1314 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, imm),
1315 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001316>;
1317
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001318class SampleRectPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1319 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_RECT),
1320 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001321>;
1322
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001323class SampleArrayPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1324 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_ARRAY),
1325 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001326>;
1327
1328class SampleShadowPattern<Intrinsic name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001329 ValueType vt> : Pat <
1330 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW),
1331 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001332>;
1333
1334class SampleShadowArrayPattern<Intrinsic name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001335 ValueType vt> : Pat <
1336 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW_ARRAY),
1337 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001338>;
1339
Tom Stellardae6c06e2013-02-07 17:02:13 +00001340/* int_SI_sample* for texture lookups consuming more address parameters */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001341multiclass SamplePatterns<ValueType addr_type> {
1342 def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1343 def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1344 def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1345 def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>;
1346 def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001347
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001348 def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>;
1349 def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>;
1350 def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>;
1351 def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001352
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001353 def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>;
1354 def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>;
1355 def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>;
1356 def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001357
1358 def : SamplePattern <int_SI_sampled, IMAGE_SAMPLE_D, addr_type>;
1359 def : SampleArrayPattern <int_SI_sampled, IMAGE_SAMPLE_D, addr_type>;
1360 def : SampleShadowPattern <int_SI_sampled, IMAGE_SAMPLE_C_D, addr_type>;
1361 def : SampleShadowArrayPattern <int_SI_sampled, IMAGE_SAMPLE_C_D, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001362}
1363
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001364defm : SamplePatterns<v2i32>;
1365defm : SamplePatterns<v4i32>;
1366defm : SamplePatterns<v8i32>;
1367defm : SamplePatterns<v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001368
Tom Stellard353b3362013-05-06 23:02:12 +00001369/* int_SI_imageload for texture fetches consuming varying address parameters */
1370class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1371 (name addr_type:$addr, v32i8:$rsrc, imm),
1372 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1373>;
1374
1375class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1376 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1377 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1378>;
1379
1380multiclass ImageLoadPatterns<ValueType addr_type> {
1381 def : ImageLoadPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>;
1382 def : ImageLoadArrayPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>;
1383}
1384
1385defm : ImageLoadPatterns<v2i32>;
1386defm : ImageLoadPatterns<v4i32>;
1387
Tom Stellardf787ef12013-05-06 23:02:19 +00001388/* Image resource information */
1389def : Pat <
1390 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
1391 (IMAGE_GET_RESINFO 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1392>;
1393
1394def : Pat <
1395 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
1396 (IMAGE_GET_RESINFO 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1397>;
1398
Christian Konig4a1b9c32013-03-18 11:34:10 +00001399/********** ============================================ **********/
1400/********** Extraction, Insertion, Building and Casting **********/
1401/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001402
Christian Konig4a1b9c32013-03-18 11:34:10 +00001403foreach Index = 0-2 in {
1404 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001405 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001406 >;
1407 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001408 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001409 >;
1410
1411 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001412 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001413 >;
1414 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001415 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001416 >;
1417}
1418
1419foreach Index = 0-3 in {
1420 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001421 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001422 >;
1423 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001424 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001425 >;
1426
1427 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001428 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001429 >;
1430 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001431 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001432 >;
1433}
1434
1435foreach Index = 0-7 in {
1436 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001437 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001438 >;
1439 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001440 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001441 >;
1442
1443 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001444 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001445 >;
1446 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001447 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001448 >;
1449}
1450
1451foreach Index = 0-15 in {
1452 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001453 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001454 >;
1455 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001456 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001457 >;
1458
1459 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001460 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001461 >;
1462 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001463 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001464 >;
1465}
Tom Stellard75aadc22012-12-11 21:25:42 +00001466
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001467def : Vector1_Build <v1i32, i32, VReg_32>;
1468def : Vector2_Build <v2i32, i32>;
1469def : Vector2_Build <v2f32, f32>;
1470def : Vector4_Build <v4i32, i32>;
1471def : Vector4_Build <v4f32, f32>;
1472def : Vector8_Build <v8i32, i32>;
1473def : Vector8_Build <v8f32, f32>;
1474def : Vector16_Build <v16i32, i32>;
1475def : Vector16_Build <v16f32, f32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001476
1477def : BitConvert <i32, f32, SReg_32>;
1478def : BitConvert <i32, f32, VReg_32>;
1479
1480def : BitConvert <f32, i32, SReg_32>;
1481def : BitConvert <f32, i32, VReg_32>;
1482
Tom Stellard7512c082013-07-12 18:14:56 +00001483def : BitConvert <i64, f64, VReg_64>;
1484
1485def : BitConvert <f64, i64, VReg_64>;
1486
Tom Stellarded2f6142013-07-18 21:43:42 +00001487def : BitConvert <v2f32, v2i32, VReg_64>;
1488def : BitConvert <v2i32, v2f32, VReg_64>;
1489
Tom Stellard83747202013-07-18 21:43:53 +00001490def : BitConvert <v4f32, v4i32, VReg_128>;
1491def : BitConvert <v4i32, v4f32, VReg_128>;
1492
Christian Konig8dbe6f62013-02-21 15:17:27 +00001493/********** =================== **********/
1494/********** Src & Dst modifiers **********/
1495/********** =================== **********/
1496
1497def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001498 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1499 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001500 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1501>;
1502
1503def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001504 (fabs f32:$src),
1505 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001506 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1507>;
1508
1509def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001510 (fneg f32:$src),
1511 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001512 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1513>;
1514
Christian Konigc756cb992013-02-16 11:28:22 +00001515/********** ================== **********/
1516/********** Immediate Patterns **********/
1517/********** ================== **********/
1518
1519def : Pat <
1520 (i32 imm:$imm),
1521 (V_MOV_B32_e32 imm:$imm)
1522>;
1523
1524def : Pat <
1525 (f32 fpimm:$imm),
1526 (V_MOV_B32_e32 fpimm:$imm)
1527>;
1528
1529def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001530 (i1 imm:$imm),
1531 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001532>;
1533
Christian Konigb559b072013-02-16 11:28:36 +00001534def : Pat <
1535 (i64 InlineImm<i64>:$imm),
1536 (S_MOV_B64 InlineImm<i64>:$imm)
1537>;
1538
Christian Konigc756cb992013-02-16 11:28:22 +00001539// i64 immediates aren't supported in hardware, split it into two 32bit values
1540def : Pat <
1541 (i64 imm:$imm),
1542 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1543 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1544 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1545>;
1546
Tom Stellardab8a8c82013-07-12 18:15:02 +00001547def : Pat <
1548 (f64 fpimm:$imm),
1549 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
1550 (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0),
1551 (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1)
1552>;
1553
Tom Stellard75aadc22012-12-11 21:25:42 +00001554/********** ===================== **********/
1555/********** Interpolation Paterns **********/
1556/********** ===================== **********/
1557
1558def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001559 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1560 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001561>;
1562
1563def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001564 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1565 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1566 imm:$attr_chan, imm:$attr, i32:$params),
1567 (EXTRACT_SUBREG $ij, sub1),
1568 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001569>;
1570
1571/********** ================== **********/
1572/********** Intrinsic Patterns **********/
1573/********** ================== **********/
1574
1575/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001576def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001577
1578def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001579 (int_AMDGPU_div f32:$src0, f32:$src1),
1580 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001581>;
1582
1583def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001584 (fdiv f32:$src0, f32:$src1),
1585 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001586>;
1587
Tom Stellard7512c082013-07-12 18:14:56 +00001588def : Pat<
1589 (fdiv f64:$src0, f64:$src1),
1590 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1591>;
1592
Tom Stellard75aadc22012-12-11 21:25:42 +00001593def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001594 (fcos f32:$src0),
1595 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001596>;
1597
1598def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001599 (fsin f32:$src0),
1600 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001601>;
1602
1603def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001604 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001605 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001606 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1607 (EXTRACT_SUBREG $src, sub1),
1608 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001609 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001610 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1611 (EXTRACT_SUBREG $src, sub1),
1612 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001613 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001614 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1615 (EXTRACT_SUBREG $src, sub1),
1616 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001617 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001618 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1619 (EXTRACT_SUBREG $src, sub1),
1620 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001621 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001622>;
1623
Michel Danzer0cc991e2013-02-22 11:22:58 +00001624def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001625 (i32 (sext i1:$src0)),
1626 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001627>;
1628
Christian Konig49374082013-03-18 11:33:55 +00001629// 1. Offset as 8bit DWORD immediate
1630def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001631 (int_SI_load_const v16i8:$sbase, IMM8bitDWORD:$offset),
1632 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001633>;
1634
1635// 2. Offset loaded in an 32bit SGPR
1636def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001637 (int_SI_load_const v16i8:$sbase, imm:$offset),
1638 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001639>;
1640
Christian Konig7a14a472013-03-18 11:34:00 +00001641// 3. Offset in an 32Bit VGPR
1642def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001643 (int_SI_load_const v16i8:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001644 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001645>;
1646
Michel Danzer8caa9042013-04-10 17:17:56 +00001647// The multiplication scales from [0,1] to the unsigned integer range
1648def : Pat <
1649 (AMDGPUurecip i32:$src0),
1650 (V_CVT_U32_F32_e32
1651 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1652 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1653>;
1654
Michel Danzer8d696172013-07-10 16:36:52 +00001655def : Pat <
1656 (int_SI_tid),
1657 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1658 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1659>;
1660
Tom Stellard75aadc22012-12-11 21:25:42 +00001661/********** ================== **********/
1662/********** VOP3 Patterns **********/
1663/********** ================== **********/
1664
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001665def : Pat <
1666 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1667 (V_MAD_F32 $src0, $src1, $src2)
1668>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001669
Michel Danzer49812b52013-07-10 16:37:07 +00001670/********** ======================= **********/
1671/********** Load/Store Patterns **********/
1672/********** ======================= **********/
1673
1674def : Pat <
1675 (local_load i64:$src0),
1676 (i32 (DS_READ_B32 0, (EXTRACT_SUBREG $src0, sub0),
1677 (EXTRACT_SUBREG $src0, sub0), (EXTRACT_SUBREG $src0, sub0), 0, 0))
1678>;
1679
1680def : Pat <
1681 (local_store i32:$src1, i64:$src0),
1682 (DS_WRITE_B32 0, (EXTRACT_SUBREG $src0, sub0), $src1, $src1, 0, 0)
1683>;
1684
Tom Stellard89093802013-02-07 19:39:40 +00001685/********** ================== **********/
1686/********** SMRD Patterns **********/
1687/********** ================== **********/
1688
1689multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001690
Tom Stellard89093802013-02-07 19:39:40 +00001691 // 1. Offset as 8bit DWORD immediate
1692 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001693 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1694 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001695 >;
1696
1697 // 2. Offset loaded in an 32bit SGPR
1698 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001699 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1700 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001701 >;
1702
1703 // 3. No offset at all
1704 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001705 (constant_load i64:$sbase),
1706 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001707 >;
1708}
1709
1710defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1711defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001712defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001713defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Christian Konig2214f142013-03-07 09:03:38 +00001714defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v16i8>;
1715defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellard89093802013-02-07 19:39:40 +00001716
Tom Stellard556d9aa2013-06-03 17:39:37 +00001717//===----------------------------------------------------------------------===//
1718// MUBUF Patterns
1719//===----------------------------------------------------------------------===//
1720
Tom Stellard07a10a32013-06-03 17:39:43 +00001721multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1722 PatFrag global_ld, PatFrag constant_ld> {
1723 def : Pat <
1724 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1725 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1726 >;
1727
1728 def : Pat <
1729 (vt (global_ld i64:$ptr)),
1730 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1731 >;
1732
1733 def : Pat <
1734 (vt (global_ld (add i64:$ptr, i64:$offset))),
1735 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1736 >;
1737
1738 def : Pat <
1739 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1740 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1741 >;
1742}
1743
Tom Stellard7512c082013-07-12 18:14:56 +00001744defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1745 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001746defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1747 global_load, constant_load>;
1748defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
1749 zextloadi8_global, zextloadi8_constant>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001750defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1751 global_load, constant_load>;
1752defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1753 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00001754defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
1755 global_load, constant_load>;
1756defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
1757 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001758
Tom Stellard556d9aa2013-06-03 17:39:37 +00001759multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt> {
1760
1761 def : Pat <
1762 (global_store vt:$value, i64:$ptr),
1763 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1764 >;
1765
1766 def : Pat <
1767 (global_store vt:$value, (add i64:$ptr, i64:$offset)),
1768 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1769 >;
1770}
1771
1772defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32>;
1773defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64>;
Tom Stellard37157342013-06-15 00:09:31 +00001774defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001775defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32>;
1776
Christian Konig2989ffc2013-03-18 11:34:16 +00001777/********** ====================== **********/
1778/********** Indirect adressing **********/
1779/********** ====================== **********/
1780
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001781multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
1782
Christian Konig2989ffc2013-03-18 11:34:16 +00001783 // 1. Extract with offset
1784 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001785 (vector_extract vt:$vec, (i64 (zext (add i32:$idx, imm:$off)))),
1786 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00001787 >;
1788
1789 // 2. Extract without offset
1790 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001791 (vector_extract vt:$vec, (i64 (zext i32:$idx))),
1792 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00001793 >;
1794
1795 // 3. Insert with offset
1796 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001797 (vector_insert vt:$vec, f32:$val, (i64 (zext (add i32:$idx, imm:$off)))),
1798 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001799 >;
1800
1801 // 4. Insert without offset
1802 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001803 (vector_insert vt:$vec, f32:$val, (i64 (zext i32:$idx))),
1804 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001805 >;
1806}
1807
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001808defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
1809defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
1810defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
1811defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001812
Christian Konig08f59292013-03-27 15:27:31 +00001813/********** =============== **********/
1814/********** Conditions **********/
1815/********** =============== **********/
1816
1817def : Pat<
1818 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001819 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001820>;
1821
1822def : Pat<
1823 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001824 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001825>;
1826
Tom Stellardeac65dd2013-05-03 17:21:20 +00001827//============================================================================//
1828// Miscellaneous Optimization Patterns
1829//============================================================================//
1830
1831def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
1832
Tom Stellard75aadc22012-12-11 21:25:42 +00001833} // End isSI predicate