blob: 733a72887f2d6c8f4d48ddac22aba7ebbca1b208 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000039#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000061#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Chandler Carruth1b9dde02014-04-22 02:02:50 +000065#define DEBUG_TYPE "isel"
66
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000067/// LimitFloatPrecision - Generate low-precision inline sequences for
68/// some float libcalls (6, 8 or 12 bits).
69static unsigned LimitFloatPrecision;
70
71static cl::opt<unsigned, true>
72LimitFPPrecision("limit-float-precision",
73 cl::desc("Generate low-precision inline sequences "
74 "for some float libcalls"),
75 cl::location(LimitFloatPrecision),
76 cl::init(0));
77
Andrew Trick116efac2010-11-12 17:50:46 +000078// Limit the width of DAG chains. This is important in general to prevent
79// prevent DAG-based analysis from blowing up. For example, alias analysis and
80// load clustering may not complete in reasonable time. It is difficult to
81// recognize and avoid this situation within each individual analysis, and
82// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000083// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000084//
85// MaxParallelChains default is arbitrarily high to avoid affecting
86// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000087// sequence over this should have been converted to llvm.memcpy by the
88// frontend. It easy to induce this behavior with .ll code such as:
89// %buffer = alloca [4096 x i8]
90// %data = load [4096 x i8]* %argPtr
91// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000092static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000093
Andrew Trickef9de2a2013-05-25 02:42:55 +000094static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000095 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000096 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000097
Dan Gohman575fad32008-09-03 16:12:24 +000098/// getCopyFromParts - Create a value that contains the specified legal parts
99/// combined into the value they represent. If the parts combine to a type
100/// larger then ValueVT then AssertOp can be used to specify whether the extra
101/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
102/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000103static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000104 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000105 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000106 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000107 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000108 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000109 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
110 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000111
Dan Gohman575fad32008-09-03 16:12:24 +0000112 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000114 SDValue Val = Parts[0];
115
116 if (NumParts > 1) {
117 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000118 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000119 unsigned PartBits = PartVT.getSizeInBits();
120 unsigned ValueBits = ValueVT.getSizeInBits();
121
122 // Assemble the power of 2 part.
123 unsigned RoundParts = NumParts & (NumParts - 1) ?
124 1 << Log2_32(NumParts) : NumParts;
125 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000126 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000127 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000128 SDValue Lo, Hi;
129
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000131
Dan Gohman575fad32008-09-03 16:12:24 +0000132 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000135 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000136 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000137 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000138 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
139 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000141
Dan Gohman575fad32008-09-03 16:12:24 +0000142 if (TLI.isBigEndian())
143 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Chris Lattner05bcb482010-08-24 23:20:40 +0000145 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000146
147 if (RoundParts < NumParts) {
148 // Assemble the trailing non-power-of-2 part.
149 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000150 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000151 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000152 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 // Combine the round and odd parts.
155 Lo = Val;
156 if (TLI.isBigEndian())
157 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000158 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000159 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
160 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000161 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000162 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000163 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
164 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000165 }
Eli Friedman9030c352009-05-20 06:02:09 +0000166 } else if (PartVT.isFloatingPoint()) {
167 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000168 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000169 "Unexpected split");
170 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000171 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
172 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000173 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000174 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000175 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000176 } else {
177 // FP split into integer parts (soft fp)
178 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
179 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000180 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000181 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000182 }
183 }
184
185 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000187
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000188 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000189 return Val;
190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT.isInteger() && ValueVT.isInteger()) {
192 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000193 // For a truncate, see if we have any information to
194 // indicate whether the truncated bits will always be
195 // zero or sign-extension.
196 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000197 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000198 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000202 }
203
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000204 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000205 // FP_ROUND's are always exact here.
206 if (ValueVT.bitsLT(Val.getValueType()))
207 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000208 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000209
Chris Lattner05bcb482010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000211 }
212
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000213 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000214 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000215
Torok Edwinfbcc6632009-07-14 16:55:14 +0000216 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000217}
218
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000219static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
220 const Twine &ErrMsg) {
221 const Instruction *I = dyn_cast_or_null<Instruction>(V);
222 if (!V)
223 return Ctx.emitError(ErrMsg);
224
225 const char *AsmError = ", possible invalid constraint for vector type";
226 if (const CallInst *CI = dyn_cast<CallInst>(I))
227 if (isa<InlineAsm>(CI->getCalledValue()))
228 return Ctx.emitError(I, ErrMsg + AsmError);
229
230 return Ctx.emitError(I, ErrMsg);
231}
232
Bill Wendling81406f62012-09-26 04:04:19 +0000233/// getCopyFromPartsVector - Create a value that contains the specified legal
234/// parts combined into the value they represent. If the parts combine to a
235/// type larger then ValueVT then AssertOp can be used to specify whether the
236/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
237/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000238static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000239 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000241 assert(ValueVT.isVector() && "Not a vector value");
242 assert(NumParts > 0 && "No parts to assemble!");
243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
244 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000245
Chris Lattner05bcb482010-08-24 23:20:40 +0000246 // Handle a multi-element vector.
247 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000248 EVT IntermediateVT;
249 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 unsigned NumIntermediates;
251 unsigned NumRegs =
252 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
253 NumIntermediates, RegisterVT);
254 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
255 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000256 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000258 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000259
Chris Lattner05bcb482010-08-24 23:20:40 +0000260 // Assemble the parts into intermediate operands.
261 SmallVector<SDValue, 8> Ops(NumIntermediates);
262 if (NumIntermediates == NumParts) {
263 // If the register was not expanded, truncate or copy the value,
264 // as appropriate.
265 for (unsigned i = 0; i != NumParts; ++i)
266 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000267 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000268 } else if (NumParts > 0) {
269 // If the intermediate type was expanded, build the intermediate
270 // operands from the parts.
271 assert(NumParts % NumIntermediates == 0 &&
272 "Must expand into a divisible number of parts!");
273 unsigned Factor = NumParts / NumIntermediates;
274 for (unsigned i = 0; i != NumIntermediates; ++i)
275 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000276 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000277 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000278
Chris Lattner05bcb482010-08-24 23:20:40 +0000279 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
280 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000281 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
282 : ISD::BUILD_VECTOR,
283 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000284 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000285
Chris Lattner05bcb482010-08-24 23:20:40 +0000286 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000287 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000293 // If the element type of the source/dest vectors are the same, but the
294 // parts vector has more elements than the value vector, then we have a
295 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
296 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
298 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 "Cannot narrow, it would be a lossy transformation");
300 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000301 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000302 }
303
Chris Lattner75ff0532010-08-25 22:49:25 +0000304 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000305 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000306 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
307
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 "Cannot handle this kind of promotion");
310 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000312 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
313 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000316
Eric Christopher690030c2011-06-01 19:55:10 +0000317 // Trivial bitcast if the types are the same size and the destination
318 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000320 TLI.isTypeLegal(ValueVT))
321 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000322
Nadav Rotem083837e2011-06-12 14:49:38 +0000323 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000324 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000325 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
326 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000327 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000328 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000329
330 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000331 ValueVT.getVectorElementType() != PartEVT) {
332 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000333 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
334 DL, ValueVT.getScalarType(), Val);
335 }
336
Chris Lattner05bcb482010-08-24 23:20:40 +0000337 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
338}
339
Andrew Trickef9de2a2013-05-25 02:42:55 +0000340static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000341 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000342 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000343
Dan Gohman575fad32008-09-03 16:12:24 +0000344/// getCopyToParts - Create a series of nodes that contain the specified value
345/// split into legal parts. If the parts contain more bits than Val, then, for
346/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000347static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000348 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000349 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000350 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000351 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000352
Chris Lattner96a77eb2010-08-24 23:10:06 +0000353 // Handle the vector case separately.
354 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000355 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000358 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000359 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000360 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
361
Chris Lattner96a77eb2010-08-24 23:10:06 +0000362 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000363 return;
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000366 EVT PartEVT = PartVT;
367 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000369 Parts[0] = Val;
370 return;
371 }
372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
374 // If the parts cover more bits than the value has, promote the value.
375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
376 assert(NumParts == 1 && "Do not know what to promote to!");
377 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
378 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000379 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
380 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000381 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000384 if (PartVT == MVT::x86mmx)
385 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000386 }
387 } else if (PartBits == ValueVT.getSizeInBits()) {
388 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000389 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000390 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000391 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
392 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000393 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
394 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000395 "Unknown mismatch!");
396 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
397 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000398 if (PartVT == MVT::x86mmx)
399 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000400 }
401
402 // The value may have changed - recompute ValueVT.
403 ValueVT = Val.getValueType();
404 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
405 "Failed to tile the value with PartVT!");
406
407 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000408 if (PartEVT != ValueVT)
409 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
410 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000411
Chris Lattner96a77eb2010-08-24 23:10:06 +0000412 Parts[0] = Val;
413 return;
414 }
415
416 // Expand the value into multiple parts.
417 if (NumParts & (NumParts - 1)) {
418 // The number of parts is not a power of 2. Split off and copy the tail.
419 assert(PartVT.isInteger() && ValueVT.isInteger() &&
420 "Do not know what to expand to!");
421 unsigned RoundParts = 1 << Log2_32(NumParts);
422 unsigned RoundBits = RoundParts * PartBits;
423 unsigned OddParts = NumParts - RoundParts;
424 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
425 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000426 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000427
428 if (TLI.isBigEndian())
429 // The odd parts were reversed by getCopyToParts - unreverse them.
430 std::reverse(Parts + RoundParts, Parts + NumParts);
431
432 NumParts = RoundParts;
433 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
434 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
435 }
436
437 // The number of parts is a power of 2. Repeatedly bisect the value using
438 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000439 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000440 EVT::getIntegerVT(*DAG.getContext(),
441 ValueVT.getSizeInBits()),
442 Val);
443
444 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
445 for (unsigned i = 0; i < NumParts; i += StepSize) {
446 unsigned ThisBits = StepSize * PartBits / 2;
447 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
448 SDValue &Part0 = Parts[i];
449 SDValue &Part1 = Parts[i+StepSize/2];
450
451 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
452 ThisVT, Part0, DAG.getIntPtrConstant(1));
453 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
454 ThisVT, Part0, DAG.getIntPtrConstant(0));
455
456 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000457 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
458 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000459 }
460 }
461 }
462
463 if (TLI.isBigEndian())
464 std::reverse(Parts, Parts + OrigNumParts);
465}
466
467
468/// getCopyToPartsVector - Create a series of nodes that contain the specified
469/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000470static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000471 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000472 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000473 EVT ValueVT = Val.getValueType();
474 assert(ValueVT.isVector() && "Not a vector");
475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000476
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000478 EVT PartEVT = PartVT;
479 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000480 // Nothing to do.
481 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
482 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000483 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000484 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000485 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
486 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 EVT ElementVT = PartVT.getVectorElementType();
488 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
489 // undef elements.
490 SmallVector<SDValue, 16> Ops;
491 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
492 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000493 ElementVT, Val, DAG.getConstant(i,
494 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000495
Chris Lattner75ff0532010-08-25 22:49:25 +0000496 for (unsigned i = ValueVT.getVectorNumElements(),
497 e = PartVT.getVectorNumElements(); i != e; ++i)
498 Ops.push_back(DAG.getUNDEF(ElementVT));
499
Craig Topper48d114b2014-04-26 18:35:24 +0000500 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000501
502 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000503
Chris Lattner75ff0532010-08-25 22:49:25 +0000504 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
505 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000506 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000507 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000508 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000509 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000510
511 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000513 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
514 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000515 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000516 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000517 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000518 "Only trivial vector-to-scalar conversions should get here!");
519 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000520 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000521
522 bool Smaller = ValueVT.bitsLE(PartVT);
523 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
524 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000525 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000526
Chris Lattner96a77eb2010-08-24 23:10:06 +0000527 Parts[0] = Val;
528 return;
529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Dan Gohman575fad32008-09-03 16:12:24 +0000531 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000532 EVT IntermediateVT;
533 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000534 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000535 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000536 IntermediateVT,
537 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000539
Dan Gohman575fad32008-09-03 16:12:24 +0000540 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
541 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000542 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 // Split the vector into intermediate operands.
545 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000546 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000547 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000548 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000549 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000550 DAG.getConstant(i * (NumElements / NumIntermediates),
551 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000552 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000553 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000554 IntermediateVT, Val,
555 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000557
Dan Gohman575fad32008-09-03 16:12:24 +0000558 // Split the intermediate operands into legal parts.
559 if (NumParts == NumIntermediates) {
560 // If the register was not expanded, promote or copy the value,
561 // as appropriate.
562 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000563 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000564 } else if (NumParts > 0) {
565 // If the intermediate type was expanded, split each the value into
566 // legal parts.
567 assert(NumParts % NumIntermediates == 0 &&
568 "Must expand into a divisible number of parts!");
569 unsigned Factor = NumParts / NumIntermediates;
570 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000571 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000572 }
573}
574
Dan Gohman4db93c92010-05-29 17:53:24 +0000575namespace {
576 /// RegsForValue - This struct represents the registers (physical or virtual)
577 /// that a particular set of values is assigned, and the type information
578 /// about the value. The most common situation is to represent one value at a
579 /// time, but struct or array values are handled element-wise as multiple
580 /// values. The splitting of aggregates is performed recursively, so that we
581 /// never have aggregate-typed registers. The values at this point do not
582 /// necessarily have legal types, so each value may require one or more
583 /// registers of some legal type.
584 ///
585 struct RegsForValue {
586 /// ValueVTs - The value types of the values, which may not be legal, and
587 /// may need be promoted or synthesized from one or more registers.
588 ///
589 SmallVector<EVT, 4> ValueVTs;
590
591 /// RegVTs - The value types of the registers. This is the same size as
592 /// ValueVTs and it records, for each value, what the type of the assigned
593 /// register or registers are. (Individual values are never synthesized
594 /// from more than one type of register.)
595 ///
596 /// With virtual registers, the contents of RegVTs is redundant with TLI's
597 /// getRegisterType member function, however when with physical registers
598 /// it is necessary to have a separate record of the types.
599 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000600 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000601
602 /// Regs - This list holds the registers assigned to the values.
603 /// Each legal or promoted value requires one register, and each
604 /// expanded value requires multiple registers.
605 ///
606 SmallVector<unsigned, 4> Regs;
607
608 RegsForValue() {}
609
610 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000611 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000612 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000615 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000616 ComputeValueVTs(tli, Ty, ValueVTs);
617
618 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
619 EVT ValueVT = ValueVTs[Value];
620 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000621 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000622 for (unsigned i = 0; i != NumRegs; ++i)
623 Regs.push_back(Reg + i);
624 RegVTs.push_back(RegisterVT);
625 Reg += NumRegs;
626 }
627 }
628
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 /// append - Add the specified values to this one.
630 void append(const RegsForValue &RHS) {
631 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
632 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
633 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
634 }
635
636 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637 /// this value and returns the result as a ValueVTs value. This uses
638 /// Chain/Flag as the input and updates them for the output Chain/Flag.
639 /// If the Flag pointer is NULL, no flag is used.
640 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000641 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000642 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000643 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000644
645 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
646 /// specified value into the registers specified by this object. This uses
647 /// Chain/Flag as the input and updates them for the output Chain/Flag.
648 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000649 void
650 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
651 SDValue *Flag, const Value *V,
652 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000653
654 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
655 /// operand list. This adds the code marker, matching input operand index
656 /// (if applicable), and includes the number of values added into it.
657 void AddInlineAsmOperands(unsigned Kind,
658 bool HasMatching, unsigned MatchingIdx,
659 SelectionDAG &DAG,
660 std::vector<SDValue> &Ops) const;
661 };
662}
663
664/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
665/// this value and returns the result as a ValueVT value. This uses
666/// Chain/Flag as the input and updates them for the output Chain/Flag.
667/// If the Flag pointer is NULL, no flag is used.
668SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
669 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000670 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000671 SDValue &Chain, SDValue *Flag,
672 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000673 // A Value with type {} or [0 x %t] needs no registers.
674 if (ValueVTs.empty())
675 return SDValue();
676
Dan Gohman4db93c92010-05-29 17:53:24 +0000677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
678
679 // Assemble the legal parts into the final values.
680 SmallVector<SDValue, 4> Values(ValueVTs.size());
681 SmallVector<SDValue, 8> Parts;
682 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
683 // Copy the legal parts from the registers.
684 EVT ValueVT = ValueVTs[Value];
685 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000686 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000687
688 Parts.resize(NumRegs);
689 for (unsigned i = 0; i != NumRegs; ++i) {
690 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000691 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
693 } else {
694 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
695 *Flag = P.getValue(2);
696 }
697
698 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000699 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000700
701 // If the source register was virtual and if we know something about it,
702 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000703 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000704 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000705 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000706
707 const FunctionLoweringInfo::LiveOutInfo *LOI =
708 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
709 if (!LOI)
710 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000711
Chris Lattnercb404362010-12-13 01:11:17 +0000712 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 unsigned NumSignBits = LOI->NumSignBits;
714 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000715
Quentin Colombetb51a6862013-06-18 20:14:39 +0000716 if (NumZeroBits == RegSize) {
717 // The current value is a zero.
718 // Explicitly express that as it would be easier for
719 // optimizations to kick in.
720 Parts[i] = DAG.getConstant(0, RegisterVT);
721 continue;
722 }
723
Chris Lattnercb404362010-12-13 01:11:17 +0000724 // FIXME: We capture more information than the dag can represent. For
725 // now, just use the tightest assertzext/assertsext possible.
726 bool isSExt = true;
727 EVT FromVT(MVT::Other);
728 if (NumSignBits == RegSize)
729 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
730 else if (NumZeroBits >= RegSize-1)
731 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
732 else if (NumSignBits > RegSize-8)
733 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
734 else if (NumZeroBits >= RegSize-8)
735 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
736 else if (NumSignBits > RegSize-16)
737 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
738 else if (NumZeroBits >= RegSize-16)
739 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
740 else if (NumSignBits > RegSize-32)
741 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
742 else if (NumZeroBits >= RegSize-32)
743 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
744 else
745 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000746
Chris Lattnercb404362010-12-13 01:11:17 +0000747 // Add an assertion node.
748 assert(FromVT != MVT::Other);
749 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
750 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000751 }
752
753 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000754 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000755 Part += NumRegs;
756 Parts.clear();
757 }
758
Craig Topper48d114b2014-04-26 18:35:24 +0000759 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000760}
761
762/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
763/// specified value into the registers specified by this object. This uses
764/// Chain/Flag as the input and updates them for the output Chain/Flag.
765/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000766void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000767 SDValue &Chain, SDValue *Flag, const Value *V,
768 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000769 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000770 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000771
772 // Get the list of the values's legal parts.
773 unsigned NumRegs = Regs.size();
774 SmallVector<SDValue, 8> Parts(NumRegs);
775 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
776 EVT ValueVT = ValueVTs[Value];
777 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000778 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000779
780 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
781 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000782
Chris Lattner05bcb482010-08-24 23:20:40 +0000783 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000784 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000785 Part += NumParts;
786 }
787
788 // Copy the parts into the registers.
789 SmallVector<SDValue, 8> Chains(NumRegs);
790 for (unsigned i = 0; i != NumRegs; ++i) {
791 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000792 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000793 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
794 } else {
795 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
796 *Flag = Part.getValue(1);
797 }
798
799 Chains[i] = Part.getValue(0);
800 }
801
802 if (NumRegs == 1 || Flag)
803 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
804 // flagged to it. That is the CopyToReg nodes and the user are considered
805 // a single scheduling unit. If we create a TokenFactor and return it as
806 // chain, then the TokenFactor is both a predecessor (operand) of the
807 // user as well as a successor (the TF operands are flagged to the user).
808 // c1, f1 = CopyToReg
809 // c2, f2 = CopyToReg
810 // c3 = TokenFactor c1, c2
811 // ...
812 // = op c3, ..., f2
813 Chain = Chains[NumRegs-1];
814 else
Craig Topper48d114b2014-04-26 18:35:24 +0000815 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000816}
817
818/// AddInlineAsmOperands - Add this value to the specified inlineasm node
819/// operand list. This adds the code marker and includes the number of
820/// values added into it.
821void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
822 unsigned MatchingIdx,
823 SelectionDAG &DAG,
824 std::vector<SDValue> &Ops) const {
825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
826
827 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
828 if (HasMatching)
829 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000830 else if (!Regs.empty() &&
831 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
832 // Put the register class of the virtual registers in the flag word. That
833 // way, later passes can recompute register class constraints for inline
834 // assembly as well as normal instructions.
835 // Don't do this for tied operands that can use the regclass information
836 // from the def.
837 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
838 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
839 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
840 }
841
Dan Gohman4db93c92010-05-29 17:53:24 +0000842 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
843 Ops.push_back(Res);
844
Reid Kleckneree088972013-12-10 18:27:32 +0000845 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
847 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000848 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000849 for (unsigned i = 0; i != NumRegs; ++i) {
850 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000851 unsigned TheReg = Regs[Reg++];
852 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000855 // If we clobbered the stack pointer, MFI should know about it.
856 assert(DAG.getMachineFunction().getFrameInfo()->
857 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000858 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000859 }
860 }
861}
Dan Gohman575fad32008-09-03 16:12:24 +0000862
Owen Andersonbb15fec2011-12-08 22:15:21 +0000863void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
864 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000865 AA = &aa;
866 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000867 LibInfo = li;
Eric Christopherfc6de422014-08-05 02:39:49 +0000868 DL = DAG.getSubtarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000869 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000870 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000871}
872
Dan Gohmanf5cca352010-04-14 18:24:06 +0000873/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000874/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000875/// for a new block. This doesn't clear out information about
876/// additional blocks that are needed to complete switch lowering
877/// or PHI node updating; that information is cleared out as it is
878/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000879void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000880 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000881 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000882 PendingLoads.clear();
883 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000884 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000885 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000886 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000887}
888
Devang Patel799288382011-05-23 17:44:13 +0000889/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000890/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000891/// information that is dangling in a basic block can be properly
892/// resolved in a different basic block. This allows the
893/// SelectionDAG to resolve dangling debug information attached
894/// to PHI nodes.
895void SelectionDAGBuilder::clearDanglingDebugInfo() {
896 DanglingDebugInfoMap.clear();
897}
898
Dan Gohman575fad32008-09-03 16:12:24 +0000899/// getRoot - Return the current virtual root of the Selection DAG,
900/// flushing any PendingLoad items. This must be done before emitting
901/// a store or any other node that may need to be ordered after any
902/// prior load instructions.
903///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000904SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000905 if (PendingLoads.empty())
906 return DAG.getRoot();
907
908 if (PendingLoads.size() == 1) {
909 SDValue Root = PendingLoads[0];
910 DAG.setRoot(Root);
911 PendingLoads.clear();
912 return Root;
913 }
914
915 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000916 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000917 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000918 PendingLoads.clear();
919 DAG.setRoot(Root);
920 return Root;
921}
922
923/// getControlRoot - Similar to getRoot, but instead of flushing all the
924/// PendingLoad items, flush all the PendingExports items. It is necessary
925/// to do this before emitting a terminator instruction.
926///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000927SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000928 SDValue Root = DAG.getRoot();
929
930 if (PendingExports.empty())
931 return Root;
932
933 // Turn all of the CopyToReg chains into one factored node.
934 if (Root.getOpcode() != ISD::EntryToken) {
935 unsigned i = 0, e = PendingExports.size();
936 for (; i != e; ++i) {
937 assert(PendingExports[i].getNode()->getNumOperands() > 1);
938 if (PendingExports[i].getNode()->getOperand(0) == Root)
939 break; // Don't add the root if we already indirectly depend on it.
940 }
941
942 if (i == e)
943 PendingExports.push_back(Root);
944 }
945
Andrew Trickef9de2a2013-05-25 02:42:55 +0000946 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000947 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000948 PendingExports.clear();
949 DAG.setRoot(Root);
950 return Root;
951}
952
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000953void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000954 // Set up outgoing PHI node register values before emitting the terminator.
955 if (isa<TerminatorInst>(&I))
956 HandlePHINodesInSuccessorBlocks(I.getParent());
957
Andrew Tricke2431c62013-05-25 03:08:10 +0000958 ++SDNodeOrder;
959
Andrew Trick175143b2013-05-25 02:20:36 +0000960 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000961
Dan Gohman575fad32008-09-03 16:12:24 +0000962 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000963
Dan Gohman950fe782010-04-20 15:03:56 +0000964 if (!isa<TerminatorInst>(&I) && !HasTailCall)
965 CopyToExportRegsIfNeeded(&I);
966
Craig Topperc0196b12014-04-14 00:51:57 +0000967 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000968}
969
Dan Gohmanf41ad472010-04-20 15:00:41 +0000970void SelectionDAGBuilder::visitPHI(const PHINode &) {
971 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
972}
973
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000974void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000975 // Note: this doesn't use InstVisitor, because it has to work with
976 // ConstantExpr's in addition to instructions.
977 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000978 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000979 // Build the switch statement using the Instruction.def file.
980#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000981 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000982#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000983 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000984}
Dan Gohman575fad32008-09-03 16:12:24 +0000985
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000996 MDNode *Expr = DI->getExpression();
Devang Patelb12ff592010-08-26 23:35:15 +0000997 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000998 // A dbg.value for an alloca is always indirect.
999 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001000 SDDbgValue *SDV;
1001 if (Val.getNode()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001002 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect,
1003 Val)) {
1004 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1005 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001006 DAG.AddDbgValue(SDV, Val.getNode(), false);
1007 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001008 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001009 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1011 }
1012}
1013
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001014/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001015SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001016 // If we already have an SDValue for this value, use it. It's important
1017 // to do this first, so that we don't create a CopyFromReg if we already
1018 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001019 SDValue &N = NodeMap[V];
1020 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001021
Dan Gohmand4322232010-07-01 01:59:43 +00001022 // If there's a virtual register allocated and initialized for this
1023 // value, use it.
1024 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1025 if (It != FuncInfo.ValueMap.end()) {
1026 unsigned InReg = It->second;
Eric Christopher58a24612014-10-08 09:50:54 +00001027 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
Eric Christopherd9134482014-08-04 21:25:23 +00001028 V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001029 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001030 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001031 resolveDanglingDebugInfo(V, N);
1032 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001033 }
1034
1035 // Otherwise create a new SDValue and remember it.
1036 SDValue Val = getValueImpl(V);
1037 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001038 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001039 return Val;
1040}
1041
1042/// getNonRegisterValue - Return an SDValue for the given Value, but
1043/// don't look in FuncInfo.ValueMap for a virtual register.
1044SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1045 // If we already have an SDValue for this value, use it.
1046 SDValue &N = NodeMap[V];
1047 if (N.getNode()) return N;
1048
1049 // Otherwise create a new SDValue and remember it.
1050 SDValue Val = getValueImpl(V);
1051 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001052 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001053 return Val;
1054}
1055
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001056/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001057/// Create an SDValue for the given value.
1058SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001059 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001060
Dan Gohman8422e572010-04-17 15:32:28 +00001061 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001062 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001063
Dan Gohman8422e572010-04-17 15:32:28 +00001064 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001065 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001066
Dan Gohman8422e572010-04-17 15:32:28 +00001067 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001068 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001069
Matt Arsenault19231e62013-11-16 20:24:41 +00001070 if (isa<ConstantPointerNull>(C)) {
1071 unsigned AS = V->getType()->getPointerAddressSpace();
Eric Christopher58a24612014-10-08 09:50:54 +00001072 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001073 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001074
Dan Gohman8422e572010-04-17 15:32:28 +00001075 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001076 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001077
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001078 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001079 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001082 visit(CE->getOpcode(), *CE);
1083 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001084 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001085 return N1;
1086 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001087
Dan Gohman575fad32008-09-03 16:12:24 +00001088 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1089 SmallVector<SDValue, 4> Constants;
1090 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1091 OI != OE; ++OI) {
1092 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001093 // If the operand is an empty aggregate, there are no values.
1094 if (!Val) continue;
1095 // Add each leaf value from the operand to the Constants list
1096 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001097 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1098 Constants.push_back(SDValue(Val, i));
1099 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001100
Craig Topper64941d92014-04-27 19:20:57 +00001101 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001102 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001103
Chris Lattner00245f42012-01-24 13:41:11 +00001104 if (const ConstantDataSequential *CDS =
1105 dyn_cast<ConstantDataSequential>(C)) {
1106 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001107 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001108 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1109 // Add each leaf value from the operand to the Constants list
1110 // to form a flattened list of all the values.
1111 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1112 Ops.push_back(SDValue(Val, i));
1113 }
1114
1115 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001116 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001117 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001118 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001119 }
Dan Gohman575fad32008-09-03 16:12:24 +00001120
Duncan Sands19d0b472010-02-16 11:11:14 +00001121 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001122 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1123 "Unknown struct or array constant!");
1124
Owen Anderson53aa7a92009-08-10 22:56:29 +00001125 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001126 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001127 unsigned NumElts = ValueVTs.size();
1128 if (NumElts == 0)
1129 return SDValue(); // empty struct
1130 SmallVector<SDValue, 4> Constants(NumElts);
1131 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001132 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001133 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001134 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001135 else if (EltVT.isFloatingPoint())
1136 Constants[i] = DAG.getConstantFP(0, EltVT);
1137 else
1138 Constants[i] = DAG.getConstant(0, EltVT);
1139 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001140
Craig Topper64941d92014-04-27 19:20:57 +00001141 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001142 }
1143
Dan Gohman8422e572010-04-17 15:32:28 +00001144 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001145 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001146
Chris Lattner229907c2011-07-18 04:54:35 +00001147 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001148 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001149
Dan Gohman575fad32008-09-03 16:12:24 +00001150 // Now that we know the number and type of the elements, get that number of
1151 // elements into the Ops array based on what kind of constant it is.
1152 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001153 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001154 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001155 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001156 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001157 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001158 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001159
1160 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001161 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001162 Op = DAG.getConstantFP(0, EltVT);
1163 else
1164 Op = DAG.getConstant(0, EltVT);
1165 Ops.assign(NumElements, Op);
1166 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001167
Dan Gohman575fad32008-09-03 16:12:24 +00001168 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001169 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001170 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001171
Dan Gohman575fad32008-09-03 16:12:24 +00001172 // If this is a static alloca, generate it as the frameindex instead of
1173 // computation.
1174 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1175 DenseMap<const AllocaInst*, int>::iterator SI =
1176 FuncInfo.StaticAllocaMap.find(AI);
1177 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001178 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001179 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001180
Dan Gohmand4322232010-07-01 01:59:43 +00001181 // If this is an instruction which fast-isel has deferred, select it now.
1182 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001183 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001184 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001185 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001186 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001187 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001188
Dan Gohmand4322232010-07-01 01:59:43 +00001189 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001190}
1191
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001192void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001193 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001194 SDValue Chain = getControlRoot();
1195 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001196 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001197
Dan Gohmand16aa542010-05-29 17:03:36 +00001198 if (!FuncInfo.CanLowerReturn) {
1199 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001200 const Function *F = I.getParent()->getParent();
1201
1202 // Emit a store of the return value through the virtual register.
1203 // Leave Outs empty so that LowerReturn won't try to load return
1204 // registers the usual way.
1205 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001206 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001207 PtrValueVTs);
1208
1209 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1210 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001211
Owen Anderson53aa7a92009-08-10 22:56:29 +00001212 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001213 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001214 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001215 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001216
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001218 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001219 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001220 RetPtr.getValueType(), RetPtr,
1221 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001222 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001223 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001224 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001225 // FIXME: better loc info would be nice.
1226 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 }
1228
Andrew Trickef9de2a2013-05-25 02:42:55 +00001229 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001230 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001231 } else if (I.getNumOperands() != 0) {
1232 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001233 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001234 unsigned NumValues = ValueVTs.size();
1235 if (NumValues) {
1236 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001237 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1238 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001239
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001240 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001241
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001242 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001243 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1244 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001246 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1247 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001248 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001249
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001250 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Eric Christopher58a24612014-10-08 09:50:54 +00001251 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001252
Eric Christopher58a24612014-10-08 09:50:54 +00001253 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1254 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001255 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001256 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001258 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001259
1260 // 'inreg' on function refers to return value
1261 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001262 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1263 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 Flags.setInReg();
1265
1266 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001267 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001269 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001270 Flags.setZExt();
1271
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001272 for (unsigned i = 0; i < NumParts; ++i) {
1273 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001274 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001275 OutVals.push_back(Parts[i]);
1276 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001277 }
Dan Gohman575fad32008-09-03 16:12:24 +00001278 }
1279 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001280
1281 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001282 CallingConv::ID CallConv =
1283 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001284 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001285 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001286
1287 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001288 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001289 "LowerReturn didn't return a valid chain!");
1290
1291 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001292 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001293}
1294
Dan Gohman9478c3f2009-04-23 23:13:24 +00001295/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1296/// created for it, emit nodes to copy the value into the virtual
1297/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001298void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001299 // Skip empty types
1300 if (V->getType()->isEmptyTy())
1301 return;
1302
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001303 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1304 if (VMI != FuncInfo.ValueMap.end()) {
1305 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1306 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001307 }
1308}
1309
Dan Gohman575fad32008-09-03 16:12:24 +00001310/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1311/// the current basic block, add it to ValueMap now so that we'll get a
1312/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001313void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001314 // No need to export constants.
1315 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001316
Dan Gohman575fad32008-09-03 16:12:24 +00001317 // Already exported?
1318 if (FuncInfo.isExportedInst(V)) return;
1319
1320 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1321 CopyValueToVirtualRegister(V, Reg);
1322}
1323
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001324bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001325 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001326 // The operands of the setcc have to be in this block. We don't know
1327 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001328 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001329 // Can export from current BB.
1330 if (VI->getParent() == FromBB)
1331 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001332
Dan Gohman575fad32008-09-03 16:12:24 +00001333 // Is already exported, noop.
1334 return FuncInfo.isExportedInst(V);
1335 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001336
Dan Gohman575fad32008-09-03 16:12:24 +00001337 // If this is an argument, we can export it if the BB is the entry block or
1338 // if it is already exported.
1339 if (isa<Argument>(V)) {
1340 if (FromBB == &FromBB->getParent()->getEntryBlock())
1341 return true;
1342
1343 // Otherwise, can only export this if it is already exported.
1344 return FuncInfo.isExportedInst(V);
1345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001346
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // Otherwise, constants can always be exported.
1348 return true;
1349}
1350
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001351/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001352uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1353 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001354 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1355 if (!BPI)
1356 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001357 const BasicBlock *SrcBB = Src->getBasicBlock();
1358 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001359 return BPI->getEdgeWeight(SrcBB, DstBB);
1360}
1361
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001362void SelectionDAGBuilder::
1363addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1364 uint32_t Weight /* = 0 */) {
1365 if (!Weight)
1366 Weight = getEdgeWeight(Src, Dst);
1367 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001368}
1369
1370
Dan Gohman575fad32008-09-03 16:12:24 +00001371static bool InBlock(const Value *V, const BasicBlock *BB) {
1372 if (const Instruction *I = dyn_cast<Instruction>(V))
1373 return I->getParent() == BB;
1374 return true;
1375}
1376
Dan Gohmand01ddb52008-10-17 21:16:08 +00001377/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1378/// This function emits a branch and is used at the leaves of an OR or an
1379/// AND operator tree.
1380///
1381void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001382SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001383 MachineBasicBlock *TBB,
1384 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001385 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001386 MachineBasicBlock *SwitchBB,
1387 uint32_t TWeight,
1388 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001389 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001390
Dan Gohmand01ddb52008-10-17 21:16:08 +00001391 // If the leaf of the tree is a comparison, merge the condition into
1392 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001393 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001394 // The operands of the cmp have to be in this block. We don't know
1395 // how to export them from some other block. If this is the first block
1396 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001397 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1399 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001400 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001401 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001402 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001403 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001404 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001405 if (TM.Options.NoNaNsFPMath)
1406 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001407 } else {
1408 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001409 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001410 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001411
Craig Topperc0196b12014-04-14 00:51:57 +00001412 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1413 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001414 SwitchCases.push_back(CB);
1415 return;
1416 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001417 }
1418
1419 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001420 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001421 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001422 SwitchCases.push_back(CB);
1423}
1424
Manman Ren4ece7452014-01-31 00:42:44 +00001425/// Scale down both weights to fit into uint32_t.
1426static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1427 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1428 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1429 NewTrue = NewTrue / Scale;
1430 NewFalse = NewFalse / Scale;
1431}
1432
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001433/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001434void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001435 MachineBasicBlock *TBB,
1436 MachineBasicBlock *FBB,
1437 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001438 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001439 unsigned Opc, uint32_t TWeight,
1440 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001441 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001442 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001443 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001444 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1445 BOp->getParent() != CurBB->getBasicBlock() ||
1446 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1447 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001448 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1449 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001450 return;
1451 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001452
Dan Gohman575fad32008-09-03 16:12:24 +00001453 // Create TmpBB after CurBB.
1454 MachineFunction::iterator BBI = CurBB;
1455 MachineFunction &MF = DAG.getMachineFunction();
1456 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1457 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001458
Dan Gohman575fad32008-09-03 16:12:24 +00001459 if (Opc == Instruction::Or) {
1460 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001461 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001462 // jmp_if_X TBB
1463 // jmp TmpBB
1464 // TmpBB:
1465 // jmp_if_Y TBB
1466 // jmp FBB
1467 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001468
Manman Ren4ece7452014-01-31 00:42:44 +00001469 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1470 // The requirement is that
1471 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1472 // = TrueProb for orignal BB.
1473 // Assuming the orignal weights are A and B, one choice is to set BB1's
1474 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1475 // assumes that
1476 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1477 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1478 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001479
Manman Ren4ece7452014-01-31 00:42:44 +00001480 uint64_t NewTrueWeight = TWeight;
1481 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1482 ScaleWeights(NewTrueWeight, NewFalseWeight);
1483 // Emit the LHS condition.
1484 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1485 NewTrueWeight, NewFalseWeight);
1486
1487 NewTrueWeight = TWeight;
1488 NewFalseWeight = 2 * (uint64_t)FWeight;
1489 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001490 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001491 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1492 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001493 } else {
1494 assert(Opc == Instruction::And && "Unknown merge op!");
1495 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001496 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001497 // jmp_if_X TmpBB
1498 // jmp FBB
1499 // TmpBB:
1500 // jmp_if_Y TBB
1501 // jmp FBB
1502 //
1503 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001504
Manman Ren4ece7452014-01-31 00:42:44 +00001505 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1506 // The requirement is that
1507 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1508 // = FalseProb for orignal BB.
1509 // Assuming the orignal weights are A and B, one choice is to set BB1's
1510 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1511 // assumes that
1512 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001513
Manman Ren4ece7452014-01-31 00:42:44 +00001514 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1515 uint64_t NewFalseWeight = FWeight;
1516 ScaleWeights(NewTrueWeight, NewFalseWeight);
1517 // Emit the LHS condition.
1518 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1519 NewTrueWeight, NewFalseWeight);
1520
1521 NewTrueWeight = 2 * (uint64_t)TWeight;
1522 NewFalseWeight = FWeight;
1523 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001524 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001525 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1526 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001527 }
1528}
1529
1530/// If the set of cases should be emitted as a series of branches, return true.
1531/// If we should emit this as a bunch of and/or'd together conditions, return
1532/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001533bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001534SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001535 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001536
Dan Gohman575fad32008-09-03 16:12:24 +00001537 // If this is two comparisons of the same values or'd or and'd together, they
1538 // will get folded into a single comparison, so don't emit two blocks.
1539 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1540 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1541 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1542 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1543 return false;
1544 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001545
Chris Lattner1eea3b02010-01-02 00:00:03 +00001546 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1547 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1548 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1549 Cases[0].CC == Cases[1].CC &&
1550 isa<Constant>(Cases[0].CmpRHS) &&
1551 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1552 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1553 return false;
1554 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1555 return false;
1556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001557
Dan Gohman575fad32008-09-03 16:12:24 +00001558 return true;
1559}
1560
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001561void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001562 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001563
Dan Gohman575fad32008-09-03 16:12:24 +00001564 // Update machine-CFG edges.
1565 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1566
1567 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001568 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001569 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001570 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001571 NextBlock = BBI;
1572
1573 if (I.isUnconditional()) {
1574 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001575 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001576
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001577 // If this is not a fall-through branch or optimizations are switched off,
1578 // emit the branch.
1579 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001580 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001581 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001582 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001583
Dan Gohman575fad32008-09-03 16:12:24 +00001584 return;
1585 }
1586
1587 // If this condition is one of the special cases we handle, do special stuff
1588 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001589 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001590 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1591
1592 // If this is a series of conditions that are or'd or and'd together, emit
1593 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001594 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001595 // For example, instead of something like:
1596 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001597 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001598 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001599 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001600 // or C, F
1601 // jnz foo
1602 // Emit:
1603 // cmp A, B
1604 // je foo
1605 // cmp D, E
1606 // jle foo
1607 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001608 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001609 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001610 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1611 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001612 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001613 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1614 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001615 // If the compares in later blocks need to use values not currently
1616 // exported from this block, export them now. This block should always
1617 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001618 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001619
Dan Gohman575fad32008-09-03 16:12:24 +00001620 // Allow some cases to be rejected.
1621 if (ShouldEmitAsBranches(SwitchCases)) {
1622 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1623 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1624 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1625 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001626
Dan Gohman575fad32008-09-03 16:12:24 +00001627 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001628 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001629 SwitchCases.erase(SwitchCases.begin());
1630 return;
1631 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001632
Dan Gohman575fad32008-09-03 16:12:24 +00001633 // Okay, we decided not to do this, remove any inserted MBB's and clear
1634 // SwitchCases.
1635 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001636 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001637
Dan Gohman575fad32008-09-03 16:12:24 +00001638 SwitchCases.clear();
1639 }
1640 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001641
Dan Gohman575fad32008-09-03 16:12:24 +00001642 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001643 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001644 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001645
Dan Gohman575fad32008-09-03 16:12:24 +00001646 // Use visitSwitchCase to actually insert the fast branch sequence for this
1647 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001648 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001649}
1650
1651/// visitSwitchCase - Emits the necessary code to represent a single node in
1652/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001653void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1654 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001655 SDValue Cond;
1656 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001657 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001658
1659 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001660 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001661 // Fold "(X == true)" to X and "(X == false)" to !X to
1662 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001663 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001664 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001665 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001666 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001667 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001668 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001669 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001670 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001671 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001672 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001673 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001674
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001675 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1676 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001677
1678 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001679 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001680
Bob Wilsone4077362013-09-09 19:14:35 +00001681 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001682 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001683 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001684 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001685 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001686 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001687 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001688 DAG.getConstant(High-Low, VT), ISD::SETULE);
1689 }
1690 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001691
Dan Gohman575fad32008-09-03 16:12:24 +00001692 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001693 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001694 // TrueBB and FalseBB are always different unless the incoming IR is
1695 // degenerate. This only happens when running llc on weird IR.
1696 if (CB.TrueBB != CB.FalseBB)
1697 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001698
Dan Gohman575fad32008-09-03 16:12:24 +00001699 // Set NextBlock to be the MBB immediately after the current one, if any.
1700 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001701 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001702 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001704 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001705
Dan Gohman575fad32008-09-03 16:12:24 +00001706 // If the lhs block is the next block, invert the condition so that we can
1707 // fall through to the lhs instead of the rhs block.
1708 if (CB.TrueBB == NextBlock) {
1709 std::swap(CB.TrueBB, CB.FalseBB);
1710 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001711 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001712 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001713
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001714 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001715 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001716 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001717
Evan Cheng79687dd2010-09-23 06:51:55 +00001718 // Insert the false branch. Do this even if it's a fall through branch,
1719 // this makes it easier to do DAG optimizations which require inverting
1720 // the branch condition.
1721 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1722 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001723
1724 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001725}
1726
1727/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001728void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001729 // Emit the code for the jump table
1730 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001731 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001732 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001733 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001734 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001735 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001736 MVT::Other, Index.getValue(1),
1737 Table, Index);
1738 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001739}
1740
1741/// visitJumpTableHeader - This function emits necessary code to produce index
1742/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001743void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001744 JumpTableHeader &JTH,
1745 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001746 // Subtract the lowest switch case value from the value being switched on and
1747 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001748 // difference between smallest and largest cases.
1749 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001750 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001751 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001752 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001753
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001754 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001755 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001756 // can be used as an index into the jump table in a subsequent basic block.
1757 // This value may be smaller or larger than the target's pointer type, and
1758 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001759 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1760 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001761
Eric Christopher58a24612014-10-08 09:50:54 +00001762 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001763 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001764 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001765 JT.Reg = JumpTableReg;
1766
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001767 // Emit the range check for the jump table, and branch to the default block
1768 // for the switch statement if the value being switched on exceeds the largest
1769 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001770 SDValue CMP =
1771 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1772 Sub.getValueType()),
1773 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001774
1775 // Set NextBlock to be the MBB immediately after the current one, if any.
1776 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001777 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001778 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001779
Dan Gohmane8c913e2009-08-15 02:06:22 +00001780 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001781 NextBlock = BBI;
1782
Andrew Trickef9de2a2013-05-25 02:42:55 +00001783 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001784 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001785 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001786
Bill Wendling954cb182010-01-28 21:51:40 +00001787 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001788 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001789 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001790
Bill Wendlingc6b47342009-12-21 23:47:40 +00001791 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001792}
1793
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001794/// Codegen a new tail for a stack protector check ParentMBB which has had its
1795/// tail spliced into a stack protector check success bb.
1796///
1797/// For a high level explanation of how this fits into the stack protector
1798/// generation see the comment on the declaration of class
1799/// StackProtectorDescriptor.
1800void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1801 MachineBasicBlock *ParentBB) {
1802
1803 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001804 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1805 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001806
1807 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1808 int FI = MFI->getStackProtectorIndex();
1809
1810 const Value *IRGuard = SPD.getGuard();
1811 SDValue GuardPtr = getValue(IRGuard);
1812 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1813
1814 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001815 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001816
1817 SDValue Guard;
1818
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001819 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1820 // guard value from the virtual register holding the value. Otherwise, emit a
1821 // volatile load to retrieve the stack guard value.
1822 unsigned GuardReg = SPD.getGuardReg();
1823
Eric Christopher58a24612014-10-08 09:50:54 +00001824 if (GuardReg && TLI.useLoadStackGuardNode())
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001825 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1826 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001827 else
1828 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1829 GuardPtr, MachinePointerInfo(IRGuard, 0),
1830 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001831
1832 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1833 StackSlotPtr,
1834 MachinePointerInfo::getFixedStack(FI),
1835 true, false, false, Align);
1836
1837 // Perform the comparison via a subtract/getsetcc.
1838 EVT VT = Guard.getValueType();
1839 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1840
Eric Christopher58a24612014-10-08 09:50:54 +00001841 SDValue Cmp =
1842 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1843 Sub.getValueType()),
1844 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001845
1846 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1847 // branch to failure MBB.
1848 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1849 MVT::Other, StackSlot.getOperand(0),
1850 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1851 // Otherwise branch to success MBB.
1852 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1853 MVT::Other, BrCond,
1854 DAG.getBasicBlock(SPD.getSuccessMBB()));
1855
1856 DAG.setRoot(Br);
1857}
1858
1859/// Codegen the failure basic block for a stack protector check.
1860///
1861/// A failure stack protector machine basic block consists simply of a call to
1862/// __stack_chk_fail().
1863///
1864/// For a high level explanation of how this fits into the stack protector
1865/// generation see the comment on the declaration of class
1866/// StackProtectorDescriptor.
1867void
1868SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001869 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1870 SDValue Chain =
1871 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1872 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001873 DAG.setRoot(Chain);
1874}
1875
Dan Gohman575fad32008-09-03 16:12:24 +00001876/// visitBitTestHeader - This function emits necessary code to produce value
1877/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001878void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1879 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001880 // Subtract the minimum value
1881 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001882 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001883 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001884 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001885
1886 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001887 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1888 SDValue RangeCmp =
1889 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001890 Sub.getValueType()),
Eric Christopher58a24612014-10-08 09:50:54 +00001891 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001892
Evan Chengac730dd2011-01-06 01:02:44 +00001893 // Determine the type of the test operands.
1894 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001895 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001896 UsePtrType = true;
1897 else {
1898 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001899 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001900 // Switch table case range are encoded into series of masks.
1901 // Just use pointer type, it's guaranteed to fit.
1902 UsePtrType = true;
1903 break;
1904 }
1905 }
1906 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001907 VT = TLI.getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001908 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001909 }
Dan Gohman575fad32008-09-03 16:12:24 +00001910
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001911 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001912 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001914 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001915
1916 // Set NextBlock to be the MBB immediately after the current one, if any.
1917 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001918 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001919 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001920 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001921 NextBlock = BBI;
1922
1923 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1924
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001925 addSuccessorWithWeight(SwitchBB, B.Default);
1926 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001927
Andrew Trickef9de2a2013-05-25 02:42:55 +00001928 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001929 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001930 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001931
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001932 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001933 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001934 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001935
Bill Wendlingc6b47342009-12-21 23:47:40 +00001936 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001937}
1938
1939/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001940void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1941 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001942 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001943 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001944 BitTestCase &B,
1945 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001946 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001947 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001948 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001949 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001950 unsigned PopCount = CountPopulation_64(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001951 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001952 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001953 // Testing for a single bit; just compare the shift count with what it
1954 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001955 Cmp = DAG.getSetCC(
1956 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1957 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001958 } else if (PopCount == BB.Range) {
1959 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001960 Cmp = DAG.getSetCC(
1961 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1962 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001963 } else {
1964 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001965 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001966 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001967
Dan Gohman0695e092010-06-24 02:06:24 +00001968 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001969 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001970 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001971 Cmp = DAG.getSetCC(getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00001972 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1973 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001974 }
Dan Gohman575fad32008-09-03 16:12:24 +00001975
Manman Rencf104462012-08-24 18:14:27 +00001976 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1977 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1978 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1979 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001980
Andrew Trickef9de2a2013-05-25 02:42:55 +00001981 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001982 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001983 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001984
1985 // Set NextBlock to be the MBB immediately after the current one, if any.
1986 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001987 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001988 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001989 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001990 NextBlock = BBI;
1991
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001992 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001993 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001994 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001995
Bill Wendlingc6b47342009-12-21 23:47:40 +00001996 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001997}
1998
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001999void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002000 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002001
Dan Gohman575fad32008-09-03 16:12:24 +00002002 // Retrieve successors.
2003 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2004 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2005
Gabor Greif08a4c282009-01-15 11:10:44 +00002006 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002007 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002008 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002009 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002010 else if (Fn && Fn->isIntrinsic()) {
2011 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002012 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002013 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002014 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002015
2016 // If the value of the invoke is used outside of its defining block, make it
2017 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002018 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002019
2020 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002021 addSuccessorWithWeight(InvokeMBB, Return);
2022 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002023
2024 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002025 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002026 MVT::Other, getControlRoot(),
2027 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002028}
2029
Bill Wendlingf891bf82011-07-31 06:30:59 +00002030void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2031 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2032}
2033
Bill Wendling247fd3b2011-08-17 21:56:44 +00002034void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2035 assert(FuncInfo.MBB->isLandingPad() &&
2036 "Call to landingpad not in landing pad!");
2037
2038 MachineBasicBlock *MBB = FuncInfo.MBB;
2039 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2040 AddLandingPadInfo(LP, MMI, MBB);
2041
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002042 // If there aren't registers to copy the values into (e.g., during SjLj
2043 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002044 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2045 if (TLI.getExceptionPointerRegister() == 0 &&
2046 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002047 return;
2048
Bill Wendling247fd3b2011-08-17 21:56:44 +00002049 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002050 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002051 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002052
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002053 // Get the two live-in registers as SDValues. The physregs have already been
2054 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002055 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002056 Ops[0] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002057 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2058 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
2059 getCurSDLoc(), ValueVTs[0]);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002060 Ops[1] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002061 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2062 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
2063 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002064
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002065 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002066 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002067 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002068 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002069}
2070
Dan Gohman575fad32008-09-03 16:12:24 +00002071/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2072/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002073bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2074 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002075 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002076 MachineBasicBlock *Default,
2077 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002078 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002079 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002080 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002081 return false;
2082
Dan Gohman575fad32008-09-03 16:12:24 +00002083 // Get the MachineFunction which holds the current MBB. This is used when
2084 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002085 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002086
2087 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002088 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002089 MachineFunction::iterator BBI = CR.CaseBB;
2090
Dan Gohmane8c913e2009-08-15 02:06:22 +00002091 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002092 NextBlock = BBI;
2093
Manman Rencf104462012-08-24 18:14:27 +00002094 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002095 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002096 // is the same as the other, but has one bit unset that the other has set,
2097 // use bit manipulation to do two compares at once. For example:
2098 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002099 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2100 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2101 if (Size == 2 && CR.CaseBB == SwitchBB) {
2102 Case &Small = *CR.Range.first;
2103 Case &Big = *(CR.Range.second-1);
2104
2105 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2106 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2107 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2108
2109 // Check that there is only one bit different.
2110 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2111 (SmallValue | BigValue) == BigValue) {
2112 // Isolate the common bit.
2113 APInt CommonBit = BigValue & ~SmallValue;
2114 assert((SmallValue | CommonBit) == BigValue &&
2115 CommonBit.countPopulation() == 1 && "Not a common bit?");
2116
2117 SDValue CondLHS = getValue(SV);
2118 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002119 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002120
2121 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2122 DAG.getConstant(CommonBit, VT));
2123 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2124 Or, DAG.getConstant(BigValue, VT),
2125 ISD::SETEQ);
2126
2127 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002128 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2129 addSuccessorWithWeight(SwitchBB, Small.BB,
2130 Small.ExtraWeight + Big.ExtraWeight);
2131 addSuccessorWithWeight(SwitchBB, Default,
2132 // The default destination is the first successor in IR.
2133 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002134
2135 // Insert the true branch.
2136 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2137 getControlRoot(), Cond,
2138 DAG.getBasicBlock(Small.BB));
2139
2140 // Insert the false branch.
2141 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2142 DAG.getBasicBlock(Default));
2143
2144 DAG.setRoot(BrCond);
2145 return true;
2146 }
2147 }
2148 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002149
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002150 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002151 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002152 if (BPI) {
2153 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002154 uint32_t IWeight = I->ExtraWeight;
2155 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002156 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002157 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002158 if (IWeight > JWeight)
2159 std::swap(*I, *J);
2160 }
2161 }
2162 }
Dan Gohman575fad32008-09-03 16:12:24 +00002163 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002164 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002165 if (Size > 1 &&
2166 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002167 // The last case block won't fall through into 'NextBlock' if we emit the
2168 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002169 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002170 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002171 if (I->BB == NextBlock) {
2172 std::swap(*I, BackCase);
2173 break;
2174 }
Dan Gohman575fad32008-09-03 16:12:24 +00002175 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002176
Dan Gohman575fad32008-09-03 16:12:24 +00002177 // Create a CaseBlock record representing a conditional branch to
2178 // the Case's target mbb if the value being switched on SV is equal
2179 // to C.
2180 MachineBasicBlock *CurBlock = CR.CaseBB;
2181 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2182 MachineBasicBlock *FallThrough;
2183 if (I != E-1) {
2184 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2185 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002186
2187 // Put SV in a virtual register to make it available from the new blocks.
2188 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002189 } else {
2190 // If the last case doesn't match, go to the default block.
2191 FallThrough = Default;
2192 }
2193
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002194 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002195 ISD::CondCode CC;
2196 if (I->High == I->Low) {
2197 // This is just small small case range :) containing exactly 1 case
2198 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002199 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002200 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002201 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002202 LHS = I->Low; MHS = SV; RHS = I->High;
2203 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002204
Manman Rencf104462012-08-24 18:14:27 +00002205 // The false weight should be sum of all un-handled cases.
2206 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002207 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2208 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002209 /* trueweight */ I->ExtraWeight,
2210 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002211
Dan Gohman575fad32008-09-03 16:12:24 +00002212 // If emitting the first comparison, just call visitSwitchCase to emit the
2213 // code into the current block. Otherwise, push the CaseBlock onto the
2214 // vector to be later processed by SDISel, and insert the node's MBB
2215 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002216 if (CurBlock == SwitchBB)
2217 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002218 else
2219 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002220
Dan Gohman575fad32008-09-03 16:12:24 +00002221 CurBlock = FallThrough;
2222 }
2223
2224 return true;
2225}
2226
2227static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002228 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2229 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002230}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002231
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002232static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002233 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002234 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002235 return (LastExt - FirstExt + 1ULL);
2236}
2237
Dan Gohman575fad32008-09-03 16:12:24 +00002238/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002239bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2240 CaseRecVector &WorkList,
2241 const Value *SV,
2242 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002243 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002244 Case& FrontCase = *CR.Range.first;
2245 Case& BackCase = *(CR.Range.second-1);
2246
Chris Lattner8e1d7222009-11-07 07:50:34 +00002247 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2248 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002249
Chris Lattner8e1d7222009-11-07 07:50:34 +00002250 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002251 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002252 TSize += I->size();
2253
Eric Christopher58a24612014-10-08 09:50:54 +00002254 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2255 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002256 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002257
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002258 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002259 // The density is TSize / Range. Require at least 40%.
2260 // It should not be possible for IntTSize to saturate for sane code, but make
2261 // sure we handle Range saturation correctly.
2262 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2263 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2264 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002265 return false;
2266
David Greene5730f202010-01-05 01:24:57 +00002267 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002268 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002269 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002270
2271 // Get the MachineFunction which holds the current MBB. This is used when
2272 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002273 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002274
2275 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002276 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002277 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002278
2279 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2280
2281 // Create a new basic block to hold the code for loading the address
2282 // of the jump table, and jumping to it. Update successor information;
2283 // we will either branch to the default case for the switch, or the jump
2284 // table.
2285 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2286 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002287
2288 addSuccessorWithWeight(CR.CaseBB, Default);
2289 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002290
Dan Gohman575fad32008-09-03 16:12:24 +00002291 // Build a vector of destination BBs, corresponding to each target
2292 // of the jump table. If the value of the jump table slot corresponds to
2293 // a case statement, push the case's BB onto the vector, otherwise, push
2294 // the default BB.
2295 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002296 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002297 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002298 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2299 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002300
Bob Wilsone4077362013-09-09 19:14:35 +00002301 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002302 DestBBs.push_back(I->BB);
2303 if (TEI==High)
2304 ++I;
2305 } else {
2306 DestBBs.push_back(Default);
2307 }
2308 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002309
Manman Rencf104462012-08-24 18:14:27 +00002310 // Calculate weight for each unique destination in CR.
2311 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2312 if (FuncInfo.BPI)
2313 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2314 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2315 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002316 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002317 Itr->second += I->ExtraWeight;
2318 else
2319 DestWeights[I->BB] = I->ExtraWeight;
2320 }
2321
Dan Gohman575fad32008-09-03 16:12:24 +00002322 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002323 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2324 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002325 E = DestBBs.end(); I != E; ++I) {
2326 if (!SuccsHandled[(*I)->getNumber()]) {
2327 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002328 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2329 DestWeights.find(*I);
2330 addSuccessorWithWeight(JumpTableBB, *I,
2331 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002332 }
2333 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002334
Bob Wilson3c7cde42010-03-18 18:42:41 +00002335 // Create a jump table index for this jump table.
Eric Christopher58a24612014-10-08 09:50:54 +00002336 unsigned JTEncoding = TLI.getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002337 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002338 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002339
Dan Gohman575fad32008-09-03 16:12:24 +00002340 // Set the jump table information so that we can codegen it as a second
2341 // MachineBasicBlock
2342 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002343 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2344 if (CR.CaseBB == SwitchBB)
2345 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002346
Dan Gohman575fad32008-09-03 16:12:24 +00002347 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002348 return true;
2349}
2350
2351/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2352/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002353bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2354 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002355 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002356 MachineBasicBlock* Default,
2357 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002358 // Get the MachineFunction which holds the current MBB. This is used when
2359 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002360 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002361
2362 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002363 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002364 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002365
2366 Case& FrontCase = *CR.Range.first;
2367 Case& BackCase = *(CR.Range.second-1);
2368 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2369
2370 // Size is the number of Cases represented by this range.
2371 unsigned Size = CR.Range.second - CR.Range.first;
2372
Chris Lattner8e1d7222009-11-07 07:50:34 +00002373 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2374 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002375 double FMetric = 0;
2376 CaseItr Pivot = CR.Range.first + Size/2;
2377
2378 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2379 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002380 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002381 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2382 I!=E; ++I)
2383 TSize += I->size();
2384
Chris Lattner8e1d7222009-11-07 07:50:34 +00002385 APInt LSize = FrontCase.size();
2386 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002387 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002388 << "First: " << First << ", Last: " << Last <<'\n'
2389 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002390 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2391 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002392 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2393 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002394 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002395 assert((Range - 2ULL).isNonNegative() &&
2396 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002397 // Use volatile double here to avoid excess precision issues on some hosts,
2398 // e.g. that use 80-bit X87 registers.
2399 volatile double LDensity =
2400 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002401 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002402 volatile double RDensity =
2403 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002404 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002405 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002406 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002407 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002408 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2409 << "LDensity: " << LDensity
2410 << ", RDensity: " << RDensity << '\n'
2411 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002412 if (FMetric < Metric) {
2413 Pivot = J;
2414 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002415 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002416 }
2417
2418 LSize += J->size();
2419 RSize -= J->size();
2420 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002421
Eric Christopher58a24612014-10-08 09:50:54 +00002422 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2423 if (areJTsAllowed(TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002424 // If our case is dense we *really* should handle it earlier!
2425 assert((FMetric > 0) && "Should handle dense range earlier!");
2426 } else {
2427 Pivot = CR.Range.first + Size/2;
2428 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002429
Dan Gohman575fad32008-09-03 16:12:24 +00002430 CaseRange LHSR(CR.Range.first, Pivot);
2431 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002432 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002433 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002434
Dan Gohman575fad32008-09-03 16:12:24 +00002435 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002436 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002437 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002438 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002439 // Pivot's Value, then we can branch directly to the LHS's Target,
2440 // rather than creating a leaf node for it.
2441 if ((LHSR.second - LHSR.first) == 1 &&
2442 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002443 cast<ConstantInt>(C)->getValue() ==
2444 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002445 TrueBB = LHSR.first->BB;
2446 } else {
2447 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2448 CurMF->insert(BBI, TrueBB);
2449 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002450
2451 // Put SV in a virtual register to make it available from the new blocks.
2452 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002453 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002454
Dan Gohman575fad32008-09-03 16:12:24 +00002455 // Similar to the optimization above, if the Value being switched on is
2456 // known to be less than the Constant CR.LT, and the current Case Value
2457 // is CR.LT - 1, then we can branch directly to the target block for
2458 // the current Case Value, rather than emitting a RHS leaf node for it.
2459 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002460 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2461 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002462 FalseBB = RHSR.first->BB;
2463 } else {
2464 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2465 CurMF->insert(BBI, FalseBB);
2466 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002467
2468 // Put SV in a virtual register to make it available from the new blocks.
2469 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002470 }
2471
2472 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002473 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002474 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002475 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002476
Dan Gohman7c0303a2010-04-19 22:41:47 +00002477 if (CR.CaseBB == SwitchBB)
2478 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002479 else
2480 SwitchCases.push_back(CB);
2481
2482 return true;
2483}
2484
2485/// handleBitTestsSwitchCase - if current case range has few destination and
2486/// range span less, than machine word bitwidth, encode case range into series
2487/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002488bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2489 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002490 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002491 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002492 MachineBasicBlock* SwitchBB) {
Eric Christopher58a24612014-10-08 09:50:54 +00002493 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2494 EVT PTy = TLI.getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002495 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002496
2497 Case& FrontCase = *CR.Range.first;
2498 Case& BackCase = *(CR.Range.second-1);
2499
2500 // Get the MachineFunction which holds the current MBB. This is used when
2501 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002502 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002503
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002504 // If target does not have legal shift left, do not emit bit tests at all.
Eric Christopher58a24612014-10-08 09:50:54 +00002505 if (!TLI.isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002506 return false;
2507
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002508 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002509 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2510 I!=E; ++I) {
2511 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002512 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002513 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002514
Dan Gohman575fad32008-09-03 16:12:24 +00002515 // Count unique destinations
2516 SmallSet<MachineBasicBlock*, 4> Dests;
2517 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2518 Dests.insert(I->BB);
2519 if (Dests.size() > 3)
2520 // Don't bother the code below, if there are too much unique destinations
2521 return false;
2522 }
David Greene5730f202010-01-05 01:24:57 +00002523 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002524 << Dests.size() << '\n'
2525 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002526
Dan Gohman575fad32008-09-03 16:12:24 +00002527 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002528 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2529 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002530 APInt cmpRange = maxValue - minValue;
2531
David Greene5730f202010-01-05 01:24:57 +00002532 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002533 << "Low bound: " << minValue << '\n'
2534 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002535
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002536 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002537 (!(Dests.size() == 1 && numCmps >= 3) &&
2538 !(Dests.size() == 2 && numCmps >= 5) &&
2539 !(Dests.size() >= 3 && numCmps >= 6)))
2540 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002541
David Greene5730f202010-01-05 01:24:57 +00002542 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002543 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2544
Dan Gohman575fad32008-09-03 16:12:24 +00002545 // Optimize the case where all the case values fit in a
2546 // word without having to subtract minValue. In this case,
2547 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002548 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002549 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002550 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002551 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002552 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002553
Dan Gohman575fad32008-09-03 16:12:24 +00002554 CaseBitsVector CasesBits;
2555 unsigned i, count = 0;
2556
2557 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2558 MachineBasicBlock* Dest = I->BB;
2559 for (i = 0; i < count; ++i)
2560 if (Dest == CasesBits[i].BB)
2561 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002562
Dan Gohman575fad32008-09-03 16:12:24 +00002563 if (i == count) {
2564 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002565 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002566 count++;
2567 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002568
2569 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2570 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2571
2572 uint64_t lo = (lowValue - lowBound).getZExtValue();
2573 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002574 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002575
Dan Gohman575fad32008-09-03 16:12:24 +00002576 for (uint64_t j = lo; j <= hi; j++) {
2577 CasesBits[i].Mask |= 1ULL << j;
2578 CasesBits[i].Bits++;
2579 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002580
Dan Gohman575fad32008-09-03 16:12:24 +00002581 }
2582 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002583
Dan Gohman575fad32008-09-03 16:12:24 +00002584 BitTestInfo BTC;
2585
2586 // Figure out which block is immediately after the current one.
2587 MachineFunction::iterator BBI = CR.CaseBB;
2588 ++BBI;
2589
2590 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2591
David Greene5730f202010-01-05 01:24:57 +00002592 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002593 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002594 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002595 << ", Bits: " << CasesBits[i].Bits
2596 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002597
2598 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2599 CurMF->insert(BBI, CaseBB);
2600 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2601 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002602 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002603
2604 // Put SV in a virtual register to make it available from the new blocks.
2605 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002606 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002607
2608 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002609 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002610 CR.CaseBB, Default, std::move(BTC));
Dan Gohman575fad32008-09-03 16:12:24 +00002611
Dan Gohman7c0303a2010-04-19 22:41:47 +00002612 if (CR.CaseBB == SwitchBB)
2613 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002614
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002615 BitTestCases.push_back(std::move(BTB));
Dan Gohman575fad32008-09-03 16:12:24 +00002616
2617 return true;
2618}
2619
Dan Gohman575fad32008-09-03 16:12:24 +00002620/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002621size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2622 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002623 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002624
Manman Rencf104462012-08-24 18:14:27 +00002625 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002626 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002627 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002628 i != e; ++i) {
2629 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002630 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2631
Bob Wilsone4077362013-09-09 19:14:35 +00002632 uint32_t ExtraWeight =
2633 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2634
2635 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2636 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002637 }
Bob Wilsone4077362013-09-09 19:14:35 +00002638 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002639
Bob Wilsone4077362013-09-09 19:14:35 +00002640 // Merge case into clusters
2641 if (Cases.size() >= 2)
2642 // Must recompute end() each iteration because it may be
2643 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002644 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002645 J != Cases.end(); ) {
2646 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2647 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2648 MachineBasicBlock* nextBB = J->BB;
2649 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002650
Bob Wilsone4077362013-09-09 19:14:35 +00002651 // If the two neighboring cases go to the same destination, merge them
2652 // into a single case.
2653 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2654 I->High = J->High;
2655 I->ExtraWeight += J->ExtraWeight;
2656 J = Cases.erase(J);
2657 } else {
2658 I = J++;
2659 }
2660 }
Dan Gohman575fad32008-09-03 16:12:24 +00002661
Bob Wilsone4077362013-09-09 19:14:35 +00002662 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2663 if (I->Low != I->High)
2664 // A range counts double, since it requires two compares.
2665 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002666 }
2667
2668 return numCmps;
2669}
2670
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002671void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2672 MachineBasicBlock *Last) {
2673 // Update JTCases.
2674 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2675 if (JTCases[i].first.HeaderBB == First)
2676 JTCases[i].first.HeaderBB = Last;
2677
2678 // Update BitTestCases.
2679 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2680 if (BitTestCases[i].Parent == First)
2681 BitTestCases[i].Parent = Last;
2682}
2683
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002684void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002685 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002686
Dan Gohman575fad32008-09-03 16:12:24 +00002687 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002688 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002689 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2690
2691 // If there is only the default destination, branch to it if it is not the
2692 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002693 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002694 // Update machine-CFG edges.
2695
2696 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002697 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002698 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002699 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002700 MVT::Other, getControlRoot(),
2701 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002702
Dan Gohman575fad32008-09-03 16:12:24 +00002703 return;
2704 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002705
Dan Gohman575fad32008-09-03 16:12:24 +00002706 // If there are any non-default case statements, create a vector of Cases
2707 // representing each one, and sort the vector so that we can efficiently
2708 // create a binary search tree from them.
2709 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002710 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002711 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002712 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002713 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002714
2715 // Get the Value to be switched on and default basic blocks, which will be
2716 // inserted into CaseBlock records, representing basic blocks in the binary
2717 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002718 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002719
2720 // Push the initial CaseRec onto the worklist
2721 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002722 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002723 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002724
2725 while (!WorkList.empty()) {
2726 // Grab a record representing a case range to process off the worklist
2727 CaseRec CR = WorkList.back();
2728 WorkList.pop_back();
2729
Dan Gohman7c0303a2010-04-19 22:41:47 +00002730 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002731 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002732
Dan Gohman575fad32008-09-03 16:12:24 +00002733 // If the range has few cases (two or less) emit a series of specific
2734 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002735 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002736 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002737
Sebastian Popedb31fa2012-09-25 20:35:36 +00002738 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002739 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002740 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002741 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002742 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002743 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002744
Dan Gohman575fad32008-09-03 16:12:24 +00002745 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2746 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002747 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002748 }
2749}
2750
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002751void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002752 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002753
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002754 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002755 SmallSet<BasicBlock*, 32> Done;
2756 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2757 BasicBlock *BB = I.getSuccessor(i);
2758 bool Inserted = Done.insert(BB);
2759 if (!Inserted)
2760 continue;
2761
2762 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002763 addSuccessorWithWeight(IndirectBrMBB, Succ);
2764 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002765
Andrew Trickef9de2a2013-05-25 02:42:55 +00002766 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002767 MVT::Other, getControlRoot(),
2768 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002769}
Dan Gohman575fad32008-09-03 16:12:24 +00002770
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002771void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2772 if (DAG.getTarget().Options.TrapUnreachable)
2773 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2774}
2775
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002776void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002777 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002778 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002779 if (isa<Constant>(I.getOperand(0)) &&
2780 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2781 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002782 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002783 Op2.getValueType(), Op2));
2784 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002785 }
Bill Wendling443d0722009-12-21 22:30:11 +00002786
Dan Gohmana5b96452009-06-04 22:49:04 +00002787 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002788}
2789
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002790void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002791 SDValue Op1 = getValue(I.getOperand(0));
2792 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002793
2794 bool nuw = false;
2795 bool nsw = false;
2796 bool exact = false;
2797 if (const OverflowingBinaryOperator *OFBinOp =
2798 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2799 nuw = OFBinOp->hasNoUnsignedWrap();
2800 nsw = OFBinOp->hasNoSignedWrap();
2801 }
2802 if (const PossiblyExactOperator *ExactOp =
2803 dyn_cast<const PossiblyExactOperator>(&I))
2804 exact = ExactOp->isExact();
2805
2806 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2807 Op1, Op2, nuw, nsw, exact);
2808 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002809}
2810
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002811void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002812 SDValue Op1 = getValue(I.getOperand(0));
2813 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002814
Eric Christopher58a24612014-10-08 09:50:54 +00002815 EVT ShiftTy =
2816 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002817
Chris Lattner2a720d92011-02-13 09:02:52 +00002818 // Coerce the shift amount to the right type if we can.
2819 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002820 unsigned ShiftSize = ShiftTy.getSizeInBits();
2821 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002822 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002823
Dan Gohman0e8d1992009-04-09 03:51:29 +00002824 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002825 if (ShiftSize > Op2Size)
2826 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002827
Dan Gohman0e8d1992009-04-09 03:51:29 +00002828 // If the operand is larger than the shift count type but the shift
2829 // count type has enough bits to represent any shift value, truncate
2830 // it now. This is a common case and it exposes the truncate to
2831 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002832 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2833 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2834 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002835 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002836 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002837 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002838 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002839
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002840 bool nuw = false;
2841 bool nsw = false;
2842 bool exact = false;
2843
2844 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2845
2846 if (const OverflowingBinaryOperator *OFBinOp =
2847 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2848 nuw = OFBinOp->hasNoUnsignedWrap();
2849 nsw = OFBinOp->hasNoSignedWrap();
2850 }
2851 if (const PossiblyExactOperator *ExactOp =
2852 dyn_cast<const PossiblyExactOperator>(&I))
2853 exact = ExactOp->isExact();
2854 }
2855
2856 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2857 nuw, nsw, exact);
2858 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002859}
2860
Benjamin Kramer9960a252011-07-08 10:31:30 +00002861void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002862 SDValue Op1 = getValue(I.getOperand(0));
2863 SDValue Op2 = getValue(I.getOperand(1));
2864
2865 // Turn exact SDivs into multiplications.
2866 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2867 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002868 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2869 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002870 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002871 setValue(&I, DAG.getTargetLoweringInfo()
2872 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002873 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002874 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002875 Op1, Op2));
2876}
2877
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002878void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002879 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002880 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002881 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002882 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002883 predicate = ICmpInst::Predicate(IC->getPredicate());
2884 SDValue Op1 = getValue(I.getOperand(0));
2885 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002886 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002887
Eric Christopher58a24612014-10-08 09:50:54 +00002888 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002889 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002890}
2891
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002892void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002893 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002894 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002895 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002896 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002897 predicate = FCmpInst::Predicate(FC->getPredicate());
2898 SDValue Op1 = getValue(I.getOperand(0));
2899 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002900 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002901 if (TM.Options.NoNaNsFPMath)
2902 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002903 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002904 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002905}
2906
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002907void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002908 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002909 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002910 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002911 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002912
Bill Wendling443d0722009-12-21 22:30:11 +00002913 SmallVector<SDValue, 4> Values(NumValues);
2914 SDValue Cond = getValue(I.getOperand(0));
2915 SDValue TrueVal = getValue(I.getOperand(1));
2916 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002917 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2918 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002919
Bill Wendling954cb182010-01-28 21:51:40 +00002920 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002921 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002922 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002923 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002924 SDValue(TrueVal.getNode(),
2925 TrueVal.getResNo() + i),
2926 SDValue(FalseVal.getNode(),
2927 FalseVal.getResNo() + i));
2928
Andrew Trickef9de2a2013-05-25 02:42:55 +00002929 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002930 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002931}
Dan Gohman575fad32008-09-03 16:12:24 +00002932
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002933void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002934 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2935 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002936 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002937 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002938}
2939
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002940void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002941 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2942 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2943 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002944 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002945 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002946}
2947
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002948void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002949 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2950 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2951 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002952 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002953 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002954}
2955
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002956void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002957 // FPTrunc is never a no-op cast, no need to check
2958 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002959 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2960 EVT DestVT = TLI.getValueType(I.getType());
2961 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
2962 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002963}
2964
Stephen Lin6d715e82013-07-06 21:44:25 +00002965void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002966 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002967 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002968 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002969 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002970}
2971
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002972void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002973 // FPToUI is never a no-op cast, no need to check
2974 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002975 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002976 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002977}
2978
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002979void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002980 // FPToSI is never a no-op cast, no need to check
2981 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002982 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002983 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002984}
2985
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002986void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002987 // UIToFP is never a no-op cast, no need to check
2988 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002989 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002990 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002991}
2992
Stephen Lin6d715e82013-07-06 21:44:25 +00002993void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002994 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002995 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002996 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002997 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002998}
2999
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003000void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003001 // What to do depends on the size of the integer and the size of the pointer.
3002 // We can either truncate, zero extend, or no-op, accordingly.
3003 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003004 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003005 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003006}
3007
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003008void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003009 // What to do depends on the size of the integer and the size of the pointer.
3010 // We can either truncate, zero extend, or no-op, accordingly.
3011 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003012 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003013 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003014}
3015
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003016void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003017 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003018 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003019
Bill Wendling443d0722009-12-21 22:30:11 +00003020 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003021 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003022 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003023 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003024 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003025 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3026 // might fold any kind of constant expression to an integer constant and that
3027 // is not what we are looking for. Only regcognize a bitcast of a genuine
3028 // constant integer as an opaque constant.
3029 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3030 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3031 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003032 else
Bill Wendling443d0722009-12-21 22:30:11 +00003033 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003034}
3035
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003036void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3037 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3038 const Value *SV = I.getOperand(0);
3039 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00003040 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003041
3042 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3043 unsigned DestAS = I.getType()->getPointerAddressSpace();
3044
3045 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3046 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3047
3048 setValue(&I, N);
3049}
3050
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003051void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003052 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003053 SDValue InVec = getValue(I.getOperand(0));
3054 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003055 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3056 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003057 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3058 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003059}
3060
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003061void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003062 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003063 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003064 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3065 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003066 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3067 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003068}
3069
Craig Topperf726e152012-01-04 09:23:09 +00003070// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003071// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003072// specified sequential range [L, L+Pos). or is undef.
3073static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003074 unsigned Pos, unsigned Size, int Low) {
3075 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003076 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003077 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003078 return true;
3079}
3080
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003081void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003082 SDValue Src1 = getValue(I.getOperand(0));
3083 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003084
Chris Lattnercf129702012-01-26 02:51:13 +00003085 SmallVector<int, 8> Mask;
3086 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3087 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003088
Eric Christopher58a24612014-10-08 09:50:54 +00003089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3090 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003091 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003092 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003093
Mon P Wang7a824742008-11-16 05:06:27 +00003094 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003095 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003096 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003097 return;
3098 }
3099
3100 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003101 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3102 // Mask is longer than the source vectors and is a multiple of the source
3103 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003104 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003105 if (SrcNumElts*2 == MaskNumElts) {
3106 // First check for Src1 in low and Src2 in high
3107 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3108 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3109 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003110 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003111 VT, Src1, Src2));
3112 return;
3113 }
3114 // Then check for Src2 in low and Src1 in high
3115 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3116 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3117 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003118 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003119 VT, Src2, Src1));
3120 return;
3121 }
Mon P Wang25f01062008-11-10 04:46:22 +00003122 }
3123
Mon P Wang7a824742008-11-16 05:06:27 +00003124 // Pad both vectors with undefs to make them the same length as the mask.
3125 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003126 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3127 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003128 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003129
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003130 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3131 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003132 MOps1[0] = Src1;
3133 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003134
3135 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003136 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003137 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003138 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003139
Mon P Wang25f01062008-11-10 04:46:22 +00003140 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003141 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003142 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003143 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003144 if (Idx >= (int)SrcNumElts)
3145 Idx -= SrcNumElts - MaskNumElts;
3146 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003147 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003148
Andrew Trickef9de2a2013-05-25 02:42:55 +00003149 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003150 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003151 return;
3152 }
3153
Mon P Wang7a824742008-11-16 05:06:27 +00003154 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003155 // Analyze the access pattern of the vector to see if we can extract
3156 // two subvectors and do the shuffle. The analysis is done by calculating
3157 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003158 int MinRange[2] = { static_cast<int>(SrcNumElts),
3159 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003160 int MaxRange[2] = {-1, -1};
3161
Nate Begeman5f829d82009-04-29 05:20:52 +00003162 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003163 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003164 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003165 if (Idx < 0)
3166 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003167
Nate Begeman5f829d82009-04-29 05:20:52 +00003168 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003169 Input = 1;
3170 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003171 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003172 if (Idx > MaxRange[Input])
3173 MaxRange[Input] = Idx;
3174 if (Idx < MinRange[Input])
3175 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003176 }
Mon P Wang25f01062008-11-10 04:46:22 +00003177
Mon P Wang7a824742008-11-16 05:06:27 +00003178 // Check if the access is smaller than the vector size and can we find
3179 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003180 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3181 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003182 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003183 for (unsigned Input = 0; Input < 2; ++Input) {
3184 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003185 RangeUse[Input] = 0; // Unused
3186 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003187 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003188 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003189
3190 // Find a good start index that is a multiple of the mask length. Then
3191 // see if the rest of the elements are in range.
3192 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3193 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3194 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3195 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003196 }
3197
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003198 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003199 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003200 return;
3201 }
Craig Topper6148fe62012-04-08 23:15:04 +00003202 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003203 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003204 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003205 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003206 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003207 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003208 else
Eric Christopher58a24612014-10-08 09:50:54 +00003209 Src = DAG.getNode(
3210 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
3211 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003212 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003213
Mon P Wang7a824742008-11-16 05:06:27 +00003214 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003215 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003216 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003217 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003218 if (Idx >= 0) {
3219 if (Idx < (int)SrcNumElts)
3220 Idx -= StartIdx[0];
3221 else
3222 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3223 }
3224 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003225 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003226
Andrew Trickef9de2a2013-05-25 02:42:55 +00003227 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003228 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003229 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003230 }
3231 }
3232
Mon P Wang7a824742008-11-16 05:06:27 +00003233 // We can't use either concat vectors or extract subvectors so fall back to
3234 // replacing the shuffle with extract and build vector.
3235 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003236 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00003237 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003238 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003239 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003240 int Idx = Mask[i];
3241 SDValue Res;
3242
3243 if (Idx < 0) {
3244 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003245 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003246 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3247 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003248
Andrew Trickef9de2a2013-05-25 02:42:55 +00003249 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003250 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003251 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003252
3253 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003254 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003255
Craig Topper48d114b2014-04-26 18:35:24 +00003256 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003257}
3258
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003259void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003260 const Value *Op0 = I.getOperand(0);
3261 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003262 Type *AggTy = I.getType();
3263 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003264 bool IntoUndef = isa<UndefValue>(Op0);
3265 bool FromUndef = isa<UndefValue>(Op1);
3266
Jay Foad57aa6362011-07-13 10:26:04 +00003267 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003268
Eric Christopher58a24612014-10-08 09:50:54 +00003269 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003270 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003271 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003272 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003273 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003274
3275 unsigned NumAggValues = AggValueVTs.size();
3276 unsigned NumValValues = ValValueVTs.size();
3277 SmallVector<SDValue, 4> Values(NumAggValues);
3278
Peter Collingbourne97572632014-09-20 00:10:47 +00003279 // Ignore an insertvalue that produces an empty object
3280 if (!NumAggValues) {
3281 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3282 return;
3283 }
3284
Dan Gohman575fad32008-09-03 16:12:24 +00003285 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003286 unsigned i = 0;
3287 // Copy the beginning value(s) from the original aggregate.
3288 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003289 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003290 SDValue(Agg.getNode(), Agg.getResNo() + i);
3291 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003292 if (NumValValues) {
3293 SDValue Val = getValue(Op1);
3294 for (; i != LinearIndex + NumValValues; ++i)
3295 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3296 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3297 }
Dan Gohman575fad32008-09-03 16:12:24 +00003298 // Copy remaining value(s) from the original aggregate.
3299 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003300 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003301 SDValue(Agg.getNode(), Agg.getResNo() + i);
3302
Andrew Trickef9de2a2013-05-25 02:42:55 +00003303 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003304 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003305}
3306
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003307void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003308 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003309 Type *AggTy = Op0->getType();
3310 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003311 bool OutOfUndef = isa<UndefValue>(Op0);
3312
Jay Foad57aa6362011-07-13 10:26:04 +00003313 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003314
Eric Christopher58a24612014-10-08 09:50:54 +00003315 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003316 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003317 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003318
3319 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003320
3321 // Ignore a extractvalue that produces an empty object
3322 if (!NumValValues) {
3323 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3324 return;
3325 }
3326
Dan Gohman575fad32008-09-03 16:12:24 +00003327 SmallVector<SDValue, 4> Values(NumValValues);
3328
3329 SDValue Agg = getValue(Op0);
3330 // Copy out the selected value(s).
3331 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3332 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003333 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003334 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003335 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003336
Andrew Trickef9de2a2013-05-25 02:42:55 +00003337 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003338 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003339}
3340
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003341void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003342 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003343 // Note that the pointer operand may be a vector of pointers. Take the scalar
3344 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003345 Type *Ty = Op0->getType()->getScalarType();
3346 unsigned AS = Ty->getPointerAddressSpace();
3347 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003348
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003349 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003350 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003351 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003352 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003353 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003354 if (Field) {
3355 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003356 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003357 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003358 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003359 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003360
Dan Gohman575fad32008-09-03 16:12:24 +00003361 Ty = StTy->getElementType(Field);
3362 } else {
3363 Ty = cast<SequentialType>(Ty)->getElementType();
3364
3365 // If this is a constant subscript, handle it quickly.
Eric Christopher58a24612014-10-08 09:50:54 +00003366 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003367 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003368 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003369 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003370 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003371 SDValue OffsVal;
Eric Christopher58a24612014-10-08 09:50:54 +00003372 EVT PTy = TLI.getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003373 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003374 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003375 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003376 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003377 else
Tom Stellardfd155822013-08-26 15:05:36 +00003378 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003379
Andrew Trickef9de2a2013-05-25 02:42:55 +00003380 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003381 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003382 continue;
3383 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003384
Dan Gohman575fad32008-09-03 16:12:24 +00003385 // N = N + Idx * ElementSize;
Eric Christopher58a24612014-10-08 09:50:54 +00003386 APInt ElementSize =
3387 APInt(TLI.getPointerSizeInBits(AS), DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003388 SDValue IdxN = getValue(Idx);
3389
3390 // If the index is smaller or larger than intptr_t, truncate or extend
3391 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003392 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003393
3394 // If this is a multiply by a power of two, turn it into a shl
3395 // immediately. This is a very common case.
3396 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003397 if (ElementSize.isPowerOf2()) {
3398 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003399 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003400 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003401 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003402 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003403 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003404 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003405 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003406 }
3407 }
3408
Andrew Trickef9de2a2013-05-25 02:42:55 +00003409 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003410 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003411 }
3412 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003413
Dan Gohman575fad32008-09-03 16:12:24 +00003414 setValue(&I, N);
3415}
3416
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003417void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003418 // If this is a fixed sized alloca in the entry block of the function,
3419 // allocate it statically on the stack.
3420 if (FuncInfo.StaticAllocaMap.count(&I))
3421 return; // getValue will auto-populate this.
3422
Chris Lattner229907c2011-07-18 04:54:35 +00003423 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00003424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3425 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003426 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00003427 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
3428 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00003429
3430 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003431
Eric Christopher58a24612014-10-08 09:50:54 +00003432 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003433 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003434 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003435
Andrew Trickef9de2a2013-05-25 02:42:55 +00003436 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003437 AllocSize,
3438 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003439
Dan Gohman575fad32008-09-03 16:12:24 +00003440 // Handle alignment. If the requested alignment is less than or equal to
3441 // the stack alignment, ignore it. If the size is greater than or equal to
3442 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003443 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00003444 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003445 if (Align <= StackAlign)
3446 Align = 0;
3447
3448 // Round the size of the allocation up to the stack alignment size
3449 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003450 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003451 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003452 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003453
Dan Gohman575fad32008-09-03 16:12:24 +00003454 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003455 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003456 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003457 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3458
3459 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003460 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003461 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003462 setValue(&I, DSA);
3463 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003464
Hans Wennborgacb842d2014-03-05 02:43:26 +00003465 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003466}
3467
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003468void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003469 if (I.isAtomic())
3470 return visitAtomicLoad(I);
3471
Dan Gohman575fad32008-09-03 16:12:24 +00003472 const Value *SV = I.getOperand(0);
3473 SDValue Ptr = getValue(SV);
3474
Chris Lattner229907c2011-07-18 04:54:35 +00003475 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003476
Dan Gohman575fad32008-09-03 16:12:24 +00003477 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003478 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
3479 bool isInvariant = I.getMetadata("invariant.load") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003480 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003481
3482 AAMDNodes AAInfo;
3483 I.getAAMetadata(AAInfo);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003484 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003485
Eric Christopher58a24612014-10-08 09:50:54 +00003486 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003487 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003488 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003489 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003490 unsigned NumValues = ValueVTs.size();
3491 if (NumValues == 0)
3492 return;
3493
3494 SDValue Root;
3495 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003496 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003497 // Serialize volatile loads with other side effects.
3498 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003499 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003500 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003501 // Do not serialize (non-volatile) loads of constant memory with anything.
3502 Root = DAG.getEntryNode();
3503 ConstantMemory = true;
3504 } else {
3505 // Do not serialize non-volatile loads against each other.
3506 Root = DAG.getRoot();
3507 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003508
Richard Sandiford9afe6132013-12-10 10:36:34 +00003509 if (isVolatile)
Eric Christopher58a24612014-10-08 09:50:54 +00003510 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003511
Dan Gohman575fad32008-09-03 16:12:24 +00003512 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003513 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3514 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003515 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003516 unsigned ChainI = 0;
3517 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3518 // Serializing loads here may result in excessive register pressure, and
3519 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3520 // could recover a bit by hoisting nodes upward in the chain by recognizing
3521 // they are side-effect free or do not alias. The optimizer should really
3522 // avoid this case by converting large object/array copies to llvm.memcpy
3523 // (MaxParallelChains should always remain as failsafe).
3524 if (ChainI == MaxParallelChains) {
3525 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003526 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003527 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003528 Root = Chain;
3529 ChainI = 0;
3530 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003531 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003532 PtrVT, Ptr,
3533 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003534 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003535 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003536 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003537 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003538
Dan Gohman575fad32008-09-03 16:12:24 +00003539 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003540 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003541 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003542
Dan Gohman575fad32008-09-03 16:12:24 +00003543 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003544 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003545 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003546 if (isVolatile)
3547 DAG.setRoot(Chain);
3548 else
3549 PendingLoads.push_back(Chain);
3550 }
3551
Andrew Trickef9de2a2013-05-25 02:42:55 +00003552 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003553 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003554}
Dan Gohman575fad32008-09-03 16:12:24 +00003555
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003556void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003557 if (I.isAtomic())
3558 return visitAtomicStore(I);
3559
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003560 const Value *SrcV = I.getOperand(0);
3561 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003562
Owen Anderson53aa7a92009-08-10 22:56:29 +00003563 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003564 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003565 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00003566 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003567 unsigned NumValues = ValueVTs.size();
3568 if (NumValues == 0)
3569 return;
3570
3571 // Get the lowered operands. Note that we do this after
3572 // checking if NumResults is zero, because with zero results
3573 // the operands won't have values in the map.
3574 SDValue Src = getValue(SrcV);
3575 SDValue Ptr = getValue(PtrV);
3576
3577 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003578 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3579 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003580 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003581 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003582 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003583 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003584
3585 AAMDNodes AAInfo;
3586 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003587
Andrew Trick116efac2010-11-12 17:50:46 +00003588 unsigned ChainI = 0;
3589 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3590 // See visitLoad comments.
3591 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003592 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003593 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003594 Root = Chain;
3595 ChainI = 0;
3596 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003597 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003598 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003599 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003600 SDValue(Src.getNode(), Src.getResNo() + i),
3601 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003602 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003603 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003604 }
3605
Craig Topper48d114b2014-04-26 18:35:24 +00003606 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003607 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003608 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003609}
3610
Eli Friedman30a49e92011-08-03 21:06:02 +00003611static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003612 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003613 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003614 SelectionDAG &DAG,
3615 const TargetLowering &TLI) {
3616 // Fence, if necessary
3617 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003618 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003619 Order = Release;
Tim Northoverd622e122014-05-30 14:41:51 +00003620 else if (Order == Acquire || Order == Monotonic || Order == Unordered)
Eli Friedman30a49e92011-08-03 21:06:02 +00003621 return Chain;
3622 } else {
3623 if (Order == AcquireRelease)
3624 Order = Acquire;
Tim Northoverd622e122014-05-30 14:41:51 +00003625 else if (Order == Release || Order == Monotonic || Order == Unordered)
Eli Friedman30a49e92011-08-03 21:06:02 +00003626 return Chain;
3627 }
3628 SDValue Ops[3];
3629 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003630 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3631 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003632 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops);
Eli Friedman30a49e92011-08-03 21:06:02 +00003633}
3634
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003635void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003636 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003637 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3638 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003639 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003640
3641 SDValue InChain = getRoot();
3642
Eric Christopher58a24612014-10-08 09:50:54 +00003643 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3644 if (TLI.getInsertFencesForAtomic())
3645 InChain =
3646 InsertFenceForAtomic(InChain, SuccessOrder, Scope, true, dl, DAG, TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003647
Tim Northover420a2162014-06-13 14:24:07 +00003648 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3649 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3650 SDValue L = DAG.getAtomicCmpSwap(
3651 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3652 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3653 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
3654 0 /* Alignment */,
Eric Christopher58a24612014-10-08 09:50:54 +00003655 TLI.getInsertFencesForAtomic() ? Monotonic : SuccessOrder,
3656 TLI.getInsertFencesForAtomic() ? Monotonic : FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003657
Tim Northover420a2162014-06-13 14:24:07 +00003658 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003659
Eric Christopher58a24612014-10-08 09:50:54 +00003660 if (TLI.getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003661 OutChain = InsertFenceForAtomic(OutChain, SuccessOrder, Scope, false, dl,
Eric Christopher58a24612014-10-08 09:50:54 +00003662 DAG, TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003663
Eli Friedmanadec5872011-07-29 03:05:32 +00003664 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003665 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003666}
3667
3668void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003669 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003670 ISD::NodeType NT;
3671 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003672 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003673 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3674 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3675 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3676 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3677 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3678 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3679 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3680 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3681 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3682 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3683 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3684 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003685 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003686 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003687
3688 SDValue InChain = getRoot();
3689
Eric Christopher58a24612014-10-08 09:50:54 +00003690 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3691 if (TLI.getInsertFencesForAtomic())
3692 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl, DAG, TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003693
Eric Christopher58a24612014-10-08 09:50:54 +00003694 SDValue L = DAG.getAtomic(
3695 NT, dl, getValue(I.getValOperand()).getSimpleValueType(), InChain,
3696 getValue(I.getPointerOperand()), getValue(I.getValOperand()),
3697 I.getPointerOperand(), 0 /* Alignment */,
3698 TLI.getInsertFencesForAtomic() ? Monotonic : Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003699
3700 SDValue OutChain = L.getValue(1);
3701
Eric Christopher58a24612014-10-08 09:50:54 +00003702 if (TLI.getInsertFencesForAtomic())
3703 OutChain =
3704 InsertFenceForAtomic(OutChain, Order, Scope, false, dl, DAG, TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003705
Eli Friedmanadec5872011-07-29 03:05:32 +00003706 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003707 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003708}
3709
Eli Friedmanfee02c62011-07-25 23:16:38 +00003710void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003711 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003712 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003713 SDValue Ops[3];
3714 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00003715 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3716 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003717 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003718}
3719
Eli Friedman342e8df2011-08-24 20:50:09 +00003720void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003721 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003722 AtomicOrdering Order = I.getOrdering();
3723 SynchronizationScope Scope = I.getSynchScope();
3724
3725 SDValue InChain = getRoot();
3726
Eric Christopher58a24612014-10-08 09:50:54 +00003727 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3728 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003729
Evan Chenga72b9702013-02-06 02:06:33 +00003730 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003731 report_fatal_error("Cannot generate unaligned atomic load");
3732
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003733 MachineMemOperand *MMO =
3734 DAG.getMachineFunction().
3735 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3736 MachineMemOperand::MOVolatile |
3737 MachineMemOperand::MOLoad,
3738 VT.getStoreSize(),
3739 I.getAlignment() ? I.getAlignment() :
3740 DAG.getEVTAlignment(VT));
3741
Eric Christopher58a24612014-10-08 09:50:54 +00003742 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
3743 SDValue L = DAG.getAtomic(
3744 ISD::ATOMIC_LOAD, dl, VT, VT, InChain, getValue(I.getPointerOperand()),
3745 MMO, TLI.getInsertFencesForAtomic() ? Monotonic : Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003746
3747 SDValue OutChain = L.getValue(1);
3748
Eric Christopher58a24612014-10-08 09:50:54 +00003749 if (TLI.getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003750 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Eric Christopher58a24612014-10-08 09:50:54 +00003751 DAG, TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003752
3753 setValue(&I, L);
3754 DAG.setRoot(OutChain);
3755}
3756
3757void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003758 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003759
3760 AtomicOrdering Order = I.getOrdering();
3761 SynchronizationScope Scope = I.getSynchScope();
3762
3763 SDValue InChain = getRoot();
3764
Eric Christopher58a24612014-10-08 09:50:54 +00003765 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3766 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003767
Evan Chenga72b9702013-02-06 02:06:33 +00003768 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003769 report_fatal_error("Cannot generate unaligned atomic store");
3770
Eric Christopher58a24612014-10-08 09:50:54 +00003771 if (TLI.getInsertFencesForAtomic())
3772 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl, DAG, TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003773
Eric Christopher58a24612014-10-08 09:50:54 +00003774 SDValue OutChain = DAG.getAtomic(
3775 ISD::ATOMIC_STORE, dl, VT, InChain, getValue(I.getPointerOperand()),
3776 getValue(I.getValueOperand()), I.getPointerOperand(), I.getAlignment(),
3777 TLI.getInsertFencesForAtomic() ? Monotonic : Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003778
Eric Christopher58a24612014-10-08 09:50:54 +00003779 if (TLI.getInsertFencesForAtomic())
3780 OutChain =
3781 InsertFenceForAtomic(OutChain, Order, Scope, false, dl, DAG, TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003782
3783 DAG.setRoot(OutChain);
3784}
3785
Dan Gohman575fad32008-09-03 16:12:24 +00003786/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3787/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003788void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003789 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003790 bool HasChain = !I.doesNotAccessMemory();
3791 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3792
3793 // Build the operand list.
3794 SmallVector<SDValue, 8> Ops;
3795 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3796 if (OnlyLoad) {
3797 // We don't need to serialize loads against other loads.
3798 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003799 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003800 Ops.push_back(getRoot());
3801 }
3802 }
Mon P Wang769134b2008-11-01 20:24:53 +00003803
3804 // Info is set by getTgtMemInstrinsic
3805 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003806 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3807 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003808
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003809 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003810 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3811 Info.opc == ISD::INTRINSIC_W_CHAIN)
Eric Christopher58a24612014-10-08 09:50:54 +00003812 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003813
3814 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003815 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3816 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003817 Ops.push_back(Op);
3818 }
3819
Owen Anderson53aa7a92009-08-10 22:56:29 +00003820 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003821 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003822
Dan Gohman575fad32008-09-03 16:12:24 +00003823 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003824 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003825
Craig Topperabb4ac72014-04-16 06:10:51 +00003826 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003827
3828 // Create the node.
3829 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003830 if (IsTgtIntrinsic) {
3831 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003832 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003833 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003834 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003835 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003836 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003837 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003838 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003839 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003840 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003841 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003842 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003843 }
3844
Dan Gohman575fad32008-09-03 16:12:24 +00003845 if (HasChain) {
3846 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3847 if (OnlyLoad)
3848 PendingLoads.push_back(Chain);
3849 else
3850 DAG.setRoot(Chain);
3851 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003852
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003853 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003854 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003855 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003856 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003857 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003858
Dan Gohman575fad32008-09-03 16:12:24 +00003859 setValue(&I, Result);
3860 }
3861}
3862
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003863/// GetSignificand - Get the significand and build it into a floating-point
3864/// number with exponent of 1:
3865///
3866/// Op = (Op & 0x007fffff) | 0x3f800000;
3867///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003868/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003869static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003870GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003871 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3872 DAG.getConstant(0x007fffff, MVT::i32));
3873 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3874 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003875 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003876}
3877
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003878/// GetExponent - Get the exponent:
3879///
Bill Wendling23959162009-01-20 21:17:57 +00003880/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003881///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003882/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003883static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003884GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003885 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003886 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3887 DAG.getConstant(0x7f800000, MVT::i32));
3888 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003889 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003890 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3891 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003892 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003893}
3894
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003895/// getF32Constant - Get 32-bit floating point constant.
3896static SDValue
3897getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003898 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3899 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003900}
3901
Craig Topperd2638c12012-11-24 18:52:06 +00003902/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003903/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003904static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003905 const TargetLowering &TLI) {
3906 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003907 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003908
3909 // Put the exponent in the right bit position for later addition to the
3910 // final result:
3911 //
3912 // #define LOG2OFe 1.4426950f
3913 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003914 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003915 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003916 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003917
3918 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003919 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3920 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003921
3922 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003923 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003924 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003925
Craig Topper4a981752012-11-24 08:22:37 +00003926 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003927 if (LimitFloatPrecision <= 6) {
3928 // For floating-point precision of 6:
3929 //
3930 // TwoToFractionalPartOfX =
3931 // 0.997535578f +
3932 // (0.735607626f + 0.252464424f * x) * x;
3933 //
3934 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003935 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003937 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003939 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003940 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3941 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003942 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003943 // For floating-point precision of 12:
3944 //
3945 // TwoToFractionalPartOfX =
3946 // 0.999892986f +
3947 // (0.696457318f +
3948 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3949 //
3950 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003951 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003953 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003954 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003955 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3956 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003958 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003959 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3960 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003961 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003962 // For floating-point precision of 18:
3963 //
3964 // TwoToFractionalPartOfX =
3965 // 0.999999982f +
3966 // (0.693148872f +
3967 // (0.240227044f +
3968 // (0.554906021e-1f +
3969 // (0.961591928e-2f +
3970 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3971 //
3972 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003973 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003974 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003975 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003976 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003977 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3978 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003979 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003980 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3981 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003982 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003983 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3984 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003985 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003986 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3987 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003989 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003990 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3991 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003992 }
Craig Topper4a981752012-11-24 08:22:37 +00003993
3994 // Add the exponent into the result in integer domain.
3995 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003996 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3997 DAG.getNode(ISD::ADD, dl, MVT::i32,
3998 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003999 }
4000
Craig Topperd2638c12012-11-24 18:52:06 +00004001 // No special expansion.
4002 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004003}
4004
Craig Topperbef254a2012-11-23 18:38:31 +00004005/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00004006/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004007static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004008 const TargetLowering &TLI) {
4009 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00004010 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004011 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004012
4013 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004014 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004015 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004016 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004017
4018 // Get the significand and build it into a floating-point number with
4019 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004020 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004021
Craig Topper3669de42012-11-16 19:08:44 +00004022 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004023 if (LimitFloatPrecision <= 6) {
4024 // For floating-point precision of 6:
4025 //
4026 // LogofMantissa =
4027 // -1.1609546f +
4028 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004029 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004030 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004031 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004032 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004033 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004035 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004036 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4037 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004038 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004039 // For floating-point precision of 12:
4040 //
4041 // LogOfMantissa =
4042 // -1.7417939f +
4043 // (2.8212026f +
4044 // (-1.4699568f +
4045 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4046 //
4047 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004048 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004049 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004050 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004051 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004052 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4053 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004054 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004055 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4056 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004058 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004059 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4060 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004061 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004062 // For floating-point precision of 18:
4063 //
4064 // LogOfMantissa =
4065 // -2.1072184f +
4066 // (4.2372794f +
4067 // (-3.7029485f +
4068 // (2.2781945f +
4069 // (-0.87823314f +
4070 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4071 //
4072 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004073 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004074 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004075 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004076 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004077 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4078 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004079 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004080 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4081 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004082 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004083 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4084 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004085 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004086 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4087 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004088 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004089 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004090 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4091 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004092 }
Craig Topper3669de42012-11-16 19:08:44 +00004093
Craig Topperbef254a2012-11-23 18:38:31 +00004094 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004095 }
4096
Craig Topperbef254a2012-11-23 18:38:31 +00004097 // No special expansion.
4098 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004099}
4100
Craig Topperbef254a2012-11-23 18:38:31 +00004101/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004102/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004103static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004104 const TargetLowering &TLI) {
4105 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004106 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004107 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004108
Bill Wendlinged3bb782008-09-09 20:39:27 +00004109 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004110 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004111
Bill Wendling48416782008-09-09 00:28:24 +00004112 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004113 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004114 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004115
Bill Wendling48416782008-09-09 00:28:24 +00004116 // Different possible minimax approximations of significand in
4117 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004118 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004119 if (LimitFloatPrecision <= 6) {
4120 // For floating-point precision of 6:
4121 //
4122 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4123 //
4124 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004125 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004127 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004128 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004129 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004130 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4131 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004132 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004133 // For floating-point precision of 12:
4134 //
4135 // Log2ofMantissa =
4136 // -2.51285454f +
4137 // (4.07009056f +
4138 // (-2.12067489f +
4139 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004140 //
Bill Wendling48416782008-09-09 00:28:24 +00004141 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004142 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004144 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004145 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004146 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4147 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004149 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4150 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004152 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004153 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4154 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004155 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004156 // For floating-point precision of 18:
4157 //
4158 // Log2ofMantissa =
4159 // -3.0400495f +
4160 // (6.1129976f +
4161 // (-5.3420409f +
4162 // (3.2865683f +
4163 // (-1.2669343f +
4164 // (0.27515199f -
4165 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4166 //
4167 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004168 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004169 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004170 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004171 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004172 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4173 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004174 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004175 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4176 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004177 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004178 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4179 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004180 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004181 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4182 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004183 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004184 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004185 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4186 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004187 }
Craig Topper3669de42012-11-16 19:08:44 +00004188
Craig Topperbef254a2012-11-23 18:38:31 +00004189 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004190 }
Bill Wendling48416782008-09-09 00:28:24 +00004191
Craig Topperbef254a2012-11-23 18:38:31 +00004192 // No special expansion.
4193 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004194}
4195
Craig Topperbef254a2012-11-23 18:38:31 +00004196/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004197/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004198static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004199 const TargetLowering &TLI) {
4200 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004201 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004202 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004203
Bill Wendlinged3bb782008-09-09 20:39:27 +00004204 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004205 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004206 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004207 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004208
4209 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004210 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004211 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004212
Craig Topper3669de42012-11-16 19:08:44 +00004213 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004214 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004215 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004216 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004217 // Log10ofMantissa =
4218 // -0.50419619f +
4219 // (0.60948995f - 0.10380950f * x) * x;
4220 //
4221 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004222 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004224 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004225 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004226 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004227 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4228 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004229 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004230 // For floating-point precision of 12:
4231 //
4232 // Log10ofMantissa =
4233 // -0.64831180f +
4234 // (0.91751397f +
4235 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4236 //
4237 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004238 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004239 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004240 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004241 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004242 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4243 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004244 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004245 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004246 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4247 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004248 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004249 // For floating-point precision of 18:
4250 //
4251 // Log10ofMantissa =
4252 // -0.84299375f +
4253 // (1.5327582f +
4254 // (-1.0688956f +
4255 // (0.49102474f +
4256 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4257 //
4258 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004259 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004260 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004261 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004262 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004263 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4264 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004265 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004266 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4267 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004268 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004269 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4270 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004271 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004272 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004273 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4274 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004275 }
Craig Topper3669de42012-11-16 19:08:44 +00004276
Craig Topperbef254a2012-11-23 18:38:31 +00004277 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004278 }
Bill Wendling48416782008-09-09 00:28:24 +00004279
Craig Topperbef254a2012-11-23 18:38:31 +00004280 // No special expansion.
4281 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004282}
4283
Craig Topperd2638c12012-11-24 18:52:06 +00004284/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004285/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004286static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004287 const TargetLowering &TLI) {
4288 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004289 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004290 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004291
4292 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004293 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4294 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004295
4296 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004297 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004298 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004299
Craig Topper4a981752012-11-24 08:22:37 +00004300 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004301 if (LimitFloatPrecision <= 6) {
4302 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004303 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004304 // TwoToFractionalPartOfX =
4305 // 0.997535578f +
4306 // (0.735607626f + 0.252464424f * x) * x;
4307 //
4308 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004309 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004310 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004311 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004313 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004314 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4315 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004316 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004317 // For floating-point precision of 12:
4318 //
4319 // TwoToFractionalPartOfX =
4320 // 0.999892986f +
4321 // (0.696457318f +
4322 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4323 //
4324 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004325 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004326 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004327 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004328 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004329 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4330 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004331 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004332 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004333 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4334 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004335 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004336 // For floating-point precision of 18:
4337 //
4338 // TwoToFractionalPartOfX =
4339 // 0.999999982f +
4340 // (0.693148872f +
4341 // (0.240227044f +
4342 // (0.554906021e-1f +
4343 // (0.961591928e-2f +
4344 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4345 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004346 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004347 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004348 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004349 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004350 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4351 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004352 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004353 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4354 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004355 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004356 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4357 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004358 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004359 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4360 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004361 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004362 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004363 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4364 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004365 }
Craig Topper4a981752012-11-24 08:22:37 +00004366
4367 // Add the exponent into the result in integer domain.
4368 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4369 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004370 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4371 DAG.getNode(ISD::ADD, dl, MVT::i32,
4372 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004373 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004374
Craig Topperd2638c12012-11-24 18:52:06 +00004375 // No special expansion.
4376 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004377}
4378
Bill Wendling648930b2008-09-10 00:20:20 +00004379/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4380/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004381static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004382 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004383 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004384 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004385 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004386 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4387 APFloat Ten(10.0f);
4388 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004389 }
4390 }
4391
Craig Topper268b6222012-11-25 00:48:58 +00004392 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004393 // Put the exponent in the right bit position for later addition to the
4394 // final result:
4395 //
4396 // #define LOG2OF10 3.3219281f
4397 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004398 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004399 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004400 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004401
4402 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004403 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4404 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004405
4406 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004407 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004408 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004409
Craig Topper85719442012-11-25 00:15:07 +00004410 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004411 if (LimitFloatPrecision <= 6) {
4412 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004413 //
Bill Wendling648930b2008-09-10 00:20:20 +00004414 // twoToFractionalPartOfX =
4415 // 0.997535578f +
4416 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004417 //
Bill Wendling648930b2008-09-10 00:20:20 +00004418 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004419 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004420 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004421 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004422 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004423 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004424 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4425 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004426 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004427 // For floating-point precision of 12:
4428 //
4429 // TwoToFractionalPartOfX =
4430 // 0.999892986f +
4431 // (0.696457318f +
4432 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4433 //
4434 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004435 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004436 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004437 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004438 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004439 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4440 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004441 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004442 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004443 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4444 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004445 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004446 // For floating-point precision of 18:
4447 //
4448 // TwoToFractionalPartOfX =
4449 // 0.999999982f +
4450 // (0.693148872f +
4451 // (0.240227044f +
4452 // (0.554906021e-1f +
4453 // (0.961591928e-2f +
4454 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4455 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004456 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004457 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004458 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004459 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004460 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4461 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004462 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004463 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4464 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004465 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004466 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4467 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004468 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004469 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4470 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004471 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004472 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004473 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4474 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004475 }
Craig Topper85719442012-11-25 00:15:07 +00004476
4477 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004478 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4479 DAG.getNode(ISD::ADD, dl, MVT::i32,
4480 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004481 }
4482
Craig Topper79bd2052012-11-25 08:08:58 +00004483 // No special expansion.
4484 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004485}
4486
Chris Lattner39f18e52010-01-01 03:32:16 +00004487
4488/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004489static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004490 SelectionDAG &DAG) {
4491 // If RHS is a constant, we can expand this out to a multiplication tree,
4492 // otherwise we end up lowering to a call to __powidf2 (for example). When
4493 // optimizing for size, we only want to do this if the expansion would produce
4494 // a small number of multiplies, otherwise we do the full expansion.
4495 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4496 // Get the exponent as a positive value.
4497 unsigned Val = RHSC->getSExtValue();
4498 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004499
Chris Lattner39f18e52010-01-01 03:32:16 +00004500 // powi(x, 0) -> 1.0
4501 if (Val == 0)
4502 return DAG.getConstantFP(1.0, LHS.getValueType());
4503
Dan Gohman913c9982010-04-15 04:33:49 +00004504 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004505 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4506 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004507 // If optimizing for size, don't insert too many multiplies. This
4508 // inserts up to 5 multiplies.
4509 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4510 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004511 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004512 // powi(x,15) generates one more multiply than it should), but this has
4513 // the benefit of being both really simple and much better than a libcall.
4514 SDValue Res; // Logically starts equal to 1.0
4515 SDValue CurSquare = LHS;
4516 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004517 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004518 if (Res.getNode())
4519 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4520 else
4521 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004522 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004523
Chris Lattner39f18e52010-01-01 03:32:16 +00004524 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4525 CurSquare, CurSquare);
4526 Val >>= 1;
4527 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004528
Chris Lattner39f18e52010-01-01 03:32:16 +00004529 // If the original was negative, invert the result, producing 1/(x*x*x).
4530 if (RHSC->getSExtValue() < 0)
4531 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4532 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4533 return Res;
4534 }
4535 }
4536
4537 // Otherwise, expand to a libcall.
4538 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4539}
4540
Devang Patel8e60ff12011-05-16 21:24:05 +00004541// getTruncatedArgReg - Find underlying register used for an truncated
4542// argument.
4543static unsigned getTruncatedArgReg(const SDValue &N) {
4544 if (N.getOpcode() != ISD::TRUNCATE)
4545 return 0;
4546
4547 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004548 if (Ext.getOpcode() == ISD::AssertZext ||
4549 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004550 const SDValue &CFR = Ext.getOperand(0);
4551 if (CFR.getOpcode() == ISD::CopyFromReg)
4552 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004553 if (CFR.getOpcode() == ISD::TRUNCATE)
4554 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004555 }
4556 return 0;
4557}
4558
Evan Cheng6e822452010-04-28 23:08:54 +00004559/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4560/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4561/// At the end of instruction selection, they will be inserted to the entry BB.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004562bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V,
4563 MDNode *Variable,
4564 MDNode *Expr, int64_t Offset,
4565 bool IsIndirect,
4566 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004567 const Argument *Arg = dyn_cast<Argument>(V);
4568 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004569 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004570
Devang Patel03955532010-04-29 20:40:36 +00004571 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004572 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004573
Devang Patela46953d2010-04-29 18:50:36 +00004574 // Ignore inlined function arguments here.
4575 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004576 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004577 return false;
4578
David Blaikie0252265b2013-06-16 20:34:15 +00004579 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004580 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004581 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4582 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004583
David Blaikie0252265b2013-06-16 20:34:15 +00004584 if (!Op && N.getNode()) {
4585 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004586 if (N.getOpcode() == ISD::CopyFromReg)
4587 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4588 else
4589 Reg = getTruncatedArgReg(N);
4590 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004591 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4592 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4593 if (PR)
4594 Reg = PR;
4595 }
David Blaikie0252265b2013-06-16 20:34:15 +00004596 if (Reg)
4597 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004598 }
4599
David Blaikie0252265b2013-06-16 20:34:15 +00004600 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004601 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004602 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004603 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004604 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004605 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004606
David Blaikie0252265b2013-06-16 20:34:15 +00004607 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004608 // Check if frame index is available.
4609 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004610 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004611 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4612 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004613
David Blaikie0252265b2013-06-16 20:34:15 +00004614 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004615 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004616
David Blaikie0252265b2013-06-16 20:34:15 +00004617 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004618 FuncInfo.ArgDbgValues.push_back(
4619 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE),
4620 IsIndirect, Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004621 else
4622 FuncInfo.ArgDbgValues.push_back(
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004623 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4624 .addOperand(*Op)
4625 .addImm(Offset)
4626 .addMetadata(Variable)
4627 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004628
Evan Cheng5fb45a22010-04-29 01:40:30 +00004629 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004630}
Chris Lattner39f18e52010-01-01 03:32:16 +00004631
Douglas Gregor6739a892010-05-11 06:17:44 +00004632// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004633#if defined(_MSC_VER) && defined(setjmp) && \
4634 !defined(setjmp_undefined_for_msvc)
4635# pragma push_macro("setjmp")
4636# undef setjmp
4637# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004638#endif
4639
Dan Gohman575fad32008-09-03 16:12:24 +00004640/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4641/// we want to emit this as a call to a named external function, return the name
4642/// otherwise lower it and return null.
4643const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004644SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004645 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004646 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004647 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004648 SDValue Res;
4649
Dan Gohman575fad32008-09-03 16:12:24 +00004650 switch (Intrinsic) {
4651 default:
4652 // By default, turn this into a target intrinsic node.
4653 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004654 return nullptr;
4655 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4656 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4657 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004658 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004659 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004660 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004661 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004662 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004663 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004664 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004665 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004666 case Intrinsic::read_register: {
4667 Value *Reg = I.getArgOperand(0);
4668 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
Eric Christopher58a24612014-10-08 09:50:54 +00004669 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004670 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4671 return nullptr;
4672 }
4673 case Intrinsic::write_register: {
4674 Value *Reg = I.getArgOperand(0);
4675 Value *RegValue = I.getArgOperand(1);
4676 SDValue Chain = getValue(RegValue).getOperand(0);
4677 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
4678 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4679 RegName, getValue(RegValue)));
4680 return nullptr;
4681 }
Dan Gohman575fad32008-09-03 16:12:24 +00004682 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004683 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004684 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004685 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004686 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004687 // Assert for address < 256 since we support only user defined address
4688 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004689 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004690 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004691 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004692 < 256 &&
4693 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004694 SDValue Op1 = getValue(I.getArgOperand(0));
4695 SDValue Op2 = getValue(I.getArgOperand(1));
4696 SDValue Op3 = getValue(I.getArgOperand(2));
4697 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004698 if (!Align)
4699 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004700 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004701 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004702 MachinePointerInfo(I.getArgOperand(0)),
4703 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004704 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004705 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004706 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004707 // Assert for address < 256 since we support only user defined address
4708 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004709 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004710 < 256 &&
4711 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004712 SDValue Op1 = getValue(I.getArgOperand(0));
4713 SDValue Op2 = getValue(I.getArgOperand(1));
4714 SDValue Op3 = getValue(I.getArgOperand(2));
4715 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004716 if (!Align)
4717 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004718 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004719 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004720 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004721 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004722 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004723 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004724 // Assert for address < 256 since we support only user defined address
4725 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004726 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004727 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004728 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004729 < 256 &&
4730 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004731 SDValue Op1 = getValue(I.getArgOperand(0));
4732 SDValue Op2 = getValue(I.getArgOperand(1));
4733 SDValue Op3 = getValue(I.getArgOperand(2));
4734 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004735 if (!Align)
4736 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004737 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004738 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004739 MachinePointerInfo(I.getArgOperand(0)),
4740 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004741 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004742 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004743 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004744 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004745 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004746 MDNode *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004747 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004748 DIVariable DIVar(Variable);
4749 assert((!DIVar || DIVar.isVariable()) &&
4750 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4751 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004752 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004753 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004754 }
Dale Johannesene0983522010-04-26 20:06:49 +00004755
Devang Patel3bffd522010-09-02 21:29:42 +00004756 // Check if address has undef value.
4757 if (isa<UndefValue>(Address) ||
4758 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004759 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004760 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004761 }
4762
Dale Johannesene0983522010-04-26 20:06:49 +00004763 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004764 if (!N.getNode() && isa<Argument>(Address))
4765 // Check unused arguments map.
4766 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004767 SDDbgValue *SDV;
4768 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004769 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4770 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004771 // Parameters are handled specially.
4772 bool isParameter =
4773 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4774 isa<Argument>(Address));
4775
Devang Patel98d3edf2010-09-02 21:02:27 +00004776 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4777
Dale Johannesene0983522010-04-26 20:06:49 +00004778 if (isParameter && !AI) {
4779 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4780 if (FINode)
4781 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004782 SDV = DAG.getFrameIndexDbgValue(
4783 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004784 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004785 // Address is an argument, so try to emit its dbg value using
4786 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004787 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004788 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004789 }
Dale Johannesene0983522010-04-26 20:06:49 +00004790 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004791 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004792 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004793 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004794 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004795 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004796 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4797 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004798 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004799 }
Dale Johannesene0983522010-04-26 20:06:49 +00004800 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4801 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004802 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004803 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004804 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false,
4805 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004806 // If variable is pinned by a alloca in dominating bb then
4807 // use StaticAllocaMap.
4808 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004809 if (AI->getParent() != DI.getParent()) {
4810 DenseMap<const AllocaInst*, int>::iterator SI =
4811 FuncInfo.StaticAllocaMap.find(AI);
4812 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004813 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004814 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004815 DAG.AddDbgValue(SDV, nullptr, false);
4816 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004817 }
Devang Patelda25de82010-09-15 14:48:53 +00004818 }
4819 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004820 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004821 }
Dale Johannesene0983522010-04-26 20:06:49 +00004822 }
Craig Topperc0196b12014-04-14 00:51:57 +00004823 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004824 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004825 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004826 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004827 DIVariable DIVar(DI.getVariable());
4828 assert((!DIVar || DIVar.isVariable()) &&
4829 "Variable in DbgValueInst should be either null or a DIVariable.");
4830 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004831 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004832
4833 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004834 MDNode *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004835 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004836 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004837 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004838 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004839
Dale Johannesene0983522010-04-26 20:06:49 +00004840 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004841 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004842 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4843 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004844 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004845 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004846 // Do not use getValue() in here; we don't want to generate code at
4847 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004848 SDValue N = NodeMap[V];
4849 if (!N.getNode() && isa<Argument>(V))
4850 // Check unused arguments map.
4851 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004852 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004853 // A dbg.value for an alloca is always indirect.
4854 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004855 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset,
4856 IsIndirect, N)) {
4857 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4858 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004859 DAG.AddDbgValue(SDV, N.getNode(), false);
4860 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004861 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004862 // Do not call getValue(V) yet, as we don't want to generate code.
4863 // Remember it for later.
4864 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4865 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004866 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004867 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004868 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004869 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004870 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004871 }
4872
4873 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004874 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004875 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004876 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004877 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004878 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004879 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4880 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004881 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004882 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004883 DenseMap<const AllocaInst*, int>::iterator SI =
4884 FuncInfo.StaticAllocaMap.find(AI);
4885 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004886 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004887 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004888 }
Dan Gohman575fad32008-09-03 16:12:24 +00004889
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004890 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004891 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004892 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004893 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4894 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004895 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004896 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004897 }
4898
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004899 case Intrinsic::eh_return_i32:
4900 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004901 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004902 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004903 MVT::Other,
4904 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004905 getValue(I.getArgOperand(0)),
4906 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004907 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004908 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004909 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004910 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004911 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004912 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004913 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004914 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004915 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004916 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004917 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004918 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004919 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
4920 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004921 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004922 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004923 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004924 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004925 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004926 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004927 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004928 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004929 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004930
Chris Lattnerfb964e52010-04-05 06:19:28 +00004931 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004932 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004933 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004934 case Intrinsic::eh_sjlj_functioncontext: {
4935 // Get and store the index of the function context.
4936 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004937 AllocaInst *FnCtx =
4938 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004939 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4940 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004941 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004942 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004943 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004944 SDValue Ops[2];
4945 Ops[0] = getRoot();
4946 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004947 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004948 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004949 setValue(&I, Op.getValue(0));
4950 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004951 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004952 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004953 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004954 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004955 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004956 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004957 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004958
Dale Johannesendd224d22010-09-30 23:57:10 +00004959 case Intrinsic::x86_mmx_pslli_w:
4960 case Intrinsic::x86_mmx_pslli_d:
4961 case Intrinsic::x86_mmx_pslli_q:
4962 case Intrinsic::x86_mmx_psrli_w:
4963 case Intrinsic::x86_mmx_psrli_d:
4964 case Intrinsic::x86_mmx_psrli_q:
4965 case Intrinsic::x86_mmx_psrai_w:
4966 case Intrinsic::x86_mmx_psrai_d: {
4967 SDValue ShAmt = getValue(I.getArgOperand(1));
4968 if (isa<ConstantSDNode>(ShAmt)) {
4969 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004970 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004971 }
4972 unsigned NewIntrinsic = 0;
4973 EVT ShAmtVT = MVT::v2i32;
4974 switch (Intrinsic) {
4975 case Intrinsic::x86_mmx_pslli_w:
4976 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4977 break;
4978 case Intrinsic::x86_mmx_pslli_d:
4979 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4980 break;
4981 case Intrinsic::x86_mmx_pslli_q:
4982 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4983 break;
4984 case Intrinsic::x86_mmx_psrli_w:
4985 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4986 break;
4987 case Intrinsic::x86_mmx_psrli_d:
4988 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4989 break;
4990 case Intrinsic::x86_mmx_psrli_q:
4991 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4992 break;
4993 case Intrinsic::x86_mmx_psrai_w:
4994 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4995 break;
4996 case Intrinsic::x86_mmx_psrai_d:
4997 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4998 break;
4999 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5000 }
5001
5002 // The vector shift intrinsics with scalars uses 32b shift amounts but
5003 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5004 // to be zero.
5005 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00005006 SDValue ShOps[2];
5007 ShOps[0] = ShAmt;
5008 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00005009 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00005010 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005011 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5012 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00005013 DAG.getConstant(NewIntrinsic, MVT::i32),
5014 getValue(I.getArgOperand(0)), ShAmt);
5015 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005016 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005017 }
Pete Cooper682c76b2012-02-24 03:51:49 +00005018 case Intrinsic::x86_avx_vinsertf128_pd_256:
5019 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00005020 case Intrinsic::x86_avx_vinsertf128_si_256:
5021 case Intrinsic::x86_avx2_vinserti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00005022 EVT DestVT = TLI.getValueType(I.getType());
5023 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00005024 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
5025 ElVT.getVectorNumElements();
Eric Christopher58a24612014-10-08 09:50:54 +00005026 Res =
5027 DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
5028 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
5029 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00005030 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005031 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00005032 }
5033 case Intrinsic::x86_avx_vextractf128_pd_256:
5034 case Intrinsic::x86_avx_vextractf128_ps_256:
5035 case Intrinsic::x86_avx_vextractf128_si_256:
5036 case Intrinsic::x86_avx2_vextracti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00005037 EVT DestVT = TLI.getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005038 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5039 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005040 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005041 getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005042 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005043 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005044 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005045 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005046 case Intrinsic::convertff:
5047 case Intrinsic::convertfsi:
5048 case Intrinsic::convertfui:
5049 case Intrinsic::convertsif:
5050 case Intrinsic::convertuif:
5051 case Intrinsic::convertss:
5052 case Intrinsic::convertsu:
5053 case Intrinsic::convertus:
5054 case Intrinsic::convertuu: {
5055 ISD::CvtCode Code = ISD::CVT_INVALID;
5056 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005057 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005058 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5059 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5060 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5061 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5062 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5063 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5064 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5065 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5066 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5067 }
Eric Christopher58a24612014-10-08 09:50:54 +00005068 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005069 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005070 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005071 DAG.getValueType(DestVT),
5072 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005073 getValue(I.getArgOperand(1)),
5074 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005075 Code);
5076 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005077 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005078 }
Dan Gohman575fad32008-09-03 16:12:24 +00005079 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005080 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005081 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005082 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005083 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00005084 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005085 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005086 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00005087 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005088 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005089 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00005090 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005091 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005092 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00005093 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005094 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005095 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00005096 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005097 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005098 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005099 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005100 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005101 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005102 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005103 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005104 case Intrinsic::sin:
5105 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005106 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005107 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005108 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005109 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005110 case Intrinsic::nearbyint:
5111 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005112 unsigned Opcode;
5113 switch (Intrinsic) {
5114 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5115 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5116 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5117 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5118 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5119 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5120 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5121 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5122 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5123 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005124 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005125 }
5126
Andrew Trickef9de2a2013-05-25 02:42:55 +00005127 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005128 getValue(I.getArgOperand(0)).getValueType(),
5129 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005130 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005131 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005132 case Intrinsic::copysign:
5133 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5134 getValue(I.getArgOperand(0)).getValueType(),
5135 getValue(I.getArgOperand(0)),
5136 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005137 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005138 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005139 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005140 getValue(I.getArgOperand(0)).getValueType(),
5141 getValue(I.getArgOperand(0)),
5142 getValue(I.getArgOperand(1)),
5143 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005144 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005145 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00005146 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005147 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00005148 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005149 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005150 getValue(I.getArgOperand(0)).getValueType(),
5151 getValue(I.getArgOperand(0)),
5152 getValue(I.getArgOperand(1)),
5153 getValue(I.getArgOperand(2))));
5154 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005155 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005156 getValue(I.getArgOperand(0)).getValueType(),
5157 getValue(I.getArgOperand(0)),
5158 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005159 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005160 getValue(I.getArgOperand(0)).getValueType(),
5161 Mul,
5162 getValue(I.getArgOperand(2)));
5163 setValue(&I, Add);
5164 }
Craig Topperc0196b12014-04-14 00:51:57 +00005165 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005166 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005167 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005168 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5169 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5170 getValue(I.getArgOperand(0)),
5171 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005172 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005173 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005174 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00005175 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00005176 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5177 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005178 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005179 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005180 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005181 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005182 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005183 }
5184 case Intrinsic::readcyclecounter: {
5185 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005186 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005187 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005188 setValue(&I, Res);
5189 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005190 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005191 }
Dan Gohman575fad32008-09-03 16:12:24 +00005192 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005193 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005194 getValue(I.getArgOperand(0)).getValueType(),
5195 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005196 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005197 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005198 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005199 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005200 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005201 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005202 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005203 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005204 }
5205 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005206 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005207 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005208 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005209 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005210 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005211 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005212 }
5213 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005214 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005215 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005216 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005217 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005218 }
5219 case Intrinsic::stacksave: {
5220 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005221 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005222 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005223 setValue(&I, Res);
5224 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005225 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005226 }
5227 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005228 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005229 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005230 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005231 }
Bill Wendling13020d22008-11-18 11:01:33 +00005232 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005233 // Emit code into the DAG to store the stack guard onto the stack.
5234 MachineFunction &MF = DAG.getMachineFunction();
5235 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00005236 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005237 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005238 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5239 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005240
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005241 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5242 // global variable __stack_chk_guard.
5243 if (!GV)
5244 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5245 if (BC->getOpcode() == Instruction::BitCast)
5246 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5247
Eric Christopher58a24612014-10-08 09:50:54 +00005248 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005249 // Emit a LOAD_STACK_GUARD node.
5250 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5251 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005252 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005253 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5254 unsigned Flags = MachineMemOperand::MOLoad |
5255 MachineMemOperand::MOInvariant;
5256 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5257 PtrTy.getSizeInBits() / 8,
5258 DAG.getEVTAlignment(PtrTy));
5259 Node->setMemRefs(MemRefs, MemRefs + 1);
5260
5261 // Copy the guard value to a virtual register so that it can be
5262 // retrieved in the epilogue.
5263 Src = SDValue(Node, 0);
5264 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00005265 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005266 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5267
5268 SPDescriptor.setGuardReg(Reg);
5269 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5270 } else {
5271 Src = getValue(I.getArgOperand(0)); // The guard's value.
5272 }
5273
Gabor Greifeba0be72010-06-25 09:38:13 +00005274 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005275
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005276 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005277 MFI->setStackProtectorIndex(FI);
5278
5279 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5280
5281 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005282 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005283 MachinePointerInfo::getFixedStack(FI),
5284 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005285 setValue(&I, Res);
5286 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005287 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005288 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005289 case Intrinsic::objectsize: {
5290 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005291 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005292
5293 assert(CI && "Non-constant type in __builtin_object_size?");
5294
Gabor Greifeba0be72010-06-25 09:38:13 +00005295 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005296 EVT Ty = Arg.getValueType();
5297
Dan Gohmanf1d83042010-06-18 14:22:04 +00005298 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005299 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005300 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005301 Res = DAG.getConstant(0, Ty);
5302
5303 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005304 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005305 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005306 case Intrinsic::annotation:
5307 case Intrinsic::ptr_annotation:
5308 // Drop the intrinsic, but forward the value
5309 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005310 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005311 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005312 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005313 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005314 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005315
5316 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005317 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005318
5319 SDValue Ops[6];
5320 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005321 Ops[1] = getValue(I.getArgOperand(0));
5322 Ops[2] = getValue(I.getArgOperand(1));
5323 Ops[3] = getValue(I.getArgOperand(2));
5324 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005325 Ops[5] = DAG.getSrcValue(F);
5326
Craig Topper48d114b2014-04-26 18:35:24 +00005327 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005328
Duncan Sandsa0984362011-09-06 13:37:06 +00005329 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005330 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005331 }
5332 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005333 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005334 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005335 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005336 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005337 }
Dan Gohman575fad32008-09-03 16:12:24 +00005338 case Intrinsic::gcroot:
5339 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005340 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005341 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005342
Dan Gohman575fad32008-09-03 16:12:24 +00005343 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5344 GFI->addStackRoot(FI->getIndex(), TypeMap);
5345 }
Craig Topperc0196b12014-04-14 00:51:57 +00005346 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005347 case Intrinsic::gcread:
5348 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005349 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005350 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005351 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005352 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005353
5354 case Intrinsic::expect: {
5355 // Just replace __builtin_expect(exp, c) with EXP.
5356 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005357 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005358 }
5359
Shuxin Yangcdde0592012-10-19 20:11:16 +00005360 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005361 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005362 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005363 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005364 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005365 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005366 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005367 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005368 }
5369 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005370
5371 TargetLowering::CallLoweringInfo CLI(DAG);
5372 CLI.setDebugLoc(sdl).setChain(getRoot())
5373 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00005374 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005375 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005376
Eric Christopher58a24612014-10-08 09:50:54 +00005377 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005378 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005379 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005380 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005381
Bill Wendling5eee7442008-11-21 02:38:44 +00005382 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005383 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005384 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005385 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005386 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005387 case Intrinsic::smul_with_overflow: {
5388 ISD::NodeType Op;
5389 switch (Intrinsic) {
5390 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5391 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5392 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5393 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5394 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5395 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5396 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5397 }
5398 SDValue Op1 = getValue(I.getArgOperand(0));
5399 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005400
Craig Topperbc680062012-04-11 04:34:11 +00005401 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005402 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005403 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005404 }
Dan Gohman575fad32008-09-03 16:12:24 +00005405 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005406 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005407 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005408 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005409 Ops[1] = getValue(I.getArgOperand(0));
5410 Ops[2] = getValue(I.getArgOperand(1));
5411 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005412 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005413 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005414 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005415 EVT::getIntegerVT(*Context, 8),
5416 MachinePointerInfo(I.getArgOperand(0)),
5417 0, /* align */
5418 false, /* volatile */
5419 rw==0, /* read */
5420 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005421 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005422 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005423 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005424 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005425 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005426 // Stack coloring is not enabled in O0, discard region information.
5427 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005428 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005429
Nadav Rotemd753a952012-09-10 08:43:23 +00005430 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005431 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005432
Craig Toppere1c1d362013-07-03 05:11:49 +00005433 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5434 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005435 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5436
5437 // Could not find an Alloca.
5438 if (!LifetimeObject)
5439 continue;
5440
5441 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5442
5443 SDValue Ops[2];
5444 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00005445 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005446 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5447
Craig Topper48d114b2014-04-26 18:35:24 +00005448 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005449 DAG.setRoot(Res);
5450 }
Craig Topperc0196b12014-04-14 00:51:57 +00005451 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005452 }
5453 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005454 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00005455 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005456 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005457 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005458 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005459 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005460 case Intrinsic::stackprotectorcheck: {
5461 // Do not actually emit anything for this basic block. Instead we initialize
5462 // the stack protector descriptor and export the guard variable so we can
5463 // access it in FinishBasicBlock.
5464 const BasicBlock *BB = I.getParent();
5465 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5466 ExportFromCurrentBlock(SPDescriptor.getGuard());
5467
5468 // Flush our exports since we are going to process a terminator.
5469 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005470 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005471 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005472 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005473 return TLI.getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005474 case Intrinsic::donothing:
5475 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005476 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005477 case Intrinsic::experimental_stackmap: {
5478 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005479 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005480 }
5481 case Intrinsic::experimental_patchpoint_void:
5482 case Intrinsic::experimental_patchpoint_i64: {
5483 visitPatchpoint(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005484 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005485 }
Dan Gohman575fad32008-09-03 16:12:24 +00005486 }
5487}
5488
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005489void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005490 bool isTailCall,
5491 MachineBasicBlock *LandingPad) {
Eric Christopher58a24612014-10-08 09:50:54 +00005492 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner229907c2011-07-18 04:54:35 +00005493 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5494 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5495 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005496 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005497 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005498
5499 TargetLowering::ArgListTy Args;
5500 TargetLowering::ArgListEntry Entry;
5501 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005502
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005503 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005504 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005505 const Value *V = *i;
5506
5507 // Skip empty types
5508 if (V->getType()->isEmptyTy())
5509 continue;
5510
5511 SDValue ArgNode = getValue(V);
5512 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005513
Andrew Trick74f4c742013-10-31 17:18:24 +00005514 // Skip the first return-type Attribute to get to params.
5515 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005516 Args.push_back(Entry);
5517 }
5518
Chris Lattnerfb964e52010-04-05 06:19:28 +00005519 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005520 // Insert a label before the invoke call to mark the try range. This can be
5521 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005522 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005523
Jim Grosbach54c05302010-01-28 01:45:32 +00005524 // For SjLj, keep track of which landing pads go with which invokes
5525 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005526 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005527 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005528 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005529 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005530
Jim Grosbach54c05302010-01-28 01:45:32 +00005531 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005532 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005533 }
5534
Dan Gohman575fad32008-09-03 16:12:24 +00005535 // Both PendingLoads and PendingExports must be flushed here;
5536 // this call might not return.
5537 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005538 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005539 }
5540
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005541 // Check if target-independent constraints permit a tail call here.
Eric Christopher58a24612014-10-08 09:50:54 +00005542 // Target-dependent constraints are checked within TLI.LowerCallTo.
Juergen Ributzka480872b2014-07-16 00:01:22 +00005543 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005544 isTailCall = false;
5545
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005546 TargetLowering::CallLoweringInfo CLI(DAG);
5547 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005548 .setCallee(RetTy, FTy, Callee, std::move(Args), CS).setTailCall(isTailCall);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005549
Eric Christopher58a24612014-10-08 09:50:54 +00005550 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005551 assert((isTailCall || Result.second.getNode()) &&
5552 "Non-null chain expected with non-tail call!");
5553 assert((Result.second.getNode() || !Result.first.getNode()) &&
5554 "Null value expected with tail call!");
Tim Northoverd82ed2e2014-06-18 11:52:44 +00005555 if (Result.first.getNode())
Dan Gohman575fad32008-09-03 16:12:24 +00005556 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005557
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005558 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005559 // As a special case, a null chain means that a tail call has been emitted
5560 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005561 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005562
5563 // Since there's no actual continuation from this block, nothing can be
5564 // relying on us setting vregs for them.
5565 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005566 } else {
5567 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005568 }
Dan Gohman575fad32008-09-03 16:12:24 +00005569
Chris Lattnerfb964e52010-04-05 06:19:28 +00005570 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005571 // Insert a label at the end of the invoke call to mark the try range. This
5572 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005573 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005574 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005575
5576 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005577 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005578 }
5579}
5580
Chris Lattner1a32ede2009-12-24 00:37:38 +00005581/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5582/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005583static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005584 for (const User *U : V->users()) {
5585 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005586 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005587 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005588 if (C->isNullValue())
5589 continue;
5590 // Unknown instruction.
5591 return false;
5592 }
5593 return true;
5594}
5595
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005596static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005597 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005598 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005599
Chris Lattner1a32ede2009-12-24 00:37:38 +00005600 // Check to see if this load can be trivially constant folded, e.g. if the
5601 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005602 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005603 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005604 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005605 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005606
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005607 if (const Constant *LoadCst =
5608 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005609 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005610 return Builder.getValue(LoadCst);
5611 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005612
Chris Lattner1a32ede2009-12-24 00:37:38 +00005613 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5614 // still constant memory, the input chain can be the entry node.
5615 SDValue Root;
5616 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005617
Chris Lattner1a32ede2009-12-24 00:37:38 +00005618 // Do not serialize (non-volatile) loads of constant memory with anything.
5619 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5620 Root = Builder.DAG.getEntryNode();
5621 ConstantMemory = true;
5622 } else {
5623 // Do not serialize non-volatile loads against each other.
5624 Root = Builder.DAG.getRoot();
5625 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005626
Chris Lattner1a32ede2009-12-24 00:37:38 +00005627 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005628 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005629 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005630 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005631 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005632 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005633
Chris Lattner1a32ede2009-12-24 00:37:38 +00005634 if (!ConstantMemory)
5635 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5636 return LoadVal;
5637}
5638
Richard Sandiforde3827752013-08-16 10:55:47 +00005639/// processIntegerCallValue - Record the value for an instruction that
5640/// produces an integer result, converting the type where necessary.
5641void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5642 SDValue Value,
5643 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005644 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005645 if (IsSigned)
5646 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5647 else
5648 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5649 setValue(&I, Value);
5650}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005651
5652/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5653/// If so, return true and lower it, otherwise return false and it will be
5654/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005655bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005656 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005657 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005658 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005659
Gabor Greifeba0be72010-06-25 09:38:13 +00005660 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005661 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005662 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005663 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005664 return false;
5665
Richard Sandiforde3827752013-08-16 10:55:47 +00005666 const Value *Size = I.getArgOperand(2);
5667 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5668 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005669 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005670 setValue(&I, DAG.getConstant(0, CallVT));
5671 return true;
5672 }
5673
Richard Sandiford564681c2013-08-12 10:28:10 +00005674 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5675 std::pair<SDValue, SDValue> Res =
5676 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005677 getValue(LHS), getValue(RHS), getValue(Size),
5678 MachinePointerInfo(LHS),
5679 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005680 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005681 processIntegerCallValue(I, Res.first, true);
5682 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005683 return true;
5684 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005685
Chris Lattner1a32ede2009-12-24 00:37:38 +00005686 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5687 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005688 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005689 bool ActuallyDoIt = true;
5690 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005691 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005692 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005693 default:
5694 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005695 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005696 ActuallyDoIt = false;
5697 break;
5698 case 2:
5699 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005700 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005701 break;
5702 case 4:
5703 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005704 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005705 break;
5706 case 8:
5707 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005708 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005709 break;
5710 /*
5711 case 16:
5712 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005713 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005714 LoadTy = VectorType::get(LoadTy, 4);
5715 break;
5716 */
5717 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005718
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005719 // This turns into unaligned loads. We only do this if the target natively
5720 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5721 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005722
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005723 // Require that we can find a legal MVT, and only do this if the target
5724 // supports unaligned loads of that type. Expanding into byte loads would
5725 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005726 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005727 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005728 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5729 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005730 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5731 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005732 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005733 if (!TLI.isTypeLegal(LoadVT) ||
5734 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5735 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005736 ActuallyDoIt = false;
5737 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005738
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005739 if (ActuallyDoIt) {
5740 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5741 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005742
Andrew Trickef9de2a2013-05-25 02:42:55 +00005743 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005744 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005745 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005746 return true;
5747 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005748 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005749
5750
Chris Lattner1a32ede2009-12-24 00:37:38 +00005751 return false;
5752}
5753
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005754/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5755/// form. If so, return true and lower it, otherwise return false and it
5756/// will be lowered like a normal call.
5757bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5758 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5759 if (I.getNumArgOperands() != 3)
5760 return false;
5761
5762 const Value *Src = I.getArgOperand(0);
5763 const Value *Char = I.getArgOperand(1);
5764 const Value *Length = I.getArgOperand(2);
5765 if (!Src->getType()->isPointerTy() ||
5766 !Char->getType()->isIntegerTy() ||
5767 !Length->getType()->isIntegerTy() ||
5768 !I.getType()->isPointerTy())
5769 return false;
5770
5771 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5772 std::pair<SDValue, SDValue> Res =
5773 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5774 getValue(Src), getValue(Char), getValue(Length),
5775 MachinePointerInfo(Src));
5776 if (Res.first.getNode()) {
5777 setValue(&I, Res.first);
5778 PendingLoads.push_back(Res.second);
5779 return true;
5780 }
5781
5782 return false;
5783}
5784
Richard Sandifordbb83a502013-08-16 11:29:37 +00005785/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5786/// optimized form. If so, return true and lower it, otherwise return false
5787/// and it will be lowered like a normal call.
5788bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5789 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5790 if (I.getNumArgOperands() != 2)
5791 return false;
5792
5793 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5794 if (!Arg0->getType()->isPointerTy() ||
5795 !Arg1->getType()->isPointerTy() ||
5796 !I.getType()->isPointerTy())
5797 return false;
5798
5799 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5800 std::pair<SDValue, SDValue> Res =
5801 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5802 getValue(Arg0), getValue(Arg1),
5803 MachinePointerInfo(Arg0),
5804 MachinePointerInfo(Arg1), isStpcpy);
5805 if (Res.first.getNode()) {
5806 setValue(&I, Res.first);
5807 DAG.setRoot(Res.second);
5808 return true;
5809 }
5810
5811 return false;
5812}
5813
Richard Sandifordca232712013-08-16 11:21:54 +00005814/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5815/// If so, return true and lower it, otherwise return false and it will be
5816/// lowered like a normal call.
5817bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5818 // Verify that the prototype makes sense. int strcmp(void*,void*)
5819 if (I.getNumArgOperands() != 2)
5820 return false;
5821
5822 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5823 if (!Arg0->getType()->isPointerTy() ||
5824 !Arg1->getType()->isPointerTy() ||
5825 !I.getType()->isIntegerTy())
5826 return false;
5827
5828 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5829 std::pair<SDValue, SDValue> Res =
5830 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5831 getValue(Arg0), getValue(Arg1),
5832 MachinePointerInfo(Arg0),
5833 MachinePointerInfo(Arg1));
5834 if (Res.first.getNode()) {
5835 processIntegerCallValue(I, Res.first, true);
5836 PendingLoads.push_back(Res.second);
5837 return true;
5838 }
5839
5840 return false;
5841}
5842
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005843/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5844/// form. If so, return true and lower it, otherwise return false and it
5845/// will be lowered like a normal call.
5846bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5847 // Verify that the prototype makes sense. size_t strlen(char *)
5848 if (I.getNumArgOperands() != 1)
5849 return false;
5850
5851 const Value *Arg0 = I.getArgOperand(0);
5852 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5853 return false;
5854
5855 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5856 std::pair<SDValue, SDValue> Res =
5857 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5858 getValue(Arg0), MachinePointerInfo(Arg0));
5859 if (Res.first.getNode()) {
5860 processIntegerCallValue(I, Res.first, false);
5861 PendingLoads.push_back(Res.second);
5862 return true;
5863 }
5864
5865 return false;
5866}
5867
5868/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5869/// form. If so, return true and lower it, otherwise return false and it
5870/// will be lowered like a normal call.
5871bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5872 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5873 if (I.getNumArgOperands() != 2)
5874 return false;
5875
5876 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5877 if (!Arg0->getType()->isPointerTy() ||
5878 !Arg1->getType()->isIntegerTy() ||
5879 !I.getType()->isIntegerTy())
5880 return false;
5881
5882 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5883 std::pair<SDValue, SDValue> Res =
5884 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5885 getValue(Arg0), getValue(Arg1),
5886 MachinePointerInfo(Arg0));
5887 if (Res.first.getNode()) {
5888 processIntegerCallValue(I, Res.first, false);
5889 PendingLoads.push_back(Res.second);
5890 return true;
5891 }
5892
5893 return false;
5894}
5895
Bob Wilson874886c2012-08-03 23:29:17 +00005896/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5897/// operation (as expected), translate it to an SDNode with the specified opcode
5898/// and return true.
5899bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5900 unsigned Opcode) {
5901 // Sanity check that it really is a unary floating-point call.
5902 if (I.getNumArgOperands() != 1 ||
5903 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5904 I.getType() != I.getArgOperand(0)->getType() ||
5905 !I.onlyReadsMemory())
5906 return false;
5907
5908 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005909 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005910 return true;
5911}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005912
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005913void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005914 // Handle inline assembly differently.
5915 if (isa<InlineAsm>(I.getCalledValue())) {
5916 visitInlineAsm(&I);
5917 return;
5918 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005919
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005920 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005921 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005922
Craig Topperc0196b12014-04-14 00:51:57 +00005923 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005924 if (Function *F = I.getCalledFunction()) {
5925 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005926 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005927 if (unsigned IID = II->getIntrinsicID(F)) {
5928 RenameFn = visitIntrinsicCall(I, IID);
5929 if (!RenameFn)
5930 return;
5931 }
5932 }
Dan Gohman575fad32008-09-03 16:12:24 +00005933 if (unsigned IID = F->getIntrinsicID()) {
5934 RenameFn = visitIntrinsicCall(I, IID);
5935 if (!RenameFn)
5936 return;
5937 }
5938 }
5939
5940 // Check for well-known libc/libm calls. If the function is internal, it
5941 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005942 LibFunc::Func Func;
5943 if (!F->hasLocalLinkage() && F->hasName() &&
5944 LibInfo->getLibFunc(F->getName(), Func) &&
5945 LibInfo->hasOptimizedCodeGen(Func)) {
5946 switch (Func) {
5947 default: break;
5948 case LibFunc::copysign:
5949 case LibFunc::copysignf:
5950 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005951 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005952 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5953 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005954 I.getType() == I.getArgOperand(1)->getType() &&
5955 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005956 SDValue LHS = getValue(I.getArgOperand(0));
5957 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005958 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005959 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005960 return;
5961 }
Bob Wilson871701c2012-08-03 21:26:24 +00005962 break;
5963 case LibFunc::fabs:
5964 case LibFunc::fabsf:
5965 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005966 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005967 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005968 break;
5969 case LibFunc::sin:
5970 case LibFunc::sinf:
5971 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005972 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005973 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005974 break;
5975 case LibFunc::cos:
5976 case LibFunc::cosf:
5977 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005978 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005979 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005980 break;
5981 case LibFunc::sqrt:
5982 case LibFunc::sqrtf:
5983 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005984 case LibFunc::sqrt_finite:
5985 case LibFunc::sqrtf_finite:
5986 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005987 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005988 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005989 break;
5990 case LibFunc::floor:
5991 case LibFunc::floorf:
5992 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005993 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005994 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005995 break;
5996 case LibFunc::nearbyint:
5997 case LibFunc::nearbyintf:
5998 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005999 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006000 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006001 break;
6002 case LibFunc::ceil:
6003 case LibFunc::ceilf:
6004 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006005 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006006 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006007 break;
6008 case LibFunc::rint:
6009 case LibFunc::rintf:
6010 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006011 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006012 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006013 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006014 case LibFunc::round:
6015 case LibFunc::roundf:
6016 case LibFunc::roundl:
6017 if (visitUnaryFloatCall(I, ISD::FROUND))
6018 return;
6019 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006020 case LibFunc::trunc:
6021 case LibFunc::truncf:
6022 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006023 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006024 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006025 break;
6026 case LibFunc::log2:
6027 case LibFunc::log2f:
6028 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006029 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006030 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006031 break;
6032 case LibFunc::exp2:
6033 case LibFunc::exp2f:
6034 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006035 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006036 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006037 break;
6038 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006039 if (visitMemCmpCall(I))
6040 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006041 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006042 case LibFunc::memchr:
6043 if (visitMemChrCall(I))
6044 return;
6045 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006046 case LibFunc::strcpy:
6047 if (visitStrCpyCall(I, false))
6048 return;
6049 break;
6050 case LibFunc::stpcpy:
6051 if (visitStrCpyCall(I, true))
6052 return;
6053 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006054 case LibFunc::strcmp:
6055 if (visitStrCmpCall(I))
6056 return;
6057 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006058 case LibFunc::strlen:
6059 if (visitStrLenCall(I))
6060 return;
6061 break;
6062 case LibFunc::strnlen:
6063 if (visitStrNLenCall(I))
6064 return;
6065 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006066 }
6067 }
Dan Gohman575fad32008-09-03 16:12:24 +00006068 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006069
Dan Gohman575fad32008-09-03 16:12:24 +00006070 SDValue Callee;
6071 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006072 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006073 else
Eric Christopher58a24612014-10-08 09:50:54 +00006074 Callee = DAG.getExternalSymbol(RenameFn,
6075 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006076
Bill Wendling0602f392009-12-23 01:28:19 +00006077 // Check if we can potentially perform a tail call. More detailed checking is
6078 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006079 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006080}
6081
Benjamin Kramer355ce072011-03-26 16:35:10 +00006082namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006083
Dan Gohman575fad32008-09-03 16:12:24 +00006084/// AsmOperandInfo - This contains information for each constraint that we are
6085/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006086class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006087public:
Dan Gohman575fad32008-09-03 16:12:24 +00006088 /// CallOperand - If this is the result output operand or a clobber
6089 /// this is null, otherwise it is the incoming operand to the CallInst.
6090 /// This gets modified as the asm is processed.
6091 SDValue CallOperand;
6092
6093 /// AssignedRegs - If this is a register or register class operand, this
6094 /// contains the set of register corresponding to the operand.
6095 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006096
John Thompson1094c802010-09-13 18:15:37 +00006097 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006098 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006099 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006100
Owen Anderson53aa7a92009-08-10 22:56:29 +00006101 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006102 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006103 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006104 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006105 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006106 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006107 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006108
Chris Lattner3b1833c2008-10-17 17:05:25 +00006109 if (isa<BasicBlock>(CallOperandVal))
6110 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006111
Chris Lattner229907c2011-07-18 04:54:35 +00006112 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006113
Eric Christopher44804282011-05-09 20:04:43 +00006114 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006115 // If this is an indirect operand, the operand is a pointer to the
6116 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006117 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006118 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006119 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006120 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006121 OpTy = PtrTy->getElementType();
6122 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006123
Eric Christopher44804282011-05-09 20:04:43 +00006124 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006125 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006126 if (STy->getNumElements() == 1)
6127 OpTy = STy->getElementType(0);
6128
Chris Lattner3b1833c2008-10-17 17:05:25 +00006129 // If OpTy is not a single value, it may be a struct/union that we
6130 // can tile with integers.
6131 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006132 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006133 switch (BitSize) {
6134 default: break;
6135 case 1:
6136 case 8:
6137 case 16:
6138 case 32:
6139 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006140 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006141 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006142 break;
6143 }
6144 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006145
Chris Lattner3b1833c2008-10-17 17:05:25 +00006146 return TLI.getValueType(OpTy, true);
6147 }
Dan Gohman575fad32008-09-03 16:12:24 +00006148};
Dan Gohman4db93c92010-05-29 17:53:24 +00006149
John Thompsone8360b72010-10-29 17:29:13 +00006150typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6151
Benjamin Kramer355ce072011-03-26 16:35:10 +00006152} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006153
Dan Gohman575fad32008-09-03 16:12:24 +00006154/// GetRegistersForValue - Assign registers (virtual or physical) for the
6155/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006156/// register allocator to handle the assignment process. However, if the asm
6157/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006158/// allocation. This produces generally horrible, but correct, code.
6159///
6160/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006161///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006162static void GetRegistersForValue(SelectionDAG &DAG,
6163 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006164 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006165 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006166 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006167
Dan Gohman575fad32008-09-03 16:12:24 +00006168 MachineFunction &MF = DAG.getMachineFunction();
6169 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006170
Dan Gohman575fad32008-09-03 16:12:24 +00006171 // If this is a constraint for a single physreg, or a constraint for a
6172 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006173 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006174 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6175 OpInfo.ConstraintVT);
6176
6177 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006178 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006179 // If this is a FP input in an integer register (or visa versa) insert a bit
6180 // cast of the input value. More generally, handle any case where the input
6181 // value disagrees with the register class we plan to stick this in.
6182 if (OpInfo.Type == InlineAsm::isInput &&
6183 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006184 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006185 // types are identical size, use a bitcast to convert (e.g. two differing
6186 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006187 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006188 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006189 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006190 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006191 OpInfo.ConstraintVT = RegVT;
6192 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6193 // If the input is a FP value and we want it in FP registers, do a
6194 // bitcast to the corresponding integer type. This turns an f64 value
6195 // into i64, which can be passed with two i32 values on a 32-bit
6196 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006197 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006198 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006199 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006200 OpInfo.ConstraintVT = RegVT;
6201 }
6202 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006203
Owen Anderson117c9e82009-08-12 00:36:31 +00006204 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006205 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006206
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006207 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006208 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006209
6210 // If this is a constraint for a specific physical register, like {r17},
6211 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006212 if (unsigned AssignedReg = PhysReg.first) {
6213 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006214 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006215 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006216
Dan Gohman575fad32008-09-03 16:12:24 +00006217 // Get the actual register value type. This is important, because the user
6218 // may have asked for (e.g.) the AX register in i32 type. We need to
6219 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006220 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006221
Dan Gohman575fad32008-09-03 16:12:24 +00006222 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006223 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006224
6225 // If this is an expanded reference, add the rest of the regs to Regs.
6226 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006227 TargetRegisterClass::iterator I = RC->begin();
6228 for (; *I != AssignedReg; ++I)
6229 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006230
Dan Gohman575fad32008-09-03 16:12:24 +00006231 // Already added the first reg.
6232 --NumRegs; ++I;
6233 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006234 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006235 Regs.push_back(*I);
6236 }
6237 }
Bill Wendlingac087582009-12-22 01:25:10 +00006238
Dan Gohmand16aa542010-05-29 17:03:36 +00006239 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006240 return;
6241 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006242
Dan Gohman575fad32008-09-03 16:12:24 +00006243 // Otherwise, if this was a reference to an LLVM register class, create vregs
6244 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006245 if (const TargetRegisterClass *RC = PhysReg.second) {
6246 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006247 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006248 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006249
Evan Cheng968c3b02009-03-23 08:01:15 +00006250 // Create the appropriate number of virtual registers.
6251 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6252 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006253 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006254
Dan Gohmand16aa542010-05-29 17:03:36 +00006255 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006256 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006257 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006258
Dan Gohman575fad32008-09-03 16:12:24 +00006259 // Otherwise, we couldn't allocate enough registers for this.
6260}
6261
Dan Gohman575fad32008-09-03 16:12:24 +00006262/// visitInlineAsm - Handle a call to an InlineAsm object.
6263///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006264void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6265 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006266
6267 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006268 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006269
Eric Christopher58a24612014-10-08 09:50:54 +00006270 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006271 TargetLowering::AsmOperandInfoVector
Eric Christopher58a24612014-10-08 09:50:54 +00006272 TargetConstraints = TLI.ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006273
John Thompson1094c802010-09-13 18:15:37 +00006274 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006275
Dan Gohman575fad32008-09-03 16:12:24 +00006276 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6277 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006278 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6279 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006280 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006281
Patrik Hagglundf9934612012-12-19 15:19:11 +00006282 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006283
6284 // Compute the value type for each operand.
6285 switch (OpInfo.Type) {
6286 case InlineAsm::isOutput:
6287 // Indirect outputs just consume an argument.
6288 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006289 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006290 break;
6291 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006292
Dan Gohman575fad32008-09-03 16:12:24 +00006293 // The return value of the call is this value. As such, there is no
6294 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006295 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006296 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00006297 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006298 } else {
6299 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00006300 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006301 }
6302 ++ResNo;
6303 break;
6304 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006305 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006306 break;
6307 case InlineAsm::isClobber:
6308 // Nothing to do.
6309 break;
6310 }
6311
6312 // If this is an input or an indirect output, process the call argument.
6313 // BasicBlocks are labels, currently appearing only in asm's.
6314 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006315 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006316 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006317 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006318 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006319 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006320
Eric Christopher58a24612014-10-08 09:50:54 +00006321 OpVT =
6322 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006323 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006324
Dan Gohman575fad32008-09-03 16:12:24 +00006325 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006326
John Thompson1094c802010-09-13 18:15:37 +00006327 // Indirect operand accesses access memory.
6328 if (OpInfo.isIndirect)
6329 hasMemory = true;
6330 else {
6331 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006332 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006333 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006334 if (CType == TargetLowering::C_Memory) {
6335 hasMemory = true;
6336 break;
6337 }
6338 }
6339 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006340 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006341
John Thompson1094c802010-09-13 18:15:37 +00006342 SDValue Chain, Flag;
6343
6344 // We won't need to flush pending loads if this asm doesn't touch
6345 // memory and is nonvolatile.
6346 if (hasMemory || IA->hasSideEffects())
6347 Chain = getRoot();
6348 else
6349 Chain = DAG.getRoot();
6350
Chris Lattner160e8ab2008-10-18 18:49:30 +00006351 // Second pass over the constraints: compute which constraint option to use
6352 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006353 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006354 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006355
John Thompson8118ef82010-09-24 22:24:05 +00006356 // If this is an output operand with a matching input operand, look up the
6357 // matching input. If their types mismatch, e.g. one is an integer, the
6358 // other is floating point, or their sizes are different, flag it as an
6359 // error.
6360 if (OpInfo.hasMatchingInput()) {
6361 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006362
John Thompson8118ef82010-09-24 22:24:05 +00006363 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006364 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006365 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006366 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006367 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006368 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006369 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006370 if ((OpInfo.ConstraintVT.isInteger() !=
6371 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006372 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006373 report_fatal_error("Unsupported asm: input constraint"
6374 " with a matching output constraint of"
6375 " incompatible type!");
6376 }
6377 Input.ConstraintVT = OpInfo.ConstraintVT;
6378 }
6379 }
6380
Dan Gohman575fad32008-09-03 16:12:24 +00006381 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006382 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006383
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006384 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6385 OpInfo.Type == InlineAsm::isClobber)
6386 continue;
6387
Dan Gohman575fad32008-09-03 16:12:24 +00006388 // If this is a memory input, and if the operand is not indirect, do what we
6389 // need to to provide an address for the memory input.
6390 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6391 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006392 assert((OpInfo.isMultipleAlternative ||
6393 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006394 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006395
Dan Gohman575fad32008-09-03 16:12:24 +00006396 // Memory operands really want the address of the value. If we don't have
6397 // an indirect input, put it in the constpool if we can, otherwise spill
6398 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006399 // TODO: This isn't quite right. We need to handle these according to
6400 // the addressing mode that the constraint wants. Also, this may take
6401 // an additional register for the computation and we don't want that
6402 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006403
Dan Gohman575fad32008-09-03 16:12:24 +00006404 // If the operand is a float, integer, or vector constant, spill to a
6405 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006406 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006407 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006408 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006409 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00006410 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006411 } else {
6412 // Otherwise, create a stack slot and emit a store to it before the
6413 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006414 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00006415 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
6416 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006417 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006418 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00006419 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006420 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006421 OpInfo.CallOperand, StackSlot,
6422 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006423 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006424 OpInfo.CallOperand = StackSlot;
6425 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006426
Dan Gohman575fad32008-09-03 16:12:24 +00006427 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006428 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006429
Dan Gohman575fad32008-09-03 16:12:24 +00006430 // It is now an indirect operand.
6431 OpInfo.isIndirect = true;
6432 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006433
Dan Gohman575fad32008-09-03 16:12:24 +00006434 // If this constraint is for a specific register, allocate it before
6435 // anything else.
6436 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006437 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006438 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006439
Dan Gohman575fad32008-09-03 16:12:24 +00006440 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006441 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006442 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6443 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006444
Dan Gohman575fad32008-09-03 16:12:24 +00006445 // C_Register operands have already been allocated, Other/Memory don't need
6446 // to be.
6447 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006448 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006449 }
6450
Dan Gohman575fad32008-09-03 16:12:24 +00006451 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6452 std::vector<SDValue> AsmNodeOperands;
6453 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6454 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006455 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006456 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006457
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006458 // If we have a !srcloc metadata node associated with it, we want to attach
6459 // this to the ultimately generated inline asm machineinstr. To do this, we
6460 // pass in the third operand as this (potentially null) inline asm MDNode.
6461 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6462 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006463
Chad Rosier9e1274f2012-10-30 19:11:54 +00006464 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6465 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006466 unsigned ExtraInfo = 0;
6467 if (IA->hasSideEffects())
6468 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6469 if (IA->isAlignStack())
6470 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006471 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006472 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006473
6474 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6475 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6476 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6477
6478 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006479 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006480
Chad Rosier86f60502012-10-30 20:01:12 +00006481 // Ideally, we would only check against memory constraints. However, the
6482 // meaning of an other constraint can be target-specific and we can't easily
6483 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6484 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006485 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6486 OpInfo.ConstraintType == TargetLowering::C_Other) {
6487 if (OpInfo.Type == InlineAsm::isInput)
6488 ExtraInfo |= InlineAsm::Extra_MayLoad;
6489 else if (OpInfo.Type == InlineAsm::isOutput)
6490 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006491 else if (OpInfo.Type == InlineAsm::isClobber)
6492 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006493 }
6494 }
6495
Evan Cheng6eb516d2011-01-07 23:50:32 +00006496 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006497 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006498
Dan Gohman575fad32008-09-03 16:12:24 +00006499 // Loop over all of the inputs, copying the operand values into the
6500 // appropriate registers and processing the output regs.
6501 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006502
Dan Gohman575fad32008-09-03 16:12:24 +00006503 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6504 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006505
Dan Gohman575fad32008-09-03 16:12:24 +00006506 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6507 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6508
6509 switch (OpInfo.Type) {
6510 case InlineAsm::isOutput: {
6511 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6512 OpInfo.ConstraintType != TargetLowering::C_Register) {
6513 // Memory output, or 'other' output (e.g. 'X' constraint).
6514 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6515
6516 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006517 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6518 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Eric Christopher58a24612014-10-08 09:50:54 +00006519 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006520 AsmNodeOperands.push_back(OpInfo.CallOperand);
6521 break;
6522 }
6523
6524 // Otherwise, this is a register or register class output.
6525
6526 // Copy the output from the appropriate register. Find a register that
6527 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006528 if (OpInfo.AssignedRegs.Regs.empty()) {
6529 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006530 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006531 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006532 Twine(OpInfo.ConstraintCode) + "'");
6533 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006534 }
Dan Gohman575fad32008-09-03 16:12:24 +00006535
6536 // If this is an indirect operand, store through the pointer after the
6537 // asm.
6538 if (OpInfo.isIndirect) {
6539 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6540 OpInfo.CallOperandVal));
6541 } else {
6542 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006543 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006544 // Concatenate this output onto the outputs list.
6545 RetValRegs.append(OpInfo.AssignedRegs);
6546 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006547
Dan Gohman575fad32008-09-03 16:12:24 +00006548 // Add information to the INLINEASM node to know that this register is
6549 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006550 OpInfo.AssignedRegs
6551 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6552 ? InlineAsm::Kind_RegDefEarlyClobber
6553 : InlineAsm::Kind_RegDef,
6554 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006555 break;
6556 }
6557 case InlineAsm::isInput: {
6558 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006559
Chris Lattner860df6e2008-10-17 16:47:46 +00006560 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006561 // If this is required to match an output register we have already set,
6562 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006563 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006564
Dan Gohman575fad32008-09-03 16:12:24 +00006565 // Scan until we find the definition we already emitted of this operand.
6566 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006567 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006568 for (; OperandNo; --OperandNo) {
6569 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006570 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006571 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006572 assert((InlineAsm::isRegDefKind(OpFlag) ||
6573 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6574 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006575 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006576 }
6577
Evan Cheng2e559232009-03-20 18:03:34 +00006578 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006579 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006580 if (InlineAsm::isRegDefKind(OpFlag) ||
6581 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006582 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006583 if (OpInfo.isIndirect) {
6584 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006585 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006586 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6587 " don't know how to handle tied "
6588 "indirect register inputs");
6589 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006590 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006591
Dan Gohman575fad32008-09-03 16:12:24 +00006592 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006593 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006594 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006595 MatchedRegs.RegVTs.push_back(RegVT);
6596 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006597 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006598 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006599 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006600 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6601 else {
6602 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006603 Ctx.emitError(CS.getInstruction(),
6604 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006605 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006606 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006607 }
6608 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006609 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006610 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006611 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006612 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006613 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006614 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006615 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006616 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006617
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006618 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6619 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6620 "Unexpected number of operands");
6621 // Add information to the INLINEASM node to know about this input.
6622 // See InlineAsm.h isUseOperandTiedToDef.
6623 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6624 OpInfo.getMatchedOperand());
6625 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006626 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006627 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6628 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006629 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006630
Dale Johannesencaca5482010-07-13 20:17:05 +00006631 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006632 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6633 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006634 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006635
Dale Johannesencaca5482010-07-13 20:17:05 +00006636 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006637 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006638 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006639 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006640 if (Ops.empty()) {
6641 LLVMContext &Ctx = *DAG.getContext();
6642 Ctx.emitError(CS.getInstruction(),
6643 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006644 Twine(OpInfo.ConstraintCode) + "'");
6645 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006646 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006647
Dan Gohman575fad32008-09-03 16:12:24 +00006648 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006649 unsigned ResOpType =
6650 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006651 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006652 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006653 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6654 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006655 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006656
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006657 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006658 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006659 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006660 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006661
Dan Gohman575fad32008-09-03 16:12:24 +00006662 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006663 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006664 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006665 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006666 AsmNodeOperands.push_back(InOperandVal);
6667 break;
6668 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006669
Dan Gohman575fad32008-09-03 16:12:24 +00006670 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6671 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6672 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006673
6674 // TODO: Support this.
6675 if (OpInfo.isIndirect) {
6676 LLVMContext &Ctx = *DAG.getContext();
6677 Ctx.emitError(CS.getInstruction(),
6678 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006679 "for constraint '" +
6680 Twine(OpInfo.ConstraintCode) + "'");
6681 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006682 }
Dan Gohman575fad32008-09-03 16:12:24 +00006683
6684 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006685 if (OpInfo.AssignedRegs.Regs.empty()) {
6686 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006687 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006688 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006689 Twine(OpInfo.ConstraintCode) + "'");
6690 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006691 }
Dan Gohman575fad32008-09-03 16:12:24 +00006692
Andrew Trickef9de2a2013-05-25 02:42:55 +00006693 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006694 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006695
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006696 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006697 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006698 break;
6699 }
6700 case InlineAsm::isClobber: {
6701 // Add the clobbered value to the operand list, so that the register
6702 // allocator is aware that the physreg got clobbered.
6703 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006704 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006705 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006706 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006707 break;
6708 }
6709 }
6710 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006711
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006712 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006713 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006714 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006715
Andrew Trickef9de2a2013-05-25 02:42:55 +00006716 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006717 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006718 Flag = Chain.getValue(1);
6719
6720 // If this asm returns a register value, copy the result from that register
6721 // and set it as the value of the call.
6722 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006723 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006724 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006725
Chris Lattner160e8ab2008-10-18 18:49:30 +00006726 // FIXME: Why don't we do this for inline asms with MRVs?
6727 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006728 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006729
Chris Lattner160e8ab2008-10-18 18:49:30 +00006730 // If any of the results of the inline asm is a vector, it may have the
6731 // wrong width/num elts. This can happen for register classes that can
6732 // contain multiple different value types. The preg or vreg allocated may
6733 // not have the same VT as was expected. Convert it to the right type
6734 // with bit_convert.
6735 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006736 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006737 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006738
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006739 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006740 ResultType.isInteger() && Val.getValueType().isInteger()) {
6741 // If a result value was tied to an input value, the computed result may
6742 // have a wider width than the expected result. Extract the relevant
6743 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006744 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006745 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006746
Chris Lattner160e8ab2008-10-18 18:49:30 +00006747 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006748 }
Dan Gohman6de25562008-10-18 01:03:45 +00006749
Dan Gohman575fad32008-09-03 16:12:24 +00006750 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006751 // Don't need to use this as a chain in this case.
6752 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6753 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006754 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006755
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006756 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006757
Dan Gohman575fad32008-09-03 16:12:24 +00006758 // Process indirect outputs, first output all of the flagged copies out of
6759 // physregs.
6760 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6761 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006762 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006763 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006764 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006765 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6766 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006767
Dan Gohman575fad32008-09-03 16:12:24 +00006768 // Emit the non-flagged stores from the physregs.
6769 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006770 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006771 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006772 StoresToEmit[i].first,
6773 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006774 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006775 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006776 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006777 }
6778
Dan Gohman575fad32008-09-03 16:12:24 +00006779 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006780 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006781
Dan Gohman575fad32008-09-03 16:12:24 +00006782 DAG.setRoot(Chain);
6783}
6784
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006785void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006786 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006787 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006788 getValue(I.getArgOperand(0)),
6789 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006790}
6791
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006792void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006793 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6794 const DataLayout &DL = *TLI.getDataLayout();
6795 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006796 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006797 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006798 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006799 setValue(&I, V);
6800 DAG.setRoot(V.getValue(1));
6801}
6802
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006803void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006804 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006805 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006806 getValue(I.getArgOperand(0)),
6807 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006808}
6809
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006810void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006811 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006812 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006813 getValue(I.getArgOperand(0)),
6814 getValue(I.getArgOperand(1)),
6815 DAG.getSrcValue(I.getArgOperand(0)),
6816 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006817}
6818
Andrew Trick74f4c742013-10-31 17:18:24 +00006819/// \brief Lower an argument list according to the target calling convention.
6820///
6821/// \return A tuple of <return-value, token-chain>
6822///
6823/// This is a helper for lowering intrinsics that follow a target calling
6824/// convention or require stack pointer adjustment. Only a subset of the
6825/// intrinsic's operands need to participate in the calling convention.
6826std::pair<SDValue, SDValue>
6827SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006828 unsigned NumArgs, SDValue Callee,
6829 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006830 TargetLowering::ArgListTy Args;
6831 Args.reserve(NumArgs);
6832
6833 // Populate the argument list.
6834 // Attributes for args start at offset 1, after the return attribute.
6835 ImmutableCallSite CS(&CI);
6836 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6837 ArgI != ArgE; ++ArgI) {
6838 const Value *V = CI.getOperand(ArgI);
6839
6840 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6841
6842 TargetLowering::ArgListEntry Entry;
6843 Entry.Node = getValue(V);
6844 Entry.Ty = V->getType();
6845 Entry.setAttributes(&CS, AttrI);
6846 Args.push_back(Entry);
6847 }
6848
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006849 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006850 TargetLowering::CallLoweringInfo CLI(DAG);
6851 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006852 .setCallee(CI.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006853 .setDiscardResult(!CI.use_empty());
Andrew Trick74f4c742013-10-31 17:18:24 +00006854
Eric Christopher58a24612014-10-08 09:50:54 +00006855 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6856 return TLI.LowerCallTo(CLI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006857}
6858
Andrew Trick4a1abb72013-11-22 19:07:36 +00006859/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6860/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006861///
6862/// Constants are converted to TargetConstants purely as an optimization to
6863/// avoid constant materialization and register allocation.
6864///
6865/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6866/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6867/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6868/// address materialization and register allocation, but may also be required
6869/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6870/// alloca in the entry block, then the runtime may assume that the alloca's
6871/// StackMap location can be read immediately after compilation and that the
6872/// location is valid at any point during execution (this is similar to the
6873/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6874/// only available in a register, then the runtime would need to trap when
6875/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006876static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6877 SmallVectorImpl<SDValue> &Ops,
6878 SelectionDAGBuilder &Builder) {
6879 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6880 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6881 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6882 Ops.push_back(
6883 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6884 Ops.push_back(
6885 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006886 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6887 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6888 Ops.push_back(
6889 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006890 } else
6891 Ops.push_back(OpVal);
6892 }
6893}
6894
Andrew Trick74f4c742013-10-31 17:18:24 +00006895/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6896void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6897 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6898 // [live variables...])
6899
6900 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6901
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006902 SDValue Chain, InFlag, Callee, NullPtr;
6903 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006904
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006905 SDLoc DL = getCurSDLoc();
6906 Callee = getValue(CI.getCalledValue());
6907 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006908
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006909 // The stackmap intrinsic only records the live variables (the arguemnts
6910 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6911 // intrinsic, this won't be lowered to a function call. This means we don't
6912 // have to worry about calling conventions and target specific lowering code.
6913 // Instead we perform the call lowering right here.
6914 //
6915 // chain, flag = CALLSEQ_START(chain, 0)
6916 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6917 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6918 //
6919 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6920 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006921
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006922 // Add the <id> and <numBytes> constants.
6923 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6924 Ops.push_back(DAG.getTargetConstant(
6925 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6926 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6927 Ops.push_back(DAG.getTargetConstant(
6928 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006929
Andrew Trick74f4c742013-10-31 17:18:24 +00006930 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006931 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006932
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006933 // We are not pushing any register mask info here on the operands list,
6934 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006935
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006936 // Push the chain and the glue flag.
6937 Ops.push_back(Chain);
6938 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006939
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006940 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006941 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006942 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6943 Chain = SDValue(SM, 0);
6944 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006945
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006946 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006947
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006948 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006949
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006950 // Set the root to the target-lowered call chain.
6951 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006952
6953 // Inform the Frame Information that we have a stackmap in this function.
6954 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006955}
6956
6957/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6958void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006959 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006960 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006961 // i8* <target>,
6962 // i32 <numArgs>,
6963 // [Args...],
6964 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006965
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006966 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006967 bool isAnyRegCC = CC == CallingConv::AnyReg;
6968 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006969 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6970
6971 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006972 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6973 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006974
6975 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006976 // Intrinsics include all meta-operands up to but not including CC.
6977 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6978 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006979 "Not enough arguments provided to the patchpoint intrinsic");
6980
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006981 // For AnyRegCC the arguments are lowered later on manually.
6982 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006983 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006984 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006985
Andrew Trick74f4c742013-10-31 17:18:24 +00006986 // Set the root to the target-lowered call chain.
6987 SDValue Chain = Result.second;
6988 DAG.setRoot(Chain);
6989
6990 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006991 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6992 CallEnd = CallEnd->getOperand(0).getNode();
6993
Andrew Trick74f4c742013-10-31 17:18:24 +00006994 /// Get a call instruction from the call sequence chain.
6995 /// Tail calls are not allowed.
6996 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6997 "Expected a callseq node.");
6998 SDNode *Call = CallEnd->getOperand(0).getNode();
6999 bool hasGlue = Call->getGluedNode();
7000
7001 // Replace the target specific call node with the patchable intrinsic.
7002 SmallVector<SDValue, 8> Ops;
7003
Andrew Tricka2428e02013-11-22 19:07:33 +00007004 // Add the <id> and <numBytes> constants.
7005 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7006 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007007 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00007008 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7009 Ops.push_back(DAG.getTargetConstant(
7010 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7011
Andrew Trick74f4c742013-10-31 17:18:24 +00007012 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007013 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007014 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007015 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7016 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007017
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007018 // Adjust <numArgs> to account for any arguments that have been passed on the
7019 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007020 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007021 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7022 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7023 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7024
7025 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007026 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007027
7028 // Add the arguments we omitted previously. The register allocator should
7029 // place these in any free register.
7030 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007031 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007032 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007033
Andrew Tricka2428e02013-11-22 19:07:33 +00007034 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00007035 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7036 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7037 Ops.push_back(*i);
7038
7039 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00007040 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007041
7042 // Push the register mask info.
7043 if (hasGlue)
7044 Ops.push_back(*(Call->op_end()-2));
7045 else
7046 Ops.push_back(*(Call->op_end()-1));
7047
7048 // Push the chain (this is originally the first operand of the call, but
7049 // becomes now the last or second to last operand).
7050 Ops.push_back(*(Call->op_begin()));
7051
7052 // Push the glue flag (last operand).
7053 if (hasGlue)
7054 Ops.push_back(*(Call->op_end()-1));
7055
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007056 SDVTList NodeTys;
7057 if (isAnyRegCC && hasDef) {
7058 // Create the return types based on the intrinsic definition
7059 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7060 SmallVector<EVT, 3> ValueVTs;
7061 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7062 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007063
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007064 // There is always a chain and a glue type at the end
7065 ValueVTs.push_back(MVT::Other);
7066 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007067 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007068 } else
7069 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7070
7071 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007072 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7073 getCurSDLoc(), NodeTys, Ops);
7074
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007075 // Update the NodeMap.
7076 if (hasDef) {
7077 if (isAnyRegCC)
7078 setValue(&CI, SDValue(MN, 0));
7079 else
7080 setValue(&CI, Result.first);
7081 }
Andrew Trick6664df12013-11-05 22:44:04 +00007082
7083 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007084 // call sequence. Furthermore the location of the chain and glue can change
7085 // when the AnyReg calling convention is used and the intrinsic returns a
7086 // value.
7087 if (isAnyRegCC && hasDef) {
7088 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7089 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7090 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7091 } else
7092 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007093 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007094
7095 // Inform the Frame Information that we have a patchpoint in this function.
7096 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007097}
7098
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007099/// Returns an AttributeSet representing the attributes applied to the return
7100/// value of the given call.
7101static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7102 SmallVector<Attribute::AttrKind, 2> Attrs;
7103 if (CLI.RetSExt)
7104 Attrs.push_back(Attribute::SExt);
7105 if (CLI.RetZExt)
7106 Attrs.push_back(Attribute::ZExt);
7107 if (CLI.IsInReg)
7108 Attrs.push_back(Attribute::InReg);
7109
7110 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7111 Attrs);
7112}
7113
Dan Gohman575fad32008-09-03 16:12:24 +00007114/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007115/// implementation, which just calls LowerCall.
7116/// FIXME: When all targets are
7117/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007118std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007119TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007120 // Handle the incoming return values from the call.
7121 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007122 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007123 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007124 SmallVector<uint64_t, 4> Offsets;
7125 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7126
7127 SmallVector<ISD::OutputArg, 4> Outs;
7128 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7129
7130 bool CanLowerReturn =
7131 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7132 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7133
7134 SDValue DemoteStackSlot;
7135 int DemoteStackIdx = -100;
7136 if (!CanLowerReturn) {
7137 // FIXME: equivalent assert?
7138 // assert(!CS.hasInAllocaArgument() &&
7139 // "sret demotion is incompatible with inalloca");
7140 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7141 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7142 MachineFunction &MF = CLI.DAG.getMachineFunction();
7143 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7144 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7145
7146 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7147 ArgListEntry Entry;
7148 Entry.Node = DemoteStackSlot;
7149 Entry.Ty = StackSlotPtrType;
7150 Entry.isSExt = false;
7151 Entry.isZExt = false;
7152 Entry.isInReg = false;
7153 Entry.isSRet = true;
7154 Entry.isNest = false;
7155 Entry.isByVal = false;
7156 Entry.isReturned = false;
7157 Entry.Alignment = Align;
7158 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7159 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7160 } else {
7161 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7162 EVT VT = RetTys[I];
7163 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7164 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7165 for (unsigned i = 0; i != NumRegs; ++i) {
7166 ISD::InputArg MyFlags;
7167 MyFlags.VT = RegisterVT;
7168 MyFlags.ArgVT = VT;
7169 MyFlags.Used = CLI.IsReturnValueUsed;
7170 if (CLI.RetSExt)
7171 MyFlags.Flags.setSExt();
7172 if (CLI.RetZExt)
7173 MyFlags.Flags.setZExt();
7174 if (CLI.IsInReg)
7175 MyFlags.Flags.setInReg();
7176 CLI.Ins.push_back(MyFlags);
7177 }
Stephen Lin699808c2013-04-30 22:49:28 +00007178 }
7179 }
7180
Dan Gohman575fad32008-09-03 16:12:24 +00007181 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007182 CLI.Outs.clear();
7183 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007184 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007185 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007186 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007187 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007188 Type *FinalType = Args[i].Ty;
7189 if (Args[i].isByVal)
7190 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7191 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7192 FinalType, CLI.CallConv, CLI.IsVarArg);
7193 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7194 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007195 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007196 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007197 SDValue Op = SDValue(Args[i].Node.getNode(),
7198 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007199 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007200 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007201
7202 if (Args[i].isZExt)
7203 Flags.setZExt();
7204 if (Args[i].isSExt)
7205 Flags.setSExt();
7206 if (Args[i].isInReg)
7207 Flags.setInReg();
7208 if (Args[i].isSRet)
7209 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007210 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007211 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007212 if (Args[i].isInAlloca) {
7213 Flags.setInAlloca();
7214 // Set the byval flag for CCAssignFn callbacks that don't know about
7215 // inalloca. This way we can know how many bytes we should've allocated
7216 // and how many bytes a callee cleanup function will pop. If we port
7217 // inalloca to more targets, we'll have to add custom inalloca handling
7218 // in the various CC lowering callbacks.
7219 Flags.setByVal();
7220 }
7221 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007222 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7223 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007224 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007225 // For ByVal, alignment should come from FE. BE will guess if this
7226 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007227 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007228 if (Args[i].Alignment)
7229 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007230 else
7231 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007232 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007233 }
7234 if (Args[i].isNest)
7235 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007236 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007237 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007238 if (Value == NumValues - 1)
7239 Flags.setInConsecutiveRegsLast();
7240 }
Dan Gohman575fad32008-09-03 16:12:24 +00007241 Flags.setOrigAlign(OriginalAlignment);
7242
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007243 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007244 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007245 SmallVector<SDValue, 4> Parts(NumParts);
7246 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7247
7248 if (Args[i].isSExt)
7249 ExtendKind = ISD::SIGN_EXTEND;
7250 else if (Args[i].isZExt)
7251 ExtendKind = ISD::ZERO_EXTEND;
7252
Stephen Lin699808c2013-04-30 22:49:28 +00007253 // Conservatively only handle 'returned' on non-vectors for now
7254 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7255 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7256 "unexpected use of 'returned'");
7257 // Before passing 'returned' to the target lowering code, ensure that
7258 // either the register MVT and the actual EVT are the same size or that
7259 // the return value and argument are extended in the same way; in these
7260 // cases it's safe to pass the argument register value unchanged as the
7261 // return register value (although it's at the target's option whether
7262 // to do so)
7263 // TODO: allow code generation to take advantage of partially preserved
7264 // registers rather than clobbering the entire register when the
7265 // parameter extension method is not compatible with the return
7266 // extension method
7267 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7268 (ExtendKind != ISD::ANY_EXTEND &&
7269 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7270 Flags.setReturned();
7271 }
7272
Craig Topperc0196b12014-04-14 00:51:57 +00007273 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7274 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007275
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007276 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007277 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007278 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007279 i < CLI.NumFixedArgs,
7280 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007281 if (NumParts > 1 && j == 0)
7282 MyFlags.Flags.setSplit();
7283 else if (j != 0)
7284 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007285
Justin Holewinskiaa583972012-05-25 16:35:28 +00007286 CLI.Outs.push_back(MyFlags);
7287 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007288 }
7289 }
7290 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007291
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007292 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007293 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007294
7295 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007296 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007297 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007298 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007299 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007300 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007301 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007302
7303 // For a tail call, the return value is merely live-out and there aren't
7304 // any nodes in the DAG representing it. Return a special value to
7305 // indicate that a tail call has been emitted and no more Instructions
7306 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007307 if (CLI.IsTailCall) {
7308 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007309 return std::make_pair(SDValue(), SDValue());
7310 }
7311
Justin Holewinskiaa583972012-05-25 16:35:28 +00007312 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007313 assert(InVals[i].getNode() &&
7314 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007315 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007316 "LowerCall emitted a value with the wrong type!");
7317 });
7318
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007319 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007320 if (!CanLowerReturn) {
7321 // The instruction result is the result of loading from the
7322 // hidden sret parameter.
7323 SmallVector<EVT, 1> PVTs;
7324 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007325
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007326 ComputeValueVTs(*this, PtrRetTy, PVTs);
7327 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7328 EVT PtrVT = PVTs[0];
7329
7330 unsigned NumValues = RetTys.size();
7331 ReturnValues.resize(NumValues);
7332 SmallVector<SDValue, 4> Chains(NumValues);
7333
7334 for (unsigned i = 0; i < NumValues; ++i) {
7335 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7336 CLI.DAG.getConstant(Offsets[i], PtrVT));
7337 SDValue L = CLI.DAG.getLoad(
7338 RetTys[i], CLI.DL, CLI.Chain, Add,
7339 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7340 false, false, 1);
7341 ReturnValues[i] = L;
7342 Chains[i] = L.getValue(1);
7343 }
7344
7345 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7346 } else {
7347 // Collect the legal value parts into potentially illegal values
7348 // that correspond to the original function's return values.
7349 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7350 if (CLI.RetSExt)
7351 AssertOp = ISD::AssertSext;
7352 else if (CLI.RetZExt)
7353 AssertOp = ISD::AssertZext;
7354 unsigned CurReg = 0;
7355 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7356 EVT VT = RetTys[I];
7357 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7358 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7359
7360 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7361 NumRegs, RegisterVT, VT, nullptr,
7362 AssertOp));
7363 CurReg += NumRegs;
7364 }
7365
7366 // For a function returning void, there is no return value. We can't create
7367 // such a node, so we just return a null return value in that case. In
7368 // that case, nothing will actually look at the value.
7369 if (ReturnValues.empty())
7370 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007371 }
7372
Justin Holewinskiaa583972012-05-25 16:35:28 +00007373 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007374 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007375 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007376}
7377
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007378void TargetLowering::LowerOperationWrapper(SDNode *N,
7379 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007380 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007381 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007382 if (Res.getNode())
7383 Results.push_back(Res);
7384}
7385
Dan Gohman21cea8a2010-04-17 15:26:15 +00007386SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007387 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007388}
7389
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007390void
7391SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007392 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007393 assert((Op.getOpcode() != ISD::CopyFromReg ||
7394 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7395 "Copy from a reg to the same reg!");
7396 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7397
Eric Christopher58a24612014-10-08 09:50:54 +00007398 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7399 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007400 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007401
7402 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7403 FuncInfo.PreferredExtendType.end())
7404 ? ISD::ANY_EXTEND
7405 : FuncInfo.PreferredExtendType[V];
7406 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007407 PendingExports.push_back(Chain);
7408}
7409
7410#include "llvm/CodeGen/SelectionDAGISel.h"
7411
Eli Friedman441a01a2011-05-05 16:53:34 +00007412/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7413/// entry block, return true. This includes arguments used by switches, since
7414/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007415static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007416 // With FastISel active, we may be splitting blocks, so force creation
7417 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007418 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007419 return A->use_empty();
7420
7421 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007422 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007423 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7424 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007425
Eli Friedman441a01a2011-05-05 16:53:34 +00007426 return true;
7427}
7428
Eli Bendersky33ebf832013-02-28 23:09:18 +00007429void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007430 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007431 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007432 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007433 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007434
Dan Gohmand16aa542010-05-29 17:03:36 +00007435 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007436 // Put in an sret pointer parameter before all the other parameters.
7437 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007438 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007439
7440 // NOTE: Assuming that a pointer will never break down to more than one VT
7441 // or one register.
7442 ISD::ArgFlagsTy Flags;
7443 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007444 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007445 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007446 Ins.push_back(RetArg);
7447 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007448
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007449 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007450 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007451 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007452 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007453 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007454 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007455 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007456 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007457 Type *FinalType = I->getType();
7458 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7459 FinalType = cast<PointerType>(FinalType)->getElementType();
7460 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7461 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007462 for (unsigned Value = 0, NumValues = ValueVTs.size();
7463 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007464 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007465 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007466 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007467 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007468
Bill Wendling94dcaf82012-12-30 12:45:13 +00007469 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007470 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007471 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007472 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007473 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007474 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007475 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007476 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007477 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007478 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007479 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7480 Flags.setInAlloca();
7481 // Set the byval flag for CCAssignFn callbacks that don't know about
7482 // inalloca. This way we can know how many bytes we should've allocated
7483 // and how many bytes a callee cleanup function will pop. If we port
7484 // inalloca to more targets, we'll have to add custom inalloca handling
7485 // in the various CC lowering callbacks.
7486 Flags.setByVal();
7487 }
7488 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007489 PointerType *Ty = cast<PointerType>(I->getType());
7490 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007491 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007492 // For ByVal, alignment should be passed from FE. BE will guess if
7493 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007494 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007495 if (F.getParamAlignment(Idx))
7496 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007497 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007498 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007499 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007500 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007501 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007502 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007503 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007504 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007505 if (Value == NumValues - 1)
7506 Flags.setInConsecutiveRegsLast();
7507 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007508 Flags.setOrigAlign(OriginalAlignment);
7509
Bill Wendlingf7719082013-06-06 00:43:09 +00007510 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7511 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007512 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007513 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7514 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007515 if (NumRegs > 1 && i == 0)
7516 MyFlags.Flags.setSplit();
7517 // if it isn't first piece, alignment must be 1
7518 else if (i > 0)
7519 MyFlags.Flags.setOrigAlign(1);
7520 Ins.push_back(MyFlags);
7521 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007522 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007523 }
7524 }
7525
7526 // Call the target to set up the argument values.
7527 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007528 SDValue NewRoot = TLI->LowerFormalArguments(
7529 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007530
7531 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007532 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007533 "LowerFormalArguments didn't return a valid chain!");
7534 assert(InVals.size() == Ins.size() &&
7535 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007536 DEBUG({
7537 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7538 assert(InVals[i].getNode() &&
7539 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007540 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007541 "LowerFormalArguments emitted a value with the wrong type!");
7542 }
7543 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007544
Dan Gohman695d8112009-08-06 15:37:27 +00007545 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007546 DAG.setRoot(NewRoot);
7547
7548 // Set up the argument values.
7549 unsigned i = 0;
7550 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007551 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007552 // Create a virtual register for the sret pointer, and put in a copy
7553 // from the sret argument into it.
7554 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007555 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007556 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007557 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007558 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007559 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007560 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007561
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007562 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007563 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007564 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007565 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007566 NewRoot =
7567 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007568 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007569
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007570 // i indexes lowered arguments. Bump it past the hidden sret argument.
7571 // Idx indexes LLVM arguments. Don't touch it.
7572 ++i;
7573 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007574
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007575 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007576 ++I, ++Idx) {
7577 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007578 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007579 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007580 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007581
7582 // If this argument is unused then remember its value. It is used to generate
7583 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007584 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007585 SDB->setUnusedArgValue(I, InVals[i]);
7586
Adrian Prantl9c930592013-05-16 23:44:12 +00007587 // Also remember any frame index for use in FastISel.
7588 if (FrameIndexSDNode *FI =
7589 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7590 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7591 }
7592
Eli Friedman441a01a2011-05-05 16:53:34 +00007593 for (unsigned Val = 0; Val != NumValues; ++Val) {
7594 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007595 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7596 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007597
7598 if (!I->use_empty()) {
7599 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007600 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007601 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007602 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007603 AssertOp = ISD::AssertZext;
7604
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007605 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007606 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007607 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007608 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007609
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007610 i += NumParts;
7611 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007612
Eli Friedman441a01a2011-05-05 16:53:34 +00007613 // We don't need to do anything else for unused arguments.
7614 if (ArgValues.empty())
7615 continue;
7616
Devang Patel9d904e12011-09-08 22:59:09 +00007617 // Note down frame index.
7618 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007619 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007620 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007621
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007622 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007623 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007624
Eli Friedman441a01a2011-05-05 16:53:34 +00007625 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007626 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007627 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007628 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7629 if (FrameIndexSDNode *FI =
7630 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7631 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7632 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007633
Eli Friedman441a01a2011-05-05 16:53:34 +00007634 // If this argument is live outside of the entry block, insert a copy from
7635 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007636 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007637 // If we can, though, try to skip creating an unnecessary vreg.
7638 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007639 // general. It's also subtly incompatible with the hacks FastISel
7640 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007641 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7642 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7643 FuncInfo->ValueMap[I] = Reg;
7644 continue;
7645 }
7646 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007647 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007648 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007649 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007650 }
Dan Gohman575fad32008-09-03 16:12:24 +00007651 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007652
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007653 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007654
7655 // Finally, if the target has anything special to do, allow it to do so.
7656 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007657 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007658}
7659
7660/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7661/// ensure constants are generated when needed. Remember the virtual registers
7662/// that need to be added to the Machine PHI nodes as input. We cannot just
7663/// directly add them, because expansion might result in multiple MBB's for one
7664/// BB. As such, the start of the BB might correspond to a different MBB than
7665/// the end.
7666///
7667void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007668SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007669 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007670
7671 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7672
7673 // Check successor nodes' PHI nodes that expect a constant to be available
7674 // from this block.
7675 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007676 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007677 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007678 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007679
Dan Gohman575fad32008-09-03 16:12:24 +00007680 // If this terminator has multiple identical successors (common for
7681 // switches), only handle each succ once.
7682 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007683
Dan Gohman575fad32008-09-03 16:12:24 +00007684 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007685
7686 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7687 // nodes and Machine PHI nodes, but the incoming operands have not been
7688 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007689 for (BasicBlock::const_iterator I = SuccBB->begin();
7690 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007691 // Ignore dead phi's.
7692 if (PN->use_empty()) continue;
7693
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007694 // Skip empty types
7695 if (PN->getType()->isEmptyTy())
7696 continue;
7697
Dan Gohman575fad32008-09-03 16:12:24 +00007698 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007699 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007700
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007701 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007702 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007703 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007704 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007705 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007706 }
7707 Reg = RegOut;
7708 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007709 DenseMap<const Value *, unsigned>::iterator I =
7710 FuncInfo.ValueMap.find(PHIOp);
7711 if (I != FuncInfo.ValueMap.end())
7712 Reg = I->second;
7713 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007714 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007715 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007716 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007717 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007718 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007719 }
7720 }
7721
7722 // Remember that this register needs to added to the machine PHI node as
7723 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007724 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007725 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7726 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007727 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007728 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007729 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007730 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007731 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007732 Reg += NumRegisters;
7733 }
7734 }
7735 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007736
Dan Gohmanc594eab2010-04-22 20:46:50 +00007737 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007738}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007739
7740/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7741/// is 0.
7742MachineBasicBlock *
7743SelectionDAGBuilder::StackProtectorDescriptor::
7744AddSuccessorMBB(const BasicBlock *BB,
7745 MachineBasicBlock *ParentMBB,
7746 MachineBasicBlock *SuccMBB) {
7747 // If SuccBB has not been created yet, create it.
7748 if (!SuccMBB) {
7749 MachineFunction *MF = ParentMBB->getParent();
7750 MachineFunction::iterator BBI = ParentMBB;
7751 SuccMBB = MF->CreateMachineBasicBlock(BB);
7752 MF->insert(++BBI, SuccMBB);
7753 }
7754 // Add it as a successor of ParentMBB.
7755 ParentMBB->addSuccessor(SuccMBB);
7756 return SuccMBB;
7757}