blob: 9eb93012ab36ea30f5f5ea77dff602d2d8626931 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsSubtarget.h"
19#include "MipsTargetMachine.h"
20#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000021#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000022#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "mips-lower"
42
Akira Hatanaka90131ac2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000046LargeGOT("mxgot", cl::Hidden,
47 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
48
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000050NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051 cl::desc("MIPS: Don't trap on integer division by zero."),
52 cl::init(false));
53
Reed Kotler720c5ca2014-04-17 22:15:34 +000054cl::opt<bool>
55EnableMipsFastISel("mips-fast-isel", cl::Hidden,
56 cl::desc("Allow mips-fast-isel to be used"),
57 cl::init(false));
58
Craig Topper840beec2014-04-04 05:16:06 +000059static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000060 Mips::A0, Mips::A1, Mips::A2, Mips::A3
61};
62
Craig Topper840beec2014-04-04 05:16:06 +000063static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000064 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
65 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
66};
67
Craig Topper840beec2014-04-04 05:16:06 +000068static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000069 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
70 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
71};
72
Jia Liuf54f60f2012-02-28 07:46:26 +000073// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000074// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000075// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000076static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000077 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000078 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000079
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000080 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000081 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000082 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000083}
84
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000086 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
87 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
88}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000092 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000093 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000094}
95
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000096SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
112}
113
114SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
115 SelectionDAG &DAG,
116 unsigned Flag) const {
117 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
118 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000119}
120
Chris Lattner5e693ed2009-07-28 03:13:23 +0000121const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
122 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000124 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::Hi: return "MipsISD::Hi";
126 case MipsISD::Lo: return "MipsISD::Lo";
127 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000128 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000129 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000130 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000131 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
132 case MipsISD::FPCmp: return "MipsISD::FPCmp";
133 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
134 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000135 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000136 case MipsISD::MFHI: return "MipsISD::MFHI";
137 case MipsISD::MFLO: return "MipsISD::MFLO";
138 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000139 case MipsISD::Mult: return "MipsISD::Mult";
140 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000141 case MipsISD::MAdd: return "MipsISD::MAdd";
142 case MipsISD::MAddu: return "MipsISD::MAddu";
143 case MipsISD::MSub: return "MipsISD::MSub";
144 case MipsISD::MSubu: return "MipsISD::MSubu";
145 case MipsISD::DivRem: return "MipsISD::DivRem";
146 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 case MipsISD::DivRem16: return "MipsISD::DivRem16";
148 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000149 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
150 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000151 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000152 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000153 case MipsISD::Ext: return "MipsISD::Ext";
154 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 case MipsISD::LWL: return "MipsISD::LWL";
156 case MipsISD::LWR: return "MipsISD::LWR";
157 case MipsISD::SWL: return "MipsISD::SWL";
158 case MipsISD::SWR: return "MipsISD::SWR";
159 case MipsISD::LDL: return "MipsISD::LDL";
160 case MipsISD::LDR: return "MipsISD::LDR";
161 case MipsISD::SDL: return "MipsISD::SDL";
162 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 case MipsISD::EXTP: return "MipsISD::EXTP";
164 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
165 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
166 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
167 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
168 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
169 case MipsISD::SHILO: return "MipsISD::SHILO";
170 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
171 case MipsISD::MULT: return "MipsISD::MULT";
172 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000173 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000174 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
175 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
176 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000177 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
178 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
179 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000180 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
181 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000182 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
183 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
184 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
185 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000186 case MipsISD::VCEQ: return "MipsISD::VCEQ";
187 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
188 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
189 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
190 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000191 case MipsISD::VSMAX: return "MipsISD::VSMAX";
192 case MipsISD::VSMIN: return "MipsISD::VSMIN";
193 case MipsISD::VUMAX: return "MipsISD::VUMAX";
194 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000195 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
196 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000197 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000198 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000199 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000200 case MipsISD::ILVEV: return "MipsISD::ILVEV";
201 case MipsISD::ILVOD: return "MipsISD::ILVOD";
202 case MipsISD::ILVL: return "MipsISD::ILVL";
203 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000204 case MipsISD::PCKEV: return "MipsISD::PCKEV";
205 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000206 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 }
209}
210
Daniel Sandersd897b562014-03-27 10:46:12 +0000211MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM)
212 : TargetLowering(TM, new MipsTargetObjectFile()),
Eric Christopher1c29a652014-07-18 22:55:25 +0000213 Subtarget(TM.getSubtarget<MipsSubtarget>()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000216 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000217 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000218 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
219 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000220 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000221 setBooleanContents(ZeroOrOneBooleanContent,
222 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Wesley Peck527da1b2010-11-23 03:31:01 +0000224 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
226 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
227 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000228
Eli Friedman1fa07e12009-07-17 04:07:24 +0000229 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
231 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000232
Wesley Peck527da1b2010-11-23 03:31:01 +0000233 // Used by legalize types to correctly generate the setcc result.
234 // Without this, every float setcc comes with a AND/OR with the result,
235 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000236 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000237 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000238
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000239 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000240 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000241 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000242 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
244 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
245 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
246 setOperationAction(ISD::SELECT, MVT::f32, Custom);
247 setOperationAction(ISD::SELECT, MVT::f64, Custom);
248 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000249 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
250 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000251 setOperationAction(ISD::SETCC, MVT::f32, Custom);
252 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000254 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000257 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000258
Eric Christopher1c29a652014-07-18 22:55:25 +0000259 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000260 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
261 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
262 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
263 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
264 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
265 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000266 setOperationAction(ISD::LOAD, MVT::i64, Custom);
267 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000268 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000269 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000270
Eric Christopher1c29a652014-07-18 22:55:25 +0000271 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000272 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
273 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
274 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
275 }
276
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000277 setOperationAction(ISD::ADD, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000278 if (Subtarget.isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000279 setOperationAction(ISD::ADD, MVT::i64, Custom);
280
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000281 setOperationAction(ISD::SDIV, MVT::i32, Expand);
282 setOperationAction(ISD::SREM, MVT::i32, Expand);
283 setOperationAction(ISD::UDIV, MVT::i32, Expand);
284 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000285 setOperationAction(ISD::SDIV, MVT::i64, Expand);
286 setOperationAction(ISD::SREM, MVT::i64, Expand);
287 setOperationAction(ISD::UDIV, MVT::i64, Expand);
288 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000289
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000290 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000291 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
292 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
293 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
294 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000295 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
296 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000298 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000300 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000301 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000302 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000303 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
304 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
305 } else {
306 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
307 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
308 }
Owen Anderson9f944592009-08-11 20:47:22 +0000309 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000310 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000311 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
314 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000315 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000316 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000317 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
318 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000319
Eric Christopher1c29a652014-07-18 22:55:25 +0000320 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000321 setOperationAction(ISD::ROTR, MVT::i32, Expand);
322
Eric Christopher1c29a652014-07-18 22:55:25 +0000323 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000324 setOperationAction(ISD::ROTR, MVT::i64, Expand);
325
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000327 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000328 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000329 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000330 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
331 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000332 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
333 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000334 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000335 setOperationAction(ISD::FLOG, MVT::f32, Expand);
336 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
337 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
338 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000339 setOperationAction(ISD::FMA, MVT::f32, Expand);
340 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000341 setOperationAction(ISD::FREM, MVT::f32, Expand);
342 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000343
Akira Hatanakac0b02062013-01-30 00:26:49 +0000344 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
345
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000346 setOperationAction(ISD::VAARG, MVT::Other, Expand);
347 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
348 setOperationAction(ISD::VAEND, MVT::Other, Expand);
349
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000350 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000351 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
352 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000353
Jia Liuf54f60f2012-02-28 07:46:26 +0000354 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
355 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
356 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
357 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000358
Eli Friedman30a49e92011-08-03 21:06:02 +0000359 setInsertFencesForAtomic(true);
360
Eric Christopher1c29a652014-07-18 22:55:25 +0000361 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000364 }
365
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000366 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000367 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000369 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000370 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000371
Eric Christopher1c29a652014-07-18 22:55:25 +0000372 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000373 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000374 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000375 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000376
Eric Christopher1c29a652014-07-18 22:55:25 +0000377 if (Subtarget.isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000378 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
379 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
381 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
382 }
383
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000384 setOperationAction(ISD::TRAP, MVT::Other, Legal);
385
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000386 setTargetDAGCombine(ISD::SDIVREM);
387 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000388 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000389 setTargetDAGCombine(ISD::AND);
390 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000391 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000392
Eric Christopher1c29a652014-07-18 22:55:25 +0000393 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000394
Eric Christopher1c29a652014-07-18 22:55:25 +0000395 setStackPointerRegisterToSaveRestore(Subtarget.isABI_N64() ? Mips::SP_64
396 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000397
Eric Christopher1c29a652014-07-18 22:55:25 +0000398 setExceptionPointerRegister(Subtarget.isABI_N64() ? Mips::A0_64 : Mips::A0);
399 setExceptionSelectorRegister(Subtarget.isABI_N64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000400
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000401 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000402
Eric Christopher1c29a652014-07-18 22:55:25 +0000403 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000404}
405
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000406const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
407 if (TM.getSubtargetImpl()->inMips16Mode())
408 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000409
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000410 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000411}
412
Reed Kotler720c5ca2014-04-17 22:15:34 +0000413// Create a fast isel object.
414FastISel *
415MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
416 const TargetLibraryInfo *libInfo) const {
417 if (!EnableMipsFastISel)
418 return TargetLowering::createFastISel(funcInfo, libInfo);
419 return Mips::createFastISel(funcInfo, libInfo);
420}
421
Matt Arsenault758659232013-05-18 00:21:46 +0000422EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000423 if (!VT.isVector())
424 return MVT::i32;
425 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000426}
427
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000428static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000429 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000430 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000431 if (DCI.isBeforeLegalizeOps())
432 return SDValue();
433
Akira Hatanakab1538f92011-10-03 21:06:13 +0000434 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000435 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
436 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000437 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
438 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000439 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000440
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000441 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000442 N->getOperand(0), N->getOperand(1));
443 SDValue InChain = DAG.getEntryNode();
444 SDValue InGlue = DivRem;
445
446 // insert MFLO
447 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000448 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000449 InGlue);
450 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
451 InChain = CopyFromLo.getValue(1);
452 InGlue = CopyFromLo.getValue(2);
453 }
454
455 // insert MFHI
456 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000457 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000458 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000459 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
460 }
461
462 return SDValue();
463}
464
Akira Hatanaka89af5892013-04-18 01:00:46 +0000465static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000466 switch (CC) {
467 default: llvm_unreachable("Unknown fp condition code!");
468 case ISD::SETEQ:
469 case ISD::SETOEQ: return Mips::FCOND_OEQ;
470 case ISD::SETUNE: return Mips::FCOND_UNE;
471 case ISD::SETLT:
472 case ISD::SETOLT: return Mips::FCOND_OLT;
473 case ISD::SETGT:
474 case ISD::SETOGT: return Mips::FCOND_OGT;
475 case ISD::SETLE:
476 case ISD::SETOLE: return Mips::FCOND_OLE;
477 case ISD::SETGE:
478 case ISD::SETOGE: return Mips::FCOND_OGE;
479 case ISD::SETULT: return Mips::FCOND_ULT;
480 case ISD::SETULE: return Mips::FCOND_ULE;
481 case ISD::SETUGT: return Mips::FCOND_UGT;
482 case ISD::SETUGE: return Mips::FCOND_UGE;
483 case ISD::SETUO: return Mips::FCOND_UN;
484 case ISD::SETO: return Mips::FCOND_OR;
485 case ISD::SETNE:
486 case ISD::SETONE: return Mips::FCOND_ONE;
487 case ISD::SETUEQ: return Mips::FCOND_UEQ;
488 }
489}
490
491
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000492/// This function returns true if the floating point conditional branches and
493/// conditional moves which use condition code CC should be inverted.
494static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000495 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
496 return false;
497
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000498 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
499 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000500
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000501 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000502}
503
504// Creates and returns an FPCmp node from a setcc node.
505// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000506static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000507 // must be a SETCC node
508 if (Op.getOpcode() != ISD::SETCC)
509 return Op;
510
511 SDValue LHS = Op.getOperand(0);
512
513 if (!LHS.getValueType().isFloatingPoint())
514 return Op;
515
516 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000517 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000518
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000519 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
520 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000521 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
522
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000523 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000524 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000525}
526
527// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000528static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000529 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000530 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
531 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000532 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000533
534 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000535 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000536}
537
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000538static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000539 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000540 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000541 if (DCI.isBeforeLegalizeOps())
542 return SDValue();
543
544 SDValue SetCC = N->getOperand(0);
545
546 if ((SetCC.getOpcode() != ISD::SETCC) ||
547 !SetCC.getOperand(0).getValueType().isInteger())
548 return SDValue();
549
550 SDValue False = N->getOperand(2);
551 EVT FalseTy = False.getValueType();
552
553 if (!FalseTy.isInteger())
554 return SDValue();
555
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000556 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000557
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000558 // If the RHS (False) is 0, we swap the order of the operands
559 // of ISD::SELECT (obviously also inverting the condition) so that we can
560 // take advantage of conditional moves using the $0 register.
561 // Example:
562 // return (a != 0) ? x : 0;
563 // load $reg, x
564 // movz $reg, $0, a
565 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000566 return SDValue();
567
Andrew Trickef9de2a2013-05-25 02:42:55 +0000568 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000569
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000570 if (!FalseC->getZExtValue()) {
571 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
572 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000573
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000574 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
575 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
576
577 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
578 }
579
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000580 // If both operands are integer constants there's a possibility that we
581 // can do some interesting optimizations.
582 SDValue True = N->getOperand(1);
583 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
584
585 if (!TrueC || !True.getValueType().isInteger())
586 return SDValue();
587
588 // We'll also ignore MVT::i64 operands as this optimizations proves
589 // to be ineffective because of the required sign extensions as the result
590 // of a SETCC operator is always MVT::i32 for non-vector types.
591 if (True.getValueType() == MVT::i64)
592 return SDValue();
593
594 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
595
596 // 1) (a < x) ? y : y-1
597 // slti $reg1, a, x
598 // addiu $reg2, $reg1, y-1
599 if (Diff == 1)
600 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
601
602 // 2) (a < x) ? y-1 : y
603 // slti $reg1, a, x
604 // xor $reg1, $reg1, 1
605 // addiu $reg2, $reg1, y-1
606 if (Diff == -1) {
607 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
608 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
609 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
610 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
611 }
612
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000613 // Couldn't optimize.
614 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000615}
616
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000617static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000618 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000619 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000620 // Pattern match EXT.
621 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
622 // => ext $dst, $src, size, pos
Eric Christopher1c29a652014-07-18 22:55:25 +0000623 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000624 return SDValue();
625
626 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000627 unsigned ShiftRightOpc = ShiftRight.getOpcode();
628
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000629 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000630 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000631 return SDValue();
632
633 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000634 ConstantSDNode *CN;
635 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
636 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000637
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000638 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000639 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000640
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000641 // Op's second operand must be a shifted mask.
642 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000643 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000644 return SDValue();
645
646 // Return if the shifted mask does not start at bit 0 or the sum of its size
647 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000648 EVT ValTy = N->getValueType(0);
649 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000650 return SDValue();
651
Andrew Trickef9de2a2013-05-25 02:42:55 +0000652 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000653 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000654 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000655}
Jia Liuf54f60f2012-02-28 07:46:26 +0000656
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000657static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000658 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000659 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000660 // Pattern match INS.
661 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000662 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000663 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000664 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000665 return SDValue();
666
667 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
668 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
669 ConstantSDNode *CN;
670
671 // See if Op's first operand matches (and $src1 , mask0).
672 if (And0.getOpcode() != ISD::AND)
673 return SDValue();
674
675 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000676 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000677 return SDValue();
678
679 // See if Op's second operand matches (and (shl $src, pos), mask1).
680 if (And1.getOpcode() != ISD::AND)
681 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000682
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000683 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000684 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000685 return SDValue();
686
687 // The shift masks must have the same position and size.
688 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
689 return SDValue();
690
691 SDValue Shl = And1.getOperand(0);
692 if (Shl.getOpcode() != ISD::SHL)
693 return SDValue();
694
695 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
696 return SDValue();
697
698 unsigned Shamt = CN->getZExtValue();
699
700 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000701 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000702 EVT ValTy = N->getValueType(0);
703 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000704 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000705
Andrew Trickef9de2a2013-05-25 02:42:55 +0000706 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000707 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000708 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000709}
Jia Liuf54f60f2012-02-28 07:46:26 +0000710
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000711static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000712 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000713 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000714 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
715
716 if (DCI.isBeforeLegalizeOps())
717 return SDValue();
718
719 SDValue Add = N->getOperand(1);
720
721 if (Add.getOpcode() != ISD::ADD)
722 return SDValue();
723
724 SDValue Lo = Add.getOperand(1);
725
726 if ((Lo.getOpcode() != MipsISD::Lo) ||
727 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
728 return SDValue();
729
730 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000731 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000732
733 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
734 Add.getOperand(0));
735 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
736}
737
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000738SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000739 const {
740 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000741 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000742
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000743 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000744 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000745 case ISD::SDIVREM:
746 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000747 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000748 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000749 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000750 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000751 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000752 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000753 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000754 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000755 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000756 }
757
758 return SDValue();
759}
760
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000761void
762MipsTargetLowering::LowerOperationWrapper(SDNode *N,
763 SmallVectorImpl<SDValue> &Results,
764 SelectionDAG &DAG) const {
765 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
766
767 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
768 Results.push_back(Res.getValue(I));
769}
770
771void
772MipsTargetLowering::ReplaceNodeResults(SDNode *N,
773 SmallVectorImpl<SDValue> &Results,
774 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000775 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000776}
777
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000778SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000779LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000780{
Wesley Peck527da1b2010-11-23 03:31:01 +0000781 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000782 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000783 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
784 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
785 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
786 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
787 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
788 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
789 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
790 case ISD::SELECT: return lowerSELECT(Op, DAG);
791 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
792 case ISD::SETCC: return lowerSETCC(Op, DAG);
793 case ISD::VASTART: return lowerVASTART(Op, DAG);
794 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000795 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
796 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
797 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000798 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
799 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
800 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
801 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
802 case ISD::LOAD: return lowerLOAD(Op, DAG);
803 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000804 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000805 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000806 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000807 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000808}
809
Akira Hatanakae2489122011-04-15 21:51:11 +0000810//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000811// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000812//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000813
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000814// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000815// MachineFunction as a live in value. It also creates a corresponding
816// virtual register for it.
817static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000818addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000819{
Chris Lattnera10fff52007-12-31 04:13:23 +0000820 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
821 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000822 return VReg;
823}
824
Daniel Sanders308181e2014-06-12 10:44:10 +0000825static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
826 MachineBasicBlock &MBB,
827 const TargetInstrInfo &TII,
828 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000829 if (NoZeroDivCheck)
830 return &MBB;
831
832 // Insert instruction "teq $divisor_reg, $zero, 7".
833 MachineBasicBlock::iterator I(MI);
834 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000835 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000836 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000837 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
838 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000839
840 // Use the 32-bit sub-register if this is a 64-bit division.
841 if (Is64Bit)
842 MIB->getOperand(0).setSubReg(Mips::sub_32);
843
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000844 // Clear Divisor's kill flag.
845 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000846
847 // We would normally delete the original instruction here but in this case
848 // we only needed to inject an additional instruction rather than replace it.
849
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000850 return &MBB;
851}
852
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000853MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000854MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000855 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000856 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000857 default:
858 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000859 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000860 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000861 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000862 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000863 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000864 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000866 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000867
868 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000869 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000870 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000871 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000872 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000874 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000875 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000876
877 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000878 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000879 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000880 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000881 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000884 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000885
886 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000887 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000888 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000889 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000890 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000892 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000893 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000894
895 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000896 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000897 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000898 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000899 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000901 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000902 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000903
904 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000905 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000906 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000907 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000908 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000909 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000910 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000911 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000912
913 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000914 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000915 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000916 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000917 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000918 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000919 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000920 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000921
922 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000923 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000924 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000925 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000926 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000927 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000928 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000929 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000930 case Mips::PseudoSDIV:
931 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000932 case Mips::DIV:
933 case Mips::DIVU:
934 case Mips::MOD:
935 case Mips::MODU:
936 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
937 false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000938 case Mips::PseudoDSDIV:
939 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000940 case Mips::DDIV:
941 case Mips::DDIVU:
942 case Mips::DMOD:
943 case Mips::DMODU:
944 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
945 true);
Daniel Sanders0fa60412014-06-12 13:39:06 +0000946 case Mips::SEL_D:
947 return emitSEL_D(MI, BB);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000948 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000949}
950
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000951// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
952// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
953MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000954MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000955 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000956 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000957 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000958
959 MachineFunction *MF = BB->getParent();
960 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000961 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000962 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000963 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000964 unsigned LL, SC, AND, NOR, ZERO, BEQ;
965
966 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +0000967 if (isMicroMips) {
968 LL = Mips::LL_MM;
969 SC = Mips::SC_MM;
970 } else {
Eric Christopher1c29a652014-07-18 22:55:25 +0000971 LL = Subtarget.hasMips32r6() ? Mips::LL : Mips::LL_R6;
972 SC = Subtarget.hasMips32r6() ? Mips::SC : Mips::SC_R6;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000973 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000974 AND = Mips::AND;
975 NOR = Mips::NOR;
976 ZERO = Mips::ZERO;
977 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000978 } else {
Eric Christopher1c29a652014-07-18 22:55:25 +0000979 LL = Subtarget.hasMips64r6() ? Mips::LLD : Mips::LLD_R6;
980 SC = Subtarget.hasMips64r6() ? Mips::SCD : Mips::SCD_R6;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000981 AND = Mips::AND64;
982 NOR = Mips::NOR64;
983 ZERO = Mips::ZERO_64;
984 BEQ = Mips::BEQ64;
985 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000986
Akira Hatanaka0e019592011-07-19 20:11:17 +0000987 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000988 unsigned Ptr = MI->getOperand(1).getReg();
989 unsigned Incr = MI->getOperand(2).getReg();
990
Akira Hatanaka0e019592011-07-19 20:11:17 +0000991 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
992 unsigned AndRes = RegInfo.createVirtualRegister(RC);
993 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000994
995 // insert new blocks after the current block
996 const BasicBlock *LLVM_BB = BB->getBasicBlock();
997 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
998 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
999 MachineFunction::iterator It = BB;
1000 ++It;
1001 MF->insert(It, loopMBB);
1002 MF->insert(It, exitMBB);
1003
1004 // Transfer the remainder of BB and its successor edges to exitMBB.
1005 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001006 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001007 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1008
1009 // thisMBB:
1010 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001011 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001012 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001013 loopMBB->addSuccessor(loopMBB);
1014 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001015
1016 // loopMBB:
1017 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001018 // <binop> storeval, oldval, incr
1019 // sc success, storeval, 0(ptr)
1020 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001021 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001022 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001023 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001024 // and andres, oldval, incr
1025 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001026 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1027 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001028 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001029 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001030 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001031 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001032 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001033 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001034 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1035 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001036
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001037 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001038
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001039 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001040}
1041
Daniel Sanders6a803f62014-06-16 13:13:03 +00001042MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1043 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1044 unsigned SrcReg) const {
1045 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1046 DebugLoc DL = MI->getDebugLoc();
1047
Eric Christopher1c29a652014-07-18 22:55:25 +00001048 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001049 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1050 return BB;
1051 }
1052
Eric Christopher1c29a652014-07-18 22:55:25 +00001053 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001054 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1055 return BB;
1056 }
1057
1058 MachineFunction *MF = BB->getParent();
1059 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1060 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1061 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1062
1063 assert(Size < 32);
1064 int64_t ShiftImm = 32 - (Size * 8);
1065
1066 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1067 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1068
1069 return BB;
1070}
1071
1072MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1073 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1074 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001075 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001076 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001077
1078 MachineFunction *MF = BB->getParent();
1079 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1080 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1081 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001082 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001083
1084 unsigned Dest = MI->getOperand(0).getReg();
1085 unsigned Ptr = MI->getOperand(1).getReg();
1086 unsigned Incr = MI->getOperand(2).getReg();
1087
Akira Hatanaka0e019592011-07-19 20:11:17 +00001088 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1089 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001090 unsigned Mask = RegInfo.createVirtualRegister(RC);
1091 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001092 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1093 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001094 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001095 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1096 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1097 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1098 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1099 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001100 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001101 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1102 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1103 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001104 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001105
1106 // insert new blocks after the current block
1107 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1108 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001109 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001110 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1111 MachineFunction::iterator It = BB;
1112 ++It;
1113 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001114 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001115 MF->insert(It, exitMBB);
1116
1117 // Transfer the remainder of BB and its successor edges to exitMBB.
1118 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001119 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001120 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1121
Akira Hatanaka08636b42011-07-19 17:09:53 +00001122 BB->addSuccessor(loopMBB);
1123 loopMBB->addSuccessor(loopMBB);
1124 loopMBB->addSuccessor(sinkMBB);
1125 sinkMBB->addSuccessor(exitMBB);
1126
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001127 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001128 // addiu masklsb2,$0,-4 # 0xfffffffc
1129 // and alignedaddr,ptr,masklsb2
1130 // andi ptrlsb2,ptr,3
1131 // sll shiftamt,ptrlsb2,3
1132 // ori maskupper,$0,255 # 0xff
1133 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001134 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001135 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001136
1137 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001138 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001139 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001140 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001141 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001142 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001143 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001144 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1145 } else {
1146 unsigned Off = RegInfo.createVirtualRegister(RC);
1147 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1148 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1149 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1150 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001151 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001152 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001153 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001154 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001155 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001156 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001157
Akira Hatanaka27292632011-07-18 18:52:12 +00001158 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001159 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001160 // ll oldval,0(alignedaddr)
1161 // binop binopres,oldval,incr2
1162 // and newval,binopres,mask
1163 // and maskedoldval0,oldval,mask2
1164 // or storeval,maskedoldval0,newval
1165 // sc success,storeval,0(alignedaddr)
1166 // beq success,$0,loopMBB
1167
Akira Hatanaka27292632011-07-18 18:52:12 +00001168 // atomic.swap
1169 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001170 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001171 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001172 // and maskedoldval0,oldval,mask2
1173 // or storeval,maskedoldval0,newval
1174 // sc success,storeval,0(alignedaddr)
1175 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001176
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001177 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001178 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001179 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001180 // and andres, oldval, incr2
1181 // nor binopres, $0, andres
1182 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001183 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1184 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001185 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001186 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001187 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001188 // <binop> binopres, oldval, incr2
1189 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001190 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1191 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001192 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001193 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001194 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001195 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001196
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001197 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001198 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001199 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001200 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001201 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001202 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001203 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001204 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001205
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001206 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001207 // and maskedoldval1,oldval,mask
1208 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001209 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001210 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001211
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001212 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001213 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001214 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001215 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001216 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001217
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001218 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001219
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001220 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001221}
1222
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001223MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1224 MachineBasicBlock *BB,
1225 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001226 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001227
1228 MachineFunction *MF = BB->getParent();
1229 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001230 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001231 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001232 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001233 unsigned LL, SC, ZERO, BNE, BEQ;
1234
1235 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001236 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1237 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001238 ZERO = Mips::ZERO;
1239 BNE = Mips::BNE;
1240 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001241 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001242 LL = Mips::LLD;
1243 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001244 ZERO = Mips::ZERO_64;
1245 BNE = Mips::BNE64;
1246 BEQ = Mips::BEQ64;
1247 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001248
1249 unsigned Dest = MI->getOperand(0).getReg();
1250 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001251 unsigned OldVal = MI->getOperand(2).getReg();
1252 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001253
Akira Hatanaka0e019592011-07-19 20:11:17 +00001254 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001255
1256 // insert new blocks after the current block
1257 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1258 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1259 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1260 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1261 MachineFunction::iterator It = BB;
1262 ++It;
1263 MF->insert(It, loop1MBB);
1264 MF->insert(It, loop2MBB);
1265 MF->insert(It, exitMBB);
1266
1267 // Transfer the remainder of BB and its successor edges to exitMBB.
1268 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001269 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001270 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1271
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001272 // thisMBB:
1273 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001274 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001275 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001276 loop1MBB->addSuccessor(exitMBB);
1277 loop1MBB->addSuccessor(loop2MBB);
1278 loop2MBB->addSuccessor(loop1MBB);
1279 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001280
1281 // loop1MBB:
1282 // ll dest, 0(ptr)
1283 // bne dest, oldval, exitMBB
1284 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001285 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1286 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001287 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001288
1289 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001290 // sc success, newval, 0(ptr)
1291 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001292 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001294 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001295 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001296 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001297
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001298 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001299
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001300 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001301}
1302
1303MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001304MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001305 MachineBasicBlock *BB,
1306 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001307 assert((Size == 1 || Size == 2) &&
1308 "Unsupported size for EmitAtomicCmpSwapPartial.");
1309
1310 MachineFunction *MF = BB->getParent();
1311 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1312 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1313 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001314 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001315
1316 unsigned Dest = MI->getOperand(0).getReg();
1317 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001318 unsigned CmpVal = MI->getOperand(2).getReg();
1319 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001320
Akira Hatanaka0e019592011-07-19 20:11:17 +00001321 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1322 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001323 unsigned Mask = RegInfo.createVirtualRegister(RC);
1324 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001325 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1326 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1327 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1328 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1329 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1330 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1331 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1332 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1333 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1334 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1335 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1336 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001337 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001338
1339 // insert new blocks after the current block
1340 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1341 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1342 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001343 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001344 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1345 MachineFunction::iterator It = BB;
1346 ++It;
1347 MF->insert(It, loop1MBB);
1348 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001349 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001350 MF->insert(It, exitMBB);
1351
1352 // Transfer the remainder of BB and its successor edges to exitMBB.
1353 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001354 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001355 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1356
Akira Hatanaka08636b42011-07-19 17:09:53 +00001357 BB->addSuccessor(loop1MBB);
1358 loop1MBB->addSuccessor(sinkMBB);
1359 loop1MBB->addSuccessor(loop2MBB);
1360 loop2MBB->addSuccessor(loop1MBB);
1361 loop2MBB->addSuccessor(sinkMBB);
1362 sinkMBB->addSuccessor(exitMBB);
1363
Akira Hatanakae4503582011-07-19 18:14:26 +00001364 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001365 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001366 // addiu masklsb2,$0,-4 # 0xfffffffc
1367 // and alignedaddr,ptr,masklsb2
1368 // andi ptrlsb2,ptr,3
1369 // sll shiftamt,ptrlsb2,3
1370 // ori maskupper,$0,255 # 0xff
1371 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001372 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001373 // andi maskedcmpval,cmpval,255
1374 // sll shiftedcmpval,maskedcmpval,shiftamt
1375 // andi maskednewval,newval,255
1376 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001377 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001378 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001379 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001380 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001381 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001382 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001383 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001384 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1385 } else {
1386 unsigned Off = RegInfo.createVirtualRegister(RC);
1387 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1388 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1389 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1390 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001391 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001392 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001393 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001394 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001395 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1396 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001397 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001398 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001399 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001400 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001401 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001402 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001403 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001404
1405 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001406 // ll oldval,0(alginedaddr)
1407 // and maskedoldval0,oldval,mask
1408 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001409 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001410 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001411 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001412 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001413 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001414 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001415
1416 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001417 // and maskedoldval1,oldval,mask2
1418 // or storeval,maskedoldval1,shiftednewval
1419 // sc success,storeval,0(alignedaddr)
1420 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001421 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001422 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001423 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001424 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001425 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001426 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001427 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001428 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001429 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001430
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001431 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001432 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001433 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001434 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001435
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001436 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001437 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001438 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001439
1440 MI->eraseFromParent(); // The instruction is gone now.
1441
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001442 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001443}
1444
Daniel Sanders0fa60412014-06-12 13:39:06 +00001445MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1446 MachineBasicBlock *BB) const {
1447 MachineFunction *MF = BB->getParent();
1448 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1449 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1450 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1451 DebugLoc DL = MI->getDebugLoc();
1452 MachineBasicBlock::iterator II(MI);
1453
1454 unsigned Fc = MI->getOperand(1).getReg();
1455 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1456
1457 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1458
1459 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1460 .addImm(0)
1461 .addReg(Fc)
1462 .addImm(Mips::sub_lo);
1463
1464 // We don't erase the original instruction, we just replace the condition
1465 // register with the 64-bit super-register.
1466 MI->getOperand(1).setReg(Fc2);
1467
1468 return BB;
1469}
1470
Akira Hatanakae2489122011-04-15 21:51:11 +00001471//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001472// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001473//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001474SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001475 SDValue Chain = Op.getOperand(0);
1476 SDValue Table = Op.getOperand(1);
1477 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001478 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001479 EVT PTy = getPointerTy();
1480 unsigned EntrySize =
1481 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1482
1483 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1484 DAG.getConstant(EntrySize, PTy));
1485 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1486
1487 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1488 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1489 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1490 0);
1491 Chain = Addr.getValue(1);
1492
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001493 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) ||
Eric Christopher1c29a652014-07-18 22:55:25 +00001494 Subtarget.isABI_N64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001495 // For PIC, the sequence is:
1496 // BRIND(load(Jumptable + index) + RelocBase)
1497 // RelocBase can be JumpTable, GOT or some sort of global base.
1498 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1499 getPICJumpTableRelocBase(Table, DAG));
1500 }
1501
1502 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1503}
1504
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001505SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001506 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001507 // the block to branch to if the condition is true.
1508 SDValue Chain = Op.getOperand(0);
1509 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001510 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001511
Eric Christopher1c29a652014-07-18 22:55:25 +00001512 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001513 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001514
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001515 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001516 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001517 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001518
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001519 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001520 Mips::CondCode CC =
1521 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001522 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1523 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001524 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001525 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001526 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001527}
1528
1529SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001530lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001531{
Eric Christopher1c29a652014-07-18 22:55:25 +00001532 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001533 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001534
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001535 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001536 if (Cond.getOpcode() != MipsISD::FPCmp)
1537 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001538
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001539 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001540 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001541}
1542
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001543SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001544lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001545{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001546 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001547 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001548 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1549 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001550 Op.getOperand(0), Op.getOperand(1),
1551 Op.getOperand(4));
1552
1553 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1554 Op.getOperand(3));
1555}
1556
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001557SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001558 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001559 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001560
1561 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1562 "Floating point operand expected.");
1563
1564 SDValue True = DAG.getConstant(1, MVT::i32);
1565 SDValue False = DAG.getConstant(0, MVT::i32);
1566
Andrew Trickef9de2a2013-05-25 02:42:55 +00001567 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001568}
1569
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001570SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001571 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001572 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001573 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001574 EVT Ty = Op.getValueType();
1575 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1576 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001577
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001578 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001579 !Subtarget.isABI_N64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001580 const MipsTargetObjectFile &TLOF =
1581 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001582
Chris Lattner58e8be82009-08-13 05:41:27 +00001583 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001584 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001585 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001586 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001587 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00001588 DAG.getVTList(MVT::i32), GA);
Akira Hatanakaad495022012-08-22 03:18:13 +00001589 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001590 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001591 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001592
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001593 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001594 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001595 }
1596
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001597 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001598 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001599 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001600
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001601 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001602 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001603 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1604 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001605
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001606 return getAddrGlobal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001607 (Subtarget.isABI_N32() || Subtarget.isABI_N64())
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001608 ? MipsII::MO_GOT_DISP
1609 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001610 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001611}
1612
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001613SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001614 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001615 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1616 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001617
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001618 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001619 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001620 return getAddrNonPIC(N, Ty, DAG);
1621
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001622 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001623 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001624}
1625
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001626SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001627lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001628{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001629 // If the relocation model is PIC, use the General Dynamic TLS Model or
1630 // Local Dynamic TLS model, otherwise use the Initial Exec or
1631 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001632
1633 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001634 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001635 const GlobalValue *GV = GA->getGlobal();
1636 EVT PtrVT = getPointerTy();
1637
Hans Wennborgaea41202012-05-04 09:40:39 +00001638 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1639
1640 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001641 // General Dynamic and Local Dynamic TLS Model.
1642 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1643 : MipsII::MO_TLSGD;
1644
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001645 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1646 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1647 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001648 unsigned PtrSize = PtrVT.getSizeInBits();
1649 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1650
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001651 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001652
1653 ArgListTy Args;
1654 ArgListEntry Entry;
1655 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001656 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001657 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001658
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001659 TargetLowering::CallLoweringInfo CLI(DAG);
1660 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001661 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001662 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001663
Akira Hatanakabff84e12011-12-14 18:26:41 +00001664 SDValue Ret = CallResult.first;
1665
Hans Wennborgaea41202012-05-04 09:40:39 +00001666 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001667 return Ret;
1668
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001669 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001670 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001671 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1672 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001673 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001674 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1675 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1676 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001677 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001678
1679 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001680 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001681 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001682 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001683 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001684 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001685 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001686 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001687 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001688 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001689 } else {
1690 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001691 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001692 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001693 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001694 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001695 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001696 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1697 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1698 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001699 }
1700
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001701 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1702 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001703}
1704
1705SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001706lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001707{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001708 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1709 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001710
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001711 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001712 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001713 return getAddrNonPIC(N, Ty, DAG);
1714
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001715 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001716 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001717}
1718
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001719SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001720lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001721{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001722 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001723 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001724 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001725 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001726 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001727 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001728 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1729 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001730 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001731 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1732 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001733
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001734 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001735 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001736 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001737
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001738 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001739 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001740}
1741
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001742SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001743 MachineFunction &MF = DAG.getMachineFunction();
1744 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1745
Andrew Trickef9de2a2013-05-25 02:42:55 +00001746 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001747 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1748 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001749
1750 // vastart just stores the address of the VarArgsFrameIndex slot into the
1751 // memory location argument.
1752 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001753 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001754 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001755}
Jia Liuf54f60f2012-02-28 07:46:26 +00001756
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001757static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1758 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001759 EVT TyX = Op.getOperand(0).getValueType();
1760 EVT TyY = Op.getOperand(1).getValueType();
1761 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1762 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001763 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001764 SDValue Res;
1765
1766 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1767 // to i32.
1768 SDValue X = (TyX == MVT::f32) ?
1769 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1770 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1771 Const1);
1772 SDValue Y = (TyY == MVT::f32) ?
1773 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1774 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1775 Const1);
1776
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001777 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001778 // ext E, Y, 31, 1 ; extract bit31 of Y
1779 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1780 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1781 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1782 } else {
1783 // sll SllX, X, 1
1784 // srl SrlX, SllX, 1
1785 // srl SrlY, Y, 31
1786 // sll SllY, SrlX, 31
1787 // or Or, SrlX, SllY
1788 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1789 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1790 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1791 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1792 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1793 }
1794
1795 if (TyX == MVT::f32)
1796 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1797
1798 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1799 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1800 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001801}
1802
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001803static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1804 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001805 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1806 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1807 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1808 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001809 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001810
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001811 // Bitcast to integer nodes.
1812 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1813 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001814
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001815 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001816 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1817 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1818 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1819 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001820
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001821 if (WidthX > WidthY)
1822 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1823 else if (WidthY > WidthX)
1824 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001825
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001826 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1827 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1828 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1829 }
1830
1831 // (d)sll SllX, X, 1
1832 // (d)srl SrlX, SllX, 1
1833 // (d)srl SrlY, Y, width(Y)-1
1834 // (d)sll SllY, SrlX, width(Y)-1
1835 // or Or, SrlX, SllY
1836 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1837 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1838 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1839 DAG.getConstant(WidthY - 1, MVT::i32));
1840
1841 if (WidthX > WidthY)
1842 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1843 else if (WidthY > WidthX)
1844 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1845
1846 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1847 DAG.getConstant(WidthX - 1, MVT::i32));
1848 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1849 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001850}
1851
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001852SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001853MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001854 if (Subtarget.isGP64bit())
1855 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001856
Eric Christopher1c29a652014-07-18 22:55:25 +00001857 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001858}
1859
Akira Hatanaka66277522011-06-02 00:24:44 +00001860SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001861lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001862 // check the depth
1863 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001864 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001865
1866 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1867 MFI->setFrameAddressIsTaken(true);
1868 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001869 SDLoc DL(Op);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001870 SDValue FrameAddr =
1871 DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Eric Christopher1c29a652014-07-18 22:55:25 +00001872 Subtarget.isABI_N64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001873 return FrameAddr;
1874}
1875
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001876SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001877 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001878 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001879 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001880
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001881 // check the depth
1882 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1883 "Return address can be determined only for current frame.");
1884
1885 MachineFunction &MF = DAG.getMachineFunction();
1886 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001887 MVT VT = Op.getSimpleValueType();
Eric Christopher1c29a652014-07-18 22:55:25 +00001888 unsigned RA = Subtarget.isABI_N64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001889 MFI->setReturnAddressIsTaken(true);
1890
1891 // Return RA, which contains the return address. Mark it an implicit live-in.
1892 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001893 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001894}
1895
Akira Hatanakac0b02062013-01-30 00:26:49 +00001896// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1897// generated from __builtin_eh_return (offset, handler)
1898// The effect of this is to adjust the stack pointer by "offset"
1899// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001900SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001901 const {
1902 MachineFunction &MF = DAG.getMachineFunction();
1903 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1904
1905 MipsFI->setCallsEhReturn();
1906 SDValue Chain = Op.getOperand(0);
1907 SDValue Offset = Op.getOperand(1);
1908 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001909 SDLoc DL(Op);
Eric Christopher1c29a652014-07-18 22:55:25 +00001910 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001911
1912 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1913 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher1c29a652014-07-18 22:55:25 +00001914 unsigned OffsetReg = Subtarget.isABI_N64() ? Mips::V1_64 : Mips::V1;
1915 unsigned AddrReg = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001916 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1917 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1918 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1919 DAG.getRegister(OffsetReg, Ty),
1920 DAG.getRegister(AddrReg, getPointerTy()),
1921 Chain.getValue(1));
1922}
1923
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001924SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001925 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001926 // FIXME: Need pseudo-fence for 'singlethread' fences
1927 // FIXME: Set SType for weaker fences where supported/appropriate.
1928 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001929 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001930 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001931 DAG.getConstant(SType, MVT::i32));
1932}
1933
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001934SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001935 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001936 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001937 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1938 SDValue Shamt = Op.getOperand(2);
1939
1940 // if shamt < 32:
1941 // lo = (shl lo, shamt)
1942 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1943 // else:
1944 // lo = 0
1945 // hi = (shl lo, shamt[4:0])
1946 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1947 DAG.getConstant(-1, MVT::i32));
1948 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1949 DAG.getConstant(1, MVT::i32));
1950 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1951 Not);
1952 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1953 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1954 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1955 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1956 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001957 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1958 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001959 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1960
1961 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001962 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001963}
1964
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001965SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001966 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001967 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001968 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1969 SDValue Shamt = Op.getOperand(2);
1970
1971 // if shamt < 32:
1972 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1973 // if isSRA:
1974 // hi = (sra hi, shamt)
1975 // else:
1976 // hi = (srl hi, shamt)
1977 // else:
1978 // if isSRA:
1979 // lo = (sra hi, shamt[4:0])
1980 // hi = (sra hi, 31)
1981 // else:
1982 // lo = (srl hi, shamt[4:0])
1983 // hi = 0
1984 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1985 DAG.getConstant(-1, MVT::i32));
1986 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1987 DAG.getConstant(1, MVT::i32));
1988 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1989 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1990 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1991 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1992 Hi, Shamt);
1993 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1994 DAG.getConstant(0x20, MVT::i32));
1995 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1996 DAG.getConstant(31, MVT::i32));
1997 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1998 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1999 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2000 ShiftRightHi);
2001
2002 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002003 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002004}
2005
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002006static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002007 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002008 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002009 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002010 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002011 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002012 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2013
2014 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002015 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002016 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002017
2018 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002019 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002020 LD->getMemOperand());
2021}
2022
2023// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002024SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002025 LoadSDNode *LD = cast<LoadSDNode>(Op);
2026 EVT MemVT = LD->getMemoryVT();
2027
Eric Christopher1c29a652014-07-18 22:55:25 +00002028 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002029 return Op;
2030
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002031 // Return if load is aligned or if MemVT is neither i32 nor i64.
2032 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2033 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2034 return SDValue();
2035
Eric Christopher1c29a652014-07-18 22:55:25 +00002036 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002037 EVT VT = Op.getValueType();
2038 ISD::LoadExtType ExtType = LD->getExtensionType();
2039 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2040
2041 assert((VT == MVT::i32) || (VT == MVT::i64));
2042
2043 // Expand
2044 // (set dst, (i64 (load baseptr)))
2045 // to
2046 // (set tmp, (ldl (add baseptr, 7), undef))
2047 // (set dst, (ldr baseptr, tmp))
2048 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002049 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002050 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002051 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002052 IsLittle ? 0 : 7);
2053 }
2054
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002055 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002056 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002057 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002058 IsLittle ? 0 : 3);
2059
2060 // Expand
2061 // (set dst, (i32 (load baseptr))) or
2062 // (set dst, (i64 (sextload baseptr))) or
2063 // (set dst, (i64 (extload baseptr)))
2064 // to
2065 // (set tmp, (lwl (add baseptr, 3), undef))
2066 // (set dst, (lwr baseptr, tmp))
2067 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2068 (ExtType == ISD::EXTLOAD))
2069 return LWR;
2070
2071 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2072
2073 // Expand
2074 // (set dst, (i64 (zextload baseptr)))
2075 // to
2076 // (set tmp0, (lwl (add baseptr, 3), undef))
2077 // (set tmp1, (lwr baseptr, tmp0))
2078 // (set tmp2, (shl tmp1, 32))
2079 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002080 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002081 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2082 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002083 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2084 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002085 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002086}
2087
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002088static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002089 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002090 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2091 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002092 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002093 SDVTList VTList = DAG.getVTList(MVT::Other);
2094
2095 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002096 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002097 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002098
2099 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002100 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002101 SD->getMemOperand());
2102}
2103
2104// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002105static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2106 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002107 SDValue Value = SD->getValue(), Chain = SD->getChain();
2108 EVT VT = Value.getValueType();
2109
2110 // Expand
2111 // (store val, baseptr) or
2112 // (truncstore val, baseptr)
2113 // to
2114 // (swl val, (add baseptr, 3))
2115 // (swr val, baseptr)
2116 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002117 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002118 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002119 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002120 }
2121
2122 assert(VT == MVT::i64);
2123
2124 // Expand
2125 // (store val, baseptr)
2126 // to
2127 // (sdl val, (add baseptr, 7))
2128 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002129 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2130 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002131}
2132
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002133// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2134static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2135 SDValue Val = SD->getValue();
2136
2137 if (Val.getOpcode() != ISD::FP_TO_SINT)
2138 return SDValue();
2139
2140 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002141 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002142 Val.getOperand(0));
2143
Andrew Trickef9de2a2013-05-25 02:42:55 +00002144 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002145 SD->getPointerInfo(), SD->isVolatile(),
2146 SD->isNonTemporal(), SD->getAlignment());
2147}
2148
Akira Hatanakad82ee942013-05-16 20:45:17 +00002149SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2150 StoreSDNode *SD = cast<StoreSDNode>(Op);
2151 EVT MemVT = SD->getMemoryVT();
2152
2153 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002154 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002155 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002156 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002157 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002158
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002159 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002160}
2161
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002162SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002163 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2164 || cast<ConstantSDNode>
2165 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2166 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2167 return SDValue();
2168
2169 // The pattern
2170 // (add (frameaddr 0), (frame_to_args_offset))
2171 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2172 // (add FrameObject, 0)
2173 // where FrameObject is a fixed StackObject with offset 0 which points to
2174 // the old stack pointer.
2175 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2176 EVT ValTy = Op->getValueType(0);
2177 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2178 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002179 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002180 DAG.getConstant(0, ValTy));
2181}
2182
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002183SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2184 SelectionDAG &DAG) const {
2185 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002186 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002187 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002188 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002189}
2190
Akira Hatanakae2489122011-04-15 21:51:11 +00002191//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002192// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002193//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002194
Akira Hatanakae2489122011-04-15 21:51:11 +00002195//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002196// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002197// Mips O32 ABI rules:
2198// ---
2199// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002200// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002201// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002202// f64 - Only passed in two aliased f32 registers if no int reg has been used
2203// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002204// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2205// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002206//
2207// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002208//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002209
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002210static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2211 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002212 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002213
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002214 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002215
Craig Topper840beec2014-04-04 05:16:06 +00002216 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2217 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002218
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002219 // Do not process byval args here.
2220 if (ArgFlags.isByVal())
2221 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002222
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002223 // Promote i8 and i16
2224 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2225 LocVT = MVT::i32;
2226 if (ArgFlags.isSExt())
2227 LocInfo = CCValAssign::SExt;
2228 else if (ArgFlags.isZExt())
2229 LocInfo = CCValAssign::ZExt;
2230 else
2231 LocInfo = CCValAssign::AExt;
2232 }
2233
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002234 unsigned Reg;
2235
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002236 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2237 // is true: function is vararg, argument is 3rd or higher, there is previous
2238 // argument which is not f32 or f64.
2239 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2240 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002241 unsigned OrigAlign = ArgFlags.getOrigAlign();
2242 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002243
2244 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002245 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002246 // If this is the first part of an i64 arg,
2247 // the allocated register must be either A0 or A2.
2248 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2249 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002250 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002251 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2252 // Allocate int register and shadow next int register. If first
2253 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002254 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2255 if (Reg == Mips::A1 || Reg == Mips::A3)
2256 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2257 State.AllocateReg(IntRegs, IntRegsSize);
2258 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002259 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2260 // we are guaranteed to find an available float register
2261 if (ValVT == MVT::f32) {
2262 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2263 // Shadow int register
2264 State.AllocateReg(IntRegs, IntRegsSize);
2265 } else {
2266 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2267 // Shadow int registers
2268 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2269 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2270 State.AllocateReg(IntRegs, IntRegsSize);
2271 State.AllocateReg(IntRegs, IntRegsSize);
2272 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002273 } else
2274 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002275
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002276 if (!Reg) {
2277 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2278 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002279 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002280 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002281 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002282
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002283 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002284}
2285
Akira Hatanakabfb66242013-08-20 23:38:40 +00002286static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2287 MVT LocVT, CCValAssign::LocInfo LocInfo,
2288 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002289 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002290
2291 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2292}
2293
2294static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2295 MVT LocVT, CCValAssign::LocInfo LocInfo,
2296 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002297 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002298
2299 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2300}
2301
Akira Hatanaka202f6402011-11-12 02:20:46 +00002302#include "MipsGenCallingConv.inc"
2303
Akira Hatanakae2489122011-04-15 21:51:11 +00002304//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002305// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002306//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002307
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002308// Return next O32 integer argument register.
2309static unsigned getNextIntArgReg(unsigned Reg) {
2310 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2311 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2312}
2313
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002314SDValue
2315MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002316 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002317 bool IsTailCall, SelectionDAG &DAG) const {
2318 if (!IsTailCall) {
2319 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2320 DAG.getIntPtrConstant(Offset));
2321 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2322 false, 0);
2323 }
2324
2325 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2326 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2327 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2328 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2329 /*isVolatile=*/ true, false, 0);
2330}
2331
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002332void MipsTargetLowering::
2333getOpndList(SmallVectorImpl<SDValue> &Ops,
2334 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2335 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2336 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2337 // Insert node "GP copy globalreg" before call to function.
2338 //
2339 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2340 // in PIC mode) allow symbols to be resolved via lazy binding.
2341 // The lazy binding stub requires GP to point to the GOT.
2342 if (IsPICCall && !InternalLinkage) {
Eric Christopher1c29a652014-07-18 22:55:25 +00002343 unsigned GPReg = Subtarget.isABI_N64() ? Mips::GP_64 : Mips::GP;
2344 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002345 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2346 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002347
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002348 // Build a sequence of copy-to-reg nodes chained together with token
2349 // chain and flag operands which copy the outgoing args into registers.
2350 // The InFlag in necessary since all emitted instructions must be
2351 // stuck together.
2352 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002353
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002354 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2355 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2356 RegsToPass[i].second, InFlag);
2357 InFlag = Chain.getValue(1);
2358 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002359
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002360 // Add argument registers to the end of the list so that they are
2361 // known live into the call.
2362 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2363 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2364 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002365
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002366 // Add a register mask operand representing the call-preserved registers.
2367 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2368 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2369 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002370 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002371 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2372 llvm::StringRef Sym = G->getGlobal()->getName();
2373 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002374 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002375 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2376 }
2377 }
2378 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002379 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2380
2381 if (InFlag.getNode())
2382 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002383}
2384
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002385/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002386/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002387SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002388MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002389 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002390 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002391 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002392 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2393 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2394 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002395 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002396 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002397 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002398 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002399 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002400
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002401 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002402 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002403 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002404 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002405 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002406
2407 // Analyze operands of the call, assigning locations to each operand.
2408 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002409 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002410 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002411 MipsCC::SpecialCallingConvType SpecialCallingConv =
2412 getSpecialCallingConv(Callee);
Eric Christopher1c29a652014-07-18 22:55:25 +00002413 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002414 CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002415
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002416 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Eric Christopher1c29a652014-07-18 22:55:25 +00002417 Subtarget.abiUsesSoftFloat(),
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00002418 Callee.getNode(), CLI.getArgs());
Wesley Peck527da1b2010-11-23 03:31:01 +00002419
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002420 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002421 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002422
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002423 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002424 if (IsTailCall)
2425 IsTailCall =
2426 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002427 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002428
Reid Kleckner5772b772014-04-24 20:14:34 +00002429 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2430 report_fatal_error("failed to perform tail call elimination on a call "
2431 "site marked musttail");
2432
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002433 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002434 ++NumTailCalls;
2435
Akira Hatanaka79738332011-09-19 20:26:02 +00002436 // Chain is the output chain of the last Load/Store or CopyToReg node.
2437 // ByValChain is the output chain of the last Memcpy node created for copying
2438 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002439 unsigned StackAlignment = TFL->getStackAlignment();
2440 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002441 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002442
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002443 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002444 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002445
Daniel Sandersd897b562014-03-27 10:46:12 +00002446 SDValue StackPtr = DAG.getCopyFromReg(
Eric Christopher1c29a652014-07-18 22:55:25 +00002447 Chain, DL, Subtarget.isABI_N64() ? Mips::SP_64 : Mips::SP,
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002448 getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002449
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002450 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002451 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002452 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002453 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002454
2455 // Walk the register/memloc assignments, inserting copies/loads.
2456 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002457 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002458 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002459 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002460 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2461
2462 // ByVal Arg.
2463 if (Flags.isByVal()) {
2464 assert(Flags.getByValSize() &&
2465 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002466 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002467 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002468 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002469 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Eric Christopher1c29a652014-07-18 22:55:25 +00002470 MipsCCInfo, *ByValArg, Flags, Subtarget.isLittle());
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002471 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002472 continue;
2473 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002474
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002475 // Promote the value if needed.
2476 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002477 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002478 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002479 if (VA.isRegLoc()) {
2480 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002481 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2482 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002483 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002484 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002485 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002486 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002487 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002488 Arg, DAG.getConstant(1, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002489 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002490 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002491 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002492 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2493 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2494 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002495 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002496 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002497 }
2498 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002499 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002500 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002501 break;
2502 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002503 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002504 break;
2505 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002506 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002507 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002508 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002509
2510 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002511 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002512 if (VA.isRegLoc()) {
2513 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002514 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002515 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002516
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002517 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002518 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002519
Wesley Peck527da1b2010-11-23 03:31:01 +00002520 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002521 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002522 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002523 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002524 }
2525
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002526 // Transform all store nodes into one single node because all store
2527 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002528 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002529 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002530
Bill Wendling24c79f22008-09-16 21:48:12 +00002531 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002532 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2533 // node so that legalize doesn't hack it.
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002534 bool IsPICCall =
Eric Christopher1c29a652014-07-18 22:55:25 +00002535 (Subtarget.isABI_N64() || IsPIC); // true if calls are translated to
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002536 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002537 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002538 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002539 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002540
2541 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002542 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002543 const GlobalValue *Val = G->getGlobal();
2544 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002545
2546 if (InternalLinkage)
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002547 Callee = getAddrLocal(G, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00002548 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002549 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002550 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002551 MipsII::MO_CALL_LO16, Chain,
2552 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002553 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002554 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2555 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002556 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002557 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002558 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002559 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002560 }
2561 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002562 const char *Sym = S->getSymbol();
2563
Eric Christopher1c29a652014-07-18 22:55:25 +00002564 if (!Subtarget.isABI_N64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002565 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002566 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002567 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002568 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002569 MipsII::MO_CALL_LO16, Chain,
2570 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002571 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002572 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2573 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002574
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002575 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002576 }
2577
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002578 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002579 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002580
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002581 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2582 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002583
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002584 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002585 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002586
Craig Topper48d114b2014-04-26 18:35:24 +00002587 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002588 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002589
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002590 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002591 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002592 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002593 InFlag = Chain.getValue(1);
2594
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002595 // Handle result values, copying them out of physregs into vregs that we
2596 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002597 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2598 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002599}
2600
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002601/// LowerCallResult - Lower the result values of a call into the
2602/// appropriate copies out of appropriate physical registers.
2603SDValue
2604MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002605 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002606 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002607 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002608 SmallVectorImpl<SDValue> &InVals,
2609 const SDNode *CallNode,
2610 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002611 // Assign locations to each value returned by this call.
2612 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002613 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002614 getTargetMachine(), RVLocs, *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002615 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002616 CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002617
Eric Christopher1c29a652014-07-18 22:55:25 +00002618 MipsCCInfo.analyzeCallResult(Ins, Subtarget.abiUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002619 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002620
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002621 // Copy all of the result registers out of their specified physreg.
2622 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002623 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002624 RVLocs[i].getLocVT(), InFlag);
2625 Chain = Val.getValue(1);
2626 InFlag = Val.getValue(2);
2627
2628 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002629 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002630
2631 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002632 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002633
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002634 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002635}
2636
Akira Hatanakae2489122011-04-15 21:51:11 +00002637//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002638// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002639//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002640/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002641/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002642SDValue
2643MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002644 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002645 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002646 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002647 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002648 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002649 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002650 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002651 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002652 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002653
Dan Gohman31ae5862010-04-17 14:41:14 +00002654 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002655
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002656 // Used with vargs to acumulate store chains.
2657 std::vector<SDValue> OutChains;
2658
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002659 // Assign locations to all of the incoming arguments.
2660 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002661 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002662 getTargetMachine(), ArgLocs, *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002663 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002664 CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002665 Function::const_arg_iterator FuncArg =
2666 DAG.getMachineFunction().getFunction()->arg_begin();
Eric Christopher1c29a652014-07-18 22:55:25 +00002667 bool UseSoftFloat = Subtarget.abiUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002668
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002669 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002670 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2671 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002672
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002673 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002674 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002675
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002676 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002677 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002678 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2679 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002680 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002681 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2682 bool IsRegLoc = VA.isRegLoc();
2683
2684 if (Flags.isByVal()) {
2685 assert(Flags.getByValSize() &&
2686 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002687 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002688 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002689 MipsCCInfo, *ByValArg);
2690 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002691 continue;
2692 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002693
2694 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002695 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002696 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002697 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002698 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002699
Wesley Peck527da1b2010-11-23 03:31:01 +00002700 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002701 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002702 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2703 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002704
2705 // If this is an 8 or 16-bit value, it has been passed promoted
2706 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002707 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002708 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002709 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002710 if (VA.getLocInfo() == CCValAssign::SExt)
2711 Opcode = ISD::AssertSext;
2712 else if (VA.getLocInfo() == CCValAssign::ZExt)
2713 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002714 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002715 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002716 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002717 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002718 }
2719
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002720 // Handle floating point arguments passed in integer registers and
2721 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002722 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002723 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2724 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002725 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher1c29a652014-07-18 22:55:25 +00002726 else if (Subtarget.isABI_O32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002727 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002728 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002729 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002730 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00002731 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002732 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002733 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002734 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002735 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002736
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002737 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002738 } else { // VA.isRegLoc()
2739
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002740 // sanity check
2741 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002742
Wesley Peck527da1b2010-11-23 03:31:01 +00002743 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002744 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002745 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002746
2747 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002748 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002749 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2750 MachinePointerInfo::getFixedStack(FI),
2751 false, false, false, 0);
2752 InVals.push_back(Load);
2753 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002754 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002755 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002756
Reid Kleckner7a59e082014-05-12 22:01:27 +00002757 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002758 // The mips ABIs for returning structs by value requires that we copy
2759 // the sret argument into $v0 for the return. Save the argument into
2760 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002761 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002762 unsigned Reg = MipsFI->getSRetReturnReg();
2763 if (!Reg) {
2764 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher1c29a652014-07-18 22:55:25 +00002765 getRegClassFor(Subtarget.isABI_N64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00002766 MipsFI->setSRetReturnReg(Reg);
2767 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002768 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002769 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002770 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002771 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002772 }
2773
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002774 if (IsVarArg)
2775 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002776
Wesley Peck527da1b2010-11-23 03:31:01 +00002777 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002778 // the size of Ins and InVals. This only happens when on varg functions
2779 if (!OutChains.empty()) {
2780 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002781 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002782 }
2783
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002784 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002785}
2786
Akira Hatanakae2489122011-04-15 21:51:11 +00002787//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002788// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002789//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002790
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002791bool
2792MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002793 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002794 const SmallVectorImpl<ISD::OutputArg> &Outs,
2795 LLVMContext &Context) const {
2796 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002797 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002798 RVLocs, Context);
2799 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2800}
2801
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002802SDValue
2803MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002804 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002805 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002806 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002807 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002808 // CCValAssign - represent the assignment of
2809 // the return value to a location
2810 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002811 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002812
2813 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002814 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002815 *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002816 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002817 CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002818
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002819 // Analyze return values.
Eric Christopher1c29a652014-07-18 22:55:25 +00002820 MipsCCInfo.analyzeReturn(Outs, Subtarget.abiUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002821 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002822
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002823 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002824 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002825
2826 // Copy the result values into the output registers.
2827 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002828 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002829 CCValAssign &VA = RVLocs[i];
2830 assert(VA.isRegLoc() && "Can only return in registers!");
2831
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002832 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002833 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002834
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002835 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002836
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002837 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002838 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002839 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002840 }
2841
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002842 // The mips ABIs for returning structs by value requires that we copy
2843 // the sret argument into $v0 for the return. We saved the argument into
2844 // a virtual register in the entry block, so now we copy the value out
2845 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002846 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002847 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2848 unsigned Reg = MipsFI->getSRetReturnReg();
2849
Wesley Peck527da1b2010-11-23 03:31:01 +00002850 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002851 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002852 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Eric Christopher1c29a652014-07-18 22:55:25 +00002853 unsigned V0 = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002854
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002855 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002856 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002857 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002858 }
2859
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002860 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002861
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002862 // Add the flag if we have it.
2863 if (Flag.getNode())
2864 RetOps.push_back(Flag);
2865
2866 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00002867 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002868}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002869
Akira Hatanakae2489122011-04-15 21:51:11 +00002870//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002871// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002872//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002873
2874/// getConstraintType - Given a constraint letter, return the type of
2875/// constraint it is for this target.
2876MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002877getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002878{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002879 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002880 // GCC config/mips/constraints.md
2881 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002882 // 'd' : An address register. Equivalent to r
2883 // unless generating MIPS16 code.
2884 // 'y' : Equivalent to r; retained for
2885 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002886 // 'c' : A register suitable for use in an indirect
2887 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002888 // 'l' : The lo register. 1 word storage.
2889 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002890 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002891 switch (Constraint[0]) {
2892 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002893 case 'd':
2894 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002895 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002896 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002897 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002898 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002899 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002900 case 'R':
2901 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002902 }
2903 }
2904 return TargetLowering::getConstraintType(Constraint);
2905}
2906
John Thompsone8360b72010-10-29 17:29:13 +00002907/// Examine constraint type and operand type and determine a weight value.
2908/// This object must already have been set up with the operand type
2909/// and the current alternative constraint selected.
2910TargetLowering::ConstraintWeight
2911MipsTargetLowering::getSingleConstraintMatchWeight(
2912 AsmOperandInfo &info, const char *constraint) const {
2913 ConstraintWeight weight = CW_Invalid;
2914 Value *CallOperandVal = info.CallOperandVal;
2915 // If we don't have a value, we can't do a match,
2916 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00002917 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002918 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002919 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002920 // Look at the constraint type.
2921 switch (*constraint) {
2922 default:
2923 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2924 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002925 case 'd':
2926 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002927 if (type->isIntegerTy())
2928 weight = CW_Register;
2929 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002930 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00002931 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00002932 cast<VectorType>(type)->getBitWidth() == 128)
2933 weight = CW_Register;
2934 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002935 weight = CW_Register;
2936 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002937 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002938 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002939 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002940 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002941 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002942 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002943 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002944 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002945 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002946 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002947 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002948 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002949 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002950 if (isa<ConstantInt>(CallOperandVal))
2951 weight = CW_Constant;
2952 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002953 case 'R':
2954 weight = CW_Memory;
2955 break;
John Thompsone8360b72010-10-29 17:29:13 +00002956 }
2957 return weight;
2958}
2959
Akira Hatanaka7473b472013-08-14 00:21:25 +00002960/// This is a helper function to parse a physical register string and split it
2961/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2962/// that is returned indicates whether parsing was successful. The second flag
2963/// is true if the numeric part exists.
2964static std::pair<bool, bool>
2965parsePhysicalReg(const StringRef &C, std::string &Prefix,
2966 unsigned long long &Reg) {
2967 if (C.front() != '{' || C.back() != '}')
2968 return std::make_pair(false, false);
2969
2970 // Search for the first numeric character.
2971 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2972 I = std::find_if(B, E, std::ptr_fun(isdigit));
2973
2974 Prefix.assign(B, I - B);
2975
2976 // The second flag is set to false if no numeric characters were found.
2977 if (I == E)
2978 return std::make_pair(true, false);
2979
2980 // Parse the numeric characters.
2981 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2982 true);
2983}
2984
2985std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2986parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2987 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2988 const TargetRegisterClass *RC;
2989 std::string Prefix;
2990 unsigned long long Reg;
2991
2992 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2993
2994 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00002995 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002996
2997 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2998 // No numeric characters follow "hi" or "lo".
2999 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003000 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003001
3002 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003003 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003004 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003005 } else if (Prefix.compare(0, 4, "$msa") == 0) {
3006 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3007
3008 // No numeric characters follow the name.
3009 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003010 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003011
3012 Reg = StringSwitch<unsigned long long>(Prefix)
3013 .Case("$msair", Mips::MSAIR)
3014 .Case("$msacsr", Mips::MSACSR)
3015 .Case("$msaaccess", Mips::MSAAccess)
3016 .Case("$msasave", Mips::MSASave)
3017 .Case("$msamodify", Mips::MSAModify)
3018 .Case("$msarequest", Mips::MSARequest)
3019 .Case("$msamap", Mips::MSAMap)
3020 .Case("$msaunmap", Mips::MSAUnmap)
3021 .Default(0);
3022
3023 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003024 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003025
3026 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3027 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003028 }
3029
3030 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003031 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003032
3033 if (Prefix == "$f") { // Parse $f0-$f31.
3034 // If the size of FP registers is 64-bit or Reg is an even number, select
3035 // the 64-bit register class. Otherwise, select the 32-bit register class.
3036 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003037 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003038
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003039 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003040
3041 if (RC == &Mips::AFGR64RegClass) {
3042 assert(Reg % 2 == 0);
3043 Reg >>= 1;
3044 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003045 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003046 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003047 else if (Prefix == "$w") { // Parse $w0-$w31.
3048 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003049 } else { // Parse $0-$31.
3050 assert(Prefix == "$");
3051 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3052 }
3053
3054 assert(Reg < RC->getNumRegs());
3055 return std::make_pair(*(RC->begin() + Reg), RC);
3056}
3057
Eric Christophereaf77dc2011-06-29 19:33:04 +00003058/// Given a register class constraint, like 'r', if this corresponds directly
3059/// to an LLVM register class, return a register of 0 and the register class
3060/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003061std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003062getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003063{
3064 if (Constraint.size() == 1) {
3065 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003066 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3067 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003068 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003069 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003070 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003071 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003072 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003073 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003074 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003075 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003076 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003077 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003078 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003079 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003080 case 'f': // FPU or MSA register
3081 if (VT == MVT::v16i8)
3082 return std::make_pair(0U, &Mips::MSA128BRegClass);
3083 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3084 return std::make_pair(0U, &Mips::MSA128HRegClass);
3085 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3086 return std::make_pair(0U, &Mips::MSA128WRegClass);
3087 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3088 return std::make_pair(0U, &Mips::MSA128DRegClass);
3089 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003090 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003091 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3092 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003093 return std::make_pair(0U, &Mips::FGR64RegClass);
3094 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003095 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003096 break;
3097 case 'c': // register suitable for indirect jump
3098 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003099 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003100 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003101 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003102 case 'l': // register suitable for indirect jump
3103 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003104 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3105 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003106 case 'x': // register suitable for indirect jump
3107 // Fixme: Not triggering the use of both hi and low
3108 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003109 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003110 }
3111 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003112
3113 std::pair<unsigned, const TargetRegisterClass *> R;
3114 R = parseRegForInlineAsmConstraint(Constraint, VT);
3115
3116 if (R.second)
3117 return R;
3118
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003119 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3120}
3121
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003122/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3123/// vector. If it is invalid, don't add anything to Ops.
3124void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3125 std::string &Constraint,
3126 std::vector<SDValue>&Ops,
3127 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003128 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003129
3130 // Only support length 1 constraints for now.
3131 if (Constraint.length() > 1) return;
3132
3133 char ConstraintLetter = Constraint[0];
3134 switch (ConstraintLetter) {
3135 default: break; // This will fall through to the generic implementation
3136 case 'I': // Signed 16 bit constant
3137 // If this fails, the parent routine will give an error
3138 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3139 EVT Type = Op.getValueType();
3140 int64_t Val = C->getSExtValue();
3141 if (isInt<16>(Val)) {
3142 Result = DAG.getTargetConstant(Val, Type);
3143 break;
3144 }
3145 }
3146 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003147 case 'J': // integer zero
3148 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3149 EVT Type = Op.getValueType();
3150 int64_t Val = C->getZExtValue();
3151 if (Val == 0) {
3152 Result = DAG.getTargetConstant(0, Type);
3153 break;
3154 }
3155 }
3156 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003157 case 'K': // unsigned 16 bit immediate
3158 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3159 EVT Type = Op.getValueType();
3160 uint64_t Val = (uint64_t)C->getZExtValue();
3161 if (isUInt<16>(Val)) {
3162 Result = DAG.getTargetConstant(Val, Type);
3163 break;
3164 }
3165 }
3166 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003167 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3168 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3169 EVT Type = Op.getValueType();
3170 int64_t Val = C->getSExtValue();
3171 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3172 Result = DAG.getTargetConstant(Val, Type);
3173 break;
3174 }
3175 }
3176 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003177 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3178 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3179 EVT Type = Op.getValueType();
3180 int64_t Val = C->getSExtValue();
3181 if ((Val >= -65535) && (Val <= -1)) {
3182 Result = DAG.getTargetConstant(Val, Type);
3183 break;
3184 }
3185 }
3186 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003187 case 'O': // signed 15 bit immediate
3188 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3189 EVT Type = Op.getValueType();
3190 int64_t Val = C->getSExtValue();
3191 if ((isInt<15>(Val))) {
3192 Result = DAG.getTargetConstant(Val, Type);
3193 break;
3194 }
3195 }
3196 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003197 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3198 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3199 EVT Type = Op.getValueType();
3200 int64_t Val = C->getSExtValue();
3201 if ((Val <= 65535) && (Val >= 1)) {
3202 Result = DAG.getTargetConstant(Val, Type);
3203 break;
3204 }
3205 }
3206 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003207 }
3208
3209 if (Result.getNode()) {
3210 Ops.push_back(Result);
3211 return;
3212 }
3213
3214 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3215}
3216
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003217bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3218 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003219 // No global is ever allowed as a base.
3220 if (AM.BaseGV)
3221 return false;
3222
3223 switch (AM.Scale) {
3224 case 0: // "r+i" or just "i", depending on HasBaseReg.
3225 break;
3226 case 1:
3227 if (!AM.HasBaseReg) // allow "r+i".
3228 break;
3229 return false; // disallow "r+r" or "r+r+i".
3230 default:
3231 return false;
3232 }
3233
3234 return true;
3235}
3236
3237bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003238MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3239 // The Mips target isn't yet aware of offsets.
3240 return false;
3241}
Evan Cheng16993aa2009-10-27 19:56:55 +00003242
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003243EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003244 unsigned SrcAlign,
3245 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003246 bool MemcpyStrSrc,
3247 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003248 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003249 return MVT::i64;
3250
3251 return MVT::i32;
3252}
3253
Evan Cheng83896a52009-10-28 01:43:28 +00003254bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3255 if (VT != MVT::f32 && VT != MVT::f64)
3256 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003257 if (Imm.isNegZero())
3258 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003259 return Imm.isZero();
3260}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003261
3262unsigned MipsTargetLowering::getJumpTableEncoding() const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003263 if (Subtarget.isABI_N64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003264 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003265
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003266 return TargetLowering::getJumpTableEncoding();
3267}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003268
Akira Hatanakae092f722013-03-05 22:54:59 +00003269/// This function returns true if CallSym is a long double emulation routine.
3270static bool isF128SoftLibCall(const char *CallSym) {
3271 const char *const LibCalls[] =
3272 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3273 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3274 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3275 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3276 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3277 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3278 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3279 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3280 "truncl"};
3281
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003282 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003283
3284 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003285 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003286
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003287#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003288 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003289 assert(Comp(*I, *(I + 1)));
3290#endif
3291
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003292 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003293}
3294
3295/// This function returns true if Ty is fp128 or i128 which was originally a
3296/// fp128.
3297static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3298 if (Ty->isFP128Ty())
3299 return true;
3300
3301 const ExternalSymbolSDNode *ES =
3302 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3303
3304 // If the Ty is i128 and the function being called is a long double emulation
3305 // routine, then the original type is f128.
3306 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3307}
3308
Reed Kotler783c7942013-05-10 22:25:39 +00003309MipsTargetLowering::MipsCC::SpecialCallingConvType
3310 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3311 MipsCC::SpecialCallingConvType SpecialCallingConv =
Alp Toker98444342014-04-19 23:56:35 +00003312 MipsCC::NoSpecialCallingConv;
Eric Christopher1c29a652014-07-18 22:55:25 +00003313 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00003314 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3315 llvm::StringRef Sym = G->getGlobal()->getName();
3316 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003317 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003318 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3319 }
3320 }
3321 }
3322 return SpecialCallingConv;
3323}
3324
3325MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003326 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003327 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003328 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003329 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003330 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003331 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003332}
3333
Reed Kotler783c7942013-05-10 22:25:39 +00003334
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003335void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003336analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003337 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3338 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003339 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3340 "CallingConv::Fast shouldn't be used for vararg functions.");
3341
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003342 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003343 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003344
3345 for (unsigned I = 0; I != NumOpnds; ++I) {
3346 MVT ArgVT = Args[I].VT;
3347 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3348 bool R;
3349
3350 if (ArgFlags.isByVal()) {
3351 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3352 continue;
3353 }
3354
Akira Hatanaka5001be52013-02-15 21:45:11 +00003355 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003356 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003357 else {
3358 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3359 IsSoftFloat);
3360 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3361 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003362
3363 if (R) {
3364#ifndef NDEBUG
3365 dbgs() << "Call operand #" << I << " has unhandled type "
3366 << EVT(ArgVT).getEVTString();
3367#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003368 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003369 }
3370 }
3371}
3372
3373void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003374analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3375 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003376 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003377 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003378 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003379
3380 for (unsigned I = 0; I != NumArgs; ++I) {
3381 MVT ArgVT = Args[I].VT;
3382 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003383 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3384 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003385
3386 if (ArgFlags.isByVal()) {
3387 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3388 continue;
3389 }
3390
Craig Topper062a2ba2014-04-25 05:30:21 +00003391 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), nullptr, IsSoftFloat);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003392
3393 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003394 continue;
3395
3396#ifndef NDEBUG
3397 dbgs() << "Formal Arg #" << I << " has unhandled type "
3398 << EVT(ArgVT).getEVTString();
3399#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003400 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003401 }
3402}
3403
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003404template<typename Ty>
3405void MipsTargetLowering::MipsCC::
3406analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3407 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003408 CCAssignFn *Fn;
3409
3410 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3411 Fn = RetCC_F128Soft;
3412 else
3413 Fn = RetCC_Mips;
3414
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003415 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3416 MVT VT = RetVals[I].VT;
3417 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3418 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3419
Akira Hatanakae092f722013-03-05 22:54:59 +00003420 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003421#ifndef NDEBUG
3422 dbgs() << "Call result #" << I << " has unhandled type "
3423 << EVT(VT).getEVTString() << '\n';
3424#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003425 llvm_unreachable(nullptr);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003426 }
3427 }
3428}
3429
3430void MipsTargetLowering::MipsCC::
3431analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3432 const SDNode *CallNode, const Type *RetTy) const {
3433 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3434}
3435
3436void MipsTargetLowering::MipsCC::
3437analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3438 const Type *RetTy) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003439 analyzeReturn(Outs, IsSoftFloat, nullptr, RetTy);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003440}
3441
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003442void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3443 MVT LocVT,
3444 CCValAssign::LocInfo LocInfo,
3445 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003446 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3447
3448 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003449 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003450 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3451 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3452 RegSize * 2);
3453
Akira Hatanaka5001be52013-02-15 21:45:11 +00003454 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003455 allocateRegs(ByVal, ByValSize, Align);
3456
3457 // Allocate space on caller's stack.
3458 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3459 Align);
3460 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3461 LocInfo));
3462 ByValArgs.push_back(ByVal);
3463}
3464
Akira Hatanaka5001be52013-02-15 21:45:11 +00003465unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3466 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3467}
3468
3469unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3470 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3471}
3472
Craig Topper840beec2014-04-04 05:16:06 +00003473const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003474 return IsO32 ? O32IntRegs : Mips64IntRegs;
3475}
3476
3477llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3478 if (CallConv == CallingConv::Fast)
3479 return CC_Mips_FastCC;
3480
Reed Kotler783c7942013-05-10 22:25:39 +00003481 if (SpecialCallingConv == Mips16RetHelperConv)
3482 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003483 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003484}
3485
3486llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003487 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003488}
3489
Craig Topper840beec2014-04-04 05:16:06 +00003490const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003491 return IsO32 ? O32IntRegs : Mips64DPRegs;
3492}
3493
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003494void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3495 unsigned ByValSize,
3496 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003497 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003498 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003499 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3500 "Byval argument's size and alignment should be a multiple of"
3501 "RegSize.");
3502
3503 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3504
3505 // If Align > RegSize, the first arg register must be even.
3506 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3507 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3508 ++ByVal.FirstIdx;
3509 }
3510
3511 // Mark the registers allocated.
3512 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3513 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3514 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3515}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003516
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003517MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3518 const SDNode *CallNode,
3519 bool IsSoftFloat) const {
3520 if (IsSoftFloat || IsO32)
3521 return VT;
3522
3523 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003524 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003525 assert(VT == MVT::i64);
3526 return MVT::f64;
3527 }
3528
3529 return VT;
3530}
3531
Akira Hatanaka25dad192012-10-27 00:10:18 +00003532void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003533copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003534 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3535 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3536 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3537 MachineFunction &MF = DAG.getMachineFunction();
3538 MachineFrameInfo *MFI = MF.getFrameInfo();
3539 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3540 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3541 int FrameObjOffset;
3542
3543 if (RegAreaSize)
3544 FrameObjOffset = (int)CC.reservedArgArea() -
3545 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3546 else
3547 FrameObjOffset = ByVal.Address;
3548
3549 // Create frame object.
3550 EVT PtrTy = getPointerTy();
3551 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3552 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3553 InVals.push_back(FIN);
3554
3555 if (!ByVal.NumRegs)
3556 return;
3557
3558 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003559 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003560 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3561
3562 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3563 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003564 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003565 unsigned Offset = I * CC.regSize();
3566 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3567 DAG.getConstant(Offset, PtrTy));
3568 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3569 StorePtr, MachinePointerInfo(FuncArg, Offset),
3570 false, false, 0);
3571 OutChains.push_back(Store);
3572 }
3573}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003574
3575// Copy byVal arg to registers and stack.
3576void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003577passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003578 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003579 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003580 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3581 const MipsCC &CC, const ByValArgInfo &ByVal,
3582 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003583 unsigned ByValSizeInBytes = Flags.getByValSize();
3584 unsigned OffsetInBytes = 0; // From beginning of struct
3585 unsigned RegSizeInBytes = CC.regSize();
3586 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3587 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003588
3589 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003590 const MCPhysReg *ArgRegs = CC.intArgRegs();
Daniel Sandersac272632014-05-23 13:18:02 +00003591 bool LeftoverBytes = (ByVal.NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003592 unsigned I = 0;
3593
3594 // Copy words to registers.
Daniel Sandersac272632014-05-23 13:18:02 +00003595 for (; I < ByVal.NumRegs - LeftoverBytes;
3596 ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003597 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003598 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003599 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3600 MachinePointerInfo(), false, false, false,
3601 Alignment);
3602 MemOpChains.push_back(LoadVal.getValue(1));
3603 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3604 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3605 }
3606
3607 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003608 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003609 return;
3610
3611 // Copy the remainder of the byval argument with sub-word loads and shifts.
3612 if (LeftoverBytes) {
Daniel Sandersac272632014-05-23 13:18:02 +00003613 assert((ByValSizeInBytes > OffsetInBytes) &&
3614 (ByValSizeInBytes < OffsetInBytes + RegSizeInBytes) &&
3615 "Size of the remainder should be smaller than RegSizeInBytes.");
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003616 SDValue Val;
3617
Daniel Sandersac272632014-05-23 13:18:02 +00003618 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3619 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3620 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003621
Daniel Sandersac272632014-05-23 13:18:02 +00003622 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003623 continue;
3624
3625 // Load subword.
3626 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003627 DAG.getConstant(OffsetInBytes, PtrTy));
3628 SDValue LoadVal = DAG.getExtLoad(
3629 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
3630 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003631 MemOpChains.push_back(LoadVal.getValue(1));
3632
3633 // Shift the loaded value.
3634 unsigned Shamt;
3635
3636 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003637 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003638 else
Daniel Sandersac272632014-05-23 13:18:02 +00003639 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003640
3641 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3642 DAG.getConstant(Shamt, MVT::i32));
3643
3644 if (Val.getNode())
3645 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3646 else
3647 Val = Shift;
3648
Daniel Sandersac272632014-05-23 13:18:02 +00003649 OffsetInBytes += LoadSizeInBytes;
3650 TotalBytesLoaded += LoadSizeInBytes;
3651 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003652 }
3653
3654 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3655 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3656 return;
3657 }
3658 }
3659
3660 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003661 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003662 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003663 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003664 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3665 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003666 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3667 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003668 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003669 MemOpChains.push_back(Chain);
3670}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003671
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003672void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3673 const MipsCC &CC, SDValue Chain,
3674 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003675 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003676 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003677 const CCState &CCInfo = CC.getCCInfo();
3678 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3679 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003680 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003681 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3682 MachineFunction &MF = DAG.getMachineFunction();
3683 MachineFrameInfo *MFI = MF.getFrameInfo();
3684 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3685
3686 // Offset of the first variable argument from stack pointer.
3687 int VaArgOffset;
3688
3689 if (NumRegs == Idx)
3690 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3691 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003692 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003693
3694 // Record the frame index of the first variable argument
3695 // which is a value necessary to VASTART.
3696 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3697 MipsFI->setVarArgsFrameIndex(FI);
3698
3699 // Copy the integer registers that have not been used for argument passing
3700 // to the argument register save area. For O32, the save area is allocated
3701 // in the caller's stack frame, while for N32/64, it is allocated in the
3702 // callee's stack frame.
3703 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003704 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003705 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3706 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3707 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3708 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3709 MachinePointerInfo(), false, false, 0);
Eric Christopher1c29a652014-07-18 22:55:25 +00003710 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
3711 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003712 OutChains.push_back(Store);
3713 }
3714}