Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | /// \file |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 11 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
| 12 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 13 | |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 14 | #include "llvm/Target/TargetMachine.h" |
| 15 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 16 | namespace llvm { |
| 17 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 18 | class AMDGPUTargetMachine; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 19 | class FunctionPass; |
Matt Arsenault | a1fe17c | 2016-07-19 23:16:53 +0000 | [diff] [blame] | 20 | class GCNTargetMachine; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 21 | class ModulePass; |
| 22 | class Pass; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 23 | class Target; |
| 24 | class TargetMachine; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 25 | class PassRegistry; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 26 | |
| 27 | // R600 Passes |
Vincent Lejeune | dec1875 | 2013-06-05 21:38:04 +0000 | [diff] [blame] | 28 | FunctionPass *createR600VectorRegMerger(TargetMachine &tm); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 29 | FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm); |
Tom Stellard | 1de5582 | 2013-12-11 17:51:41 +0000 | [diff] [blame] | 30 | FunctionPass *createR600EmitClauseMarkers(); |
Vincent Lejeune | a4da6fb | 2013-10-01 19:32:58 +0000 | [diff] [blame] | 31 | FunctionPass *createR600ClauseMergePass(TargetMachine &tm); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 32 | FunctionPass *createR600Packetizer(TargetMachine &tm); |
Vincent Lejeune | bfaa63a6 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 33 | FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm); |
Tom Stellard | f2ba972 | 2013-12-11 17:51:47 +0000 | [diff] [blame] | 34 | FunctionPass *createAMDGPUCFGStructurizerPass(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 35 | |
| 36 | // SI Passes |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 37 | FunctionPass *createSITypeRewriter(); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 38 | FunctionPass *createSIAnnotateControlFlowPass(); |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 39 | FunctionPass *createSIFoldOperandsPass(); |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 40 | FunctionPass *createSILowerI1CopiesPass(); |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 41 | FunctionPass *createSIShrinkInstructionsPass(); |
Matt Arsenault | 4103328 | 2014-10-10 22:01:59 +0000 | [diff] [blame] | 42 | FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 43 | FunctionPass *createSIWholeQuadModePass(); |
Tom Stellard | 28d13a4 | 2015-05-12 17:13:02 +0000 | [diff] [blame] | 44 | FunctionPass *createSIFixControlFlowLiveIntervalsPass(); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 45 | FunctionPass *createSIFixSGPRCopiesPass(); |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 46 | FunctionPass *createSIDebuggerInsertNopsPass(); |
Tom Stellard | 6e1967e | 2016-02-05 17:42:38 +0000 | [diff] [blame] | 47 | FunctionPass *createSIInsertWaitsPass(); |
Matt Arsenault | a1fe17c | 2016-07-19 23:16:53 +0000 | [diff] [blame] | 48 | FunctionPass *createAMDGPUCodeGenPreparePass(const GCNTargetMachine *TM = nullptr); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 50 | ModulePass *createAMDGPUAnnotateKernelFeaturesPass(const TargetMachine *TM = nullptr); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 51 | void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &); |
| 52 | extern char &AMDGPUAnnotateKernelFeaturesID; |
| 53 | |
Matt Arsenault | 0699ef3 | 2017-02-09 22:00:42 +0000 | [diff] [blame] | 54 | ModulePass *createAMDGPULowerIntrinsicsPass(); |
| 55 | void initializeAMDGPULowerIntrinsicsPass(PassRegistry &); |
| 56 | extern char &AMDGPULowerIntrinsicsID; |
| 57 | |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 58 | void initializeSIFoldOperandsPass(PassRegistry &); |
| 59 | extern char &SIFoldOperandsID; |
| 60 | |
Matt Arsenault | c3a01ec | 2016-06-09 23:18:47 +0000 | [diff] [blame] | 61 | void initializeSIShrinkInstructionsPass(PassRegistry&); |
| 62 | extern char &SIShrinkInstructionsID; |
| 63 | |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 64 | void initializeSIFixSGPRCopiesPass(PassRegistry &); |
| 65 | extern char &SIFixSGPRCopiesID; |
| 66 | |
Stanislav Mekhanoshin | 22a56f2 | 2017-01-24 17:46:17 +0000 | [diff] [blame] | 67 | void initializeSIFixVGPRCopiesPass(PassRegistry &); |
| 68 | extern char &SIFixVGPRCopiesID; |
| 69 | |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 70 | void initializeSILowerI1CopiesPass(PassRegistry &); |
| 71 | extern char &SILowerI1CopiesID; |
| 72 | |
Matt Arsenault | 4103328 | 2014-10-10 22:01:59 +0000 | [diff] [blame] | 73 | void initializeSILoadStoreOptimizerPass(PassRegistry &); |
| 74 | extern char &SILoadStoreOptimizerID; |
| 75 | |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 76 | void initializeSIWholeQuadModePass(PassRegistry &); |
| 77 | extern char &SIWholeQuadModeID; |
| 78 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 79 | void initializeSILowerControlFlowPass(PassRegistry &); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 80 | extern char &SILowerControlFlowID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 81 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 82 | void initializeSIInsertSkipsPass(PassRegistry &); |
| 83 | extern char &SIInsertSkipsPassID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 84 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 85 | void initializeSIOptimizeExecMaskingPass(PassRegistry &); |
| 86 | extern char &SIOptimizeExecMaskingID; |
| 87 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 88 | // Passes common to R600 and SI |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 89 | FunctionPass *createAMDGPUPromoteAlloca(const TargetMachine *TM = nullptr); |
| 90 | void initializeAMDGPUPromoteAllocaPass(PassRegistry&); |
| 91 | extern char &AMDGPUPromoteAllocaID; |
| 92 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 93 | Pass *createAMDGPUStructurizeCFGPass(); |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 94 | FunctionPass *createAMDGPUISelDag(TargetMachine &TM, |
| 95 | CodeGenOpt::Level OptLevel); |
Tom Stellard | 5cbb53c | 2014-11-03 19:49:05 +0000 | [diff] [blame] | 96 | ModulePass *createAMDGPUAlwaysInlinePass(); |
Tom Stellard | fd25395 | 2015-08-07 23:19:30 +0000 | [diff] [blame] | 97 | ModulePass *createAMDGPUOpenCLImageTypeLoweringPass(); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 98 | FunctionPass *createAMDGPUAnnotateUniformValues(); |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 99 | |
Stanislav Mekhanoshin | f6c1feb | 2017-01-27 16:38:10 +0000 | [diff] [blame] | 100 | ModulePass* createAMDGPUUnifyMetadataPass(); |
Stanislav Mekhanoshin | 50ea93a | 2016-12-08 19:46:04 +0000 | [diff] [blame] | 101 | void initializeAMDGPUUnifyMetadataPass(PassRegistry&); |
| 102 | extern char &AMDGPUUnifyMetadataID; |
| 103 | |
Tom Stellard | 28d13a4 | 2015-05-12 17:13:02 +0000 | [diff] [blame] | 104 | void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&); |
| 105 | extern char &SIFixControlFlowLiveIntervalsID; |
| 106 | |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 107 | void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&); |
| 108 | extern char &AMDGPUAnnotateUniformValuesPassID; |
Tom Stellard | b2de94e | 2014-07-02 20:53:48 +0000 | [diff] [blame] | 109 | |
Matt Arsenault | 86de486 | 2016-06-24 07:07:55 +0000 | [diff] [blame] | 110 | void initializeAMDGPUCodeGenPreparePass(PassRegistry&); |
| 111 | extern char &AMDGPUCodeGenPrepareID; |
| 112 | |
Tom Stellard | 77a1777 | 2016-01-20 15:48:27 +0000 | [diff] [blame] | 113 | void initializeSIAnnotateControlFlowPass(PassRegistry&); |
| 114 | extern char &SIAnnotateControlFlowPassID; |
| 115 | |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 116 | void initializeSIDebuggerInsertNopsPass(PassRegistry&); |
| 117 | extern char &SIDebuggerInsertNopsID; |
Tom Stellard | cc7067a6 | 2016-03-03 03:53:29 +0000 | [diff] [blame] | 118 | |
Tom Stellard | 6e1967e | 2016-02-05 17:42:38 +0000 | [diff] [blame] | 119 | void initializeSIInsertWaitsPass(PassRegistry&); |
| 120 | extern char &SIInsertWaitsID; |
| 121 | |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame^] | 122 | ImmutablePass *createAMDGPUAAWrapperPass(); |
| 123 | void initializeAMDGPUAAWrapperPassPass(PassRegistry&); |
| 124 | |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 125 | Target &getTheAMDGPUTarget(); |
| 126 | Target &getTheGCNTarget(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 127 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 128 | namespace AMDGPU { |
| 129 | enum TargetIndex { |
Tom Stellard | 95292bb | 2015-01-20 17:49:47 +0000 | [diff] [blame] | 130 | TI_CONSTDATA_START, |
| 131 | TI_SCRATCH_RSRC_DWORD0, |
| 132 | TI_SCRATCH_RSRC_DWORD1, |
| 133 | TI_SCRATCH_RSRC_DWORD2, |
| 134 | TI_SCRATCH_RSRC_DWORD3 |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 135 | }; |
| 136 | } |
| 137 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 138 | } // End namespace llvm |
| 139 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 140 | /// OpenCL uses address spaces to differentiate between |
| 141 | /// various memory regions on the hardware. On the CPU |
| 142 | /// all of the address spaces point to the same memory, |
| 143 | /// however on the GPU, each address space points to |
Alp Toker | cb40291 | 2014-01-24 17:20:08 +0000 | [diff] [blame] | 144 | /// a separate piece of memory that is unique from other |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 145 | /// memory locations. |
| 146 | namespace AMDGPUAS { |
Reid Kleckner | 218a959 | 2015-06-08 21:57:57 +0000 | [diff] [blame] | 147 | enum AddressSpaces : unsigned { |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 148 | PRIVATE_ADDRESS = 0, ///< Address space for private memory. |
| 149 | GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0). |
Jan Vesely | 81f1b30 | 2016-05-13 20:39:16 +0000 | [diff] [blame] | 150 | CONSTANT_ADDRESS = 2, ///< Address space for constant memory (VTX2) |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 151 | LOCAL_ADDRESS = 3, ///< Address space for local memory. |
Matt Arsenault | 46b51b7 | 2014-05-22 18:27:07 +0000 | [diff] [blame] | 152 | FLAT_ADDRESS = 4, ///< Address space for flat memory. |
| 153 | REGION_ADDRESS = 5, ///< Address space for region memory. |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 154 | PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0) |
| 155 | PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1) |
Tom Stellard | 1e80309 | 2013-07-23 01:48:18 +0000 | [diff] [blame] | 156 | |
| 157 | // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this |
| 158 | // order to be able to dynamically index a constant buffer, for example: |
| 159 | // |
| 160 | // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx |
| 161 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 162 | CONSTANT_BUFFER_0 = 8, |
| 163 | CONSTANT_BUFFER_1 = 9, |
| 164 | CONSTANT_BUFFER_2 = 10, |
| 165 | CONSTANT_BUFFER_3 = 11, |
| 166 | CONSTANT_BUFFER_4 = 12, |
| 167 | CONSTANT_BUFFER_5 = 13, |
| 168 | CONSTANT_BUFFER_6 = 14, |
| 169 | CONSTANT_BUFFER_7 = 15, |
| 170 | CONSTANT_BUFFER_8 = 16, |
| 171 | CONSTANT_BUFFER_9 = 17, |
| 172 | CONSTANT_BUFFER_10 = 18, |
| 173 | CONSTANT_BUFFER_11 = 19, |
| 174 | CONSTANT_BUFFER_12 = 20, |
| 175 | CONSTANT_BUFFER_13 = 21, |
| 176 | CONSTANT_BUFFER_14 = 22, |
| 177 | CONSTANT_BUFFER_15 = 23, |
Matt Arsenault | 73e06fa | 2015-06-04 16:17:42 +0000 | [diff] [blame] | 178 | |
| 179 | // Some places use this if the address space can't be determined. |
| 180 | UNKNOWN_ADDRESS_SPACE = ~0u |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 181 | }; |
| 182 | |
| 183 | } // namespace AMDGPUAS |
| 184 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 185 | #endif |