blob: 1cc68c7e242a0f1728a419afb9e57c85ad15e2a1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000014#include "llvm/Target/TargetMachine.h"
15
Tom Stellard75aadc22012-12-11 21:25:42 +000016namespace llvm {
17
Tom Stellard75aadc22012-12-11 21:25:42 +000018class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000020class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000021class ModulePass;
22class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000023class Target;
24class TargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000025class PassRegistry;
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000028FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000029FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000030FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000031FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000032FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000033FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000034FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000035
36// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000037FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000038FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000039FunctionPass *createSIFoldOperandsPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000040FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000041FunctionPass *createSIShrinkInstructionsPass();
Matt Arsenault41033282014-10-10 22:01:59 +000042FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000043FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000044FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000045FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000046FunctionPass *createSIDebuggerInsertNopsPass();
Tom Stellard6e1967e2016-02-05 17:42:38 +000047FunctionPass *createSIInsertWaitsPass();
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000048FunctionPass *createAMDGPUCodeGenPreparePass(const GCNTargetMachine *TM = nullptr);
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Matt Arsenaulte823d922017-02-18 18:29:53 +000050ModulePass *createAMDGPUAnnotateKernelFeaturesPass(const TargetMachine *TM = nullptr);
Matt Arsenault39319482015-11-06 18:01:57 +000051void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
52extern char &AMDGPUAnnotateKernelFeaturesID;
53
Matt Arsenault0699ef32017-02-09 22:00:42 +000054ModulePass *createAMDGPULowerIntrinsicsPass();
55void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
56extern char &AMDGPULowerIntrinsicsID;
57
Tom Stellard6596ba72014-11-21 22:06:37 +000058void initializeSIFoldOperandsPass(PassRegistry &);
59extern char &SIFoldOperandsID;
60
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000061void initializeSIShrinkInstructionsPass(PassRegistry&);
62extern char &SIShrinkInstructionsID;
63
Matt Arsenault782c03b2015-11-03 22:30:13 +000064void initializeSIFixSGPRCopiesPass(PassRegistry &);
65extern char &SIFixSGPRCopiesID;
66
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +000067void initializeSIFixVGPRCopiesPass(PassRegistry &);
68extern char &SIFixVGPRCopiesID;
69
Tom Stellard1bd80722014-04-30 15:31:33 +000070void initializeSILowerI1CopiesPass(PassRegistry &);
71extern char &SILowerI1CopiesID;
72
Matt Arsenault41033282014-10-10 22:01:59 +000073void initializeSILoadStoreOptimizerPass(PassRegistry &);
74extern char &SILoadStoreOptimizerID;
75
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000076void initializeSIWholeQuadModePass(PassRegistry &);
77extern char &SIWholeQuadModeID;
78
Matt Arsenault55d49cf2016-02-12 02:16:10 +000079void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000080extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +000081
Matt Arsenault78fc9da2016-08-22 19:33:16 +000082void initializeSIInsertSkipsPass(PassRegistry &);
83extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +000084
Matt Arsenaulte6740752016-09-29 01:44:16 +000085void initializeSIOptimizeExecMaskingPass(PassRegistry &);
86extern char &SIOptimizeExecMaskingID;
87
Tom Stellard75aadc22012-12-11 21:25:42 +000088// Passes common to R600 and SI
Matt Arsenaulte0132462016-01-30 05:19:45 +000089FunctionPass *createAMDGPUPromoteAlloca(const TargetMachine *TM = nullptr);
90void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
91extern char &AMDGPUPromoteAllocaID;
92
Tom Stellardf8794352012-12-19 22:10:31 +000093Pass *createAMDGPUStructurizeCFGPass();
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000094FunctionPass *createAMDGPUISelDag(TargetMachine &TM,
95 CodeGenOpt::Level OptLevel);
Tom Stellard5cbb53c2014-11-03 19:49:05 +000096ModulePass *createAMDGPUAlwaysInlinePass();
Tom Stellardfd253952015-08-07 23:19:30 +000097ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +000098FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000099
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000100ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000101void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
102extern char &AMDGPUUnifyMetadataID;
103
Tom Stellard28d13a42015-05-12 17:13:02 +0000104void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
105extern char &SIFixControlFlowLiveIntervalsID;
106
Tom Stellarda6f24c62015-12-15 20:55:55 +0000107void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
108extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000109
Matt Arsenault86de4862016-06-24 07:07:55 +0000110void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
111extern char &AMDGPUCodeGenPrepareID;
112
Tom Stellard77a17772016-01-20 15:48:27 +0000113void initializeSIAnnotateControlFlowPass(PassRegistry&);
114extern char &SIAnnotateControlFlowPassID;
115
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000116void initializeSIDebuggerInsertNopsPass(PassRegistry&);
117extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000118
Tom Stellard6e1967e2016-02-05 17:42:38 +0000119void initializeSIInsertWaitsPass(PassRegistry&);
120extern char &SIInsertWaitsID;
121
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000122ImmutablePass *createAMDGPUAAWrapperPass();
123void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
124
Mehdi Aminif42454b2016-10-09 23:00:34 +0000125Target &getTheAMDGPUTarget();
126Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000127
Tom Stellard067c8152014-07-21 14:01:14 +0000128namespace AMDGPU {
129enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000130 TI_CONSTDATA_START,
131 TI_SCRATCH_RSRC_DWORD0,
132 TI_SCRATCH_RSRC_DWORD1,
133 TI_SCRATCH_RSRC_DWORD2,
134 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000135};
136}
137
Tom Stellard75aadc22012-12-11 21:25:42 +0000138} // End namespace llvm
139
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000140/// OpenCL uses address spaces to differentiate between
141/// various memory regions on the hardware. On the CPU
142/// all of the address spaces point to the same memory,
143/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000144/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000145/// memory locations.
146namespace AMDGPUAS {
Reid Kleckner218a9592015-06-08 21:57:57 +0000147enum AddressSpaces : unsigned {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000148 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
149 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Jan Vesely81f1b302016-05-13 20:39:16 +0000150 CONSTANT_ADDRESS = 2, ///< Address space for constant memory (VTX2)
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000151 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +0000152 FLAT_ADDRESS = 4, ///< Address space for flat memory.
153 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000154 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
155 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000156
157 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
158 // order to be able to dynamically index a constant buffer, for example:
159 //
160 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
161
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000162 CONSTANT_BUFFER_0 = 8,
163 CONSTANT_BUFFER_1 = 9,
164 CONSTANT_BUFFER_2 = 10,
165 CONSTANT_BUFFER_3 = 11,
166 CONSTANT_BUFFER_4 = 12,
167 CONSTANT_BUFFER_5 = 13,
168 CONSTANT_BUFFER_6 = 14,
169 CONSTANT_BUFFER_7 = 15,
170 CONSTANT_BUFFER_8 = 16,
171 CONSTANT_BUFFER_9 = 17,
172 CONSTANT_BUFFER_10 = 18,
173 CONSTANT_BUFFER_11 = 19,
174 CONSTANT_BUFFER_12 = 20,
175 CONSTANT_BUFFER_13 = 21,
176 CONSTANT_BUFFER_14 = 22,
177 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000178
179 // Some places use this if the address space can't be determined.
180 UNKNOWN_ADDRESS_SPACE = ~0u
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000181};
182
183} // namespace AMDGPUAS
184
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000185#endif