blob: c783745a73d49855b0001262c3dbd5fd4d94ea69 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000020// X86 Subtarget state
Evan Cheng13bcc6c2011-07-07 21:06:52 +000021//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
Craig Topper3c80d622014-01-06 04:55:54 +000025def Mode32Bit : SubtargetFeature<"32bit-mode", "In32BitMode", "true",
26 "32-bit mode (80386)">;
27def Mode16Bit : SubtargetFeature<"16bit-mode", "In16BitMode", "true",
28 "16-bit mode (i8086)">;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029
30//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000031// X86 Subtarget features
Bill Wendlinge6182262007-05-04 20:38:40 +000032//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000033
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +000034def FeatureX87 : SubtargetFeature<"x87","HasX87", "true",
35 "Enable X87 float instructions">;
36
Craig Topper505f38a2018-01-10 22:07:16 +000037def FeatureNOPL : SubtargetFeature<"nopl", "HasNOPL", "true",
38 "Enable NOPL instruction">;
39
Chris Lattnercc8c5812009-09-02 05:53:04 +000040def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
41 "Enable conditional move instructions">;
42
Benjamin Kramer2f489232010-12-04 20:32:23 +000043def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
44 "Support POPCNT instruction">;
45
Craig Topper09b65982015-10-16 06:03:09 +000046def FeatureFXSR : SubtargetFeature<"fxsr", "HasFXSR", "true",
47 "Support fxsave/fxrestore instructions">;
48
Amjad Aboud1db6d7a2015-10-12 11:47:46 +000049def FeatureXSAVE : SubtargetFeature<"xsave", "HasXSAVE", "true",
50 "Support xsave instructions">;
51
52def FeatureXSAVEOPT: SubtargetFeature<"xsaveopt", "HasXSAVEOPT", "true",
53 "Support xsaveopt instructions">;
54
55def FeatureXSAVEC : SubtargetFeature<"xsavec", "HasXSAVEC", "true",
56 "Support xsavec instructions">;
57
58def FeatureXSAVES : SubtargetFeature<"xsaves", "HasXSAVES", "true",
59 "Support xsaves instructions">;
60
Bill Wendlinge6182262007-05-04 20:38:40 +000061def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
Craig Topper128915f2018-08-26 18:29:33 +000062 "Enable SSE instructions">;
Bill Wendlinge6182262007-05-04 20:38:40 +000063def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
64 "Enable SSE2 instructions",
65 [FeatureSSE1]>;
66def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
67 "Enable SSE3 instructions",
68 [FeatureSSE2]>;
69def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
70 "Enable SSSE3 instructions",
71 [FeatureSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000072def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
Nate Begemane14fdfa2008-02-03 07:18:54 +000073 "Enable SSE 4.1 instructions",
74 [FeatureSSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000075def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
Nate Begemane14fdfa2008-02-03 07:18:54 +000076 "Enable SSE 4.2 instructions",
Craig Topper7bd33052011-12-29 15:51:45 +000077 [FeatureSSE41]>;
Eric Christopher57a6e132015-11-14 03:04:00 +000078// The MMX subtarget feature is separate from the rest of the SSE features
79// because it's important (for odd compatibility reasons) to be able to
80// turn it off explicitly while allowing SSE+ to be on.
81def FeatureMMX : SubtargetFeature<"mmx","X863DNowLevel", "MMX",
82 "Enable MMX instructions">;
Bill Wendlinge6182262007-05-04 20:38:40 +000083def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000084 "Enable 3DNow! instructions",
85 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000086def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000087 "Enable 3DNow! Athlon instructions",
88 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000089// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
90// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
Craig Topperb7b353b2018-08-30 06:01:05 +000091// without disabling 64-bit mode. Nothing should imply this feature bit. It
92// is used to enforce that only 64-bit capable CPUs are used in 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000093def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Craig Topper128915f2018-08-26 18:29:33 +000094 "Support 64-bit instructions">;
Nick Lewycky3be42b82013-10-05 20:11:44 +000095def FeatureCMPXCHG16B : SubtargetFeature<"cx16", "HasCmpxchg16b", "true",
Craig Topperb7b353b2018-08-30 06:01:05 +000096 "64-bit with cmpxchg16b">;
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +000097def FeatureSlowSHLD : SubtargetFeature<"slow-shld", "IsSHLDSlow", "true",
98 "SHLD instruction is slow">;
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +000099def FeatureSlowPMULLD : SubtargetFeature<"slow-pmulld", "IsPMULLDSlow", "true",
100 "PMULLD instruction is slow">;
Sanjay Patel30145672015-09-01 20:51:51 +0000101// FIXME: This should not apply to CPUs that do not have SSE.
102def FeatureSlowUAMem16 : SubtargetFeature<"slow-unaligned-mem-16",
103 "IsUAMem16Slow", "true",
104 "Slow unaligned 16-byte memory access">;
Sanjay Patel501890e2014-11-21 17:40:04 +0000105def FeatureSlowUAMem32 : SubtargetFeature<"slow-unaligned-mem-32",
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000106 "IsUAMem32Slow", "true",
107 "Slow unaligned 32-byte memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000108def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000109 "Support SSE 4a instructions",
110 [FeatureSSE3]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000111
Craig Topperf287a452012-01-09 09:02:13 +0000112def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
113 "Enable AVX instructions",
114 [FeatureSSE42]>;
115def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
Craig Topper228d9132011-10-30 19:57:21 +0000116 "Enable AVX2 instructions",
117 [FeatureAVX]>;
Craig Toppercb6c3862017-11-06 22:49:01 +0000118def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
119 "Enable three-operand fused multiple-add",
120 [FeatureAVX]>;
Craig Topper428a4e62017-11-06 22:49:04 +0000121def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
122 "Support 16-bit floating point conversion instructions",
123 [FeatureAVX]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000124def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000125 "Enable AVX-512 instructions",
Craig Topper428a4e62017-11-06 22:49:04 +0000126 [FeatureAVX2, FeatureFMA, FeatureF16C]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000127def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000128 "Enable AVX-512 Exponential and Reciprocal Instructions",
129 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000130def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000131 "Enable AVX-512 Conflict Detection Instructions",
132 [FeatureAVX512]>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +0000133def FeatureVPOPCNTDQ : SubtargetFeature<"avx512vpopcntdq", "HasVPOPCNTDQ",
134 "true", "Enable AVX-512 Population Count Instructions",
135 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000136def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000137 "Enable AVX-512 PreFetch Instructions",
138 [FeatureAVX512]>;
Craig Toppere2685982017-12-22 02:30:30 +0000139def FeaturePREFETCHWT1 : SubtargetFeature<"prefetchwt1", "HasPREFETCHWT1",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000140 "true",
141 "Prefetch with Intent to Write and T1 Hint">;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000142def FeatureDQI : SubtargetFeature<"avx512dq", "HasDQI", "true",
143 "Enable AVX-512 Doubleword and Quadword Instructions",
144 [FeatureAVX512]>;
145def FeatureBWI : SubtargetFeature<"avx512bw", "HasBWI", "true",
146 "Enable AVX-512 Byte and Word Instructions",
147 [FeatureAVX512]>;
148def FeatureVLX : SubtargetFeature<"avx512vl", "HasVLX", "true",
149 "Enable AVX-512 Vector Length eXtensions",
150 [FeatureAVX512]>;
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000151def FeatureVBMI : SubtargetFeature<"avx512vbmi", "HasVBMI", "true",
Craig Topper5c842be2016-11-09 04:50:48 +0000152 "Enable AVX-512 Vector Byte Manipulation Instructions",
153 [FeatureBWI]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +0000154def FeatureVBMI2 : SubtargetFeature<"avx512vbmi2", "HasVBMI2", "true",
155 "Enable AVX-512 further Vector Byte Manipulation Instructions",
156 [FeatureBWI]>;
Craig Topper3bb3f732016-02-08 01:23:15 +0000157def FeatureIFMA : SubtargetFeature<"avx512ifma", "HasIFMA", "true",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000158 "Enable AVX-512 Integer Fused Multiple-Add",
159 [FeatureAVX512]>;
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000160def FeaturePKU : SubtargetFeature<"pku", "HasPKU", "true",
161 "Enable protection keys">;
Coby Tayree3880f2a2017-11-21 10:04:28 +0000162def FeatureVNNI : SubtargetFeature<"avx512vnni", "HasVNNI", "true",
163 "Enable AVX-512 Vector Neural Network Instructions",
164 [FeatureAVX512]>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +0000165def FeatureBITALG : SubtargetFeature<"avx512bitalg", "HasBITALG", "true",
166 "Enable AVX-512 Bit Algorithms",
167 [FeatureBWI]>;
Benjamin Kramera0396e42012-05-31 14:34:17 +0000168def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
169 "Enable packed carry-less multiplication instructions",
Craig Topper29dd1482012-05-01 05:28:32 +0000170 [FeatureSSE2]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +0000171def FeatureGFNI : SubtargetFeature<"gfni", "HasGFNI", "true",
172 "Enable Galois Field Arithmetic Instructions",
173 [FeatureSSE2]>;
Coby Tayree7ca5e5872017-11-21 09:30:33 +0000174def FeatureVPCLMULQDQ : SubtargetFeature<"vpclmulqdq", "HasVPCLMULQDQ", "true",
175 "Enable vpclmulqdq instructions",
176 [FeatureAVX, FeaturePCLMUL]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000177def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000178 "Enable four-operand fused multiple-add",
Craig Topperbae0e9e2012-05-01 06:54:48 +0000179 [FeatureAVX, FeatureSSE4A]>;
Craig Toppera5d1fc22011-12-30 07:16:00 +0000180def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
Craig Topper43518cc2012-05-01 05:41:41 +0000181 "Enable XOP instructions",
Anitha Boyapatiaf3e9832012-08-16 04:04:02 +0000182 [FeatureFMA4]>;
Sanjay Patelffd039b2015-02-03 17:13:04 +0000183def FeatureSSEUnalignedMem : SubtargetFeature<"sse-unaligned-mem",
184 "HasSSEUnalignedMem", "true",
185 "Allow unaligned memory operands with SSE instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +0000186def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
Craig Topper29dd1482012-05-01 05:28:32 +0000187 "Enable AES instructions",
188 [FeatureSSE2]>;
Coby Tayree2a1c02f2017-11-21 09:11:41 +0000189def FeatureVAES : SubtargetFeature<"vaes", "HasVAES", "true",
190 "Promote selected AES instructions to AVX512/AVX registers",
191 [FeatureAVX, FeatureAES]>;
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000192def FeatureTBM : SubtargetFeature<"tbm", "HasTBM", "true",
193 "Enable TBM instructions">;
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000194def FeatureLWP : SubtargetFeature<"lwp", "HasLWP", "true",
195 "Enable LWP instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +0000196def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
197 "Support MOVBE instruction">;
Rafael Espindola94a2c562013-08-23 20:21:34 +0000198def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
Craig Topper786bdb92011-10-03 17:28:23 +0000199 "Support RDRAND instruction">;
Craig Topper228d9132011-10-30 19:57:21 +0000200def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
201 "Support FS/GS Base instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000202def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
203 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000204def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
205 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000206def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
207 "Support BMI2 instructions">;
Michael Liao73cffdd2012-11-08 07:28:54 +0000208def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
209 "Support RTM instructions">;
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000210def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
211 "Support ADX instructions">;
Ben Langmuir16501752013-09-12 15:51:31 +0000212def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
213 "Enable SHA instructions",
214 [FeatureSSE2]>;
Oren Ben Simhonfa582b02017-11-26 13:02:45 +0000215def FeatureSHSTK : SubtargetFeature<"shstk", "HasSHSTK", "true",
216 "Support CET Shadow-Stack instructions">;
Michael Liao5173ee02013-03-26 17:47:11 +0000217def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
218 "Support PRFCHW instructions">;
Michael Liaoa486a112013-03-28 23:41:26 +0000219def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
220 "Support RDSEED instruction">;
Hans Wennborg5000ce82015-12-04 23:00:33 +0000221def FeatureLAHFSAHF : SubtargetFeature<"sahf", "HasLAHFSAHF", "true",
222 "Support LAHF and SAHF instructions">;
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000223def FeatureMWAITX : SubtargetFeature<"mwaitx", "HasMWAITX", "true",
224 "Enable MONITORX/MWAITX timer functionality">;
Craig Topper50f3d142017-02-09 04:27:34 +0000225def FeatureCLZERO : SubtargetFeature<"clzero", "HasCLZERO", "true",
226 "Enable Cache Line Zero">;
Gabor Buella604be442018-04-13 07:35:08 +0000227def FeatureCLDEMOTE : SubtargetFeature<"cldemote", "HasCLDEMOTE", "true",
228 "Enable Cache Demote">;
Gabor Buellaa832b222018-05-10 07:26:05 +0000229def FeaturePTWRITE : SubtargetFeature<"ptwrite", "HasPTWRITE", "true",
230 "Support ptwrite instruction">;
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000231def FeatureMPX : SubtargetFeature<"mpx", "HasMPX", "true",
232 "Support MPX instructions">;
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000233def FeatureLEAForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000234 "Use LEA for adjusting the stack pointer">;
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000235def FeatureSlowDivide32 : SubtargetFeature<"idivl-to-divb",
236 "HasSlowDivide32", "true",
237 "Use 8-bit divide for positive values less than 256">;
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000238def FeatureSlowDivide64 : SubtargetFeature<"idivq-to-divl",
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000239 "HasSlowDivide64", "true",
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000240 "Use 32-bit divide for positive values less than 2^32">;
Preston Gurda01daac2013-01-08 18:27:24 +0000241def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
242 "PadShortFunctions", "true",
243 "Pad short functions">;
Gabor Buellad2f1ab12018-05-25 06:32:05 +0000244def FeatureINVPCID : SubtargetFeature<"invpcid", "HasINVPCID", "true",
245 "Invalidate Process-Context Identifier">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000246def FeatureSGX : SubtargetFeature<"sgx", "HasSGX", "true",
247 "Enable Software Guard Extensions">;
248def FeatureCLFLUSHOPT : SubtargetFeature<"clflushopt", "HasCLFLUSHOPT", "true",
249 "Flush A Cache Line Optimized">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000250def FeatureCLWB : SubtargetFeature<"clwb", "HasCLWB", "true",
251 "Cache Line Write Back">;
Gabor Buella2ef36f32018-04-11 20:01:57 +0000252def FeatureWBNOINVD : SubtargetFeature<"wbnoinvd", "HasWBNOINVD", "true",
253 "Write Back No Invalidate">;
Craig Topper84b26b92018-01-18 23:52:31 +0000254def FeatureRDPID : SubtargetFeature<"rdpid", "HasRDPID", "true",
255 "Support RDPID instructions">;
Gabor Buella31fa8022018-04-20 18:42:47 +0000256def FeatureWAITPKG : SubtargetFeature<"waitpkg", "HasWAITPKG", "true",
257 "Wait and pause enhancements">;
Craig Topper62c47a22017-08-29 05:14:27 +0000258// On some processors, instructions that implicitly take two memory operands are
259// slow. In practice, this means that CALL, PUSH, and POP with memory operands
260// should be avoided in favor of a MOV + register CALL/PUSH/POP.
261def FeatureSlowTwoMemOps : SubtargetFeature<"slow-two-mem-ops",
262 "SlowTwoMemOps", "true",
263 "Two memory operand instructions are slow">;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000264def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
265 "LEA instruction needs inputs at AG stage">;
Alexey Volkov6226de62014-05-20 08:55:50 +0000266def FeatureSlowLEA : SubtargetFeature<"slow-lea", "SlowLEA", "true",
267 "LEA instruction with certain arguments is slow">;
Lama Saba2ea271b2017-05-18 08:11:50 +0000268def FeatureSlow3OpsLEA : SubtargetFeature<"slow-3ops-lea", "Slow3OpsLEA", "true",
269 "LEA instruction with 3 ops or certain registers is slow">;
Alexey Volkov5260dba2014-06-09 11:40:41 +0000270def FeatureSlowIncDec : SubtargetFeature<"slow-incdec", "SlowIncDec", "true",
271 "INC and DEC instructions are slower than ADD and SUB">;
Eric Christopher824f42f2015-05-12 01:26:05 +0000272def FeatureSoftFloat
273 : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
274 "Use software floating point features.">;
Marina Yatsina77a21db2018-01-22 10:07:01 +0000275def FeaturePOPCNTFalseDeps : SubtargetFeature<"false-deps-popcnt",
276 "HasPOPCNTFalseDeps", "true",
277 "POPCNT has a false dependency on dest register">;
278def FeatureLZCNTFalseDeps : SubtargetFeature<"false-deps-lzcnt-tzcnt",
279 "HasLZCNTFalseDeps", "true",
280 "LZCNT/TZCNT have a false dependency on dest register">;
Gabor Buella2b5e9602018-05-08 06:47:36 +0000281def FeaturePCONFIG : SubtargetFeature<"pconfig", "HasPCONFIG", "true",
282 "platform configuration instruction">;
Simon Pilgrimfd5df632017-12-19 13:16:43 +0000283// On recent X86 (port bound) processors, its preferable to combine to a single shuffle
284// using a variable mask over multiple fixed shuffles.
285def FeatureFastVariableShuffle
286 : SubtargetFeature<"fast-variable-shuffle",
287 "HasFastVariableShuffle",
288 "true", "Shuffles with variable masks are fast">;
Amjad Aboud4f977512017-03-03 09:03:24 +0000289// On some X86 processors, there is no performance hazard to writing only the
290// lower parts of a YMM or ZMM register without clearing the upper part.
291def FeatureFastPartialYMMorZMMWrite
292 : SubtargetFeature<"fast-partial-ymm-or-zmm-write",
293 "HasFastPartialYMMorZMMWrite",
294 "true", "Partial writes to YMM/ZMM registers are fast">;
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000295// FeatureFastScalarFSQRT should be enabled if scalar FSQRT has shorter latency
296// than the corresponding NR code. FeatureFastVectorFSQRT should be enabled if
297// vector FSQRT has higher throughput than the corresponding NR code.
298// The idea is that throughput bound code is likely to be vectorized, so for
299// vectorized code we should care about the throughput of SQRT operations.
300// But if the code is scalar that probably means that the code has some kind of
301// dependency and we should care more about reducing the latency.
302def FeatureFastScalarFSQRT
303 : SubtargetFeature<"fast-scalar-fsqrt", "HasFastScalarFSQRT",
304 "true", "Scalar SQRT is fast (disable Newton-Raphson)">;
305def FeatureFastVectorFSQRT
306 : SubtargetFeature<"fast-vector-fsqrt", "HasFastVectorFSQRT",
307 "true", "Vector SQRT is fast (disable Newton-Raphson)">;
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000308// If lzcnt has equivalent latency/throughput to most simple integer ops, it can
309// be used to replace test/set sequences.
310def FeatureFastLZCNT
311 : SubtargetFeature<
312 "fast-lzcnt", "HasFastLZCNT", "true",
313 "LZCNT instructions are as fast as most simple integer ops">;
Simon Pilgrim02bdac52018-01-29 21:24:31 +0000314// If the target can efficiently decode NOPs upto 11-bytes in length.
315def FeatureFast11ByteNOP
316 : SubtargetFeature<
317 "fast-11bytenop", "HasFast11ByteNOP", "true",
318 "Target can quickly decode up to 11 byte NOPs">;
319// If the target can efficiently decode NOPs upto 15-bytes in length.
320def FeatureFast15ByteNOP
321 : SubtargetFeature<
322 "fast-15bytenop", "HasFast15ByteNOP", "true",
323 "Target can quickly decode up to 15 byte NOPs">;
Craig Topperd88389a2017-02-21 06:39:13 +0000324// Sandy Bridge and newer processors can use SHLD with the same source on both
325// inputs to implement rotate to avoid the partial flag update of the normal
326// rotate instructions.
327def FeatureFastSHLDRotate
328 : SubtargetFeature<
329 "fast-shld-rotate", "HasFastSHLDRotate", "true",
330 "SHLD can be used as a faster rotate">;
331
Clement Courbet203fc172017-04-21 09:20:50 +0000332// Ivy Bridge and newer processors have enhanced REP MOVSB and STOSB (aka
333// "string operations"). See "REP String Enhancement" in the Intel Software
Clement Courbet41b43332017-04-21 09:21:05 +0000334// Development Manual. This feature essentially means that REP MOVSB will copy
Clement Courbet203fc172017-04-21 09:20:50 +0000335// using the largest available size instead of copying bytes one by one, making
336// it at least as fast as REPMOVS{W,D,Q}.
337def FeatureERMSB
Clement Courbet1ce3b822017-04-21 09:20:39 +0000338 : SubtargetFeature<
Clement Courbet203fc172017-04-21 09:20:50 +0000339 "ermsb", "HasERMSB", "true",
Clement Courbet1ce3b822017-04-21 09:20:39 +0000340 "REP MOVS/STOS are fast">;
341
Craig Topper641e2af2017-08-30 04:34:48 +0000342// Sandy Bridge and newer processors have many instructions that can be
343// fused with conditional branches and pass through the CPU as a single
344// operation.
345def FeatureMacroFusion
346 : SubtargetFeature<"macrofusion", "HasMacroFusion", "true",
347 "Various instructions can be fused with conditional branches">;
348
Craig Topperea37e202017-11-25 18:09:37 +0000349// Gather is available since Haswell (AVX2 set). So technically, we can
350// generate Gathers on all AVX2 processors. But the overhead on HSW is high.
351// Skylake Client processor has faster Gathers than HSW and performance is
352// similar to Skylake Server (AVX-512).
353def FeatureHasFastGather
354 : SubtargetFeature<"fast-gather", "HasFastGather", "true",
355 "Indicates if gather is reasonably fast.">;
356
Craig Topper0d797a32018-01-20 00:26:08 +0000357def FeaturePrefer256Bit
358 : SubtargetFeature<"prefer-256-bit", "Prefer256Bit", "true",
359 "Prefer 256-bit AVX instructions">;
360
Chandler Carruthae0cafe2018-08-23 06:06:38 +0000361// Lower indirect calls using a special construct called a `retpoline` to
362// mitigate potential Spectre v2 attacks against them.
363def FeatureRetpolineIndirectCalls
364 : SubtargetFeature<
365 "retpoline-indirect-calls", "UseRetpolineIndirectCalls", "true",
366 "Remove speculation of indirect calls from the generated code.">;
367
368// Lower indirect branches and switches either using conditional branch trees
369// or using a special construct called a `retpoline` to mitigate potential
370// Spectre v2 attacks against them.
371def FeatureRetpolineIndirectBranches
372 : SubtargetFeature<
373 "retpoline-indirect-branches", "UseRetpolineIndirectBranches", "true",
374 "Remove speculation of indirect branches from the generated code.">;
375
376// Deprecated umbrella feature for enabling both `retpoline-indirect-calls` and
377// `retpoline-indirect-branches` above.
Chandler Carruthc58f2162018-01-22 22:05:25 +0000378def FeatureRetpoline
Chandler Carruthae0cafe2018-08-23 06:06:38 +0000379 : SubtargetFeature<"retpoline", "DeprecatedUseRetpoline", "true",
Chandler Carruthc58f2162018-01-22 22:05:25 +0000380 "Remove speculation of indirect branches from the "
381 "generated code, either by avoiding them entirely or "
Chandler Carruthae0cafe2018-08-23 06:06:38 +0000382 "lowering them with a speculation blocking construct.",
383 [FeatureRetpolineIndirectCalls,
384 FeatureRetpolineIndirectBranches]>;
Chandler Carruthc58f2162018-01-22 22:05:25 +0000385
386// Rely on external thunks for the emitted retpoline calls. This allows users
387// to provide their own custom thunk definitions in highly specialized
388// environments such as a kernel that does boot-time hot patching.
389def FeatureRetpolineExternalThunk
390 : SubtargetFeature<
391 "retpoline-external-thunk", "UseRetpolineExternalThunk", "true",
Chandler Carruthae0cafe2018-08-23 06:06:38 +0000392 "When lowering an indirect call or branch using a `retpoline`, rely "
393 "on the specified user provided thunk rather than emitting one "
394 "ourselves. Only has effect when combined with some other retpoline "
395 "feature.", [FeatureRetpolineIndirectCalls]>;
Chandler Carruthc58f2162018-01-22 22:05:25 +0000396
Gabor Buellac8ded042018-05-01 10:01:16 +0000397// Direct Move instructions.
398def FeatureMOVDIRI : SubtargetFeature<"movdiri", "HasMOVDIRI", "true",
399 "Support movdiri instruction">;
400def FeatureMOVDIR64B : SubtargetFeature<"movdir64b", "HasMOVDIR64B", "true",
401 "Support movdir64b instruction">;
402
Evan Chengff1beda2006-10-06 09:17:41 +0000403//===----------------------------------------------------------------------===//
Craig Topper57c28152017-12-10 17:42:36 +0000404// Register File Description
405//===----------------------------------------------------------------------===//
406
407include "X86RegisterInfo.td"
408include "X86RegisterBanks.td"
409
410//===----------------------------------------------------------------------===//
411// Instruction Descriptions
Evan Chengff1beda2006-10-06 09:17:41 +0000412//===----------------------------------------------------------------------===//
413
Andrew Trick8523b162012-02-01 23:20:51 +0000414include "X86Schedule.td"
Craig Topper57c28152017-12-10 17:42:36 +0000415include "X86InstrInfo.td"
Andrea Di Biagiob6022aa2018-07-19 16:42:15 +0000416include "X86SchedPredicates.td"
Craig Topper57c28152017-12-10 17:42:36 +0000417
418def X86InstrInfo : InstrInfo;
419
420//===----------------------------------------------------------------------===//
421// X86 processors supported.
422//===----------------------------------------------------------------------===//
423
424include "X86ScheduleAtom.td"
425include "X86SchedSandyBridge.td"
426include "X86SchedHaswell.td"
427include "X86SchedBroadwell.td"
428include "X86ScheduleSLM.td"
429include "X86ScheduleZnver1.td"
430include "X86ScheduleBtVer2.td"
431include "X86SchedSkylakeClient.td"
432include "X86SchedSkylakeServer.td"
Andrew Trick8523b162012-02-01 23:20:51 +0000433
434def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
435 "Intel Atom processors">;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000436def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
437 "Intel Silvermont processors">;
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000438def ProcIntelGLM : SubtargetFeature<"glm", "X86ProcFamily", "IntelGLM",
439 "Intel Goldmont processors">;
Gabor Buella8f1646b2018-04-16 07:47:35 +0000440def ProcIntelGLP : SubtargetFeature<"glp", "X86ProcFamily", "IntelGLP",
441 "Intel Goldmont Plus processors">;
442def ProcIntelTRM : SubtargetFeature<"tremont", "X86ProcFamily", "IntelTRM",
443 "Intel Tremont processors">;
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000444def ProcIntelHSW : SubtargetFeature<"haswell", "X86ProcFamily",
445 "IntelHaswell", "Intel Haswell processors">;
446def ProcIntelBDW : SubtargetFeature<"broadwell", "X86ProcFamily",
447 "IntelBroadwell", "Intel Broadwell processors">;
448def ProcIntelSKL : SubtargetFeature<"skylake", "X86ProcFamily",
449 "IntelSkylake", "Intel Skylake processors">;
450def ProcIntelKNL : SubtargetFeature<"knl", "X86ProcFamily",
451 "IntelKNL", "Intel Knights Landing processors">;
452def ProcIntelSKX : SubtargetFeature<"skx", "X86ProcFamily",
453 "IntelSKX", "Intel Skylake Server processors">;
454def ProcIntelCNL : SubtargetFeature<"cannonlake", "X86ProcFamily",
455 "IntelCannonlake", "Intel Cannonlake processors">;
Gabor Buella213edc42018-04-10 18:59:13 +0000456def ProcIntelICL : SubtargetFeature<"icelake-client", "X86ProcFamily",
457 "IntelIcelakeClient", "Intel Icelake processors">;
458def ProcIntelICX : SubtargetFeature<"icelake-server", "X86ProcFamily",
459 "IntelIcelakeServer", "Intel Icelake Server processors">;
Andrew Trick8523b162012-02-01 23:20:51 +0000460
Evan Chengff1beda2006-10-06 09:17:41 +0000461class Proc<string Name, list<SubtargetFeature> Features>
Andrew Trick87255e32012-07-07 04:00:00 +0000462 : ProcessorModel<Name, GenericModel, Features>;
Andrew Trick8523b162012-02-01 23:20:51 +0000463
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000464def : Proc<"generic", [FeatureX87, FeatureSlowUAMem16]>;
465def : Proc<"i386", [FeatureX87, FeatureSlowUAMem16]>;
466def : Proc<"i486", [FeatureX87, FeatureSlowUAMem16]>;
467def : Proc<"i586", [FeatureX87, FeatureSlowUAMem16]>;
468def : Proc<"pentium", [FeatureX87, FeatureSlowUAMem16]>;
469def : Proc<"pentium-mmx", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
Craig Topper38373222017-11-01 22:15:49 +0000470
Craig Topper505f38a2018-01-10 22:07:16 +0000471def : Proc<"i686", [FeatureX87, FeatureSlowUAMem16, FeatureCMOV]>;
472def : Proc<"pentiumpro", [FeatureX87, FeatureSlowUAMem16, FeatureCMOV,
473 FeatureNOPL]>;
Craig Topper38373222017-11-01 22:15:49 +0000474
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000475def : Proc<"pentium2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper505f38a2018-01-10 22:07:16 +0000476 FeatureCMOV, FeatureFXSR, FeatureNOPL]>;
Craig Topper38373222017-11-01 22:15:49 +0000477
478foreach P = ["pentium3", "pentium3m"] in {
479 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE1,
Craig Topper128915f2018-08-26 18:29:33 +0000480 FeatureFXSR, FeatureNOPL, FeatureCMOV]>;
Craig Topper38373222017-11-01 22:15:49 +0000481}
Mitch Bodarte60465d2016-04-27 22:52:35 +0000482
483// Enable the PostRAScheduler for SSE2 and SSE3 class cpus.
484// The intent is to enable it for pentium4 which is the current default
485// processor in a vanilla 32-bit clang compilation when no specific
486// architecture is specified. This generally gives a nice performance
487// increase on silvermont, with largely neutral behavior on other
488// contemporary large core processors.
489// pentium-m, pentium4m, prescott and nocona are included as a preventative
490// measure to avoid performance surprises, in case clang's default cpu
491// changes slightly.
492
493def : ProcessorModel<"pentium-m", GenericPostRAModel,
494 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper128915f2018-08-26 18:29:33 +0000495 FeatureSSE2, FeatureFXSR, FeatureNOPL, FeatureCMOV]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000496
Craig Topper38373222017-11-01 22:15:49 +0000497foreach P = ["pentium4", "pentium4m"] in {
498 def : ProcessorModel<P, GenericPostRAModel,
499 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper128915f2018-08-26 18:29:33 +0000500 FeatureSSE2, FeatureFXSR, FeatureNOPL, FeatureCMOV]>;
Craig Topper38373222017-11-01 22:15:49 +0000501}
Chandler Carruth32908d72014-05-07 17:37:03 +0000502
Andrey Turetskiy958eb462016-04-01 10:16:15 +0000503// Intel Quark.
504def : Proc<"lakemont", []>;
505
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000506// Intel Core Duo.
Craig Topper09b65982015-10-16 06:03:09 +0000507def : ProcessorModel<"yonah", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000508 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper128915f2018-08-26 18:29:33 +0000509 FeatureFXSR, FeatureNOPL, FeatureCMOV]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000510
511// NetBurst.
Mitch Bodarte60465d2016-04-27 22:52:35 +0000512def : ProcessorModel<"prescott", GenericPostRAModel,
513 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper128915f2018-08-26 18:29:33 +0000514 FeatureFXSR, FeatureNOPL, FeatureCMOV]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000515def : ProcessorModel<"nocona", GenericPostRAModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000516 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000517 FeatureSlowUAMem16,
Craig Topper128915f2018-08-26 18:29:33 +0000518 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000519 FeatureMMX,
520 FeatureSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000521 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000522 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000523 Feature64Bit,
Craig Topper27381172017-10-15 16:57:33 +0000524 FeatureCMPXCHG16B
Eric Christopher11e59832015-10-08 20:10:06 +0000525]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000526
527// Intel Core 2 Solo/Duo.
Eric Christopher11e59832015-10-08 20:10:06 +0000528def : ProcessorModel<"core2", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000529 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000530 FeatureSlowUAMem16,
Craig Topper128915f2018-08-26 18:29:33 +0000531 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000532 FeatureMMX,
533 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000534 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000535 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000536 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000537 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000538 FeatureLAHFSAHF,
539 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000540]>;
541def : ProcessorModel<"penryn", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000542 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000543 FeatureSlowUAMem16,
Craig Topper128915f2018-08-26 18:29:33 +0000544 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000545 FeatureMMX,
546 FeatureSSE41,
Craig Topper09b65982015-10-16 06:03:09 +0000547 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000548 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000549 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000550 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000551 FeatureLAHFSAHF,
552 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000553]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000554
Chandler Carruthaf8924032014-12-09 10:58:36 +0000555// Atom CPUs.
556class BonnellProc<string Name> : ProcessorModel<Name, AtomModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000557 ProcIntelAtom,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000558 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000559 FeatureSlowUAMem16,
Craig Topper128915f2018-08-26 18:29:33 +0000560 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000561 FeatureMMX,
562 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000563 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000564 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000565 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000566 FeatureCMPXCHG16B,
567 FeatureMOVBE,
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000568 FeatureLEAForSP,
Eric Christopher11e59832015-10-08 20:10:06 +0000569 FeatureSlowDivide32,
570 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000571 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000572 FeatureLEAUsesAG,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000573 FeaturePadShortFunctions,
574 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000575]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000576def : BonnellProc<"bonnell">;
577def : BonnellProc<"atom">; // Pin the generic name to the baseline.
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000578
Chandler Carruthaf8924032014-12-09 10:58:36 +0000579class SilvermontProc<string Name> : ProcessorModel<Name, SLMModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000580 ProcIntelSLM,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000581 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000582 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000583 FeatureMMX,
584 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000585 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000586 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000587 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000588 FeatureCMPXCHG16B,
589 FeatureMOVBE,
590 FeaturePOPCNT,
591 FeaturePCLMUL,
592 FeatureAES,
593 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000594 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000595 FeaturePRFCHW,
596 FeatureSlowLEA,
597 FeatureSlowIncDec,
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000598 FeatureSlowPMULLD,
Craig Topperb207dd62018-01-26 19:34:14 +0000599 FeatureRDRAND,
Craig Topperbc895a32018-04-19 19:25:24 +0000600 FeatureLAHFSAHF,
601 FeaturePOPCNTFalseDeps
Eric Christopher11e59832015-10-08 20:10:06 +0000602]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000603def : SilvermontProc<"silvermont">;
604def : SilvermontProc<"slm">; // Legacy alias.
605
Gabor Buella8f1646b2018-04-16 07:47:35 +0000606class ProcessorFeatures<list<SubtargetFeature> Inherited,
607 list<SubtargetFeature> NewFeatures> {
608 list<SubtargetFeature> Value = !listconcat(Inherited, NewFeatures);
609}
610
611class ProcModel<string Name, SchedMachineModel Model,
612 list<SubtargetFeature> ProcFeatures,
613 list<SubtargetFeature> OtherFeatures> :
614 ProcessorModel<Name, Model, !listconcat(ProcFeatures, OtherFeatures)>;
615
616def GLMFeatures : ProcessorFeatures<[], [
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000617 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000618 FeatureCMOV,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000619 FeatureMMX,
620 FeatureSSE42,
621 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000622 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000623 Feature64Bit,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000624 FeatureCMPXCHG16B,
625 FeatureMOVBE,
626 FeaturePOPCNT,
627 FeaturePCLMUL,
628 FeatureAES,
629 FeaturePRFCHW,
Craig Topper62c47a22017-08-29 05:14:27 +0000630 FeatureSlowTwoMemOps,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000631 FeatureSlowLEA,
632 FeatureSlowIncDec,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000633 FeatureLAHFSAHF,
634 FeatureMPX,
635 FeatureSHA,
Craig Toppera4c5caf2017-07-04 05:33:19 +0000636 FeatureRDRAND,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000637 FeatureRDSEED,
638 FeatureXSAVE,
639 FeatureXSAVEOPT,
640 FeatureXSAVEC,
641 FeatureXSAVES,
Michael Zuckermanac1d20d2017-09-25 13:45:31 +0000642 FeatureCLFLUSHOPT,
643 FeatureFSGSBase
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000644]>;
Gabor Buella8f1646b2018-04-16 07:47:35 +0000645
646class GoldmontProc<string Name> : ProcModel<Name, SLMModel,
Craig Topperbc895a32018-04-19 19:25:24 +0000647 GLMFeatures.Value, [
648 ProcIntelGLM,
649 FeaturePOPCNTFalseDeps
650]>;
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000651def : GoldmontProc<"goldmont">;
652
Gabor Buellaa832b222018-05-10 07:26:05 +0000653def GLPFeatures : ProcessorFeatures<GLMFeatures.Value, [
654 FeaturePTWRITE,
Gabor Buella8f1646b2018-04-16 07:47:35 +0000655 FeatureRDPID,
656 FeatureSGX
657]>;
Gabor Buellaa832b222018-05-10 07:26:05 +0000658
659class GoldmontPlusProc<string Name> : ProcModel<Name, SLMModel,
660 GLPFeatures.Value, [
661 ProcIntelGLP
662]>;
Gabor Buella8f1646b2018-04-16 07:47:35 +0000663def : GoldmontPlusProc<"goldmont-plus">;
664
665class TremontProc<string Name> : ProcModel<Name, SLMModel,
Gabor Buellaa832b222018-05-10 07:26:05 +0000666 GLPFeatures.Value, [
Gabor Buella8f1646b2018-04-16 07:47:35 +0000667 ProcIntelTRM,
668 FeatureCLDEMOTE,
669 FeatureGFNI,
Gabor Buellac8ded042018-05-01 10:01:16 +0000670 FeatureMOVDIRI,
671 FeatureMOVDIR64B,
Gabor Buella31fa8022018-04-20 18:42:47 +0000672 FeatureWAITPKG
Gabor Buella8f1646b2018-04-16 07:47:35 +0000673]>;
674def : TremontProc<"tremont">;
675
Eric Christopher2ef63182010-04-02 21:54:27 +0000676// "Arrandale" along with corei3 and corei5
Craig Topper3611d9b2015-03-30 06:31:11 +0000677class NehalemProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000678 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000679 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000680 FeatureMMX,
681 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000682 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000683 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000684 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000685 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000686 FeaturePOPCNT,
Craig Topper641e2af2017-08-30 04:34:48 +0000687 FeatureLAHFSAHF,
688 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000689]>;
Craig Topper3611d9b2015-03-30 06:31:11 +0000690def : NehalemProc<"nehalem">;
691def : NehalemProc<"corei7">;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000692
Eric Christopher2ef63182010-04-02 21:54:27 +0000693// Westmere is a similar machine to nehalem with some additional features.
694// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Chandler Carruthaf8924032014-12-09 10:58:36 +0000695class WestmereProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000696 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000697 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000698 FeatureMMX,
699 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000700 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000701 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000702 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000703 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000704 FeaturePOPCNT,
705 FeatureAES,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000706 FeaturePCLMUL,
Craig Topper641e2af2017-08-30 04:34:48 +0000707 FeatureLAHFSAHF,
708 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000709]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000710def : WestmereProc<"westmere">;
711
Nate Begeman8b08f522010-12-10 00:26:57 +0000712// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
713// rather than a superset.
Craig Topperf730a6b2016-02-13 21:35:37 +0000714def SNBFeatures : ProcessorFeatures<[], [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000715 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000716 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000717 FeatureMMX,
718 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000719 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000720 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000721 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000722 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000723 FeaturePOPCNT,
724 FeatureAES,
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000725 FeatureSlowDivide64,
Craig Topper0ee35692015-10-14 05:37:38 +0000726 FeaturePCLMUL,
727 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000728 FeatureXSAVEOPT,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000729 FeatureLAHFSAHF,
Lama Saba2ea271b2017-05-18 08:11:50 +0000730 FeatureSlow3OpsLEA,
Craig Topperd88389a2017-02-21 06:39:13 +0000731 FeatureFastScalarFSQRT,
Craig Topper641e2af2017-08-30 04:34:48 +0000732 FeatureFastSHLDRotate,
Craig Topperef1f7162017-08-30 05:00:35 +0000733 FeatureSlowIncDec,
Craig Topper641e2af2017-08-30 04:34:48 +0000734 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000735]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000736
Craig Topperf730a6b2016-02-13 21:35:37 +0000737class SandyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
738 SNBFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000739 FeatureSlowUAMem32,
740 FeaturePOPCNTFalseDeps
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000741]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000742def : SandyBridgeProc<"sandybridge">;
743def : SandyBridgeProc<"corei7-avx">; // Legacy alias.
Evan Chengff1beda2006-10-06 09:17:41 +0000744
Craig Topperf730a6b2016-02-13 21:35:37 +0000745def IVBFeatures : ProcessorFeatures<SNBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000746 FeatureRDRAND,
747 FeatureF16C,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000748 FeatureFSGSBase
749]>;
750
Craig Topperf730a6b2016-02-13 21:35:37 +0000751class IvyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
752 IVBFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000753 FeatureSlowUAMem32,
754 FeaturePOPCNTFalseDeps
Eric Christopher11e59832015-10-08 20:10:06 +0000755]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000756def : IvyBridgeProc<"ivybridge">;
757def : IvyBridgeProc<"core-avx-i">; // Legacy alias.
Craig Topper3657fe42011-10-14 03:21:46 +0000758
Craig Topperf730a6b2016-02-13 21:35:37 +0000759def HSWFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000760 FeatureAVX2,
Eric Christopher11e59832015-10-08 20:10:06 +0000761 FeatureBMI,
762 FeatureBMI2,
Clement Courbet203fc172017-04-21 09:20:50 +0000763 FeatureERMSB,
Eric Christopher11e59832015-10-08 20:10:06 +0000764 FeatureFMA,
Gabor Buellad2f1ab12018-05-25 06:32:05 +0000765 FeatureINVPCID,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000766 FeatureLZCNT,
Simon Pilgrimfd5df632017-12-19 13:16:43 +0000767 FeatureMOVBE,
768 FeatureFastVariableShuffle
Eric Christopher11e59832015-10-08 20:10:06 +0000769]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000770
Craig Topperf730a6b2016-02-13 21:35:37 +0000771class HaswellProc<string Name> : ProcModel<Name, HaswellModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000772 HSWFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000773 ProcIntelHSW,
774 FeaturePOPCNTFalseDeps,
775 FeatureLZCNTFalseDeps
Craig Topper54541c42017-10-13 16:04:08 +0000776]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000777def : HaswellProc<"haswell">;
778def : HaswellProc<"core-avx2">; // Legacy alias.
779
Craig Topperf730a6b2016-02-13 21:35:37 +0000780def BDWFeatures : ProcessorFeatures<HSWFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000781 FeatureADX,
Craig Topper67885f52017-12-22 02:41:12 +0000782 FeatureRDSEED,
783 FeaturePRFCHW
Eric Christopher11e59832015-10-08 20:10:06 +0000784]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000785class BroadwellProc<string Name> : ProcModel<Name, BroadwellModel,
Craig Topper54541c42017-10-13 16:04:08 +0000786 BDWFeatures.Value, [
Marina Yatsina77a21db2018-01-22 10:07:01 +0000787 ProcIntelBDW,
788 FeaturePOPCNTFalseDeps,
789 FeatureLZCNTFalseDeps
Craig Topper54541c42017-10-13 16:04:08 +0000790]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000791def : BroadwellProc<"broadwell">;
792
Craig Topperf730a6b2016-02-13 21:35:37 +0000793def SKLFeatures : ProcessorFeatures<BDWFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000794 FeatureMPX,
Eric Christopher58297412017-03-29 07:40:44 +0000795 FeatureRTM,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000796 FeatureXSAVEC,
797 FeatureXSAVES,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000798 FeatureCLFLUSHOPT,
799 FeatureFastVectorFSQRT
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000800]>;
801
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000802class SkylakeClientProc<string Name> : ProcModel<Name, SkylakeClientModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000803 SKLFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000804 ProcIntelSKL,
Marina Yatsina77a21db2018-01-22 10:07:01 +0000805 FeatureHasFastGather,
Gabor Buella3eab22d2018-04-10 13:58:57 +0000806 FeaturePOPCNTFalseDeps,
807 FeatureSGX
Craig Topper5805fb32017-10-13 16:06:06 +0000808]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000809def : SkylakeClientProc<"skylake">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000810
Craig Topper5d692912017-10-13 18:10:17 +0000811def KNLFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000812 FeatureAVX512,
813 FeatureERI,
814 FeatureCDI,
815 FeaturePFI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000816 FeaturePREFETCHWT1,
817 FeatureADX,
818 FeatureRDSEED,
Eric Christopher11e59832015-10-08 20:10:06 +0000819 FeatureMOVBE,
820 FeatureLZCNT,
821 FeatureBMI,
822 FeatureBMI2,
Craig Topper67885f52017-12-22 02:41:12 +0000823 FeatureFMA,
824 FeaturePRFCHW
Craig Topper5d692912017-10-13 18:10:17 +0000825]>;
826
827// FIXME: define KNL model
828class KnightsLandingProc<string Name> : ProcModel<Name, HaswellModel,
829 KNLFeatures.Value, [
830 ProcIntelKNL,
Craig Topper62c47a22017-08-29 05:14:27 +0000831 FeatureSlowTwoMemOps,
Craig Topperea37e202017-11-25 18:09:37 +0000832 FeatureFastPartialYMMorZMMWrite,
833 FeatureHasFastGather
Eric Christopher11e59832015-10-08 20:10:06 +0000834]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000835def : KnightsLandingProc<"knl">;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000836
Craig Topper5d692912017-10-13 18:10:17 +0000837class KnightsMillProc<string Name> : ProcModel<Name, HaswellModel,
838 KNLFeatures.Value, [
839 ProcIntelKNL,
840 FeatureSlowTwoMemOps,
Craig Topper6fae2ee2017-10-25 17:10:32 +0000841 FeatureFastPartialYMMorZMMWrite,
Craig Topperea37e202017-11-25 18:09:37 +0000842 FeatureHasFastGather,
Craig Topper6fae2ee2017-10-25 17:10:32 +0000843 FeatureVPOPCNTDQ
Craig Topper5d692912017-10-13 18:10:17 +0000844]>;
845def : KnightsMillProc<"knm">; // TODO Add AVX5124FMAPS/AVX5124VNNIW features
846
Craig Topperf730a6b2016-02-13 21:35:37 +0000847def SKXFeatures : ProcessorFeatures<SKLFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000848 FeatureAVX512,
849 FeatureCDI,
850 FeatureDQI,
851 FeatureBWI,
852 FeatureVLX,
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000853 FeaturePKU,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000854 FeatureCLWB
Eric Christopher11e59832015-10-08 20:10:06 +0000855]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000856
Gadi Haber684944b2017-10-08 12:52:54 +0000857class SkylakeServerProc<string Name> : ProcModel<Name, SkylakeServerModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000858 SKXFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000859 ProcIntelSKX,
Craig Toppera8f87a32018-01-29 21:56:48 +0000860 FeatureHasFastGather,
861 FeaturePOPCNTFalseDeps
Craig Toppera1f9c9dd2017-10-15 16:41:15 +0000862]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000863def : SkylakeServerProc<"skylake-avx512">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000864def : SkylakeServerProc<"skx">; // Legacy alias.
865
Craig Topperd710ada2018-02-21 00:15:48 +0000866def CNLFeatures : ProcessorFeatures<SKLFeatures.Value, [
867 FeatureAVX512,
868 FeatureCDI,
869 FeatureDQI,
870 FeatureBWI,
871 FeatureVLX,
872 FeaturePKU,
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000873 FeatureVBMI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000874 FeatureIFMA,
Gabor Buella3eab22d2018-04-10 13:58:57 +0000875 FeatureSHA,
876 FeatureSGX
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000877]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000878
Craig Topper9a94dfc2017-11-19 01:25:30 +0000879class CannonlakeProc<string Name> : ProcModel<Name, SkylakeServerModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000880 CNLFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000881 ProcIntelCNL,
882 FeatureHasFastGather
Craig Topper5805fb32017-10-13 16:06:06 +0000883]>;
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000884def : CannonlakeProc<"cannonlake">;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000885
Craig Topper81037f32017-11-19 01:12:00 +0000886def ICLFeatures : ProcessorFeatures<CNLFeatures.Value, [
Craig Toppera8905702017-11-21 21:05:18 +0000887 FeatureBITALG,
888 FeatureVAES,
889 FeatureVBMI2,
890 FeatureVNNI,
891 FeatureVPCLMULQDQ,
Coby Tayreed8b17be2017-11-26 09:36:41 +0000892 FeatureVPOPCNTDQ,
Craig Topper55cfa892017-12-27 22:04:04 +0000893 FeatureGFNI,
Craig Topper84b26b92018-01-18 23:52:31 +0000894 FeatureCLWB,
895 FeatureRDPID
Craig Topper81037f32017-11-19 01:12:00 +0000896]>;
897
Gabor Buella213edc42018-04-10 18:59:13 +0000898class IcelakeClientProc<string Name> : ProcModel<Name, SkylakeServerModel,
899 ICLFeatures.Value, [
Craig Topperea37e202017-11-25 18:09:37 +0000900 ProcIntelICL,
901 FeatureHasFastGather
Craig Topper81037f32017-11-19 01:12:00 +0000902]>;
Gabor Buella213edc42018-04-10 18:59:13 +0000903def : IcelakeClientProc<"icelake-client">;
904
905class IcelakeServerProc<string Name> : ProcModel<Name, SkylakeServerModel,
906 ICLFeatures.Value, [
907 ProcIntelICX,
Gabor Buella2b5e9602018-05-08 06:47:36 +0000908 FeaturePCONFIG,
Gabor Buella2ef36f32018-04-11 20:01:57 +0000909 FeatureWBNOINVD,
Gabor Buella213edc42018-04-10 18:59:13 +0000910 FeatureHasFastGather
911]>;
912def : IcelakeServerProc<"icelake-server">;
Craig Topper81037f32017-11-19 01:12:00 +0000913
Chandler Carruthaf8924032014-12-09 10:58:36 +0000914// AMD CPUs.
Robert Khasanovbfa01312014-07-21 14:54:21 +0000915
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000916def : Proc<"k6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
917def : Proc<"k6-2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
918def : Proc<"k6-3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
Craig Topper38373222017-11-01 22:15:49 +0000919
920foreach P = ["athlon", "athlon-tbird"] in {
Craig Topperb68a78b2018-08-26 18:29:27 +0000921 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureCMOV, Feature3DNowA,
Craig Topper505f38a2018-01-10 22:07:16 +0000922 FeatureNOPL, FeatureSlowSHLD]>;
Craig Topper38373222017-11-01 22:15:49 +0000923}
924
925foreach P = ["athlon-4", "athlon-xp", "athlon-mp"] in {
Craig Topper128915f2018-08-26 18:29:33 +0000926 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureCMOV, FeatureSSE1,
Craig Topper505f38a2018-01-10 22:07:16 +0000927 Feature3DNowA, FeatureFXSR, FeatureNOPL, FeatureSlowSHLD]>;
Craig Topper38373222017-11-01 22:15:49 +0000928}
929
930foreach P = ["k8", "opteron", "athlon64", "athlon-fx"] in {
931 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE2, Feature3DNowA,
Craig Topper128915f2018-08-26 18:29:33 +0000932 FeatureFXSR, FeatureNOPL, Feature64Bit, FeatureSlowSHLD,
933 FeatureCMOV]>;
Craig Topper38373222017-11-01 22:15:49 +0000934}
935
936foreach P = ["k8-sse3", "opteron-sse3", "athlon64-sse3"] in {
937 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE3, Feature3DNowA,
Craig Topper128915f2018-08-26 18:29:33 +0000938 FeatureFXSR, FeatureNOPL, FeatureCMPXCHG16B, FeatureSlowSHLD,
Craig Topperb7b353b2018-08-30 06:01:05 +0000939 FeatureCMOV, Feature64Bit]>;
Craig Topper38373222017-11-01 22:15:49 +0000940}
941
942foreach P = ["amdfam10", "barcelona"] in {
943 def : Proc<P, [FeatureX87, FeatureSSE4A, Feature3DNowA, FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000944 FeatureNOPL, FeatureCMPXCHG16B, FeatureLZCNT, FeaturePOPCNT,
Craig Topperb7b353b2018-08-30 06:01:05 +0000945 FeatureSlowSHLD, FeatureLAHFSAHF, FeatureCMOV, Feature64Bit]>;
Craig Topper38373222017-11-01 22:15:49 +0000946}
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000947
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000948// Bobcat
Eric Christopher11e59832015-10-08 20:10:06 +0000949def : Proc<"btver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000950 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000951 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000952 FeatureMMX,
953 FeatureSSSE3,
954 FeatureSSE4A,
Craig Topper09b65982015-10-16 06:03:09 +0000955 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000956 FeatureNOPL,
Craig Topperb7b353b2018-08-30 06:01:05 +0000957 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000958 FeatureCMPXCHG16B,
959 FeaturePRFCHW,
960 FeatureLZCNT,
961 FeaturePOPCNT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000962 FeatureSlowSHLD,
Simon Pilgrim02bdac52018-01-29 21:24:31 +0000963 FeatureLAHFSAHF,
964 FeatureFast15ByteNOP
Eric Christopher11e59832015-10-08 20:10:06 +0000965]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000966
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000967// Jaguar
Eric Christopher11e59832015-10-08 20:10:06 +0000968def : ProcessorModel<"btver2", BtVer2Model, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000969 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000970 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000971 FeatureMMX,
972 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000973 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +0000974 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +0000975 FeatureSSE4A,
Craig Topperb7b353b2018-08-30 06:01:05 +0000976 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +0000977 FeatureCMPXCHG16B,
978 FeaturePRFCHW,
979 FeatureAES,
980 FeaturePCLMUL,
981 FeatureBMI,
982 FeatureF16C,
983 FeatureMOVBE,
984 FeatureLZCNT,
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000985 FeatureFastLZCNT,
Eric Christopher11e59832015-10-08 20:10:06 +0000986 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000987 FeatureXSAVE,
988 FeatureXSAVEOPT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000989 FeatureSlowSHLD,
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000990 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +0000991 FeatureFast15ByteNOP,
Amjad Aboud4f977512017-03-03 09:03:24 +0000992 FeatureFastPartialYMMorZMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000993]>;
Sanjay Patele57f3c02014-11-28 18:40:18 +0000994
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000995// Bulldozer
Eric Christopher11e59832015-10-08 20:10:06 +0000996def : Proc<"bdver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000997 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +0000998 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +0000999 FeatureXOP,
1000 FeatureFMA4,
Craig Topperb7b353b2018-08-30 06:01:05 +00001001 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +00001002 FeatureCMPXCHG16B,
1003 FeatureAES,
1004 FeaturePRFCHW,
1005 FeaturePCLMUL,
1006 FeatureMMX,
1007 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +00001008 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001009 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +00001010 FeatureSSE4A,
1011 FeatureLZCNT,
1012 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +00001013 FeatureXSAVE,
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001014 FeatureLWP,
Hans Wennborg5000ce82015-12-04 23:00:33 +00001015 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +00001016 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001017 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001018 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +00001019]>;
Benjamin Kramerb44c4272013-05-03 10:20:08 +00001020// Piledriver
Eric Christopher11e59832015-10-08 20:10:06 +00001021def : Proc<"bdver2", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001022 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +00001023 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +00001024 FeatureXOP,
1025 FeatureFMA4,
Craig Topperb7b353b2018-08-30 06:01:05 +00001026 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +00001027 FeatureCMPXCHG16B,
1028 FeatureAES,
1029 FeaturePRFCHW,
1030 FeaturePCLMUL,
1031 FeatureMMX,
1032 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +00001033 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001034 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +00001035 FeatureSSE4A,
1036 FeatureF16C,
1037 FeatureLZCNT,
1038 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +00001039 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +00001040 FeatureBMI,
1041 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001042 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +00001043 FeatureFMA,
Hans Wennborg5000ce82015-12-04 23:00:33 +00001044 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +00001045 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001046 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001047 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +00001048]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +00001049
1050// Steamroller
Eric Christopher11e59832015-10-08 20:10:06 +00001051def : Proc<"bdver3", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001052 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +00001053 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +00001054 FeatureXOP,
1055 FeatureFMA4,
Craig Topperb7b353b2018-08-30 06:01:05 +00001056 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +00001057 FeatureCMPXCHG16B,
1058 FeatureAES,
1059 FeaturePRFCHW,
1060 FeaturePCLMUL,
1061 FeatureMMX,
1062 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +00001063 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001064 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +00001065 FeatureSSE4A,
1066 FeatureF16C,
1067 FeatureLZCNT,
1068 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +00001069 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +00001070 FeatureBMI,
1071 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001072 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +00001073 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +00001074 FeatureXSAVEOPT,
Eric Christopher11e59832015-10-08 20:10:06 +00001075 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +00001076 FeatureFSGSBase,
Craig Topper641e2af2017-08-30 04:34:48 +00001077 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001078 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001079 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +00001080]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +00001081
Benjamin Kramer60045732014-05-02 15:47:07 +00001082// Excavator
Eric Christopher11e59832015-10-08 20:10:06 +00001083def : Proc<"bdver4", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001084 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +00001085 FeatureCMOV,
Eric Christopher11e59832015-10-08 20:10:06 +00001086 FeatureMMX,
1087 FeatureAVX2,
Craig Topper09b65982015-10-16 06:03:09 +00001088 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001089 FeatureNOPL,
Eric Christopher11e59832015-10-08 20:10:06 +00001090 FeatureXOP,
1091 FeatureFMA4,
Craig Topperb7b353b2018-08-30 06:01:05 +00001092 Feature64Bit,
Eric Christopher11e59832015-10-08 20:10:06 +00001093 FeatureCMPXCHG16B,
1094 FeatureAES,
1095 FeaturePRFCHW,
1096 FeaturePCLMUL,
1097 FeatureF16C,
1098 FeatureLZCNT,
1099 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +00001100 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +00001101 FeatureBMI,
1102 FeatureBMI2,
1103 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +00001104 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +00001105 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +00001106 FeatureXSAVEOPT,
Simon Pilgrim381a0ad2016-07-24 16:00:53 +00001107 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +00001108 FeatureFSGSBase,
Ashutosh Nema348af9c2016-05-18 11:59:12 +00001109 FeatureLAHFSAHF,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001110 FeatureFast11ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001111 FeatureMWAITX,
1112 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +00001113]>;
Benjamin Kramer60045732014-05-02 15:47:07 +00001114
Craig Topper106b5b62017-07-19 02:45:14 +00001115// Znver1
1116def: ProcessorModel<"znver1", Znver1Model, [
Craig Topperd55b8312017-01-10 06:01:16 +00001117 FeatureADX,
1118 FeatureAES,
1119 FeatureAVX2,
1120 FeatureBMI,
1121 FeatureBMI2,
1122 FeatureCLFLUSHOPT,
Craig Topper50f3d142017-02-09 04:27:34 +00001123 FeatureCLZERO,
Craig Topper128915f2018-08-26 18:29:33 +00001124 FeatureCMOV,
Craig Topperb7b353b2018-08-30 06:01:05 +00001125 Feature64Bit,
Craig Topperd55b8312017-01-10 06:01:16 +00001126 FeatureCMPXCHG16B,
1127 FeatureF16C,
1128 FeatureFMA,
1129 FeatureFSGSBase,
1130 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001131 FeatureNOPL,
Craig Topperd55b8312017-01-10 06:01:16 +00001132 FeatureFastLZCNT,
1133 FeatureLAHFSAHF,
1134 FeatureLZCNT,
Simon Pilgrim02bdac52018-01-29 21:24:31 +00001135 FeatureFast15ByteNOP,
Craig Topper641e2af2017-08-30 04:34:48 +00001136 FeatureMacroFusion,
Craig Topperd55b8312017-01-10 06:01:16 +00001137 FeatureMMX,
1138 FeatureMOVBE,
1139 FeatureMWAITX,
1140 FeaturePCLMUL,
1141 FeaturePOPCNT,
1142 FeaturePRFCHW,
1143 FeatureRDRAND,
1144 FeatureRDSEED,
1145 FeatureSHA,
Craig Topperd55b8312017-01-10 06:01:16 +00001146 FeatureSSE4A,
1147 FeatureSlowSHLD,
1148 FeatureX87,
1149 FeatureXSAVE,
1150 FeatureXSAVEC,
1151 FeatureXSAVEOPT,
1152 FeatureXSAVES]>;
1153
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001154def : Proc<"geode", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +00001155
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +00001156def : Proc<"winchip-c6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
1157def : Proc<"winchip2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
1158def : Proc<"c3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
1159def : Proc<"c3-2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper128915f2018-08-26 18:29:33 +00001160 FeatureSSE1, FeatureFXSR, FeatureCMOV]>;
Evan Chengff1beda2006-10-06 09:17:41 +00001161
Chandler Carruth32908d72014-05-07 17:37:03 +00001162// We also provide a generic 64-bit specific x86 processor model which tries to
1163// be good for modern chips without enabling instruction set encodings past the
1164// basic SSE2 and 64-bit ones. It disables slow things from any mainstream and
1165// modern 64-bit x86 chip, and enables features that are generally beneficial.
Michael Liao5bf95782014-12-04 05:20:33 +00001166//
Chandler Carruth32908d72014-05-07 17:37:03 +00001167// We currently use the Sandy Bridge model as the default scheduling model as
1168// we use it across Nehalem, Westmere, Sandy Bridge, and Ivy Bridge which
1169// covers a huge swath of x86 processors. If there are specific scheduling
1170// knobs which need to be tuned differently for AMD chips, we might consider
1171// forming a common base for them.
Chandler Carruth98c51cb2017-08-21 08:45:22 +00001172def : ProcessorModel<"x86-64", SandyBridgeModel, [
1173 FeatureX87,
Craig Topper128915f2018-08-26 18:29:33 +00001174 FeatureCMOV,
Chandler Carruth98c51cb2017-08-21 08:45:22 +00001175 FeatureMMX,
1176 FeatureSSE2,
1177 FeatureFXSR,
Craig Topper505f38a2018-01-10 22:07:16 +00001178 FeatureNOPL,
Chandler Carruth98c51cb2017-08-21 08:45:22 +00001179 Feature64Bit,
1180 FeatureSlow3OpsLEA,
Craig Topper641e2af2017-08-30 04:34:48 +00001181 FeatureSlowIncDec,
1182 FeatureMacroFusion
Chandler Carruth98c51cb2017-08-21 08:45:22 +00001183]>;
Chandler Carruth32908d72014-05-07 17:37:03 +00001184
Evan Chengff1beda2006-10-06 09:17:41 +00001185//===----------------------------------------------------------------------===//
Chris Lattner5d00a0b2007-02-26 18:17:14 +00001186// Calling Conventions
1187//===----------------------------------------------------------------------===//
1188
1189include "X86CallingConv.td"
1190
1191
1192//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +00001193// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +00001194//===----------------------------------------------------------------------===//
1195
Devang Patel85d684a2012-01-09 19:13:28 +00001196def ATTAsmParserVariant : AsmParserVariant {
Daniel Dunbar00331992009-07-29 00:02:19 +00001197 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +00001198
Chad Rosier9f7a2212013-04-18 22:35:36 +00001199 // Variant name.
1200 string Name = "att";
1201
Daniel Dunbare4318712009-08-11 20:59:47 +00001202 // Discard comments in assembly strings.
1203 string CommentDelimiter = "#";
1204
1205 // Recognize hard coded registers.
1206 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +00001207}
1208
Devang Patel67bf992a2012-01-10 17:51:54 +00001209def IntelAsmParserVariant : AsmParserVariant {
1210 int Variant = 1;
1211
Chad Rosier9f7a2212013-04-18 22:35:36 +00001212 // Variant name.
1213 string Name = "intel";
1214
Devang Patel67bf992a2012-01-10 17:51:54 +00001215 // Discard comments in assembly strings.
1216 string CommentDelimiter = ";";
1217
1218 // Recognize hard coded registers.
1219 string RegisterPrefix = "";
1220}
1221
Jim Grosbach4cf25f52010-10-30 13:48:28 +00001222//===----------------------------------------------------------------------===//
1223// Assembly Printers
1224//===----------------------------------------------------------------------===//
1225
Chris Lattner56832602004-10-03 20:36:57 +00001226// The X86 target supports two different syntaxes for emitting machine code.
1227// This is controlled by the -x86-asm-syntax={att|intel}
1228def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +00001229 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +00001230 int Variant = 0;
1231}
1232def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +00001233 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +00001234 int Variant = 1;
1235}
1236
Chris Lattnera8c3cff2003-08-03 18:19:37 +00001237def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +00001238 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +00001239 let InstructionSet = X86InstrInfo;
Devang Patel67bf992a2012-01-10 17:51:54 +00001240 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
Chris Lattner56832602004-10-03 20:36:57 +00001241 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Geoff Berryf8bf2ec2018-02-23 18:25:08 +00001242 let AllowRegisterRenaming = 1;
Chris Lattnera8c3cff2003-08-03 18:19:37 +00001243}
Clement Courbetb4493792018-04-10 08:16:37 +00001244
1245//===----------------------------------------------------------------------===//
1246// Pfm Counters
1247//===----------------------------------------------------------------------===//
1248
1249include "X86PfmCounters.td"