blob: 5b83df9cb7ffe3e625244cf1d5540c0fdd3a12ec [file] [log] [blame]
Andrew Trick6a50baa2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Tricke77e84e2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Andrew Trick02a80da2012-03-08 01:41:12 +000015#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/PriorityQueue.h"
17#include "llvm/Analysis/AliasAnalysis.h"
18#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszakdf17ddd2013-03-10 13:11:23 +000019#include "llvm/CodeGen/MachineDominators.h"
20#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick736dd9a2013-06-21 18:32:58 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000022#include "llvm/CodeGen/Passes.h"
Andrew Trick05ff4662012-06-06 20:29:31 +000023#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trickcd1c2f92012-11-28 05:13:24 +000024#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick61f1a272012-05-24 22:11:09 +000025#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000026#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/ErrorHandling.h"
Andrew Trickea9fd952013-01-25 07:45:29 +000029#include "llvm/Support/GraphWriter.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000030#include "llvm/Support/raw_ostream.h"
Jakub Staszak80df8b82013-06-14 00:00:13 +000031#include "llvm/Target/TargetInstrInfo.h"
Andrew Trick7ccdc5c2012-01-17 06:55:07 +000032#include <queue>
33
Andrew Tricke77e84e2012-01-13 06:30:30 +000034using namespace llvm;
35
Chandler Carruth1b9dde02014-04-22 02:02:50 +000036#define DEBUG_TYPE "misched"
37
Andrew Trick7a8e1002012-09-11 00:39:15 +000038namespace llvm {
39cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
40 cl::desc("Force top-down list scheduling"));
41cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
42 cl::desc("Force bottom-up list scheduling"));
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +000043cl::opt<bool>
44DumpCriticalPathLength("misched-dcpl", cl::Hidden,
45 cl::desc("Print critical path length to stdout"));
Andrew Trick7a8e1002012-09-11 00:39:15 +000046}
Andrew Trick8823dec2012-03-14 04:00:41 +000047
Andrew Tricka5f19562012-03-07 00:18:25 +000048#ifndef NDEBUG
49static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
50 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hamesdd98c492012-03-19 18:38:38 +000051
Matthias Braund78ee542015-09-17 21:09:59 +000052/// In some situations a few uninteresting nodes depend on nearly all other
53/// nodes in the graph, provide a cutoff to hide them.
54static cl::opt<unsigned> ViewMISchedCutoff("view-misched-cutoff", cl::Hidden,
55 cl::desc("Hide nodes with more predecessor/successor than cutoff"));
56
Lang Hamesdd98c492012-03-19 18:38:38 +000057static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
58 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick33e05d72013-12-28 21:57:02 +000059
60static cl::opt<std::string> SchedOnlyFunc("misched-only-func", cl::Hidden,
61 cl::desc("Only schedule this function"));
62static cl::opt<unsigned> SchedOnlyBlock("misched-only-block", cl::Hidden,
63 cl::desc("Only schedule this MBB#"));
Andrew Tricka5f19562012-03-07 00:18:25 +000064#else
65static bool ViewMISchedDAGs = false;
66#endif // NDEBUG
67
Andrew Trickb6e74712013-09-04 20:59:59 +000068static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
69 cl::desc("Enable register pressure scheduling."), cl::init(true));
70
Andrew Trickc01b0042013-08-23 17:48:43 +000071static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
Andrew Trick6c88b352013-09-09 23:31:14 +000072 cl::desc("Enable cyclic critical path analysis."), cl::init(true));
Andrew Trickc01b0042013-08-23 17:48:43 +000073
Andrew Tricka7714a02012-11-12 19:40:10 +000074static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000075 cl::desc("Enable load clustering."), cl::init(true));
Andrew Tricka7714a02012-11-12 19:40:10 +000076
Andrew Trick263280242012-11-12 19:52:20 +000077// Experimental heuristics
78static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000079 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick263280242012-11-12 19:52:20 +000080
Andrew Trick48f2a722013-03-08 05:40:34 +000081static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
82 cl::desc("Verify machine instrs before and after machine scheduling"));
83
Andrew Trick44f750a2013-01-25 04:01:04 +000084// DAG subtrees must have at least this many nodes.
85static const unsigned MinSubtreeSize = 8;
86
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000087// Pin the vtables to this file.
88void MachineSchedStrategy::anchor() {}
89void ScheduleDAGMutation::anchor() {}
90
Andrew Trick63440872012-01-14 02:17:06 +000091//===----------------------------------------------------------------------===//
92// Machine Instruction Scheduling Pass and Registry
93//===----------------------------------------------------------------------===//
94
Andrew Trick4d4b5462012-04-24 20:36:19 +000095MachineSchedContext::MachineSchedContext():
Craig Topperc0196b12014-04-14 00:51:57 +000096 MF(nullptr), MLI(nullptr), MDT(nullptr), PassConfig(nullptr), AA(nullptr), LIS(nullptr) {
Andrew Trick4d4b5462012-04-24 20:36:19 +000097 RegClassInfo = new RegisterClassInfo();
98}
99
100MachineSchedContext::~MachineSchedContext() {
101 delete RegClassInfo;
102}
103
Andrew Tricke77e84e2012-01-13 06:30:30 +0000104namespace {
Andrew Trickd7f890e2013-12-28 21:56:47 +0000105/// Base class for a machine scheduler class that can run at any point.
106class MachineSchedulerBase : public MachineSchedContext,
107 public MachineFunctionPass {
108public:
109 MachineSchedulerBase(char &ID): MachineFunctionPass(ID) {}
110
Craig Topperc0196b12014-04-14 00:51:57 +0000111 void print(raw_ostream &O, const Module* = nullptr) const override;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000112
113protected:
Matthias Braun93563e72015-11-03 01:53:29 +0000114 void scheduleRegions(ScheduleDAGInstrs &Scheduler, bool FixKillFlags);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000115};
116
Andrew Tricke1c034f2012-01-17 06:55:03 +0000117/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000118class MachineScheduler : public MachineSchedulerBase {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000119public:
Andrew Tricke1c034f2012-01-17 06:55:03 +0000120 MachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000121
Craig Topper4584cd52014-03-07 09:26:03 +0000122 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000123
Craig Topper4584cd52014-03-07 09:26:03 +0000124 bool runOnMachineFunction(MachineFunction&) override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000125
Andrew Tricke77e84e2012-01-13 06:30:30 +0000126 static char ID; // Class identification, replacement for typeinfo
Andrew Trick978674b2013-09-20 05:14:41 +0000127
128protected:
129 ScheduleDAGInstrs *createMachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000130};
Andrew Trick17080b92013-12-28 21:56:51 +0000131
132/// PostMachineScheduler runs after shortly before code emission.
133class PostMachineScheduler : public MachineSchedulerBase {
134public:
135 PostMachineScheduler();
136
Craig Topper4584cd52014-03-07 09:26:03 +0000137 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Trick17080b92013-12-28 21:56:51 +0000138
Craig Topper4584cd52014-03-07 09:26:03 +0000139 bool runOnMachineFunction(MachineFunction&) override;
Andrew Trick17080b92013-12-28 21:56:51 +0000140
141 static char ID; // Class identification, replacement for typeinfo
142
143protected:
144 ScheduleDAGInstrs *createPostMachineScheduler();
145};
Andrew Tricke77e84e2012-01-13 06:30:30 +0000146} // namespace
147
Andrew Tricke1c034f2012-01-17 06:55:03 +0000148char MachineScheduler::ID = 0;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000149
Andrew Tricke1c034f2012-01-17 06:55:03 +0000150char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000151
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000152INITIALIZE_PASS_BEGIN(MachineScheduler, "machine-scheduler",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000153 "Machine Instruction Scheduler", false, false)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000154INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Andrew Tricke77e84e2012-01-13 06:30:30 +0000155INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
156INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000157INITIALIZE_PASS_END(MachineScheduler, "machine-scheduler",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000158 "Machine Instruction Scheduler", false, false)
159
Andrew Tricke1c034f2012-01-17 06:55:03 +0000160MachineScheduler::MachineScheduler()
Andrew Trickd7f890e2013-12-28 21:56:47 +0000161: MachineSchedulerBase(ID) {
Andrew Tricke1c034f2012-01-17 06:55:03 +0000162 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Tricke77e84e2012-01-13 06:30:30 +0000163}
164
Andrew Tricke1c034f2012-01-17 06:55:03 +0000165void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000166 AU.setPreservesCFG();
167 AU.addRequiredID(MachineDominatorsID);
168 AU.addRequired<MachineLoopInfo>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000169 AU.addRequired<AAResultsWrapperPass>();
Andrew Trick45300682012-03-09 00:52:20 +0000170 AU.addRequired<TargetPassConfig>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000171 AU.addRequired<SlotIndexes>();
172 AU.addPreserved<SlotIndexes>();
173 AU.addRequired<LiveIntervals>();
174 AU.addPreserved<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000175 MachineFunctionPass::getAnalysisUsage(AU);
176}
177
Andrew Trick17080b92013-12-28 21:56:51 +0000178char PostMachineScheduler::ID = 0;
179
180char &llvm::PostMachineSchedulerID = PostMachineScheduler::ID;
181
182INITIALIZE_PASS(PostMachineScheduler, "postmisched",
Saleem Abdulrasool7230b372013-12-28 22:47:55 +0000183 "PostRA Machine Instruction Scheduler", false, false)
Andrew Trick17080b92013-12-28 21:56:51 +0000184
185PostMachineScheduler::PostMachineScheduler()
186: MachineSchedulerBase(ID) {
187 initializePostMachineSchedulerPass(*PassRegistry::getPassRegistry());
188}
189
190void PostMachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
191 AU.setPreservesCFG();
192 AU.addRequiredID(MachineDominatorsID);
193 AU.addRequired<MachineLoopInfo>();
194 AU.addRequired<TargetPassConfig>();
195 MachineFunctionPass::getAnalysisUsage(AU);
196}
197
Andrew Tricke77e84e2012-01-13 06:30:30 +0000198MachinePassRegistry MachineSchedRegistry::Registry;
199
Andrew Trick45300682012-03-09 00:52:20 +0000200/// A dummy default scheduler factory indicates whether the scheduler
201/// is overridden on the command line.
202static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
Craig Topperc0196b12014-04-14 00:51:57 +0000203 return nullptr;
Andrew Trick45300682012-03-09 00:52:20 +0000204}
Andrew Tricke77e84e2012-01-13 06:30:30 +0000205
206/// MachineSchedOpt allows command line selection of the scheduler.
207static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
208 RegisterPassParser<MachineSchedRegistry> >
209MachineSchedOpt("misched",
Andrew Trick45300682012-03-09 00:52:20 +0000210 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Tricke77e84e2012-01-13 06:30:30 +0000211 cl::desc("Machine instruction scheduler to use"));
212
Andrew Trick45300682012-03-09 00:52:20 +0000213static MachineSchedRegistry
Andrew Trick8823dec2012-03-14 04:00:41 +0000214DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trick45300682012-03-09 00:52:20 +0000215 useDefaultMachineSched);
216
Eric Christopher5f141b02015-03-11 22:56:10 +0000217static cl::opt<bool> EnableMachineSched(
218 "enable-misched",
219 cl::desc("Enable the machine instruction scheduling pass."), cl::init(true),
220 cl::Hidden);
221
Andrew Trick8823dec2012-03-14 04:00:41 +0000222/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trick45300682012-03-09 00:52:20 +0000223/// default scheduler if the target does not set a default.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000224static ScheduleDAGInstrs *createGenericSchedLive(MachineSchedContext *C);
225static ScheduleDAGInstrs *createGenericSchedPostRA(MachineSchedContext *C);
Andrew Trickcc45a282012-04-24 18:04:34 +0000226
227/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000228static MachineBasicBlock::const_iterator
229priorNonDebug(MachineBasicBlock::const_iterator I,
230 MachineBasicBlock::const_iterator Beg) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000231 assert(I != Beg && "reached the top of the region, cannot decrement");
232 while (--I != Beg) {
233 if (!I->isDebugValue())
234 break;
235 }
236 return I;
237}
238
Andrew Trick2bc74c22013-08-30 04:36:57 +0000239/// Non-const version.
240static MachineBasicBlock::iterator
241priorNonDebug(MachineBasicBlock::iterator I,
242 MachineBasicBlock::const_iterator Beg) {
243 return const_cast<MachineInstr*>(
244 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
245}
246
Andrew Trickcc45a282012-04-24 18:04:34 +0000247/// If this iterator is a debug value, increment until reaching the End or a
248/// non-debug instruction.
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000249static MachineBasicBlock::const_iterator
250nextIfDebug(MachineBasicBlock::const_iterator I,
251 MachineBasicBlock::const_iterator End) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000252 for(; I != End; ++I) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000253 if (!I->isDebugValue())
254 break;
255 }
256 return I;
257}
258
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000259/// Non-const version.
260static MachineBasicBlock::iterator
261nextIfDebug(MachineBasicBlock::iterator I,
262 MachineBasicBlock::const_iterator End) {
263 // Cast the return value to nonconst MachineInstr, then cast to an
264 // instr_iterator, which does not check for null, finally return a
265 // bundle_iterator.
266 return MachineBasicBlock::instr_iterator(
267 const_cast<MachineInstr*>(
268 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
269}
270
Andrew Trickdc4c1ad2013-09-24 17:11:19 +0000271/// Instantiate a ScheduleDAGInstrs that will be owned by the caller.
Andrew Trick978674b2013-09-20 05:14:41 +0000272ScheduleDAGInstrs *MachineScheduler::createMachineScheduler() {
273 // Select the scheduler, or set the default.
274 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
275 if (Ctor != useDefaultMachineSched)
276 return Ctor(this);
277
278 // Get the default scheduler set by the target for this function.
279 ScheduleDAGInstrs *Scheduler = PassConfig->createMachineScheduler(this);
280 if (Scheduler)
281 return Scheduler;
282
283 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000284 return createGenericSchedLive(this);
Andrew Trick978674b2013-09-20 05:14:41 +0000285}
286
Andrew Trick17080b92013-12-28 21:56:51 +0000287/// Instantiate a ScheduleDAGInstrs for PostRA scheduling that will be owned by
288/// the caller. We don't have a command line option to override the postRA
289/// scheduler. The Target must configure it.
290ScheduleDAGInstrs *PostMachineScheduler::createPostMachineScheduler() {
291 // Get the postRA scheduler set by the target for this function.
292 ScheduleDAGInstrs *Scheduler = PassConfig->createPostMachineScheduler(this);
293 if (Scheduler)
294 return Scheduler;
295
296 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000297 return createGenericSchedPostRA(this);
Andrew Trick17080b92013-12-28 21:56:51 +0000298}
299
Andrew Trick72515be2012-03-14 04:00:38 +0000300/// Top-level MachineScheduler pass driver.
301///
302/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick8823dec2012-03-14 04:00:41 +0000303/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
304/// consistent with the DAG builder, which traverses the interior of the
305/// scheduling regions bottom-up.
Andrew Trick72515be2012-03-14 04:00:38 +0000306///
307/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick8823dec2012-03-14 04:00:41 +0000308/// simplifying the DAG builder's support for "special" target instructions.
309/// At the same time the design allows target schedulers to operate across
Andrew Trick72515be2012-03-14 04:00:38 +0000310/// scheduling boundaries, for example to bundle the boudary instructions
311/// without reordering them. This creates complexity, because the target
312/// scheduler must update the RegionBegin and RegionEnd positions cached by
313/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
314/// design would be to split blocks at scheduling boundaries, but LLVM has a
315/// general bias against block splitting purely for implementation simplicity.
Andrew Tricke1c034f2012-01-17 06:55:03 +0000316bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Eric Christopher5f141b02015-03-11 22:56:10 +0000317 if (EnableMachineSched.getNumOccurrences()) {
318 if (!EnableMachineSched)
319 return false;
320 } else if (!mf.getSubtarget().enableMachineScheduler())
321 return false;
322
Matthias Braundc7580a2015-10-29 03:57:28 +0000323 DEBUG(dbgs() << "Before MISched:\n"; mf.print(dbgs()));
Andrew Trickc5d70082012-05-10 21:06:21 +0000324
Andrew Tricke77e84e2012-01-13 06:30:30 +0000325 // Initialize the context of the pass.
326 MF = &mf;
327 MLI = &getAnalysis<MachineLoopInfo>();
328 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trick45300682012-03-09 00:52:20 +0000329 PassConfig = &getAnalysis<TargetPassConfig>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000330 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Andrew Trick02a80da2012-03-08 01:41:12 +0000331
Lang Hamesad33d5a2012-01-27 22:36:19 +0000332 LIS = &getAnalysis<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000333
Andrew Trick48f2a722013-03-08 05:40:34 +0000334 if (VerifyScheduling) {
Andrew Trick97064962013-07-25 07:26:26 +0000335 DEBUG(LIS->dump());
Andrew Trick48f2a722013-03-08 05:40:34 +0000336 MF->verify(this, "Before machine scheduling.");
337 }
Andrew Trick4d4b5462012-04-24 20:36:19 +0000338 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick88639922012-04-24 17:56:43 +0000339
Andrew Trick978674b2013-09-20 05:14:41 +0000340 // Instantiate the selected scheduler for this target, function, and
341 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000342 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createMachineScheduler());
Matthias Braun93563e72015-11-03 01:53:29 +0000343 scheduleRegions(*Scheduler, false);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000344
345 DEBUG(LIS->dump());
346 if (VerifyScheduling)
347 MF->verify(this, "After machine scheduling.");
348 return true;
349}
350
Andrew Trick17080b92013-12-28 21:56:51 +0000351bool PostMachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Paul Robinson7c99ec52014-03-31 17:43:35 +0000352 if (skipOptnoneFunction(*mf.getFunction()))
353 return false;
354
Matthias Braun39a2afc2015-06-13 03:42:16 +0000355 if (!mf.getSubtarget().enablePostRAScheduler()) {
Andrew Trick8d2ee372014-06-04 07:06:27 +0000356 DEBUG(dbgs() << "Subtarget disables post-MI-sched.\n");
357 return false;
358 }
Andrew Trick17080b92013-12-28 21:56:51 +0000359 DEBUG(dbgs() << "Before post-MI-sched:\n"; mf.print(dbgs()));
360
361 // Initialize the context of the pass.
362 MF = &mf;
363 PassConfig = &getAnalysis<TargetPassConfig>();
364
365 if (VerifyScheduling)
366 MF->verify(this, "Before post machine scheduling.");
367
368 // Instantiate the selected scheduler for this target, function, and
369 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000370 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createPostMachineScheduler());
Matthias Braun93563e72015-11-03 01:53:29 +0000371 scheduleRegions(*Scheduler, true);
Andrew Trick17080b92013-12-28 21:56:51 +0000372
373 if (VerifyScheduling)
374 MF->verify(this, "After post machine scheduling.");
375 return true;
376}
377
Andrew Trickd14d7c22013-12-28 21:56:57 +0000378/// Return true of the given instruction should not be included in a scheduling
379/// region.
380///
381/// MachineScheduler does not currently support scheduling across calls. To
382/// handle calls, the DAG builder needs to be modified to create register
383/// anti/output dependencies on the registers clobbered by the call's regmask
384/// operand. In PreRA scheduling, the stack pointer adjustment already prevents
385/// scheduling across calls. In PostRA scheduling, we need the isCall to enforce
386/// the boundary, but there would be no benefit to postRA scheduling across
387/// calls this late anyway.
388static bool isSchedBoundary(MachineBasicBlock::iterator MI,
389 MachineBasicBlock *MBB,
390 MachineFunction *MF,
Matthias Braun93563e72015-11-03 01:53:29 +0000391 const TargetInstrInfo *TII) {
Andrew Trickd14d7c22013-12-28 21:56:57 +0000392 return MI->isCall() || TII->isSchedulingBoundary(MI, MBB, *MF);
393}
394
Andrew Trickd7f890e2013-12-28 21:56:47 +0000395/// Main driver for both MachineScheduler and PostMachineScheduler.
Matthias Braun93563e72015-11-03 01:53:29 +0000396void MachineSchedulerBase::scheduleRegions(ScheduleDAGInstrs &Scheduler,
397 bool FixKillFlags) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000398 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000399
400 // Visit all machine basic blocks.
Andrew Trick88639922012-04-24 17:56:43 +0000401 //
402 // TODO: Visit blocks in global postorder or postorder within the bottom-up
403 // loop tree. Then we can optionally compute global RegPressure.
Andrew Tricke77e84e2012-01-13 06:30:30 +0000404 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
405 MBB != MBBEnd; ++MBB) {
406
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000407 Scheduler.startBlock(&*MBB);
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000408
Andrew Trick33e05d72013-12-28 21:57:02 +0000409#ifndef NDEBUG
410 if (SchedOnlyFunc.getNumOccurrences() && SchedOnlyFunc != MF->getName())
411 continue;
412 if (SchedOnlyBlock.getNumOccurrences()
413 && (int)SchedOnlyBlock != MBB->getNumber())
414 continue;
415#endif
416
Andrew Trick7e120f42012-01-14 02:17:09 +0000417 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledru35521e22012-07-23 08:51:15 +0000418 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickaf1bee72012-03-09 22:34:56 +0000419 // boundary at the bottom of the region. The DAG does not include RegionEnd,
420 // but the region does (i.e. the next RegionEnd is above the previous
421 // RegionBegin). If the current block has no terminator then RegionEnd ==
422 // MBB->end() for the bottom region.
423 //
424 // The Scheduler may insert instructions during either schedule() or
425 // exitRegion(), even for empty regions. So the local iterators 'I' and
426 // 'RegionEnd' are invalid across these calls.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000427 //
428 // MBB::size() uses instr_iterator to count. Here we need a bundle to count
429 // as a single instruction.
430 unsigned RemainingInstrs = std::distance(MBB->begin(), MBB->end());
Andrew Tricka21daf72012-03-09 03:46:39 +0000431 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickd7f890e2013-12-28 21:56:47 +0000432 RegionEnd != MBB->begin(); RegionEnd = Scheduler.begin()) {
Andrew Trick88639922012-04-24 17:56:43 +0000433
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000434 // Avoid decrementing RegionEnd for blocks with no terminator.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000435 if (RegionEnd != MBB->end() ||
Matthias Braun93563e72015-11-03 01:53:29 +0000436 isSchedBoundary(&*std::prev(RegionEnd), &*MBB, MF, TII)) {
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000437 --RegionEnd;
438 // Count the boundary instruction.
Andrew Trick4d1fa712012-11-06 07:10:34 +0000439 --RemainingInstrs;
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000440 }
441
Andrew Trick7e120f42012-01-14 02:17:09 +0000442 // The next region starts above the previous region. Look backward in the
443 // instruction stream until we find the nearest boundary.
Andrew Tricka53e1012013-08-23 17:48:33 +0000444 unsigned NumRegionInstrs = 0;
Andrew Trick7e120f42012-01-14 02:17:09 +0000445 MachineBasicBlock::iterator I = RegionEnd;
Andrea Di Biagiod65fd9f2014-12-12 15:09:58 +0000446 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Matthias Braun93563e72015-11-03 01:53:29 +0000447 if (isSchedBoundary(&*std::prev(I), &*MBB, MF, TII))
Andrew Trick7e120f42012-01-14 02:17:09 +0000448 break;
Andrea Di Biagiod65fd9f2014-12-12 15:09:58 +0000449 if (!I->isDebugValue())
450 ++NumRegionInstrs;
Andrew Trick7e120f42012-01-14 02:17:09 +0000451 }
Andrew Trick60cf03e2012-03-07 05:21:52 +0000452 // Notify the scheduler of the region, even if we may skip scheduling
453 // it. Perhaps it still needs to be bundled.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000454 Scheduler.enterRegion(&*MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick60cf03e2012-03-07 05:21:52 +0000455
456 // Skip empty scheduling regions (0 or 1 schedulable instructions).
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000457 if (I == RegionEnd || I == std::prev(RegionEnd)) {
Andrew Trick60cf03e2012-03-07 05:21:52 +0000458 // Close the current region. Bundle the terminator if needed.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000459 // This invalidates 'RegionEnd' and 'I'.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000460 Scheduler.exitRegion();
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000461 continue;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000462 }
Matthias Braun93563e72015-11-03 01:53:29 +0000463 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Toppera538d832012-08-22 06:07:19 +0000464 DEBUG(dbgs() << MF->getName()
Andrew Trick54b2ce32013-01-25 07:45:31 +0000465 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
466 << "\n From: " << *I << " To: ";
Andrew Tricke57583a2012-02-08 02:17:21 +0000467 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
468 else dbgs() << "End";
Andrew Tricka53e1012013-08-23 17:48:33 +0000469 dbgs() << " RegionInstrs: " << NumRegionInstrs
470 << " Remaining: " << RemainingInstrs << "\n");
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +0000471 if (DumpCriticalPathLength) {
472 errs() << MF->getName();
473 errs() << ":BB# " << MBB->getNumber();
474 errs() << " " << MBB->getName() << " \n";
475 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000476
Andrew Trick1c0ec452012-03-09 03:46:42 +0000477 // Schedule a region: possibly reorder instructions.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000478 // This invalidates 'RegionEnd' and 'I'.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000479 Scheduler.schedule();
Andrew Trick1c0ec452012-03-09 03:46:42 +0000480
481 // Close the current region.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000482 Scheduler.exitRegion();
Andrew Trick60cf03e2012-03-07 05:21:52 +0000483
484 // Scheduling has invalidated the current iterator 'I'. Ask the
485 // scheduler for the top of it's scheduled region.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000486 RegionEnd = Scheduler.begin();
Andrew Trick7e120f42012-01-14 02:17:09 +0000487 }
Andrew Trick4d1fa712012-11-06 07:10:34 +0000488 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trickd7f890e2013-12-28 21:56:47 +0000489 Scheduler.finishBlock();
Matthias Braun93563e72015-11-03 01:53:29 +0000490 // FIXME: Ideally, no further passes should rely on kill flags. However,
491 // thumb2 size reduction is currently an exception, so the PostMIScheduler
492 // needs to do this.
493 if (FixKillFlags)
494 Scheduler.fixupKills(&*MBB);
Andrew Tricke77e84e2012-01-13 06:30:30 +0000495 }
Andrew Trickd7f890e2013-12-28 21:56:47 +0000496 Scheduler.finalizeSchedule();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000497}
498
Andrew Trickd7f890e2013-12-28 21:56:47 +0000499void MachineSchedulerBase::print(raw_ostream &O, const Module* m) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000500 // unimplemented
501}
502
Alp Tokerd8d510a2014-07-01 21:19:13 +0000503LLVM_DUMP_METHOD
Andrew Trick7a8e1002012-09-11 00:39:15 +0000504void ReadyQueue::dump() {
James Y Knighte72b0db2015-09-18 18:52:20 +0000505 dbgs() << "Queue " << Name << ": ";
Andrew Trick7a8e1002012-09-11 00:39:15 +0000506 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
507 dbgs() << Queue[i]->NodeNum << " ";
508 dbgs() << "\n";
509}
Andrew Trick8823dec2012-03-14 04:00:41 +0000510
511//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +0000512// ScheduleDAGMI - Basic machine instruction scheduling. This is
513// independent of PreRA/PostRA scheduling and involves no extra book-keeping for
514// virtual registers.
515// ===----------------------------------------------------------------------===/
Andrew Trick8823dec2012-03-14 04:00:41 +0000516
David Blaikie422b93d2014-04-21 20:32:32 +0000517// Provide a vtable anchor.
Andrew Trick44f750a2013-01-25 04:01:04 +0000518ScheduleDAGMI::~ScheduleDAGMI() {
Andrew Trick44f750a2013-01-25 04:01:04 +0000519}
520
Andrew Trick85a1d4c2013-04-24 15:54:43 +0000521bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
522 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
523}
524
Andrew Tricka7714a02012-11-12 19:40:10 +0000525bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick263280242012-11-12 19:52:20 +0000526 if (SuccSU != &ExitSU) {
527 // Do not use WillCreateCycle, it assumes SD scheduling.
528 // If Pred is reachable from Succ, then the edge creates a cycle.
529 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
530 return false;
531 Topo.AddPred(SuccSU, PredDep.getSUnit());
532 }
Andrew Tricka7714a02012-11-12 19:40:10 +0000533 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
534 // Return true regardless of whether a new edge needed to be inserted.
535 return true;
536}
537
Andrew Trick02a80da2012-03-08 01:41:12 +0000538/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
539/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000540///
541/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000542void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000543 SUnit *SuccSU = SuccEdge->getSUnit();
544
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000545 if (SuccEdge->isWeak()) {
546 --SuccSU->WeakPredsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000547 if (SuccEdge->isCluster())
548 NextClusterSucc = SuccSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000549 return;
550 }
Andrew Trick02a80da2012-03-08 01:41:12 +0000551#ifndef NDEBUG
552 if (SuccSU->NumPredsLeft == 0) {
553 dbgs() << "*** Scheduling failed! ***\n";
554 SuccSU->dump(this);
555 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000556 llvm_unreachable(nullptr);
Andrew Trick02a80da2012-03-08 01:41:12 +0000557 }
558#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000559 // SU->TopReadyCycle was set to CurrCycle when it was scheduled. However,
560 // CurrCycle may have advanced since then.
561 if (SuccSU->TopReadyCycle < SU->TopReadyCycle + SuccEdge->getLatency())
562 SuccSU->TopReadyCycle = SU->TopReadyCycle + SuccEdge->getLatency();
563
Andrew Trick02a80da2012-03-08 01:41:12 +0000564 --SuccSU->NumPredsLeft;
565 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick8823dec2012-03-14 04:00:41 +0000566 SchedImpl->releaseTopNode(SuccSU);
Andrew Trick02a80da2012-03-08 01:41:12 +0000567}
568
569/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick8823dec2012-03-14 04:00:41 +0000570void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000571 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
572 I != E; ++I) {
573 releaseSucc(SU, &*I);
574 }
575}
576
Andrew Trick8823dec2012-03-14 04:00:41 +0000577/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
578/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000579///
580/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000581void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
582 SUnit *PredSU = PredEdge->getSUnit();
583
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000584 if (PredEdge->isWeak()) {
585 --PredSU->WeakSuccsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000586 if (PredEdge->isCluster())
587 NextClusterPred = PredSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000588 return;
589 }
Andrew Trick8823dec2012-03-14 04:00:41 +0000590#ifndef NDEBUG
591 if (PredSU->NumSuccsLeft == 0) {
592 dbgs() << "*** Scheduling failed! ***\n";
593 PredSU->dump(this);
594 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000595 llvm_unreachable(nullptr);
Andrew Trick8823dec2012-03-14 04:00:41 +0000596 }
597#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000598 // SU->BotReadyCycle was set to CurrCycle when it was scheduled. However,
599 // CurrCycle may have advanced since then.
600 if (PredSU->BotReadyCycle < SU->BotReadyCycle + PredEdge->getLatency())
601 PredSU->BotReadyCycle = SU->BotReadyCycle + PredEdge->getLatency();
602
Andrew Trick8823dec2012-03-14 04:00:41 +0000603 --PredSU->NumSuccsLeft;
604 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
605 SchedImpl->releaseBottomNode(PredSU);
606}
607
608/// releasePredecessors - Call releasePred on each of SU's predecessors.
609void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
610 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
611 I != E; ++I) {
612 releasePred(SU, &*I);
613 }
614}
615
Andrew Trickd7f890e2013-12-28 21:56:47 +0000616/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
617/// crossing a scheduling boundary. [begin, end) includes all instructions in
618/// the region, including the boundary itself and single-instruction regions
619/// that don't get scheduled.
620void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
621 MachineBasicBlock::iterator begin,
622 MachineBasicBlock::iterator end,
623 unsigned regioninstrs)
624{
625 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
626
627 SchedImpl->initPolicy(begin, end, regioninstrs);
628}
629
Andrew Tricke833e1c2013-04-13 06:07:40 +0000630/// This is normally called from the main scheduler loop but may also be invoked
631/// by the scheduling strategy to perform additional code motion.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000632void ScheduleDAGMI::moveInstruction(
633 MachineInstr *MI, MachineBasicBlock::iterator InsertPos) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000634 // Advance RegionBegin if the first instruction moves down.
Andrew Trick54f7def2012-03-21 04:12:10 +0000635 if (&*RegionBegin == MI)
Andrew Trick463b2f12012-05-17 18:35:03 +0000636 ++RegionBegin;
637
638 // Update the instruction stream.
Andrew Trick8823dec2012-03-14 04:00:41 +0000639 BB->splice(InsertPos, BB, MI);
Andrew Trick463b2f12012-05-17 18:35:03 +0000640
641 // Update LiveIntervals
Andrew Trickd7f890e2013-12-28 21:56:47 +0000642 if (LIS)
643 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick463b2f12012-05-17 18:35:03 +0000644
645 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick8823dec2012-03-14 04:00:41 +0000646 if (RegionBegin == InsertPos)
647 RegionBegin = MI;
648}
649
Andrew Trickde670c02012-03-21 04:12:07 +0000650bool ScheduleDAGMI::checkSchedLimit() {
651#ifndef NDEBUG
652 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
653 CurrentTop = CurrentBottom;
654 return false;
655 }
656 ++NumInstrsScheduled;
657#endif
658 return true;
659}
660
Andrew Trickd7f890e2013-12-28 21:56:47 +0000661/// Per-region scheduling driver, called back from
662/// MachineScheduler::runOnMachineFunction. This is a simplified driver that
663/// does not consider liveness or register pressure. It is useful for PostRA
664/// scheduling and potentially other custom schedulers.
665void ScheduleDAGMI::schedule() {
James Y Knighte72b0db2015-09-18 18:52:20 +0000666 DEBUG(dbgs() << "ScheduleDAGMI::schedule starting\n");
667 DEBUG(SchedImpl->dumpPolicy());
668
Andrew Trickd7f890e2013-12-28 21:56:47 +0000669 // Build the DAG.
670 buildSchedGraph(AA);
671
672 Topo.InitDAGTopologicalSorting();
673
674 postprocessDAG();
675
676 SmallVector<SUnit*, 8> TopRoots, BotRoots;
677 findRootsAndBiasEdges(TopRoots, BotRoots);
678
679 // Initialize the strategy before modifying the DAG.
680 // This may initialize a DFSResult to be used for queue priority.
681 SchedImpl->initialize(this);
682
683 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
684 SUnits[su].dumpAll(this));
685 if (ViewMISchedDAGs) viewGraph();
686
687 // Initialize ready queues now that the DAG and priority data are finalized.
688 initQueues(TopRoots, BotRoots);
689
690 bool IsTopNode = false;
James Y Knighte72b0db2015-09-18 18:52:20 +0000691 while (true) {
692 DEBUG(dbgs() << "** ScheduleDAGMI::schedule picking next node\n");
693 SUnit *SU = SchedImpl->pickNode(IsTopNode);
694 if (!SU) break;
695
Andrew Trickd7f890e2013-12-28 21:56:47 +0000696 assert(!SU->isScheduled && "Node already scheduled");
697 if (!checkSchedLimit())
698 break;
699
700 MachineInstr *MI = SU->getInstr();
701 if (IsTopNode) {
702 assert(SU->isTopReady() && "node still has unscheduled dependencies");
703 if (&*CurrentTop == MI)
704 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
705 else
706 moveInstruction(MI, CurrentTop);
707 }
708 else {
709 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
710 MachineBasicBlock::iterator priorII =
711 priorNonDebug(CurrentBottom, CurrentTop);
712 if (&*priorII == MI)
713 CurrentBottom = priorII;
714 else {
715 if (&*CurrentTop == MI)
716 CurrentTop = nextIfDebug(++CurrentTop, priorII);
717 moveInstruction(MI, CurrentBottom);
718 CurrentBottom = MI;
719 }
720 }
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000721 // Notify the scheduling strategy before updating the DAG.
Andrew Trick491e34a2014-06-12 22:36:28 +0000722 // This sets the scheduled node's ReadyCycle to CurrCycle. When updateQueues
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000723 // runs, it can then use the accurate ReadyCycle time to determine whether
724 // newly released nodes can move to the readyQ.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000725 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000726
727 updateQueues(SU, IsTopNode);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000728 }
729 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
730
731 placeDebugValues();
732
733 DEBUG({
734 unsigned BBNum = begin()->getParent()->getNumber();
735 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
736 dumpSchedule();
737 dbgs() << '\n';
738 });
739}
740
741/// Apply each ScheduleDAGMutation step in order.
742void ScheduleDAGMI::postprocessDAG() {
743 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
744 Mutations[i]->apply(this);
745 }
746}
747
748void ScheduleDAGMI::
749findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
750 SmallVectorImpl<SUnit*> &BotRoots) {
751 for (std::vector<SUnit>::iterator
752 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
753 SUnit *SU = &(*I);
754 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
755
756 // Order predecessors so DFSResult follows the critical path.
757 SU->biasCriticalPath();
758
759 // A SUnit is ready to top schedule if it has no predecessors.
760 if (!I->NumPredsLeft)
761 TopRoots.push_back(SU);
762 // A SUnit is ready to bottom schedule if it has no successors.
763 if (!I->NumSuccsLeft)
764 BotRoots.push_back(SU);
765 }
766 ExitSU.biasCriticalPath();
767}
768
769/// Identify DAG roots and setup scheduler queues.
770void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
771 ArrayRef<SUnit*> BotRoots) {
Craig Topperc0196b12014-04-14 00:51:57 +0000772 NextClusterSucc = nullptr;
773 NextClusterPred = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000774
775 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
776 //
777 // Nodes with unreleased weak edges can still be roots.
778 // Release top roots in forward order.
779 for (SmallVectorImpl<SUnit*>::const_iterator
780 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
781 SchedImpl->releaseTopNode(*I);
782 }
783 // Release bottom roots in reverse order so the higher priority nodes appear
784 // first. This is more natural and slightly more efficient.
785 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
786 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
787 SchedImpl->releaseBottomNode(*I);
788 }
789
790 releaseSuccessors(&EntrySU);
791 releasePredecessors(&ExitSU);
792
793 SchedImpl->registerRoots();
794
795 // Advance past initial DebugValues.
796 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
797 CurrentBottom = RegionEnd;
798}
799
800/// Update scheduler queues after scheduling an instruction.
801void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
802 // Release dependent instructions for scheduling.
803 if (IsTopNode)
804 releaseSuccessors(SU);
805 else
806 releasePredecessors(SU);
807
808 SU->isScheduled = true;
809}
810
811/// Reinsert any remaining debug_values, just like the PostRA scheduler.
812void ScheduleDAGMI::placeDebugValues() {
813 // If first instruction was a DBG_VALUE then put it back.
814 if (FirstDbgValue) {
815 BB->splice(RegionBegin, BB, FirstDbgValue);
816 RegionBegin = FirstDbgValue;
817 }
818
819 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
820 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000821 std::pair<MachineInstr *, MachineInstr *> P = *std::prev(DI);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000822 MachineInstr *DbgValue = P.first;
823 MachineBasicBlock::iterator OrigPrevMI = P.second;
824 if (&*RegionBegin == DbgValue)
825 ++RegionBegin;
826 BB->splice(++OrigPrevMI, BB, DbgValue);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000827 if (OrigPrevMI == std::prev(RegionEnd))
Andrew Trickd7f890e2013-12-28 21:56:47 +0000828 RegionEnd = DbgValue;
829 }
830 DbgValues.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000831 FirstDbgValue = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000832}
833
834#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
835void ScheduleDAGMI::dumpSchedule() const {
836 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
837 if (SUnit *SU = getSUnit(&(*MI)))
838 SU->dump(this);
839 else
840 dbgs() << "Missing SUnit\n";
841 }
842}
843#endif
844
845//===----------------------------------------------------------------------===//
846// ScheduleDAGMILive - Base class for MachineInstr scheduling with LiveIntervals
847// preservation.
848//===----------------------------------------------------------------------===//
849
850ScheduleDAGMILive::~ScheduleDAGMILive() {
851 delete DFSResult;
852}
853
Andrew Trick88639922012-04-24 17:56:43 +0000854/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
855/// crossing a scheduling boundary. [begin, end) includes all instructions in
856/// the region, including the boundary itself and single-instruction regions
857/// that don't get scheduled.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000858void ScheduleDAGMILive::enterRegion(MachineBasicBlock *bb,
Andrew Trick88639922012-04-24 17:56:43 +0000859 MachineBasicBlock::iterator begin,
860 MachineBasicBlock::iterator end,
Andrew Tricka53e1012013-08-23 17:48:33 +0000861 unsigned regioninstrs)
Andrew Trick88639922012-04-24 17:56:43 +0000862{
Andrew Trickd7f890e2013-12-28 21:56:47 +0000863 // ScheduleDAGMI initializes SchedImpl's per-region policy.
864 ScheduleDAGMI::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick4add42f2012-05-10 21:06:10 +0000865
866 // For convenience remember the end of the liveness region.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000867 LiveRegionEnd = (RegionEnd == bb->end()) ? RegionEnd : std::next(RegionEnd);
Andrew Trick75e411c2013-09-06 17:32:34 +0000868
Andrew Trickb248b4a2013-09-06 17:32:47 +0000869 SUPressureDiffs.clear();
870
Andrew Trick75e411c2013-09-06 17:32:34 +0000871 ShouldTrackPressure = SchedImpl->shouldTrackPressure();
Andrew Trick4add42f2012-05-10 21:06:10 +0000872}
873
874// Setup the register pressure trackers for the top scheduled top and bottom
875// scheduled regions.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000876void ScheduleDAGMILive::initRegPressure() {
Andrew Trick4add42f2012-05-10 21:06:10 +0000877 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
878 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
879
880 // Close the RPTracker to finalize live ins.
881 RPTracker.closeRegion();
882
Andrew Trick9c17eab2013-07-30 19:59:12 +0000883 DEBUG(RPTracker.dump());
Andrew Trick79d3eec2012-05-24 22:11:14 +0000884
Andrew Trick4add42f2012-05-10 21:06:10 +0000885 // Initialize the live ins and live outs.
Matthias Braun3e86de12015-09-17 21:12:24 +0000886 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
887 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
Andrew Trick4add42f2012-05-10 21:06:10 +0000888
889 // Close one end of the tracker so we can call
890 // getMaxUpward/DownwardPressureDelta before advancing across any
891 // instructions. This converts currently live regs into live ins/outs.
892 TopRPTracker.closeTop();
893 BotRPTracker.closeBottom();
894
Andrew Trick9c17eab2013-07-30 19:59:12 +0000895 BotRPTracker.initLiveThru(RPTracker);
896 if (!BotRPTracker.getLiveThru().empty()) {
897 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
898 DEBUG(dbgs() << "Live Thru: ";
899 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
900 };
901
Andrew Trick2bc74c22013-08-30 04:36:57 +0000902 // For each live out vreg reduce the pressure change associated with other
903 // uses of the same vreg below the live-out reaching def.
Matthias Braun3e86de12015-09-17 21:12:24 +0000904 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
Andrew Trick2bc74c22013-08-30 04:36:57 +0000905
Andrew Trick4add42f2012-05-10 21:06:10 +0000906 // Account for liveness generated by the region boundary.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000907 if (LiveRegionEnd != RegionEnd) {
908 SmallVector<unsigned, 8> LiveUses;
909 BotRPTracker.recede(&LiveUses);
910 updatePressureDiffs(LiveUses);
911 }
Andrew Trick4add42f2012-05-10 21:06:10 +0000912
913 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick22025772012-05-17 18:35:10 +0000914
915 // Cache the list of excess pressure sets in this region. This will also track
916 // the max pressure in the scheduled code for these sets.
917 RegionCriticalPSets.clear();
Jakub Staszakc641ada2013-01-25 21:44:27 +0000918 const std::vector<unsigned> &RegionPressure =
919 RPTracker.getPressure().MaxSetPressure;
Andrew Trick22025772012-05-17 18:35:10 +0000920 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick736dd9a2013-06-21 18:32:58 +0000921 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trickb55db582013-06-21 18:33:01 +0000922 if (RegionPressure[i] > Limit) {
923 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
924 << " Limit " << Limit
925 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick1a831342013-08-30 03:49:48 +0000926 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trickb55db582013-06-21 18:33:01 +0000927 }
Andrew Trick22025772012-05-17 18:35:10 +0000928 }
929 DEBUG(dbgs() << "Excess PSets: ";
930 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
931 dbgs() << TRI->getRegPressureSetName(
Andrew Trick1a831342013-08-30 03:49:48 +0000932 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick22025772012-05-17 18:35:10 +0000933 dbgs() << "\n");
934}
935
Andrew Trickd7f890e2013-12-28 21:56:47 +0000936void ScheduleDAGMILive::
Andrew Trickb248b4a2013-09-06 17:32:47 +0000937updateScheduledPressure(const SUnit *SU,
938 const std::vector<unsigned> &NewMaxPressure) {
939 const PressureDiff &PDiff = getPressureDiff(SU);
940 unsigned CritIdx = 0, CritEnd = RegionCriticalPSets.size();
941 for (PressureDiff::const_iterator I = PDiff.begin(), E = PDiff.end();
942 I != E; ++I) {
943 if (!I->isValid())
944 break;
945 unsigned ID = I->getPSet();
946 while (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() < ID)
947 ++CritIdx;
948 if (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() == ID) {
949 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[CritIdx].getUnitInc()
950 && NewMaxPressure[ID] <= INT16_MAX)
951 RegionCriticalPSets[CritIdx].setUnitInc(NewMaxPressure[ID]);
952 }
953 unsigned Limit = RegClassInfo->getRegPressureSetLimit(ID);
954 if (NewMaxPressure[ID] >= Limit - 2) {
955 DEBUG(dbgs() << " " << TRI->getRegPressureSetName(ID) << ": "
Andrew Trick569dc65a2015-05-17 23:40:31 +0000956 << NewMaxPressure[ID]
957 << ((NewMaxPressure[ID] > Limit) ? " > " : " <= ") << Limit
958 << "(+ " << BotRPTracker.getLiveThru()[ID] << " livethru)\n");
Andrew Trickb248b4a2013-09-06 17:32:47 +0000959 }
Andrew Trick22025772012-05-17 18:35:10 +0000960 }
Andrew Trick88639922012-04-24 17:56:43 +0000961}
962
Andrew Trick2bc74c22013-08-30 04:36:57 +0000963/// Update the PressureDiff array for liveness after scheduling this
964/// instruction.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000965void ScheduleDAGMILive::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
Andrew Trick2bc74c22013-08-30 04:36:57 +0000966 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
967 /// FIXME: Currently assuming single-use physregs.
968 unsigned Reg = LiveUses[LUIdx];
Andrew Trickffdbefb2013-09-06 17:32:39 +0000969 DEBUG(dbgs() << " LiveReg: " << PrintVRegOrUnit(Reg, TRI) << "\n");
Andrew Trick2bc74c22013-08-30 04:36:57 +0000970 if (!TRI->isVirtualRegister(Reg))
971 continue;
Andrew Trickffdbefb2013-09-06 17:32:39 +0000972
Andrew Trick2bc74c22013-08-30 04:36:57 +0000973 // This may be called before CurrentBottom has been initialized. However,
974 // BotRPTracker must have a valid position. We want the value live into the
975 // instruction or live out of the block, so ask for the previous
976 // instruction's live-out.
977 const LiveInterval &LI = LIS->getInterval(Reg);
978 VNInfo *VNI;
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000979 MachineBasicBlock::const_iterator I =
980 nextIfDebug(BotRPTracker.getPos(), BB->end());
981 if (I == BB->end())
Andrew Trick2bc74c22013-08-30 04:36:57 +0000982 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
983 else {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000984 LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(I));
Andrew Trick2bc74c22013-08-30 04:36:57 +0000985 VNI = LRQ.valueIn();
986 }
987 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
988 assert(VNI && "No live value at use.");
Matthias Braunb0c437b2015-10-29 03:57:17 +0000989 for (const VReg2SUnit &V2SU
990 : make_range(VRegUses.find(Reg), VRegUses.end())) {
991 SUnit *SU = V2SU.SU;
Andrew Trick2bc74c22013-08-30 04:36:57 +0000992 // If this use comes before the reaching def, it cannot be a last use, so
993 // descrease its pressure change.
994 if (!SU->isScheduled && SU != &ExitSU) {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000995 LiveQueryResult LRQ
996 = LI.Query(LIS->getInstructionIndex(SU->getInstr()));
Matthias Braun9198c672015-11-06 20:59:02 +0000997 if (LRQ.valueIn() == VNI) {
998 PressureDiff &PDiff = getPressureDiff(SU);
999 PDiff.addPressureChange(Reg, true, &MRI);
1000 DEBUG(
1001 dbgs() << " UpdateRegP: SU(" << SU->NodeNum << ") "
1002 << *SU->getInstr();
1003 dbgs() << " to ";
1004 PDiff.dump(*TRI);
1005 );
1006 }
Andrew Trick2bc74c22013-08-30 04:36:57 +00001007 }
1008 }
1009 }
1010}
1011
Andrew Trick8823dec2012-03-14 04:00:41 +00001012/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick88639922012-04-24 17:56:43 +00001013/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
1014/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick7a8e1002012-09-11 00:39:15 +00001015///
1016/// This is a skeletal driver, with all the functionality pushed into helpers,
Nick Lewycky06b0ea22015-08-18 22:41:58 +00001017/// so that it can be easily extended by experimental schedulers. Generally,
Andrew Trick7a8e1002012-09-11 00:39:15 +00001018/// implementing MachineSchedStrategy should be sufficient to implement a new
1019/// scheduling algorithm. However, if a scheduler further subclasses
Andrew Trickd7f890e2013-12-28 21:56:47 +00001020/// ScheduleDAGMILive then it will want to override this virtual method in order
1021/// to update any specialized state.
1022void ScheduleDAGMILive::schedule() {
James Y Knighte72b0db2015-09-18 18:52:20 +00001023 DEBUG(dbgs() << "ScheduleDAGMILive::schedule starting\n");
1024 DEBUG(SchedImpl->dumpPolicy());
Andrew Trick7a8e1002012-09-11 00:39:15 +00001025 buildDAGWithRegPressure();
1026
Andrew Tricka7714a02012-11-12 19:40:10 +00001027 Topo.InitDAGTopologicalSorting();
1028
Andrew Tricka2733e92012-09-14 17:22:42 +00001029 postprocessDAG();
1030
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001031 SmallVector<SUnit*, 8> TopRoots, BotRoots;
1032 findRootsAndBiasEdges(TopRoots, BotRoots);
1033
1034 // Initialize the strategy before modifying the DAG.
1035 // This may initialize a DFSResult to be used for queue priority.
1036 SchedImpl->initialize(this);
1037
Matthias Braun9198c672015-11-06 20:59:02 +00001038 DEBUG(
1039 for (const SUnit &SU : SUnits) {
1040 SU.dumpAll(this);
1041 if (ShouldTrackPressure) {
1042 dbgs() << " Pressure Diff : ";
1043 getPressureDiff(&SU).dump(*TRI);
1044 }
1045 dbgs() << '\n';
1046 }
1047 );
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001048 if (ViewMISchedDAGs) viewGraph();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001049
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001050 // Initialize ready queues now that the DAG and priority data are finalized.
1051 initQueues(TopRoots, BotRoots);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001052
Andrew Trickd7f890e2013-12-28 21:56:47 +00001053 if (ShouldTrackPressure) {
1054 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
1055 TopRPTracker.setPos(CurrentTop);
1056 }
1057
Andrew Trick7a8e1002012-09-11 00:39:15 +00001058 bool IsTopNode = false;
James Y Knighte72b0db2015-09-18 18:52:20 +00001059 while (true) {
1060 DEBUG(dbgs() << "** ScheduleDAGMILive::schedule picking next node\n");
1061 SUnit *SU = SchedImpl->pickNode(IsTopNode);
1062 if (!SU) break;
1063
Andrew Trick984d98b2012-10-08 18:53:53 +00001064 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick7a8e1002012-09-11 00:39:15 +00001065 if (!checkSchedLimit())
1066 break;
1067
1068 scheduleMI(SU, IsTopNode);
1069
Andrew Trickd7f890e2013-12-28 21:56:47 +00001070 if (DFSResult) {
1071 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
1072 if (!ScheduledTrees.test(SubtreeID)) {
1073 ScheduledTrees.set(SubtreeID);
1074 DFSResult->scheduleTree(SubtreeID);
1075 SchedImpl->scheduleTree(SubtreeID);
1076 }
1077 }
1078
1079 // Notify the scheduling strategy after updating the DAG.
1080 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick43adfb32015-03-27 06:10:13 +00001081
1082 updateQueues(SU, IsTopNode);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001083 }
1084 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
1085
1086 placeDebugValues();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001087
1088 DEBUG({
Andrew Trickcf7e6972012-11-28 03:42:47 +00001089 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001090 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
1091 dumpSchedule();
1092 dbgs() << '\n';
1093 });
Andrew Trick7a8e1002012-09-11 00:39:15 +00001094}
1095
1096/// Build the DAG and setup three register pressure trackers.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001097void ScheduleDAGMILive::buildDAGWithRegPressure() {
Andrew Trickb6e74712013-09-04 20:59:59 +00001098 if (!ShouldTrackPressure) {
1099 RPTracker.reset();
1100 RegionCriticalPSets.clear();
1101 buildSchedGraph(AA);
1102 return;
1103 }
1104
Andrew Trick4add42f2012-05-10 21:06:10 +00001105 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trick9c17eab2013-07-30 19:59:12 +00001106 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
1107 /*TrackUntiedDefs=*/true);
Andrew Trick88639922012-04-24 17:56:43 +00001108
Andrew Trick4add42f2012-05-10 21:06:10 +00001109 // Account for liveness generate by the region boundary.
1110 if (LiveRegionEnd != RegionEnd)
1111 RPTracker.recede();
1112
1113 // Build the DAG, and compute current register pressure.
Andrew Trick1a831342013-08-30 03:49:48 +00001114 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trick02a80da2012-03-08 01:41:12 +00001115
Andrew Trick4add42f2012-05-10 21:06:10 +00001116 // Initialize top/bottom trackers after computing region pressure.
1117 initRegPressure();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001118}
Andrew Trick4add42f2012-05-10 21:06:10 +00001119
Andrew Trickd7f890e2013-12-28 21:56:47 +00001120void ScheduleDAGMILive::computeDFSResult() {
Andrew Trick44f750a2013-01-25 04:01:04 +00001121 if (!DFSResult)
1122 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
1123 DFSResult->clear();
Andrew Trick44f750a2013-01-25 04:01:04 +00001124 ScheduledTrees.clear();
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001125 DFSResult->resize(SUnits.size());
1126 DFSResult->compute(SUnits);
Andrew Trick44f750a2013-01-25 04:01:04 +00001127 ScheduledTrees.resize(DFSResult->getNumSubtrees());
1128}
1129
Andrew Trick483f4192013-08-29 18:04:49 +00001130/// Compute the max cyclic critical path through the DAG. The scheduling DAG
1131/// only provides the critical path for single block loops. To handle loops that
1132/// span blocks, we could use the vreg path latencies provided by
1133/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
1134/// available for use in the scheduler.
1135///
1136/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trickef80f502013-08-30 02:02:12 +00001137/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick483f4192013-08-29 18:04:49 +00001138/// the following instruction sequence where each instruction has unit latency
1139/// and defines an epomymous virtual register:
1140///
1141/// a->b(a,c)->c(b)->d(c)->exit
1142///
1143/// The cyclic critical path is a two cycles: b->c->b
1144/// The acyclic critical path is four cycles: a->b->c->d->exit
1145/// LiveOutHeight = height(c) = len(c->d->exit) = 2
1146/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
1147/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
1148/// LiveInDepth = depth(b) = len(a->b) = 1
1149///
1150/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
1151/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
1152/// CyclicCriticalPath = min(2, 2) = 2
Andrew Trickd7f890e2013-12-28 21:56:47 +00001153///
1154/// This could be relevant to PostRA scheduling, but is currently implemented
1155/// assuming LiveIntervals.
1156unsigned ScheduleDAGMILive::computeCyclicCriticalPath() {
Andrew Trick483f4192013-08-29 18:04:49 +00001157 // This only applies to single block loop.
1158 if (!BB->isSuccessor(BB))
1159 return 0;
1160
1161 unsigned MaxCyclicLatency = 0;
1162 // Visit each live out vreg def to find def/use pairs that cross iterations.
Matthias Braun3e86de12015-09-17 21:12:24 +00001163 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
Andrew Trick483f4192013-08-29 18:04:49 +00001164 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
1165 RI != RE; ++RI) {
1166 unsigned Reg = *RI;
1167 if (!TRI->isVirtualRegister(Reg))
1168 continue;
1169 const LiveInterval &LI = LIS->getInterval(Reg);
1170 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
1171 if (!DefVNI)
1172 continue;
1173
1174 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
1175 const SUnit *DefSU = getSUnit(DefMI);
1176 if (!DefSU)
1177 continue;
1178
1179 unsigned LiveOutHeight = DefSU->getHeight();
1180 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
1181 // Visit all local users of the vreg def.
Matthias Braunb0c437b2015-10-29 03:57:17 +00001182 for (const VReg2SUnit &V2SU
1183 : make_range(VRegUses.find(Reg), VRegUses.end())) {
1184 SUnit *SU = V2SU.SU;
1185 if (SU == &ExitSU)
Andrew Trick483f4192013-08-29 18:04:49 +00001186 continue;
1187
1188 // Only consider uses of the phi.
Matthias Braun88dd0ab2013-10-10 21:28:52 +00001189 LiveQueryResult LRQ =
Matthias Braunb0c437b2015-10-29 03:57:17 +00001190 LI.Query(LIS->getInstructionIndex(SU->getInstr()));
Andrew Trick483f4192013-08-29 18:04:49 +00001191 if (!LRQ.valueIn()->isPHIDef())
1192 continue;
1193
1194 // Assume that a path spanning two iterations is a cycle, which could
1195 // overestimate in strange cases. This allows cyclic latency to be
1196 // estimated as the minimum slack of the vreg's depth or height.
1197 unsigned CyclicLatency = 0;
Matthias Braunb0c437b2015-10-29 03:57:17 +00001198 if (LiveOutDepth > SU->getDepth())
1199 CyclicLatency = LiveOutDepth - SU->getDepth();
Andrew Trick483f4192013-08-29 18:04:49 +00001200
Matthias Braunb0c437b2015-10-29 03:57:17 +00001201 unsigned LiveInHeight = SU->getHeight() + DefSU->Latency;
Andrew Trick483f4192013-08-29 18:04:49 +00001202 if (LiveInHeight > LiveOutHeight) {
1203 if (LiveInHeight - LiveOutHeight < CyclicLatency)
1204 CyclicLatency = LiveInHeight - LiveOutHeight;
1205 }
1206 else
1207 CyclicLatency = 0;
1208
1209 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
Matthias Braunb0c437b2015-10-29 03:57:17 +00001210 << SU->NodeNum << ") = " << CyclicLatency << "c\n");
Andrew Trick483f4192013-08-29 18:04:49 +00001211 if (CyclicLatency > MaxCyclicLatency)
1212 MaxCyclicLatency = CyclicLatency;
1213 }
1214 }
1215 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
1216 return MaxCyclicLatency;
1217}
1218
Andrew Trick7a8e1002012-09-11 00:39:15 +00001219/// Move an instruction and update register pressure.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001220void ScheduleDAGMILive::scheduleMI(SUnit *SU, bool IsTopNode) {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001221 // Move the instruction to its new location in the instruction stream.
1222 MachineInstr *MI = SU->getInstr();
Andrew Trick02a80da2012-03-08 01:41:12 +00001223
Andrew Trick7a8e1002012-09-11 00:39:15 +00001224 if (IsTopNode) {
1225 assert(SU->isTopReady() && "node still has unscheduled dependencies");
1226 if (&*CurrentTop == MI)
1227 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick8823dec2012-03-14 04:00:41 +00001228 else {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001229 moveInstruction(MI, CurrentTop);
1230 TopRPTracker.setPos(MI);
Andrew Trick8823dec2012-03-14 04:00:41 +00001231 }
Andrew Trickc3ea0052012-04-24 18:04:37 +00001232
Andrew Trickb6e74712013-09-04 20:59:59 +00001233 if (ShouldTrackPressure) {
1234 // Update top scheduled pressure.
1235 TopRPTracker.advance();
1236 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
Matthias Braun9198c672015-11-06 20:59:02 +00001237 DEBUG(
1238 dbgs() << "Top Pressure:\n";
1239 dumpRegSetPressure(TopRPTracker.getRegSetPressureAtPos(), TRI);
1240 );
1241
Andrew Trickb248b4a2013-09-06 17:32:47 +00001242 updateScheduledPressure(SU, TopRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001243 }
Andrew Trick7a8e1002012-09-11 00:39:15 +00001244 }
1245 else {
1246 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
1247 MachineBasicBlock::iterator priorII =
1248 priorNonDebug(CurrentBottom, CurrentTop);
1249 if (&*priorII == MI)
1250 CurrentBottom = priorII;
1251 else {
1252 if (&*CurrentTop == MI) {
1253 CurrentTop = nextIfDebug(++CurrentTop, priorII);
1254 TopRPTracker.setPos(CurrentTop);
1255 }
1256 moveInstruction(MI, CurrentBottom);
1257 CurrentBottom = MI;
1258 }
Andrew Trickb6e74712013-09-04 20:59:59 +00001259 if (ShouldTrackPressure) {
1260 // Update bottom scheduled pressure.
1261 SmallVector<unsigned, 8> LiveUses;
1262 BotRPTracker.recede(&LiveUses);
1263 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
Matthias Braun9198c672015-11-06 20:59:02 +00001264 DEBUG(
1265 dbgs() << "Bottom Pressure:\n";
1266 dumpRegSetPressure(BotRPTracker.getRegSetPressureAtPos(), TRI);
1267 );
1268
Andrew Trickb248b4a2013-09-06 17:32:47 +00001269 updateScheduledPressure(SU, BotRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001270 updatePressureDiffs(LiveUses);
Andrew Trickb6e74712013-09-04 20:59:59 +00001271 }
Andrew Trick7a8e1002012-09-11 00:39:15 +00001272 }
1273}
1274
Andrew Trick263280242012-11-12 19:52:20 +00001275//===----------------------------------------------------------------------===//
1276// LoadClusterMutation - DAG post-processing to cluster loads.
1277//===----------------------------------------------------------------------===//
1278
Andrew Tricka7714a02012-11-12 19:40:10 +00001279namespace {
1280/// \brief Post-process the DAG to create cluster edges between neighboring
1281/// loads.
1282class LoadClusterMutation : public ScheduleDAGMutation {
1283 struct LoadInfo {
1284 SUnit *SU;
1285 unsigned BaseReg;
1286 unsigned Offset;
1287 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
1288 : SU(su), BaseReg(reg), Offset(ofs) {}
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001289
1290 bool operator<(const LoadInfo &RHS) const {
1291 return std::tie(BaseReg, Offset) < std::tie(RHS.BaseReg, RHS.Offset);
1292 }
Andrew Tricka7714a02012-11-12 19:40:10 +00001293 };
Andrew Tricka7714a02012-11-12 19:40:10 +00001294
1295 const TargetInstrInfo *TII;
1296 const TargetRegisterInfo *TRI;
1297public:
1298 LoadClusterMutation(const TargetInstrInfo *tii,
1299 const TargetRegisterInfo *tri)
1300 : TII(tii), TRI(tri) {}
1301
Craig Topper4584cd52014-03-07 09:26:03 +00001302 void apply(ScheduleDAGMI *DAG) override;
Andrew Tricka7714a02012-11-12 19:40:10 +00001303protected:
1304 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
1305};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001306} // anonymous
Andrew Tricka7714a02012-11-12 19:40:10 +00001307
Andrew Tricka7714a02012-11-12 19:40:10 +00001308void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
1309 ScheduleDAGMI *DAG) {
1310 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
1311 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
1312 SUnit *SU = Loads[Idx];
1313 unsigned BaseReg;
1314 unsigned Offset;
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001315 if (TII->getMemOpBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
Andrew Tricka7714a02012-11-12 19:40:10 +00001316 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
1317 }
1318 if (LoadRecords.size() < 2)
1319 return;
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001320 std::sort(LoadRecords.begin(), LoadRecords.end());
Andrew Tricka7714a02012-11-12 19:40:10 +00001321 unsigned ClusterLength = 1;
1322 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1323 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1324 ClusterLength = 1;
1325 continue;
1326 }
1327
1328 SUnit *SUa = LoadRecords[Idx].SU;
1329 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Trickec369d52012-11-12 21:28:10 +00001330 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Tricka7714a02012-11-12 19:40:10 +00001331 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1332
1333 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1334 << SUb->NodeNum << ")\n");
1335 // Copy successor edges from SUa to SUb. Interleaving computation
1336 // dependent on SUa can prevent load combining due to register reuse.
1337 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1338 // loads should have effectively the same inputs.
1339 for (SUnit::const_succ_iterator
1340 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1341 if (SI->getSUnit() == SUb)
1342 continue;
1343 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1344 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1345 }
1346 ++ClusterLength;
1347 }
1348 else
1349 ClusterLength = 1;
1350 }
1351}
1352
1353/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1354void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1355 // Map DAG NodeNum to store chain ID.
1356 DenseMap<unsigned, unsigned> StoreChainIDs;
1357 // Map each store chain to a set of dependent loads.
1358 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1359 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1360 SUnit *SU = &DAG->SUnits[Idx];
1361 if (!SU->getInstr()->mayLoad())
1362 continue;
1363 unsigned ChainPredID = DAG->SUnits.size();
1364 for (SUnit::const_pred_iterator
1365 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1366 if (PI->isCtrl()) {
1367 ChainPredID = PI->getSUnit()->NodeNum;
1368 break;
1369 }
1370 }
1371 // Check if this chain-like pred has been seen
1372 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1373 unsigned NumChains = StoreChainDependents.size();
1374 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1375 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1376 if (Result.second)
1377 StoreChainDependents.resize(NumChains + 1);
1378 StoreChainDependents[Result.first->second].push_back(SU);
1379 }
1380 // Iterate over the store chains.
1381 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1382 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1383}
1384
Andrew Trick02a80da2012-03-08 01:41:12 +00001385//===----------------------------------------------------------------------===//
Andrew Trick263280242012-11-12 19:52:20 +00001386// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1387//===----------------------------------------------------------------------===//
1388
1389namespace {
1390/// \brief Post-process the DAG to create cluster edges between instructions
1391/// that may be fused by the processor into a single operation.
1392class MacroFusion : public ScheduleDAGMutation {
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001393 const TargetInstrInfo &TII;
1394 const TargetRegisterInfo &TRI;
Andrew Trick263280242012-11-12 19:52:20 +00001395public:
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001396 MacroFusion(const TargetInstrInfo &TII, const TargetRegisterInfo &TRI)
1397 : TII(TII), TRI(TRI) {}
Andrew Trick263280242012-11-12 19:52:20 +00001398
Craig Topper4584cd52014-03-07 09:26:03 +00001399 void apply(ScheduleDAGMI *DAG) override;
Andrew Trick263280242012-11-12 19:52:20 +00001400};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001401} // anonymous
Andrew Trick263280242012-11-12 19:52:20 +00001402
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001403/// Returns true if \p MI reads a register written by \p Other.
1404static bool HasDataDep(const TargetRegisterInfo &TRI, const MachineInstr &MI,
1405 const MachineInstr &Other) {
1406 for (const MachineOperand &MO : MI.uses()) {
1407 if (!MO.isReg() || !MO.readsReg())
1408 continue;
1409
1410 unsigned Reg = MO.getReg();
1411 if (Other.modifiesRegister(Reg, &TRI))
1412 return true;
1413 }
1414 return false;
1415}
1416
Andrew Trick263280242012-11-12 19:52:20 +00001417/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1418/// fused operations.
1419void MacroFusion::apply(ScheduleDAGMI *DAG) {
1420 // For now, assume targets can only fuse with the branch.
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001421 SUnit &ExitSU = DAG->ExitSU;
1422 MachineInstr *Branch = ExitSU.getInstr();
Andrew Trick263280242012-11-12 19:52:20 +00001423 if (!Branch)
1424 return;
1425
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001426 for (SUnit &SU : DAG->SUnits) {
1427 // SUnits with successors can't be schedule in front of the ExitSU.
1428 if (!SU.Succs.empty())
1429 continue;
1430 // We only care if the node writes to a register that the branch reads.
1431 MachineInstr *Pred = SU.getInstr();
1432 if (!HasDataDep(TRI, *Branch, *Pred))
1433 continue;
1434
1435 if (!TII.shouldScheduleAdjacent(Pred, Branch))
Andrew Trick263280242012-11-12 19:52:20 +00001436 continue;
1437
1438 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1439 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1440 // need to copy predecessor edges from ExitSU to SU, since top-down
1441 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1442 // of SU, we could create an artificial edge from the deepest root, but it
1443 // hasn't been needed yet.
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001444 bool Success = DAG->addEdge(&ExitSU, SDep(&SU, SDep::Cluster));
Andrew Trick263280242012-11-12 19:52:20 +00001445 (void)Success;
1446 assert(Success && "No DAG nodes should be reachable from ExitSU");
1447
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001448 DEBUG(dbgs() << "Macro Fuse SU(" << SU.NodeNum << ")\n");
Andrew Trick263280242012-11-12 19:52:20 +00001449 break;
1450 }
1451}
1452
1453//===----------------------------------------------------------------------===//
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001454// CopyConstrain - DAG post-processing to encourage copy elimination.
1455//===----------------------------------------------------------------------===//
1456
1457namespace {
1458/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1459/// the one use that defines the copy's source vreg, most likely an induction
1460/// variable increment.
1461class CopyConstrain : public ScheduleDAGMutation {
1462 // Transient state.
1463 SlotIndex RegionBeginIdx;
Andrew Trick2e875172013-04-24 23:19:56 +00001464 // RegionEndIdx is the slot index of the last non-debug instruction in the
1465 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001466 SlotIndex RegionEndIdx;
1467public:
1468 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1469
Craig Topper4584cd52014-03-07 09:26:03 +00001470 void apply(ScheduleDAGMI *DAG) override;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001471
1472protected:
Andrew Trickd7f890e2013-12-28 21:56:47 +00001473 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001474};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001475} // anonymous
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001476
1477/// constrainLocalCopy handles two possibilities:
1478/// 1) Local src:
1479/// I0: = dst
1480/// I1: src = ...
1481/// I2: = dst
1482/// I3: dst = src (copy)
1483/// (create pred->succ edges I0->I1, I2->I1)
1484///
1485/// 2) Local copy:
1486/// I0: dst = src (copy)
1487/// I1: = dst
1488/// I2: src = ...
1489/// I3: = dst
1490/// (create pred->succ edges I1->I2, I3->I2)
1491///
1492/// Although the MachineScheduler is currently constrained to single blocks,
1493/// this algorithm should handle extended blocks. An EBB is a set of
1494/// contiguously numbered blocks such that the previous block in the EBB is
1495/// always the single predecessor.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001496void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG) {
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001497 LiveIntervals *LIS = DAG->getLIS();
1498 MachineInstr *Copy = CopySU->getInstr();
1499
1500 // Check for pure vreg copies.
1501 unsigned SrcReg = Copy->getOperand(1).getReg();
1502 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1503 return;
1504
1505 unsigned DstReg = Copy->getOperand(0).getReg();
1506 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1507 return;
1508
1509 // Check if either the dest or source is local. If it's live across a back
1510 // edge, it's not local. Note that if both vregs are live across the back
1511 // edge, we cannot successfully contrain the copy without cyclic scheduling.
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001512 // If both the copy's source and dest are local live intervals, then we
1513 // should treat the dest as the global for the purpose of adding
1514 // constraints. This adds edges from source's other uses to the copy.
1515 unsigned LocalReg = SrcReg;
1516 unsigned GlobalReg = DstReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001517 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1518 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001519 LocalReg = DstReg;
1520 GlobalReg = SrcReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001521 LocalLI = &LIS->getInterval(LocalReg);
1522 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1523 return;
1524 }
1525 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1526
1527 // Find the global segment after the start of the local LI.
1528 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1529 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1530 // local live range. We could create edges from other global uses to the local
1531 // start, but the coalescer should have already eliminated these cases, so
1532 // don't bother dealing with it.
1533 if (GlobalSegment == GlobalLI->end())
1534 return;
1535
1536 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1537 // returned the next global segment. But if GlobalSegment overlaps with
1538 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1539 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1540 if (GlobalSegment->contains(LocalLI->beginIndex()))
1541 ++GlobalSegment;
1542
1543 if (GlobalSegment == GlobalLI->end())
1544 return;
1545
1546 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1547 if (GlobalSegment != GlobalLI->begin()) {
1548 // Two address defs have no hole.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001549 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->end,
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001550 GlobalSegment->start)) {
1551 return;
1552 }
Andrew Trickd9761772013-07-30 19:59:08 +00001553 // If the prior global segment may be defined by the same two-address
1554 // instruction that also defines LocalLI, then can't make a hole here.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001555 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->start,
Andrew Trickd9761772013-07-30 19:59:08 +00001556 LocalLI->beginIndex())) {
1557 return;
1558 }
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001559 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1560 // it would be a disconnected component in the live range.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001561 assert(std::prev(GlobalSegment)->start < LocalLI->beginIndex() &&
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001562 "Disconnected LRG within the scheduling region.");
1563 }
1564 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1565 if (!GlobalDef)
1566 return;
1567
1568 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1569 if (!GlobalSU)
1570 return;
1571
1572 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1573 // constraining the uses of the last local def to precede GlobalDef.
1574 SmallVector<SUnit*,8> LocalUses;
1575 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1576 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1577 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1578 for (SUnit::const_succ_iterator
1579 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1580 I != E; ++I) {
1581 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1582 continue;
1583 if (I->getSUnit() == GlobalSU)
1584 continue;
1585 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1586 return;
1587 LocalUses.push_back(I->getSUnit());
1588 }
1589 // Open the top of the GlobalLI hole by constraining any earlier global uses
1590 // to precede the start of LocalLI.
1591 SmallVector<SUnit*,8> GlobalUses;
1592 MachineInstr *FirstLocalDef =
1593 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1594 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1595 for (SUnit::const_pred_iterator
1596 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1597 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1598 continue;
1599 if (I->getSUnit() == FirstLocalSU)
1600 continue;
1601 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1602 return;
1603 GlobalUses.push_back(I->getSUnit());
1604 }
1605 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1606 // Add the weak edges.
1607 for (SmallVectorImpl<SUnit*>::const_iterator
1608 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1609 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1610 << GlobalSU->NodeNum << ")\n");
1611 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1612 }
1613 for (SmallVectorImpl<SUnit*>::const_iterator
1614 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1615 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1616 << FirstLocalSU->NodeNum << ")\n");
1617 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1618 }
1619}
1620
1621/// \brief Callback from DAG postProcessing to create weak edges to encourage
1622/// copy elimination.
1623void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Trickd7f890e2013-12-28 21:56:47 +00001624 assert(DAG->hasVRegLiveness() && "Expect VRegs with LiveIntervals");
1625
Andrew Trick2e875172013-04-24 23:19:56 +00001626 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1627 if (FirstPos == DAG->end())
1628 return;
1629 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001630 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1631 &*priorNonDebug(DAG->end(), DAG->begin()));
1632
1633 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1634 SUnit *SU = &DAG->SUnits[Idx];
1635 if (!SU->getInstr()->isCopy())
1636 continue;
1637
Andrew Trickd7f890e2013-12-28 21:56:47 +00001638 constrainLocalCopy(SU, static_cast<ScheduleDAGMILive*>(DAG));
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001639 }
1640}
1641
1642//===----------------------------------------------------------------------===//
Andrew Trickfc127d12013-12-07 05:59:44 +00001643// MachineSchedStrategy helpers used by GenericScheduler, GenericPostScheduler
1644// and possibly other custom schedulers.
Andrew Trickd14d7c22013-12-28 21:56:57 +00001645//===----------------------------------------------------------------------===//
Andrew Tricke1c034f2012-01-17 06:55:03 +00001646
Andrew Trick5a22df42013-12-05 17:56:02 +00001647static const unsigned InvalidCycle = ~0U;
1648
Andrew Trickfc127d12013-12-07 05:59:44 +00001649SchedBoundary::~SchedBoundary() { delete HazardRec; }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001650
Andrew Trickfc127d12013-12-07 05:59:44 +00001651void SchedBoundary::reset() {
1652 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1653 // Destroying and reconstructing it is very expensive though. So keep
1654 // invalid, placeholder HazardRecs.
1655 if (HazardRec && HazardRec->isEnabled()) {
1656 delete HazardRec;
Craig Topperc0196b12014-04-14 00:51:57 +00001657 HazardRec = nullptr;
Andrew Trickfc127d12013-12-07 05:59:44 +00001658 }
1659 Available.clear();
1660 Pending.clear();
1661 CheckPending = false;
1662 NextSUs.clear();
1663 CurrCycle = 0;
1664 CurrMOps = 0;
1665 MinReadyCycle = UINT_MAX;
1666 ExpectedLatency = 0;
1667 DependentLatency = 0;
1668 RetiredMOps = 0;
1669 MaxExecutedResCount = 0;
1670 ZoneCritResIdx = 0;
1671 IsResourceLimited = false;
1672 ReservedCycles.clear();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001673#ifndef NDEBUG
Andrew Trickd14d7c22013-12-28 21:56:57 +00001674 // Track the maximum number of stall cycles that could arise either from the
1675 // latency of a DAG edge or the number of cycles that a processor resource is
1676 // reserved (SchedBoundary::ReservedCycles).
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001677 MaxObservedStall = 0;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001678#endif
Andrew Trickfc127d12013-12-07 05:59:44 +00001679 // Reserve a zero-count for invalid CritResIdx.
1680 ExecutedResCounts.resize(1);
1681 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
1682}
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001683
Andrew Trickfc127d12013-12-07 05:59:44 +00001684void SchedRemainder::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001685init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1686 reset();
1687 if (!SchedModel->hasInstrSchedModel())
1688 return;
1689 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1690 for (std::vector<SUnit>::iterator
1691 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1692 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001693 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1694 * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001695 for (TargetSchedModel::ProcResIter
1696 PI = SchedModel->getWriteProcResBegin(SC),
1697 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1698 unsigned PIdx = PI->ProcResourceIdx;
1699 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1700 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1701 }
1702 }
1703}
1704
Andrew Trickfc127d12013-12-07 05:59:44 +00001705void SchedBoundary::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001706init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1707 reset();
1708 DAG = dag;
1709 SchedModel = smodel;
1710 Rem = rem;
Andrew Trick5a22df42013-12-05 17:56:02 +00001711 if (SchedModel->hasInstrSchedModel()) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001712 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick5a22df42013-12-05 17:56:02 +00001713 ReservedCycles.resize(SchedModel->getNumProcResourceKinds(), InvalidCycle);
1714 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001715}
1716
Andrew Trick880e5732013-12-05 17:55:58 +00001717/// Compute the stall cycles based on this SUnit's ready time. Heuristics treat
1718/// these "soft stalls" differently than the hard stall cycles based on CPU
1719/// resources and computed by checkHazard(). A fully in-order model
1720/// (MicroOpBufferSize==0) will not make use of this since instructions are not
1721/// available for scheduling until they are ready. However, a weaker in-order
1722/// model may use this for heuristics. For example, if a processor has in-order
1723/// behavior when reading certain resources, this may come into play.
Andrew Trickfc127d12013-12-07 05:59:44 +00001724unsigned SchedBoundary::getLatencyStallCycles(SUnit *SU) {
Andrew Trick880e5732013-12-05 17:55:58 +00001725 if (!SU->isUnbuffered)
1726 return 0;
1727
1728 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1729 if (ReadyCycle > CurrCycle)
1730 return ReadyCycle - CurrCycle;
1731 return 0;
1732}
1733
Andrew Trick5a22df42013-12-05 17:56:02 +00001734/// Compute the next cycle at which the given processor resource can be
1735/// scheduled.
Andrew Trickfc127d12013-12-07 05:59:44 +00001736unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00001737getNextResourceCycle(unsigned PIdx, unsigned Cycles) {
1738 unsigned NextUnreserved = ReservedCycles[PIdx];
1739 // If this resource has never been used, always return cycle zero.
1740 if (NextUnreserved == InvalidCycle)
1741 return 0;
1742 // For bottom-up scheduling add the cycles needed for the current operation.
1743 if (!isTop())
1744 NextUnreserved += Cycles;
1745 return NextUnreserved;
1746}
1747
Andrew Trick8c9e6722012-06-29 03:23:24 +00001748/// Does this SU have a hazard within the current instruction group.
1749///
1750/// The scheduler supports two modes of hazard recognition. The first is the
1751/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1752/// supports highly complicated in-order reservation tables
1753/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1754///
1755/// The second is a streamlined mechanism that checks for hazards based on
1756/// simple counters that the scheduler itself maintains. It explicitly checks
1757/// for instruction dispatch limitations, including the number of micro-ops that
1758/// can dispatch per cycle.
1759///
1760/// TODO: Also check whether the SU must start a new group.
Andrew Trickfc127d12013-12-07 05:59:44 +00001761bool SchedBoundary::checkHazard(SUnit *SU) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00001762 if (HazardRec->isEnabled()
1763 && HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard) {
1764 return true;
1765 }
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001766 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Tricke2ff5752013-06-15 04:49:49 +00001767 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001768 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1769 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick8c9e6722012-06-29 03:23:24 +00001770 return true;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001771 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001772 if (SchedModel->hasInstrSchedModel() && SU->hasReservedResource) {
1773 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1774 for (TargetSchedModel::ProcResIter
1775 PI = SchedModel->getWriteProcResBegin(SC),
1776 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
Andrew Trick56327222014-06-27 04:57:05 +00001777 unsigned NRCycle = getNextResourceCycle(PI->ProcResourceIdx, PI->Cycles);
1778 if (NRCycle > CurrCycle) {
Andrew Trick040c0da2014-06-27 05:09:36 +00001779#ifndef NDEBUG
Chad Rosieraba845e2014-07-02 16:46:08 +00001780 MaxObservedStall = std::max(PI->Cycles, MaxObservedStall);
Andrew Trick040c0da2014-06-27 05:09:36 +00001781#endif
Andrew Trick56327222014-06-27 04:57:05 +00001782 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") "
1783 << SchedModel->getResourceName(PI->ProcResourceIdx)
1784 << "=" << NRCycle << "c\n");
Andrew Trick5a22df42013-12-05 17:56:02 +00001785 return true;
Andrew Trick56327222014-06-27 04:57:05 +00001786 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001787 }
1788 }
Andrew Trick8c9e6722012-06-29 03:23:24 +00001789 return false;
1790}
1791
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001792// Find the unscheduled node in ReadySUs with the highest latency.
Andrew Trickfc127d12013-12-07 05:59:44 +00001793unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001794findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
Craig Topperc0196b12014-04-14 00:51:57 +00001795 SUnit *LateSU = nullptr;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001796 unsigned RemLatency = 0;
1797 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001798 I != E; ++I) {
1799 unsigned L = getUnscheduledLatency(*I);
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001800 if (L > RemLatency) {
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001801 RemLatency = L;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001802 LateSU = *I;
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001803 }
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001804 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001805 if (LateSU) {
1806 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1807 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001808 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001809 return RemLatency;
1810}
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001811
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001812// Count resources in this zone and the remaining unscheduled
1813// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1814// resource index, or zero if the zone is issue limited.
Andrew Trickfc127d12013-12-07 05:59:44 +00001815unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001816getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov64c391d2013-07-19 08:55:18 +00001817 OtherCritIdx = 0;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001818 if (!SchedModel->hasInstrSchedModel())
1819 return 0;
1820
1821 unsigned OtherCritCount = Rem->RemIssueCount
1822 + (RetiredMOps * SchedModel->getMicroOpFactor());
1823 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1824 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001825 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1826 PIdx != PEnd; ++PIdx) {
1827 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1828 if (OtherCount > OtherCritCount) {
1829 OtherCritCount = OtherCount;
1830 OtherCritIdx = PIdx;
1831 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001832 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001833 if (OtherCritIdx) {
1834 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1835 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
Andrew Trickfc127d12013-12-07 05:59:44 +00001836 << " " << SchedModel->getResourceName(OtherCritIdx) << "\n");
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001837 }
1838 return OtherCritCount;
1839}
1840
Andrew Trickfc127d12013-12-07 05:59:44 +00001841void SchedBoundary::releaseNode(SUnit *SU, unsigned ReadyCycle) {
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001842 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1843
1844#ifndef NDEBUG
Andrew Trick491e34a2014-06-12 22:36:28 +00001845 // ReadyCycle was been bumped up to the CurrCycle when this node was
1846 // scheduled, but CurrCycle may have been eagerly advanced immediately after
1847 // scheduling, so may now be greater than ReadyCycle.
1848 if (ReadyCycle > CurrCycle)
1849 MaxObservedStall = std::max(ReadyCycle - CurrCycle, MaxObservedStall);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001850#endif
1851
Andrew Trick61f1a272012-05-24 22:11:09 +00001852 if (ReadyCycle < MinReadyCycle)
1853 MinReadyCycle = ReadyCycle;
1854
1855 // Check for interlocks first. For the purpose of other heuristics, an
1856 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001857 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1858 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00001859 Pending.push(SU);
1860 else
1861 Available.push(SU);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001862
1863 // Record this node as an immediate dependent of the scheduled node.
1864 NextSUs.insert(SU);
Andrew Trick61f1a272012-05-24 22:11:09 +00001865}
1866
Andrew Trickfc127d12013-12-07 05:59:44 +00001867void SchedBoundary::releaseTopNode(SUnit *SU) {
1868 if (SU->isScheduled)
1869 return;
1870
Andrew Trickfc127d12013-12-07 05:59:44 +00001871 releaseNode(SU, SU->TopReadyCycle);
1872}
1873
1874void SchedBoundary::releaseBottomNode(SUnit *SU) {
1875 if (SU->isScheduled)
1876 return;
1877
Andrew Trickfc127d12013-12-07 05:59:44 +00001878 releaseNode(SU, SU->BotReadyCycle);
1879}
1880
Andrew Trick61f1a272012-05-24 22:11:09 +00001881/// Move the boundary of scheduled code by one cycle.
Andrew Trickfc127d12013-12-07 05:59:44 +00001882void SchedBoundary::bumpCycle(unsigned NextCycle) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001883 if (SchedModel->getMicroOpBufferSize() == 0) {
1884 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1885 if (MinReadyCycle > NextCycle)
1886 NextCycle = MinReadyCycle;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001887 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001888 // Update the current micro-ops, which will issue in the next cycle.
1889 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1890 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1891
1892 // Decrement DependentLatency based on the next cycle.
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001893 if ((NextCycle - CurrCycle) > DependentLatency)
1894 DependentLatency = 0;
1895 else
1896 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00001897
1898 if (!HazardRec->isEnabled()) {
Andrew Trick45446062012-06-05 21:11:27 +00001899 // Bypass HazardRec virtual calls.
Andrew Trick61f1a272012-05-24 22:11:09 +00001900 CurrCycle = NextCycle;
1901 }
1902 else {
Andrew Trick45446062012-06-05 21:11:27 +00001903 // Bypass getHazardType calls in case of long latency.
Andrew Trick61f1a272012-05-24 22:11:09 +00001904 for (; CurrCycle != NextCycle; ++CurrCycle) {
1905 if (isTop())
1906 HazardRec->AdvanceCycle();
1907 else
1908 HazardRec->RecedeCycle();
1909 }
1910 }
1911 CheckPending = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001912 unsigned LFactor = SchedModel->getLatencyFactor();
1913 IsResourceLimited =
1914 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1915 > (int)LFactor;
Andrew Trick61f1a272012-05-24 22:11:09 +00001916
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001917 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1918}
1919
Andrew Trickfc127d12013-12-07 05:59:44 +00001920void SchedBoundary::incExecutedResources(unsigned PIdx, unsigned Count) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001921 ExecutedResCounts[PIdx] += Count;
1922 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1923 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick61f1a272012-05-24 22:11:09 +00001924}
1925
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001926/// Add the given processor resource to this scheduled zone.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001927///
1928/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1929/// during which this resource is consumed.
1930///
1931/// \return the next cycle at which the instruction may execute without
1932/// oversubscribing resources.
Andrew Trickfc127d12013-12-07 05:59:44 +00001933unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00001934countResource(unsigned PIdx, unsigned Cycles, unsigned NextCycle) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001935 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001936 unsigned Count = Factor * Cycles;
Andrew Trickfc127d12013-12-07 05:59:44 +00001937 DEBUG(dbgs() << " " << SchedModel->getResourceName(PIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001938 << " +" << Cycles << "x" << Factor << "u\n");
1939
1940 // Update Executed resources counts.
1941 incExecutedResources(PIdx, Count);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001942 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1943 Rem->RemainingCounts[PIdx] -= Count;
1944
Andrew Trickb13ef172013-07-19 00:20:07 +00001945 // Check if this resource exceeds the current critical resource. If so, it
1946 // becomes the critical resource.
1947 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001948 ZoneCritResIdx = PIdx;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001949 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfc127d12013-12-07 05:59:44 +00001950 << SchedModel->getResourceName(PIdx) << ": "
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001951 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001952 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001953 // For reserved resources, record the highest cycle using the resource.
1954 unsigned NextAvailable = getNextResourceCycle(PIdx, Cycles);
1955 if (NextAvailable > CurrCycle) {
1956 DEBUG(dbgs() << " Resource conflict: "
1957 << SchedModel->getProcResource(PIdx)->Name << " reserved until @"
1958 << NextAvailable << "\n");
1959 }
1960 return NextAvailable;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001961}
1962
Andrew Trick45446062012-06-05 21:11:27 +00001963/// Move the boundary of scheduled code by one SUnit.
Andrew Trickfc127d12013-12-07 05:59:44 +00001964void SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trick45446062012-06-05 21:11:27 +00001965 // Update the reservation table.
1966 if (HazardRec->isEnabled()) {
1967 if (!isTop() && SU->isCall) {
1968 // Calls are scheduled with their preceding instructions. For bottom-up
1969 // scheduling, clear the pipeline state before emitting.
1970 HazardRec->Reset();
1971 }
1972 HazardRec->EmitInstruction(SU);
1973 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001974 // checkHazard should prevent scheduling multiple instructions per cycle that
1975 // exceed the issue width.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001976 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1977 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
Daniel Jasper0d92abd2013-12-06 08:58:22 +00001978 assert(
1979 (CurrMOps == 0 || (CurrMOps + IncMOps) <= SchedModel->getIssueWidth()) &&
Andrew Trickf7760a22013-12-06 17:19:20 +00001980 "Cannot schedule this instruction's MicroOps in the current cycle.");
Andrew Trick5a22df42013-12-05 17:56:02 +00001981
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001982 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1983 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
1984
Andrew Trick5a22df42013-12-05 17:56:02 +00001985 unsigned NextCycle = CurrCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001986 switch (SchedModel->getMicroOpBufferSize()) {
1987 case 0:
1988 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
1989 break;
1990 case 1:
1991 if (ReadyCycle > NextCycle) {
1992 NextCycle = ReadyCycle;
1993 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
1994 }
1995 break;
1996 default:
1997 // We don't currently model the OOO reorder buffer, so consider all
Andrew Trick880e5732013-12-05 17:55:58 +00001998 // scheduled MOps to be "retired". We do loosely model in-order resource
1999 // latency. If this instruction uses an in-order resource, account for any
2000 // likely stall cycles.
2001 if (SU->isUnbuffered && ReadyCycle > NextCycle)
2002 NextCycle = ReadyCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002003 break;
2004 }
2005 RetiredMOps += IncMOps;
2006
2007 // Update resource counts and critical resource.
2008 if (SchedModel->hasInstrSchedModel()) {
2009 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2010 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2011 Rem->RemIssueCount -= DecRemIssue;
2012 if (ZoneCritResIdx) {
2013 // Scale scheduled micro-ops for comparing with the critical resource.
2014 unsigned ScaledMOps =
2015 RetiredMOps * SchedModel->getMicroOpFactor();
2016
2017 // If scaled micro-ops are now more than the previous critical resource by
2018 // a full cycle, then micro-ops issue becomes critical.
2019 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2020 >= (int)SchedModel->getLatencyFactor()) {
2021 ZoneCritResIdx = 0;
2022 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2023 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2024 }
2025 }
2026 for (TargetSchedModel::ProcResIter
2027 PI = SchedModel->getWriteProcResBegin(SC),
2028 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2029 unsigned RCycle =
Andrew Trick5a22df42013-12-05 17:56:02 +00002030 countResource(PI->ProcResourceIdx, PI->Cycles, NextCycle);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002031 if (RCycle > NextCycle)
2032 NextCycle = RCycle;
2033 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002034 if (SU->hasReservedResource) {
2035 // For reserved resources, record the highest cycle using the resource.
2036 // For top-down scheduling, this is the cycle in which we schedule this
2037 // instruction plus the number of cycles the operations reserves the
2038 // resource. For bottom-up is it simply the instruction's cycle.
2039 for (TargetSchedModel::ProcResIter
2040 PI = SchedModel->getWriteProcResBegin(SC),
2041 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2042 unsigned PIdx = PI->ProcResourceIdx;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002043 if (SchedModel->getProcResource(PIdx)->BufferSize == 0) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002044 if (isTop()) {
2045 ReservedCycles[PIdx] =
2046 std::max(getNextResourceCycle(PIdx, 0), NextCycle + PI->Cycles);
2047 }
2048 else
2049 ReservedCycles[PIdx] = NextCycle;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002050 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002051 }
2052 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002053 }
2054 // Update ExpectedLatency and DependentLatency.
2055 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2056 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2057 if (SU->getDepth() > TopLatency) {
2058 TopLatency = SU->getDepth();
2059 DEBUG(dbgs() << " " << Available.getName()
2060 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2061 }
2062 if (SU->getHeight() > BotLatency) {
2063 BotLatency = SU->getHeight();
2064 DEBUG(dbgs() << " " << Available.getName()
2065 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2066 }
2067 // If we stall for any reason, bump the cycle.
2068 if (NextCycle > CurrCycle) {
2069 bumpCycle(NextCycle);
2070 }
2071 else {
2072 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
Alp Tokercb402912014-01-24 17:20:08 +00002073 // resource limited. If a stall occurred, bumpCycle does this.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002074 unsigned LFactor = SchedModel->getLatencyFactor();
2075 IsResourceLimited =
2076 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2077 > (int)LFactor;
2078 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002079 // Update CurrMOps after calling bumpCycle to handle stalls, since bumpCycle
2080 // resets CurrMOps. Loop to handle instructions with more MOps than issue in
2081 // one cycle. Since we commonly reach the max MOps here, opportunistically
2082 // bump the cycle to avoid uselessly checking everything in the readyQ.
2083 CurrMOps += IncMOps;
2084 while (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trick5a22df42013-12-05 17:56:02 +00002085 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2086 << " at cycle " << CurrCycle << '\n');
Andrew Trickd14d7c22013-12-28 21:56:57 +00002087 bumpCycle(++NextCycle);
Andrew Trick5a22df42013-12-05 17:56:02 +00002088 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002089 DEBUG(dumpScheduledState());
Andrew Trick45446062012-06-05 21:11:27 +00002090}
2091
Andrew Trick61f1a272012-05-24 22:11:09 +00002092/// Release pending ready nodes in to the available queue. This makes them
2093/// visible to heuristics.
Andrew Trickfc127d12013-12-07 05:59:44 +00002094void SchedBoundary::releasePending() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002095 // If the available queue is empty, it is safe to reset MinReadyCycle.
2096 if (Available.empty())
2097 MinReadyCycle = UINT_MAX;
2098
2099 // Check to see if any of the pending instructions are ready to issue. If
2100 // so, add them to the available queue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002101 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick61f1a272012-05-24 22:11:09 +00002102 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2103 SUnit *SU = *(Pending.begin()+i);
Andrew Trick45446062012-06-05 21:11:27 +00002104 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick61f1a272012-05-24 22:11:09 +00002105
2106 if (ReadyCycle < MinReadyCycle)
2107 MinReadyCycle = ReadyCycle;
2108
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002109 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick61f1a272012-05-24 22:11:09 +00002110 continue;
2111
Andrew Trick8c9e6722012-06-29 03:23:24 +00002112 if (checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00002113 continue;
2114
2115 Available.push(SU);
2116 Pending.remove(Pending.begin()+i);
2117 --i; --e;
2118 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002119 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick61f1a272012-05-24 22:11:09 +00002120 CheckPending = false;
2121}
2122
2123/// Remove SU from the ready set for this boundary.
Andrew Trickfc127d12013-12-07 05:59:44 +00002124void SchedBoundary::removeReady(SUnit *SU) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002125 if (Available.isInQueue(SU))
2126 Available.remove(Available.find(SU));
2127 else {
2128 assert(Pending.isInQueue(SU) && "bad ready count");
2129 Pending.remove(Pending.find(SU));
2130 }
2131}
2132
2133/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002134/// defer any nodes that now hit a hazard, and advance the cycle until at least
2135/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trickfc127d12013-12-07 05:59:44 +00002136SUnit *SchedBoundary::pickOnlyChoice() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002137 if (CheckPending)
2138 releasePending();
2139
Andrew Tricke2ff5752013-06-15 04:49:49 +00002140 if (CurrMOps > 0) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002141 // Defer any ready instrs that now have a hazard.
2142 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2143 if (checkHazard(*I)) {
2144 Pending.push(*I);
2145 I = Available.remove(I);
2146 continue;
2147 }
2148 ++I;
2149 }
2150 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002151 for (unsigned i = 0; Available.empty(); ++i) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002152// FIXME: Re-enable assert once PR20057 is resolved.
2153// assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedStall) &&
2154// "permanent hazard");
2155 (void)i;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002156 bumpCycle(CurrCycle + 1);
Andrew Trick61f1a272012-05-24 22:11:09 +00002157 releasePending();
2158 }
2159 if (Available.size() == 1)
2160 return *Available.begin();
Craig Topperc0196b12014-04-14 00:51:57 +00002161 return nullptr;
Andrew Trick61f1a272012-05-24 22:11:09 +00002162}
2163
Andrew Trick8e8415f2013-06-15 05:46:47 +00002164#ifndef NDEBUG
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002165// This is useful information to dump after bumpNode.
2166// Note that the Queue contents are more useful before pickNodeFromQueue.
Andrew Trickfc127d12013-12-07 05:59:44 +00002167void SchedBoundary::dumpScheduledState() {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002168 unsigned ResFactor;
2169 unsigned ResCount;
2170 if (ZoneCritResIdx) {
2171 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2172 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002173 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002174 else {
2175 ResFactor = SchedModel->getMicroOpFactor();
2176 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002177 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002178 unsigned LFactor = SchedModel->getLatencyFactor();
2179 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2180 << " Retired: " << RetiredMOps;
2181 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2182 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
Andrew Trickfc127d12013-12-07 05:59:44 +00002183 << ResCount / ResFactor << " "
2184 << SchedModel->getResourceName(ZoneCritResIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002185 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2186 << (IsResourceLimited ? " - Resource" : " - Latency")
2187 << " limited.\n";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002188}
Andrew Trick8e8415f2013-06-15 05:46:47 +00002189#endif
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002190
Andrew Trickfc127d12013-12-07 05:59:44 +00002191//===----------------------------------------------------------------------===//
Andrew Trickd14d7c22013-12-28 21:56:57 +00002192// GenericScheduler - Generic implementation of MachineSchedStrategy.
Andrew Trickfc127d12013-12-07 05:59:44 +00002193//===----------------------------------------------------------------------===//
2194
Andrew Trickd14d7c22013-12-28 21:56:57 +00002195void GenericSchedulerBase::SchedCandidate::
2196initResourceDelta(const ScheduleDAGMI *DAG,
2197 const TargetSchedModel *SchedModel) {
2198 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2199 return;
2200
2201 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2202 for (TargetSchedModel::ProcResIter
2203 PI = SchedModel->getWriteProcResBegin(SC),
2204 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2205 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2206 ResDelta.CritResources += PI->Cycles;
2207 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2208 ResDelta.DemandedResources += PI->Cycles;
2209 }
2210}
2211
2212/// Set the CandPolicy given a scheduling zone given the current resources and
2213/// latencies inside and outside the zone.
2214void GenericSchedulerBase::setPolicy(CandPolicy &Policy,
2215 bool IsPostRA,
2216 SchedBoundary &CurrZone,
2217 SchedBoundary *OtherZone) {
Eric Christopher572e03a2015-06-19 01:53:21 +00002218 // Apply preemptive heuristics based on the total latency and resources
Andrew Trickd14d7c22013-12-28 21:56:57 +00002219 // inside and outside this zone. Potential stalls should be considered before
2220 // following this policy.
2221
2222 // Compute remaining latency. We need this both to determine whether the
2223 // overall schedule has become latency-limited and whether the instructions
2224 // outside this zone are resource or latency limited.
2225 //
2226 // The "dependent" latency is updated incrementally during scheduling as the
2227 // max height/depth of scheduled nodes minus the cycles since it was
2228 // scheduled:
2229 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
2230 //
2231 // The "independent" latency is the max ready queue depth:
2232 // ILat = max N.depth for N in Available|Pending
2233 //
2234 // RemainingLatency is the greater of independent and dependent latency.
2235 unsigned RemLatency = CurrZone.getDependentLatency();
2236 RemLatency = std::max(RemLatency,
2237 CurrZone.findMaxLatency(CurrZone.Available.elements()));
2238 RemLatency = std::max(RemLatency,
2239 CurrZone.findMaxLatency(CurrZone.Pending.elements()));
2240
2241 // Compute the critical resource outside the zone.
Andrew Trick7afe4812013-12-28 22:25:57 +00002242 unsigned OtherCritIdx = 0;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002243 unsigned OtherCount =
2244 OtherZone ? OtherZone->getOtherResourceCount(OtherCritIdx) : 0;
2245
2246 bool OtherResLimited = false;
2247 if (SchedModel->hasInstrSchedModel()) {
2248 unsigned LFactor = SchedModel->getLatencyFactor();
2249 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
2250 }
2251 // Schedule aggressively for latency in PostRA mode. We don't check for
2252 // acyclic latency during PostRA, and highly out-of-order processors will
2253 // skip PostRA scheduling.
2254 if (!OtherResLimited) {
2255 if (IsPostRA || (RemLatency + CurrZone.getCurrCycle() > Rem.CriticalPath)) {
2256 Policy.ReduceLatency |= true;
2257 DEBUG(dbgs() << " " << CurrZone.Available.getName()
2258 << " RemainingLatency " << RemLatency << " + "
2259 << CurrZone.getCurrCycle() << "c > CritPath "
2260 << Rem.CriticalPath << "\n");
2261 }
2262 }
2263 // If the same resource is limiting inside and outside the zone, do nothing.
2264 if (CurrZone.getZoneCritResIdx() == OtherCritIdx)
2265 return;
2266
2267 DEBUG(
2268 if (CurrZone.isResourceLimited()) {
2269 dbgs() << " " << CurrZone.Available.getName() << " ResourceLimited: "
2270 << SchedModel->getResourceName(CurrZone.getZoneCritResIdx())
2271 << "\n";
2272 }
2273 if (OtherResLimited)
2274 dbgs() << " RemainingLimit: "
2275 << SchedModel->getResourceName(OtherCritIdx) << "\n";
2276 if (!CurrZone.isResourceLimited() && !OtherResLimited)
2277 dbgs() << " Latency limited both directions.\n");
2278
2279 if (CurrZone.isResourceLimited() && !Policy.ReduceResIdx)
2280 Policy.ReduceResIdx = CurrZone.getZoneCritResIdx();
2281
2282 if (OtherResLimited)
2283 Policy.DemandResIdx = OtherCritIdx;
2284}
2285
2286#ifndef NDEBUG
2287const char *GenericSchedulerBase::getReasonStr(
2288 GenericSchedulerBase::CandReason Reason) {
2289 switch (Reason) {
2290 case NoCand: return "NOCAND ";
2291 case PhysRegCopy: return "PREG-COPY";
2292 case RegExcess: return "REG-EXCESS";
2293 case RegCritical: return "REG-CRIT ";
2294 case Stall: return "STALL ";
2295 case Cluster: return "CLUSTER ";
2296 case Weak: return "WEAK ";
2297 case RegMax: return "REG-MAX ";
2298 case ResourceReduce: return "RES-REDUCE";
2299 case ResourceDemand: return "RES-DEMAND";
2300 case TopDepthReduce: return "TOP-DEPTH ";
2301 case TopPathReduce: return "TOP-PATH ";
2302 case BotHeightReduce:return "BOT-HEIGHT";
2303 case BotPathReduce: return "BOT-PATH ";
2304 case NextDefUse: return "DEF-USE ";
2305 case NodeOrder: return "ORDER ";
2306 };
2307 llvm_unreachable("Unknown reason!");
2308}
2309
2310void GenericSchedulerBase::traceCandidate(const SchedCandidate &Cand) {
2311 PressureChange P;
2312 unsigned ResIdx = 0;
2313 unsigned Latency = 0;
2314 switch (Cand.Reason) {
2315 default:
2316 break;
2317 case RegExcess:
2318 P = Cand.RPDelta.Excess;
2319 break;
2320 case RegCritical:
2321 P = Cand.RPDelta.CriticalMax;
2322 break;
2323 case RegMax:
2324 P = Cand.RPDelta.CurrentMax;
2325 break;
2326 case ResourceReduce:
2327 ResIdx = Cand.Policy.ReduceResIdx;
2328 break;
2329 case ResourceDemand:
2330 ResIdx = Cand.Policy.DemandResIdx;
2331 break;
2332 case TopDepthReduce:
2333 Latency = Cand.SU->getDepth();
2334 break;
2335 case TopPathReduce:
2336 Latency = Cand.SU->getHeight();
2337 break;
2338 case BotHeightReduce:
2339 Latency = Cand.SU->getHeight();
2340 break;
2341 case BotPathReduce:
2342 Latency = Cand.SU->getDepth();
2343 break;
2344 }
James Y Knighte72b0db2015-09-18 18:52:20 +00002345 dbgs() << " Cand SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trickd14d7c22013-12-28 21:56:57 +00002346 if (P.isValid())
2347 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2348 << ":" << P.getUnitInc() << " ";
2349 else
2350 dbgs() << " ";
2351 if (ResIdx)
2352 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
2353 else
2354 dbgs() << " ";
2355 if (Latency)
2356 dbgs() << " " << Latency << " cycles ";
2357 else
2358 dbgs() << " ";
2359 dbgs() << '\n';
2360}
2361#endif
2362
2363/// Return true if this heuristic determines order.
2364static bool tryLess(int TryVal, int CandVal,
2365 GenericSchedulerBase::SchedCandidate &TryCand,
2366 GenericSchedulerBase::SchedCandidate &Cand,
2367 GenericSchedulerBase::CandReason Reason) {
2368 if (TryVal < CandVal) {
2369 TryCand.Reason = Reason;
2370 return true;
2371 }
2372 if (TryVal > CandVal) {
2373 if (Cand.Reason > Reason)
2374 Cand.Reason = Reason;
2375 return true;
2376 }
2377 Cand.setRepeat(Reason);
2378 return false;
2379}
2380
2381static bool tryGreater(int TryVal, int CandVal,
2382 GenericSchedulerBase::SchedCandidate &TryCand,
2383 GenericSchedulerBase::SchedCandidate &Cand,
2384 GenericSchedulerBase::CandReason Reason) {
2385 if (TryVal > CandVal) {
2386 TryCand.Reason = Reason;
2387 return true;
2388 }
2389 if (TryVal < CandVal) {
2390 if (Cand.Reason > Reason)
2391 Cand.Reason = Reason;
2392 return true;
2393 }
2394 Cand.setRepeat(Reason);
2395 return false;
2396}
2397
2398static bool tryLatency(GenericSchedulerBase::SchedCandidate &TryCand,
2399 GenericSchedulerBase::SchedCandidate &Cand,
2400 SchedBoundary &Zone) {
2401 if (Zone.isTop()) {
2402 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2403 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2404 TryCand, Cand, GenericSchedulerBase::TopDepthReduce))
2405 return true;
2406 }
2407 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2408 TryCand, Cand, GenericSchedulerBase::TopPathReduce))
2409 return true;
2410 }
2411 else {
2412 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2413 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2414 TryCand, Cand, GenericSchedulerBase::BotHeightReduce))
2415 return true;
2416 }
2417 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2418 TryCand, Cand, GenericSchedulerBase::BotPathReduce))
2419 return true;
2420 }
2421 return false;
2422}
2423
2424static void tracePick(const GenericSchedulerBase::SchedCandidate &Cand,
2425 bool IsTop) {
2426 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
2427 << GenericSchedulerBase::getReasonStr(Cand.Reason) << '\n');
2428}
2429
Andrew Trickfc127d12013-12-07 05:59:44 +00002430void GenericScheduler::initialize(ScheduleDAGMI *dag) {
Andrew Trickd7f890e2013-12-28 21:56:47 +00002431 assert(dag->hasVRegLiveness() &&
2432 "(PreRA)GenericScheduler needs vreg liveness");
2433 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Trickfc127d12013-12-07 05:59:44 +00002434 SchedModel = DAG->getSchedModel();
2435 TRI = DAG->TRI;
2436
2437 Rem.init(DAG, SchedModel);
2438 Top.init(DAG, SchedModel, &Rem);
2439 Bot.init(DAG, SchedModel, &Rem);
2440
2441 // Initialize resource counts.
2442
2443 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
2444 // are disabled, then these HazardRecs will be disabled.
2445 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trickfc127d12013-12-07 05:59:44 +00002446 if (!Top.HazardRec) {
2447 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002448 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002449 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002450 }
2451 if (!Bot.HazardRec) {
2452 Bot.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002453 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002454 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002455 }
2456}
2457
2458/// Initialize the per-region scheduling policy.
2459void GenericScheduler::initPolicy(MachineBasicBlock::iterator Begin,
2460 MachineBasicBlock::iterator End,
2461 unsigned NumRegionInstrs) {
Eric Christopher99556d72014-10-14 06:56:25 +00002462 const MachineFunction &MF = *Begin->getParent()->getParent();
2463 const TargetLowering *TLI = MF.getSubtarget().getTargetLowering();
Andrew Trickfc127d12013-12-07 05:59:44 +00002464
2465 // Avoid setting up the register pressure tracker for small regions to save
2466 // compile time. As a rough heuristic, only track pressure when the number of
2467 // schedulable instructions exceeds half the integer register file.
Andrew Trick350ff2c2014-01-21 21:27:37 +00002468 RegionPolicy.ShouldTrackPressure = true;
Andrew Trick46753512014-01-22 03:38:55 +00002469 for (unsigned VT = MVT::i32; VT > (unsigned)MVT::i1; --VT) {
2470 MVT::SimpleValueType LegalIntVT = (MVT::SimpleValueType)VT;
2471 if (TLI->isTypeLegal(LegalIntVT)) {
Andrew Trick350ff2c2014-01-21 21:27:37 +00002472 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
Andrew Trick46753512014-01-22 03:38:55 +00002473 TLI->getRegClassFor(LegalIntVT));
Andrew Trick350ff2c2014-01-21 21:27:37 +00002474 RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
2475 }
2476 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002477
2478 // For generic targets, we default to bottom-up, because it's simpler and more
2479 // compile-time optimizations have been implemented in that direction.
2480 RegionPolicy.OnlyBottomUp = true;
2481
2482 // Allow the subtarget to override default policy.
Eric Christopher99556d72014-10-14 06:56:25 +00002483 MF.getSubtarget().overrideSchedPolicy(RegionPolicy, Begin, End,
2484 NumRegionInstrs);
Andrew Trickfc127d12013-12-07 05:59:44 +00002485
2486 // After subtarget overrides, apply command line options.
2487 if (!EnableRegPressure)
2488 RegionPolicy.ShouldTrackPressure = false;
2489
2490 // Check -misched-topdown/bottomup can force or unforce scheduling direction.
2491 // e.g. -misched-bottomup=false allows scheduling in both directions.
2492 assert((!ForceTopDown || !ForceBottomUp) &&
2493 "-misched-topdown incompatible with -misched-bottomup");
2494 if (ForceBottomUp.getNumOccurrences() > 0) {
2495 RegionPolicy.OnlyBottomUp = ForceBottomUp;
2496 if (RegionPolicy.OnlyBottomUp)
2497 RegionPolicy.OnlyTopDown = false;
2498 }
2499 if (ForceTopDown.getNumOccurrences() > 0) {
2500 RegionPolicy.OnlyTopDown = ForceTopDown;
2501 if (RegionPolicy.OnlyTopDown)
2502 RegionPolicy.OnlyBottomUp = false;
2503 }
2504}
2505
James Y Knighte72b0db2015-09-18 18:52:20 +00002506void GenericScheduler::dumpPolicy() {
2507 dbgs() << "GenericScheduler RegionPolicy: "
2508 << " ShouldTrackPressure=" << RegionPolicy.ShouldTrackPressure
2509 << " OnlyTopDown=" << RegionPolicy.OnlyTopDown
2510 << " OnlyBottomUp=" << RegionPolicy.OnlyBottomUp
2511 << "\n";
2512}
2513
Andrew Trickfc127d12013-12-07 05:59:44 +00002514/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
2515/// critical path by more cycles than it takes to drain the instruction buffer.
2516/// We estimate an upper bounds on in-flight instructions as:
2517///
2518/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
2519/// InFlightIterations = AcyclicPath / CyclesPerIteration
2520/// InFlightResources = InFlightIterations * LoopResources
2521///
2522/// TODO: Check execution resources in addition to IssueCount.
2523void GenericScheduler::checkAcyclicLatency() {
2524 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
2525 return;
2526
2527 // Scaled number of cycles per loop iteration.
2528 unsigned IterCount =
2529 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
2530 Rem.RemIssueCount);
2531 // Scaled acyclic critical path.
2532 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
2533 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
2534 unsigned InFlightCount =
2535 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
2536 unsigned BufferLimit =
2537 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
2538
2539 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
2540
2541 DEBUG(dbgs() << "IssueCycles="
2542 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
2543 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
2544 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
2545 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
2546 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
2547 if (Rem.IsAcyclicLatencyLimited)
2548 dbgs() << " ACYCLIC LATENCY LIMIT\n");
2549}
2550
2551void GenericScheduler::registerRoots() {
2552 Rem.CriticalPath = DAG->ExitSU.getDepth();
2553
2554 // Some roots may not feed into ExitSU. Check all of them in case.
2555 for (std::vector<SUnit*>::const_iterator
2556 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
2557 if ((*I)->getDepth() > Rem.CriticalPath)
2558 Rem.CriticalPath = (*I)->getDepth();
2559 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00002560 DEBUG(dbgs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << '\n');
2561 if (DumpCriticalPathLength) {
2562 errs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << " \n";
2563 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002564
2565 if (EnableCyclicPath) {
2566 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
2567 checkAcyclicLatency();
2568 }
2569}
2570
Andrew Trick1a831342013-08-30 03:49:48 +00002571static bool tryPressure(const PressureChange &TryP,
2572 const PressureChange &CandP,
Andrew Trickd14d7c22013-12-28 21:56:57 +00002573 GenericSchedulerBase::SchedCandidate &TryCand,
2574 GenericSchedulerBase::SchedCandidate &Cand,
2575 GenericSchedulerBase::CandReason Reason) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002576 int TryRank = TryP.getPSetOrMax();
2577 int CandRank = CandP.getPSetOrMax();
2578 // If both candidates affect the same set, go with the smallest increase.
2579 if (TryRank == CandRank) {
2580 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2581 Reason);
Andrew Trick401b6952013-07-25 07:26:35 +00002582 }
Andrew Trickb1a45b62013-08-30 04:27:29 +00002583 // If one candidate decreases and the other increases, go with it.
2584 // Invalid candidates have UnitInc==0.
Hal Finkel7a87f8a2014-10-10 17:06:20 +00002585 if (tryGreater(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2586 Reason)) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002587 return true;
2588 }
Andrew Trick401b6952013-07-25 07:26:35 +00002589 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick1a831342013-08-30 03:49:48 +00002590 if (TryP.getUnitInc() < 0)
Andrew Trick401b6952013-07-25 07:26:35 +00002591 std::swap(TryRank, CandRank);
2592 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2593}
2594
Andrew Tricka7714a02012-11-12 19:40:10 +00002595static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2596 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2597}
2598
Andrew Tricke833e1c2013-04-13 06:07:40 +00002599/// Minimize physical register live ranges. Regalloc wants them adjacent to
2600/// their physreg def/use.
2601///
2602/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2603/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2604/// with the operation that produces or consumes the physreg. We'll do this when
2605/// regalloc has support for parallel copies.
2606static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2607 const MachineInstr *MI = SU->getInstr();
2608 if (!MI->isCopy())
2609 return 0;
2610
2611 unsigned ScheduledOper = isTop ? 1 : 0;
2612 unsigned UnscheduledOper = isTop ? 0 : 1;
2613 // If we have already scheduled the physreg produce/consumer, immediately
2614 // schedule the copy.
2615 if (TargetRegisterInfo::isPhysicalRegister(
2616 MI->getOperand(ScheduledOper).getReg()))
2617 return 1;
2618 // If the physreg is at the boundary, defer it. Otherwise schedule it
2619 // immediately to free the dependent. We can hoist the copy later.
2620 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2621 if (TargetRegisterInfo::isPhysicalRegister(
2622 MI->getOperand(UnscheduledOper).getReg()))
2623 return AtBoundary ? -1 : 1;
2624 return 0;
2625}
2626
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002627/// Apply a set of heursitics to a new candidate. Heuristics are currently
2628/// hierarchical. This may be more efficient than a graduated cost model because
2629/// we don't need to evaluate all aspects of the model for each node in the
2630/// queue. But it's really done to make the heuristics easier to debug and
2631/// statistically analyze.
2632///
2633/// \param Cand provides the policy and current best candidate.
2634/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2635/// \param Zone describes the scheduled zone that we are extending.
2636/// \param RPTracker describes reg pressure within the scheduled zone.
2637/// \param TempTracker is a scratch pressure tracker to reuse in queries.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002638void GenericScheduler::tryCandidate(SchedCandidate &Cand,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002639 SchedCandidate &TryCand,
2640 SchedBoundary &Zone,
2641 const RegPressureTracker &RPTracker,
2642 RegPressureTracker &TempTracker) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002643
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002644 if (DAG->isTrackingPressure()) {
Andrew Trick310190e2013-09-04 21:00:02 +00002645 // Always initialize TryCand's RPDelta.
2646 if (Zone.isTop()) {
2647 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick1a831342013-08-30 03:49:48 +00002648 TryCand.SU->getInstr(),
Andrew Trick1a831342013-08-30 03:49:48 +00002649 TryCand.RPDelta,
2650 DAG->getRegionCriticalPSets(),
2651 DAG->getRegPressure().MaxSetPressure);
2652 }
2653 else {
Andrew Trick310190e2013-09-04 21:00:02 +00002654 if (VerifyScheduling) {
2655 TempTracker.getMaxUpwardPressureDelta(
2656 TryCand.SU->getInstr(),
2657 &DAG->getPressureDiff(TryCand.SU),
2658 TryCand.RPDelta,
2659 DAG->getRegionCriticalPSets(),
2660 DAG->getRegPressure().MaxSetPressure);
2661 }
2662 else {
2663 RPTracker.getUpwardPressureDelta(
2664 TryCand.SU->getInstr(),
2665 DAG->getPressureDiff(TryCand.SU),
2666 TryCand.RPDelta,
2667 DAG->getRegionCriticalPSets(),
2668 DAG->getRegPressure().MaxSetPressure);
2669 }
Andrew Trick1a831342013-08-30 03:49:48 +00002670 }
2671 }
Andrew Trickc573cd92013-09-06 17:32:44 +00002672 DEBUG(if (TryCand.RPDelta.Excess.isValid())
James Y Knighte72b0db2015-09-18 18:52:20 +00002673 dbgs() << " Try SU(" << TryCand.SU->NodeNum << ") "
Andrew Trickc573cd92013-09-06 17:32:44 +00002674 << TRI->getRegPressureSetName(TryCand.RPDelta.Excess.getPSet())
2675 << ":" << TryCand.RPDelta.Excess.getUnitInc() << "\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002676
2677 // Initialize the candidate if needed.
2678 if (!Cand.isValid()) {
2679 TryCand.Reason = NodeOrder;
2680 return;
2681 }
Andrew Tricke833e1c2013-04-13 06:07:40 +00002682
2683 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2684 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2685 TryCand, Cand, PhysRegCopy))
2686 return;
2687
Andrew Tricke02d5da2015-05-17 23:40:27 +00002688 // Avoid exceeding the target's limit.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002689 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2690 Cand.RPDelta.Excess,
2691 TryCand, Cand, RegExcess))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002692 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002693
2694 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002695 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2696 Cand.RPDelta.CriticalMax,
2697 TryCand, Cand, RegCritical))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002698 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002699
Andrew Trickddffae92013-09-06 17:32:36 +00002700 // For loops that are acyclic path limited, aggressively schedule for latency.
Andrew Tricke1f7bf22013-09-09 22:28:08 +00002701 // This can result in very long dependence chains scheduled in sequence, so
2702 // once every cycle (when CurrMOps == 0), switch to normal heuristics.
Andrew Trickfc127d12013-12-07 05:59:44 +00002703 if (Rem.IsAcyclicLatencyLimited && !Zone.getCurrMOps()
Andrew Tricke1f7bf22013-09-09 22:28:08 +00002704 && tryLatency(TryCand, Cand, Zone))
Andrew Trickddffae92013-09-06 17:32:36 +00002705 return;
2706
Andrew Trick880e5732013-12-05 17:55:58 +00002707 // Prioritize instructions that read unbuffered resources by stall cycles.
2708 if (tryLess(Zone.getLatencyStallCycles(TryCand.SU),
2709 Zone.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
2710 return;
2711
Andrew Tricka7714a02012-11-12 19:40:10 +00002712 // Keep clustered nodes together to encourage downstream peephole
2713 // optimizations which may reduce resource requirements.
2714 //
2715 // This is a best effort to set things up for a post-RA pass. Optimizations
2716 // like generating loads of multiple registers should ideally be done within
2717 // the scheduler pass by combining the loads during DAG postprocessing.
2718 const SUnit *NextClusterSU =
2719 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2720 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2721 TryCand, Cand, Cluster))
2722 return;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002723
2724 // Weak edges are for clustering and other constraints.
Andrew Tricka7714a02012-11-12 19:40:10 +00002725 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2726 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002727 TryCand, Cand, Weak)) {
Andrew Tricka7714a02012-11-12 19:40:10 +00002728 return;
2729 }
Andrew Trick71f08a32013-06-17 21:45:13 +00002730 // Avoid increasing the max pressure of the entire region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002731 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2732 Cand.RPDelta.CurrentMax,
2733 TryCand, Cand, RegMax))
Andrew Trick71f08a32013-06-17 21:45:13 +00002734 return;
2735
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002736 // Avoid critical resource consumption and balance the schedule.
2737 TryCand.initResourceDelta(DAG, SchedModel);
2738 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2739 TryCand, Cand, ResourceReduce))
2740 return;
2741 if (tryGreater(TryCand.ResDelta.DemandedResources,
2742 Cand.ResDelta.DemandedResources,
2743 TryCand, Cand, ResourceDemand))
2744 return;
2745
2746 // Avoid serializing long latency dependence chains.
Andrew Trickc01b0042013-08-23 17:48:43 +00002747 // For acyclic path limited loops, latency was already checked above.
Matthias Braun61f4d642015-10-22 18:07:31 +00002748 if (!RegionPolicy.DisableLatencyHeuristic && Cand.Policy.ReduceLatency &&
2749 !Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, Zone)) {
Andrew Trickc01b0042013-08-23 17:48:43 +00002750 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002751 }
2752
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002753 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002754 // local pressure avoidance strategy that also makes the machine code
2755 // readable.
Andrew Trickfc127d12013-12-07 05:59:44 +00002756 if (tryGreater(Zone.isNextSU(TryCand.SU), Zone.isNextSU(Cand.SU),
Andrew Tricka7714a02012-11-12 19:40:10 +00002757 TryCand, Cand, NextDefUse))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002758 return;
Andrew Tricka7714a02012-11-12 19:40:10 +00002759
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002760 // Fall through to original instruction order.
2761 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2762 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2763 TryCand.Reason = NodeOrder;
2764 }
2765}
Andrew Trick419eae22012-05-10 21:06:19 +00002766
Andrew Trickc573cd92013-09-06 17:32:44 +00002767/// Pick the best candidate from the queue.
Andrew Trick7ee9de52012-05-10 21:06:16 +00002768///
2769/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2770/// DAG building. To adjust for the current scheduling location we need to
2771/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002772void GenericScheduler::pickNodeFromQueue(SchedBoundary &Zone,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002773 const RegPressureTracker &RPTracker,
2774 SchedCandidate &Cand) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002775 ReadyQueue &Q = Zone.Available;
2776
Andrew Tricka8ad5f72012-05-24 22:11:12 +00002777 DEBUG(Q.dump());
Andrew Trick22025772012-05-17 18:35:10 +00002778
Andrew Trick7ee9de52012-05-10 21:06:16 +00002779 // getMaxPressureDelta temporarily modifies the tracker.
2780 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2781
Andrew Trickdd375dd2012-05-24 22:11:03 +00002782 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002783
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002784 SchedCandidate TryCand(Cand.Policy);
2785 TryCand.SU = *I;
2786 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2787 if (TryCand.Reason != NoCand) {
2788 // Initialize resource delta if needed in case future heuristics query it.
2789 if (TryCand.ResDelta == SchedResourceDelta())
2790 TryCand.initResourceDelta(DAG, SchedModel);
2791 Cand.setBest(TryCand);
Andrew Trick419d4912013-04-05 00:31:29 +00002792 DEBUG(traceCandidate(Cand));
Andrew Trick22025772012-05-17 18:35:10 +00002793 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002794 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002795}
2796
Andrew Trick22025772012-05-17 18:35:10 +00002797/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002798SUnit *GenericScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick22025772012-05-17 18:35:10 +00002799 // Schedule as far as possible in the direction of no choice. This is most
2800 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick61f1a272012-05-24 22:11:09 +00002801 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002802 IsTopNode = false;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002803 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002804 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002805 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002806 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002807 IsTopNode = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002808 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002809 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002810 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002811 CandPolicy NoPolicy;
2812 SchedCandidate BotCand(NoPolicy);
2813 SchedCandidate TopCand(NoPolicy);
Andrew Trickfc127d12013-12-07 05:59:44 +00002814 // Set the bottom-up policy based on the state of the current bottom zone and
2815 // the instructions outside the zone, including the top zone.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002816 setPolicy(BotCand.Policy, /*IsPostRA=*/false, Bot, &Top);
Andrew Trickfc127d12013-12-07 05:59:44 +00002817 // Set the top-down policy based on the state of the current top zone and
2818 // the instructions outside the zone, including the bottom zone.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002819 setPolicy(TopCand.Policy, /*IsPostRA=*/false, Top, &Bot);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002820
Andrew Trick22025772012-05-17 18:35:10 +00002821 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002822 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2823 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002824
2825 // If either Q has a single candidate that provides the least increase in
2826 // Excess pressure, we can immediately schedule from that Q.
2827 //
2828 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2829 // affects picking from either Q. If scheduling in one direction must
2830 // increase pressure for one of the excess PSets, then schedule in that
2831 // direction first to provide more freedom in the other direction.
Andrew Trickd40d0f22013-06-17 21:45:05 +00002832 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2833 || (BotCand.Reason == RegCritical
2834 && !BotCand.isRepeat(RegCritical)))
2835 {
Andrew Trick22025772012-05-17 18:35:10 +00002836 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002837 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002838 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002839 }
2840 // Check if the top Q has a better candidate.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002841 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2842 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002843
Andrew Trickd40d0f22013-06-17 21:45:05 +00002844 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002845 if (TopCand.Reason < BotCand.Reason) {
2846 IsTopNode = true;
2847 tracePick(TopCand, IsTopNode);
2848 return TopCand.SU;
2849 }
Andrew Trickd40d0f22013-06-17 21:45:05 +00002850 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick22025772012-05-17 18:35:10 +00002851 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002852 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002853 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002854}
2855
2856/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002857SUnit *GenericScheduler::pickNode(bool &IsTopNode) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002858 if (DAG->top() == DAG->bottom()) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002859 assert(Top.Available.empty() && Top.Pending.empty() &&
2860 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00002861 return nullptr;
Andrew Trick7ee9de52012-05-10 21:06:16 +00002862 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002863 SUnit *SU;
Andrew Trick984d98b2012-10-08 18:53:53 +00002864 do {
Andrew Trick75e411c2013-09-06 17:32:34 +00002865 if (RegionPolicy.OnlyTopDown) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002866 SU = Top.pickOnlyChoice();
2867 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002868 CandPolicy NoPolicy;
2869 SchedCandidate TopCand(NoPolicy);
2870 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002871 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002872 tracePick(TopCand, true);
Andrew Trick984d98b2012-10-08 18:53:53 +00002873 SU = TopCand.SU;
2874 }
2875 IsTopNode = true;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002876 }
Andrew Trick75e411c2013-09-06 17:32:34 +00002877 else if (RegionPolicy.OnlyBottomUp) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002878 SU = Bot.pickOnlyChoice();
2879 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002880 CandPolicy NoPolicy;
2881 SchedCandidate BotCand(NoPolicy);
2882 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002883 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002884 tracePick(BotCand, false);
Andrew Trick984d98b2012-10-08 18:53:53 +00002885 SU = BotCand.SU;
2886 }
2887 IsTopNode = false;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002888 }
Andrew Trick984d98b2012-10-08 18:53:53 +00002889 else {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002890 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick984d98b2012-10-08 18:53:53 +00002891 }
2892 } while (SU->isScheduled);
2893
Andrew Trick61f1a272012-05-24 22:11:09 +00002894 if (SU->isTopReady())
2895 Top.removeReady(SU);
2896 if (SU->isBottomReady())
2897 Bot.removeReady(SU);
Andrew Trick4e7f6a72012-05-25 02:02:39 +00002898
Andrew Trick1f0bb692013-04-13 06:07:49 +00002899 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7ee9de52012-05-10 21:06:16 +00002900 return SU;
2901}
2902
Andrew Trick665d3ec2013-09-19 23:10:59 +00002903void GenericScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
Andrew Tricke833e1c2013-04-13 06:07:40 +00002904
2905 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2906 if (!isTop)
2907 ++InsertPos;
2908 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2909
2910 // Find already scheduled copies with a single physreg dependence and move
2911 // them just above the scheduled instruction.
2912 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2913 I != E; ++I) {
2914 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2915 continue;
2916 SUnit *DepSU = I->getSUnit();
2917 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2918 continue;
2919 MachineInstr *Copy = DepSU->getInstr();
2920 if (!Copy->isCopy())
2921 continue;
2922 DEBUG(dbgs() << " Rescheduling physreg copy ";
2923 I->getSUnit()->dump(DAG));
2924 DAG->moveInstruction(Copy, InsertPos);
2925 }
2926}
2927
Andrew Trick61f1a272012-05-24 22:11:09 +00002928/// Update the scheduler's state after scheduling a node. This is the same node
Andrew Trickd14d7c22013-12-28 21:56:57 +00002929/// that was just returned by pickNode(). However, ScheduleDAGMILive needs to
2930/// update it's state based on the current cycle before MachineSchedStrategy
2931/// does.
Andrew Tricke833e1c2013-04-13 06:07:40 +00002932///
2933/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2934/// them here. See comments in biasPhysRegCopy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002935void GenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trick45446062012-06-05 21:11:27 +00002936 if (IsTopNode) {
Andrew Trickfc127d12013-12-07 05:59:44 +00002937 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00002938 Top.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002939 if (SU->hasPhysRegUses)
2940 reschedulePhysRegCopies(SU, true);
Andrew Trick61f1a272012-05-24 22:11:09 +00002941 }
Andrew Trick45446062012-06-05 21:11:27 +00002942 else {
Andrew Trickfc127d12013-12-07 05:59:44 +00002943 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00002944 Bot.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002945 if (SU->hasPhysRegDefs)
2946 reschedulePhysRegCopies(SU, false);
Andrew Trick61f1a272012-05-24 22:11:09 +00002947 }
2948}
2949
Andrew Trick8823dec2012-03-14 04:00:41 +00002950/// Create the standard converging machine scheduler. This will be used as the
2951/// default scheduler if the target does not set a default.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002952static ScheduleDAGInstrs *createGenericSchedLive(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00002953 ScheduleDAGMILive *DAG = new ScheduleDAGMILive(C, make_unique<GenericScheduler>(C));
Andrew Tricka7714a02012-11-12 19:40:10 +00002954 // Register DAG post-processors.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002955 //
2956 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2957 // data and pass it to later mutations. Have a single mutation that gathers
2958 // the interesting nodes in one pass.
David Blaikie422b93d2014-04-21 20:32:32 +00002959 DAG->addMutation(make_unique<CopyConstrain>(DAG->TII, DAG->TRI));
Andrew Tricka6e87772013-09-04 21:00:08 +00002960 if (EnableLoadCluster && DAG->TII->enableClusterLoads())
David Blaikie422b93d2014-04-21 20:32:32 +00002961 DAG->addMutation(make_unique<LoadClusterMutation>(DAG->TII, DAG->TRI));
Andrew Trick263280242012-11-12 19:52:20 +00002962 if (EnableMacroFusion)
Matthias Braun2bd6dd82015-07-20 22:34:44 +00002963 DAG->addMutation(make_unique<MacroFusion>(*DAG->TII, *DAG->TRI));
Andrew Tricka7714a02012-11-12 19:40:10 +00002964 return DAG;
Andrew Tricke1c034f2012-01-17 06:55:03 +00002965}
Andrew Trickd14d7c22013-12-28 21:56:57 +00002966
Andrew Tricke1c034f2012-01-17 06:55:03 +00002967static MachineSchedRegistry
Andrew Trick665d3ec2013-09-19 23:10:59 +00002968GenericSchedRegistry("converge", "Standard converging scheduler.",
Andrew Trickd14d7c22013-12-28 21:56:57 +00002969 createGenericSchedLive);
2970
2971//===----------------------------------------------------------------------===//
2972// PostGenericScheduler - Generic PostRA implementation of MachineSchedStrategy.
2973//===----------------------------------------------------------------------===//
2974
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002975void PostGenericScheduler::initialize(ScheduleDAGMI *Dag) {
2976 DAG = Dag;
2977 SchedModel = DAG->getSchedModel();
2978 TRI = DAG->TRI;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002979
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002980 Rem.init(DAG, SchedModel);
2981 Top.init(DAG, SchedModel, &Rem);
2982 BotRoots.clear();
Andrew Trickd14d7c22013-12-28 21:56:57 +00002983
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002984 // Initialize the HazardRecognizers. If itineraries don't exist, are empty,
2985 // or are disabled, then these HazardRecs will be disabled.
2986 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002987 if (!Top.HazardRec) {
2988 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002989 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002990 Itin, DAG);
Andrew Trickd14d7c22013-12-28 21:56:57 +00002991 }
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002992}
Andrew Trickd14d7c22013-12-28 21:56:57 +00002993
Andrew Trickd14d7c22013-12-28 21:56:57 +00002994
2995void PostGenericScheduler::registerRoots() {
2996 Rem.CriticalPath = DAG->ExitSU.getDepth();
2997
2998 // Some roots may not feed into ExitSU. Check all of them in case.
2999 for (SmallVectorImpl<SUnit*>::const_iterator
3000 I = BotRoots.begin(), E = BotRoots.end(); I != E; ++I) {
3001 if ((*I)->getDepth() > Rem.CriticalPath)
3002 Rem.CriticalPath = (*I)->getDepth();
3003 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00003004 DEBUG(dbgs() << "Critical Path: (PGS-RR) " << Rem.CriticalPath << '\n');
3005 if (DumpCriticalPathLength) {
3006 errs() << "Critical Path(PGS-RR ): " << Rem.CriticalPath << " \n";
3007 }
Andrew Trickd14d7c22013-12-28 21:56:57 +00003008}
3009
3010/// Apply a set of heursitics to a new candidate for PostRA scheduling.
3011///
3012/// \param Cand provides the policy and current best candidate.
3013/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
3014void PostGenericScheduler::tryCandidate(SchedCandidate &Cand,
3015 SchedCandidate &TryCand) {
3016
3017 // Initialize the candidate if needed.
3018 if (!Cand.isValid()) {
3019 TryCand.Reason = NodeOrder;
3020 return;
3021 }
3022
3023 // Prioritize instructions that read unbuffered resources by stall cycles.
3024 if (tryLess(Top.getLatencyStallCycles(TryCand.SU),
3025 Top.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
3026 return;
3027
3028 // Avoid critical resource consumption and balance the schedule.
3029 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
3030 TryCand, Cand, ResourceReduce))
3031 return;
3032 if (tryGreater(TryCand.ResDelta.DemandedResources,
3033 Cand.ResDelta.DemandedResources,
3034 TryCand, Cand, ResourceDemand))
3035 return;
3036
3037 // Avoid serializing long latency dependence chains.
3038 if (Cand.Policy.ReduceLatency && tryLatency(TryCand, Cand, Top)) {
3039 return;
3040 }
3041
3042 // Fall through to original instruction order.
3043 if (TryCand.SU->NodeNum < Cand.SU->NodeNum)
3044 TryCand.Reason = NodeOrder;
3045}
3046
3047void PostGenericScheduler::pickNodeFromQueue(SchedCandidate &Cand) {
3048 ReadyQueue &Q = Top.Available;
3049
3050 DEBUG(Q.dump());
3051
3052 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
3053 SchedCandidate TryCand(Cand.Policy);
3054 TryCand.SU = *I;
3055 TryCand.initResourceDelta(DAG, SchedModel);
3056 tryCandidate(Cand, TryCand);
3057 if (TryCand.Reason != NoCand) {
3058 Cand.setBest(TryCand);
3059 DEBUG(traceCandidate(Cand));
3060 }
3061 }
3062}
3063
3064/// Pick the next node to schedule.
3065SUnit *PostGenericScheduler::pickNode(bool &IsTopNode) {
3066 if (DAG->top() == DAG->bottom()) {
3067 assert(Top.Available.empty() && Top.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00003068 return nullptr;
Andrew Trickd14d7c22013-12-28 21:56:57 +00003069 }
3070 SUnit *SU;
3071 do {
3072 SU = Top.pickOnlyChoice();
3073 if (!SU) {
3074 CandPolicy NoPolicy;
3075 SchedCandidate TopCand(NoPolicy);
3076 // Set the top-down policy based on the state of the current top zone and
3077 // the instructions outside the zone, including the bottom zone.
Craig Topperc0196b12014-04-14 00:51:57 +00003078 setPolicy(TopCand.Policy, /*IsPostRA=*/true, Top, nullptr);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003079 pickNodeFromQueue(TopCand);
3080 assert(TopCand.Reason != NoCand && "failed to find a candidate");
3081 tracePick(TopCand, true);
3082 SU = TopCand.SU;
3083 }
3084 } while (SU->isScheduled);
3085
3086 IsTopNode = true;
3087 Top.removeReady(SU);
3088
3089 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
3090 return SU;
3091}
3092
3093/// Called after ScheduleDAGMI has scheduled an instruction and updated
3094/// scheduled/remaining flags in the DAG nodes.
3095void PostGenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
3096 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
3097 Top.bumpNode(SU);
3098}
3099
3100/// Create a generic scheduler with no vreg liveness or DAG mutation passes.
3101static ScheduleDAGInstrs *createGenericSchedPostRA(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003102 return new ScheduleDAGMI(C, make_unique<PostGenericScheduler>(C), /*IsPostRA=*/true);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003103}
Andrew Tricke1c034f2012-01-17 06:55:03 +00003104
3105//===----------------------------------------------------------------------===//
Andrew Trick90f711d2012-10-15 18:02:27 +00003106// ILP Scheduler. Currently for experimental analysis of heuristics.
3107//===----------------------------------------------------------------------===//
3108
3109namespace {
3110/// \brief Order nodes by the ILP metric.
3111struct ILPOrder {
Andrew Trick44f750a2013-01-25 04:01:04 +00003112 const SchedDFSResult *DFSResult;
3113 const BitVector *ScheduledTrees;
Andrew Trick90f711d2012-10-15 18:02:27 +00003114 bool MaximizeILP;
3115
Craig Topperc0196b12014-04-14 00:51:57 +00003116 ILPOrder(bool MaxILP)
3117 : DFSResult(nullptr), ScheduledTrees(nullptr), MaximizeILP(MaxILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003118
3119 /// \brief Apply a less-than relation on node priority.
Andrew Trick48d392e2012-11-28 05:13:28 +00003120 ///
3121 /// (Return true if A comes after B in the Q.)
Andrew Trick90f711d2012-10-15 18:02:27 +00003122 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick48d392e2012-11-28 05:13:28 +00003123 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
3124 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
3125 if (SchedTreeA != SchedTreeB) {
3126 // Unscheduled trees have lower priority.
3127 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
3128 return ScheduledTrees->test(SchedTreeB);
3129
3130 // Trees with shallower connections have have lower priority.
3131 if (DFSResult->getSubtreeLevel(SchedTreeA)
3132 != DFSResult->getSubtreeLevel(SchedTreeB)) {
3133 return DFSResult->getSubtreeLevel(SchedTreeA)
3134 < DFSResult->getSubtreeLevel(SchedTreeB);
3135 }
3136 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003137 if (MaximizeILP)
Andrew Trick48d392e2012-11-28 05:13:28 +00003138 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003139 else
Andrew Trick48d392e2012-11-28 05:13:28 +00003140 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003141 }
3142};
3143
3144/// \brief Schedule based on the ILP metric.
3145class ILPScheduler : public MachineSchedStrategy {
Andrew Trickd7f890e2013-12-28 21:56:47 +00003146 ScheduleDAGMILive *DAG;
Andrew Trick90f711d2012-10-15 18:02:27 +00003147 ILPOrder Cmp;
3148
3149 std::vector<SUnit*> ReadyQ;
3150public:
Craig Topperc0196b12014-04-14 00:51:57 +00003151 ILPScheduler(bool MaximizeILP): DAG(nullptr), Cmp(MaximizeILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003152
Craig Topper4584cd52014-03-07 09:26:03 +00003153 void initialize(ScheduleDAGMI *dag) override {
Andrew Trickd7f890e2013-12-28 21:56:47 +00003154 assert(dag->hasVRegLiveness() && "ILPScheduler needs vreg liveness");
3155 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00003156 DAG->computeDFSResult();
Andrew Trick44f750a2013-01-25 04:01:04 +00003157 Cmp.DFSResult = DAG->getDFSResult();
3158 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick90f711d2012-10-15 18:02:27 +00003159 ReadyQ.clear();
Andrew Trick90f711d2012-10-15 18:02:27 +00003160 }
3161
Craig Topper4584cd52014-03-07 09:26:03 +00003162 void registerRoots() override {
Benjamin Krameraa598b32012-11-29 14:36:26 +00003163 // Restore the heap in ReadyQ with the updated DFS results.
3164 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003165 }
3166
3167 /// Implement MachineSchedStrategy interface.
3168 /// -----------------------------------------
3169
Andrew Trick48d392e2012-11-28 05:13:28 +00003170 /// Callback to select the highest priority node from the ready Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003171 SUnit *pickNode(bool &IsTopNode) override {
Craig Topperc0196b12014-04-14 00:51:57 +00003172 if (ReadyQ.empty()) return nullptr;
Matt Arsenault4ab769f2013-03-21 00:57:21 +00003173 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003174 SUnit *SU = ReadyQ.back();
3175 ReadyQ.pop_back();
3176 IsTopNode = false;
Andrew Trick1f0bb692013-04-13 06:07:49 +00003177 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick44f750a2013-01-25 04:01:04 +00003178 << " ILP: " << DAG->getDFSResult()->getILP(SU)
3179 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
3180 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trick1f0bb692013-04-13 06:07:49 +00003181 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
3182 << "Scheduling " << *SU->getInstr());
Andrew Trick90f711d2012-10-15 18:02:27 +00003183 return SU;
3184 }
3185
Andrew Trick44f750a2013-01-25 04:01:04 +00003186 /// \brief Scheduler callback to notify that a new subtree is scheduled.
Craig Topper4584cd52014-03-07 09:26:03 +00003187 void scheduleTree(unsigned SubtreeID) override {
Andrew Trick44f750a2013-01-25 04:01:04 +00003188 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3189 }
3190
Andrew Trick48d392e2012-11-28 05:13:28 +00003191 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
3192 /// DFSResults, and resort the priority Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003193 void schedNode(SUnit *SU, bool IsTopNode) override {
Andrew Trick48d392e2012-11-28 05:13:28 +00003194 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick48d392e2012-11-28 05:13:28 +00003195 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003196
Craig Topper4584cd52014-03-07 09:26:03 +00003197 void releaseTopNode(SUnit *) override { /*only called for top roots*/ }
Andrew Trick90f711d2012-10-15 18:02:27 +00003198
Craig Topper4584cd52014-03-07 09:26:03 +00003199 void releaseBottomNode(SUnit *SU) override {
Andrew Trick90f711d2012-10-15 18:02:27 +00003200 ReadyQ.push_back(SU);
3201 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3202 }
3203};
3204} // namespace
3205
3206static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003207 return new ScheduleDAGMILive(C, make_unique<ILPScheduler>(true));
Andrew Trick90f711d2012-10-15 18:02:27 +00003208}
3209static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003210 return new ScheduleDAGMILive(C, make_unique<ILPScheduler>(false));
Andrew Trick90f711d2012-10-15 18:02:27 +00003211}
3212static MachineSchedRegistry ILPMaxRegistry(
3213 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
3214static MachineSchedRegistry ILPMinRegistry(
3215 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
3216
3217//===----------------------------------------------------------------------===//
Andrew Trick63440872012-01-14 02:17:06 +00003218// Machine Instruction Shuffler for Correctness Testing
3219//===----------------------------------------------------------------------===//
3220
Andrew Tricke77e84e2012-01-13 06:30:30 +00003221#ifndef NDEBUG
3222namespace {
Andrew Trick8823dec2012-03-14 04:00:41 +00003223/// Apply a less-than relation on the node order, which corresponds to the
3224/// instruction order prior to scheduling. IsReverse implements greater-than.
3225template<bool IsReverse>
3226struct SUnitOrder {
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003227 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick8823dec2012-03-14 04:00:41 +00003228 if (IsReverse)
3229 return A->NodeNum > B->NodeNum;
3230 else
3231 return A->NodeNum < B->NodeNum;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003232 }
3233};
3234
Andrew Tricke77e84e2012-01-13 06:30:30 +00003235/// Reorder instructions as much as possible.
Andrew Trick8823dec2012-03-14 04:00:41 +00003236class InstructionShuffler : public MachineSchedStrategy {
3237 bool IsAlternating;
3238 bool IsTopDown;
3239
3240 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
3241 // gives nodes with a higher number higher priority causing the latest
3242 // instructions to be scheduled first.
3243 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
3244 TopQ;
3245 // When scheduling bottom-up, use greater-than as the queue priority.
3246 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
3247 BottomQ;
Andrew Tricke77e84e2012-01-13 06:30:30 +00003248public:
Andrew Trick8823dec2012-03-14 04:00:41 +00003249 InstructionShuffler(bool alternate, bool topdown)
3250 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Tricke77e84e2012-01-13 06:30:30 +00003251
Craig Topper9d74a5a2014-04-29 07:58:41 +00003252 void initialize(ScheduleDAGMI*) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003253 TopQ.clear();
3254 BottomQ.clear();
3255 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003256
Andrew Trick8823dec2012-03-14 04:00:41 +00003257 /// Implement MachineSchedStrategy interface.
3258 /// -----------------------------------------
3259
Craig Topper9d74a5a2014-04-29 07:58:41 +00003260 SUnit *pickNode(bool &IsTopNode) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003261 SUnit *SU;
3262 if (IsTopDown) {
3263 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003264 if (TopQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003265 SU = TopQ.top();
3266 TopQ.pop();
3267 } while (SU->isScheduled);
3268 IsTopNode = true;
3269 }
3270 else {
3271 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003272 if (BottomQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003273 SU = BottomQ.top();
3274 BottomQ.pop();
3275 } while (SU->isScheduled);
3276 IsTopNode = false;
3277 }
3278 if (IsAlternating)
3279 IsTopDown = !IsTopDown;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003280 return SU;
3281 }
3282
Craig Topper9d74a5a2014-04-29 07:58:41 +00003283 void schedNode(SUnit *SU, bool IsTopNode) override {}
Andrew Trick61f1a272012-05-24 22:11:09 +00003284
Craig Topper9d74a5a2014-04-29 07:58:41 +00003285 void releaseTopNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003286 TopQ.push(SU);
3287 }
Craig Topper9d74a5a2014-04-29 07:58:41 +00003288 void releaseBottomNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003289 BottomQ.push(SU);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003290 }
3291};
3292} // namespace
3293
Andrew Trick02a80da2012-03-08 01:41:12 +00003294static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick8823dec2012-03-14 04:00:41 +00003295 bool Alternate = !ForceTopDown && !ForceBottomUp;
3296 bool TopDown = !ForceBottomUp;
Benjamin Kramer05e7a842012-03-14 11:26:37 +00003297 assert((TopDown || !ForceTopDown) &&
Andrew Trick8823dec2012-03-14 04:00:41 +00003298 "-misched-topdown incompatible with -misched-bottomup");
David Blaikie422b93d2014-04-21 20:32:32 +00003299 return new ScheduleDAGMILive(C, make_unique<InstructionShuffler>(Alternate, TopDown));
Andrew Tricke77e84e2012-01-13 06:30:30 +00003300}
Andrew Trick8823dec2012-03-14 04:00:41 +00003301static MachineSchedRegistry ShufflerRegistry(
3302 "shuffle", "Shuffle machine instructions alternating directions",
3303 createInstructionShuffler);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003304#endif // !NDEBUG
Andrew Trickea9fd952013-01-25 07:45:29 +00003305
3306//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +00003307// GraphWriter support for ScheduleDAGMILive.
Andrew Trickea9fd952013-01-25 07:45:29 +00003308//===----------------------------------------------------------------------===//
3309
3310#ifndef NDEBUG
3311namespace llvm {
3312
3313template<> struct GraphTraits<
3314 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3315
3316template<>
3317struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3318
3319 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
3320
3321 static std::string getGraphName(const ScheduleDAG *G) {
3322 return G->MF.getName();
3323 }
3324
3325 static bool renderGraphFromBottomUp() {
3326 return true;
3327 }
3328
3329 static bool isNodeHidden(const SUnit *Node) {
Matthias Braund78ee542015-09-17 21:09:59 +00003330 if (ViewMISchedCutoff == 0)
3331 return false;
3332 return (Node->Preds.size() > ViewMISchedCutoff
3333 || Node->Succs.size() > ViewMISchedCutoff);
Andrew Trickea9fd952013-01-25 07:45:29 +00003334 }
3335
Andrew Trickea9fd952013-01-25 07:45:29 +00003336 /// If you want to override the dot attributes printed for a particular
3337 /// edge, override this method.
3338 static std::string getEdgeAttributes(const SUnit *Node,
3339 SUnitIterator EI,
3340 const ScheduleDAG *Graph) {
3341 if (EI.isArtificialDep())
3342 return "color=cyan,style=dashed";
3343 if (EI.isCtrlDep())
3344 return "color=blue,style=dashed";
3345 return "";
3346 }
3347
3348 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
Alp Tokere69170a2014-06-26 22:52:05 +00003349 std::string Str;
3350 raw_string_ostream SS(Str);
Andrew Trickd7f890e2013-12-28 21:56:47 +00003351 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3352 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003353 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trick7609b7d2013-09-06 17:32:42 +00003354 SS << "SU:" << SU->NodeNum;
3355 if (DFS)
3356 SS << " I:" << DFS->getNumInstrs(SU);
Andrew Trickea9fd952013-01-25 07:45:29 +00003357 return SS.str();
3358 }
3359 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3360 return G->getGraphNodeLabel(SU);
3361 }
3362
Andrew Trickd7f890e2013-12-28 21:56:47 +00003363 static std::string getNodeAttributes(const SUnit *N, const ScheduleDAG *G) {
Andrew Trickea9fd952013-01-25 07:45:29 +00003364 std::string Str("shape=Mrecord");
Andrew Trickd7f890e2013-12-28 21:56:47 +00003365 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3366 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003367 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trickea9fd952013-01-25 07:45:29 +00003368 if (DFS) {
3369 Str += ",style=filled,fillcolor=\"#";
3370 Str += DOT::getColorString(DFS->getSubtreeID(N));
3371 Str += '"';
3372 }
3373 return Str;
3374 }
3375};
3376} // namespace llvm
3377#endif // NDEBUG
3378
3379/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3380/// rendered using 'dot'.
3381///
3382void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3383#ifndef NDEBUG
3384 ViewGraph(this, Name, false, Title);
3385#else
3386 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3387 << "systems with Graphviz or gv!\n";
3388#endif // NDEBUG
3389}
3390
3391/// Out-of-line implementation with no arguments is handy for gdb.
3392void ScheduleDAGMI::viewGraph() {
3393 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3394}