blob: 888d8f978aff1c52869362ed3e39084400ada540 [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIMachineFunctionInfo.cpp - SI Machine Function Info ---------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000011#include "AMDGPUArgumentUsageInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000012#include "AMDGPUSubtarget.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000013#include "SIRegisterInfo.h"
14#include "Utils/AMDGPUBaseInfo.h"
15#include "llvm/ADT/Optional.h"
16#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000018#include "llvm/CodeGen/MachineFunction.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000020#include "llvm/IR/CallingConv.h"
Tom Stellardeba61072014-05-02 15:41:42 +000021#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000022#include <cassert>
23#include <vector>
Tom Stellardc149dc02013-11-27 21:23:35 +000024
25#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
29SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000031 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 DispatchPtr(false),
33 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000034 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000035 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000036 FlatScratchInit(false),
37 GridWorkgroupCountX(false),
38 GridWorkgroupCountY(false),
39 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000040 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000041 WorkGroupIDY(false),
42 WorkGroupIDZ(false),
43 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000044 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000045 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000046 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000047 WorkItemIDZ(false),
Matt Arsenault817c2532017-08-03 23:12:44 +000048 ImplicitBufferPtr(false),
Tim Renouf13229152017-09-29 09:49:35 +000049 ImplicitArgPtr(false),
Rafael Espindolaf4e3f3e2018-02-07 18:09:35 +000050 GITPtrHigh(0xffffffff) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000051 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matthias Braunf1caa282017-12-15 22:22:58 +000052 const Function &F = MF.getFunction();
53 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(F);
54 WavesPerEU = ST.getWavesPerEU(F);
Matt Arsenault49affb82015-11-25 20:55:12 +000055
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000056 if (!isEntryFunction()) {
57 // Non-entry functions have no special inputs for now, other registers
58 // required for scratch access.
59 ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3;
60 ScratchWaveOffsetReg = AMDGPU::SGPR4;
61 FrameOffsetReg = AMDGPU::SGPR5;
Matt Arsenaultf28683c2017-06-26 17:53:59 +000062 StackPtrOffsetReg = AMDGPU::SGPR32;
Matt Arsenault1cc47f82017-07-18 16:44:56 +000063
Matt Arsenault8623e8d2017-08-03 23:00:29 +000064 ArgInfo.PrivateSegmentBuffer =
65 ArgDescriptor::createRegister(ScratchRSrcReg);
66 ArgInfo.PrivateSegmentWaveByteOffset =
67 ArgDescriptor::createRegister(ScratchWaveOffsetReg);
68
Matthias Braunf1caa282017-12-15 22:22:58 +000069 if (F.hasFnAttribute("amdgpu-implicitarg-ptr"))
Matt Arsenault9166ce82017-07-28 15:52:08 +000070 ImplicitArgPtr = true;
71 } else {
Matthias Braunf1caa282017-12-15 22:22:58 +000072 if (F.hasFnAttribute("amdgpu-implicitarg-ptr"))
Matt Arsenault9166ce82017-07-28 15:52:08 +000073 KernargSegmentPtr = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000074 }
Marek Olsakfccabaf2016-01-13 11:45:36 +000075
Matthias Braunf1caa282017-12-15 22:22:58 +000076 CallingConv::ID CC = F.getCallingConv();
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000077 if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) {
Matthias Braunf1caa282017-12-15 22:22:58 +000078 if (!F.arg_empty())
Matt Arsenault9166ce82017-07-28 15:52:08 +000079 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000080 WorkGroupIDX = true;
81 WorkItemIDX = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000082 } else if (CC == CallingConv::AMDGPU_PS) {
Matthias Braunf1caa282017-12-15 22:22:58 +000083 PSInputAddr = AMDGPU::getInitialPSInputAddr(F);
Tom Stellardf110f8f2016-04-14 16:27:03 +000084 }
Matt Arsenault49affb82015-11-25 20:55:12 +000085
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000086 if (ST.debuggerEmitPrologue()) {
87 // Enable everything.
Matt Arsenaulte15855d2017-07-17 22:35:50 +000088 WorkGroupIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000089 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000090 WorkGroupIDZ = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +000091 WorkItemIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000092 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000093 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000094 } else {
Matthias Braunf1caa282017-12-15 22:22:58 +000095 if (F.hasFnAttribute("amdgpu-work-group-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +000096 WorkGroupIDX = true;
97
Matthias Braunf1caa282017-12-15 22:22:58 +000098 if (F.hasFnAttribute("amdgpu-work-group-id-y"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000099 WorkGroupIDY = true;
100
Matthias Braunf1caa282017-12-15 22:22:58 +0000101 if (F.hasFnAttribute("amdgpu-work-group-id-z"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000102 WorkGroupIDZ = true;
103
Matthias Braunf1caa282017-12-15 22:22:58 +0000104 if (F.hasFnAttribute("amdgpu-work-item-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000105 WorkItemIDX = true;
106
Matthias Braunf1caa282017-12-15 22:22:58 +0000107 if (F.hasFnAttribute("amdgpu-work-item-id-y"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000108 WorkItemIDY = true;
109
Matthias Braunf1caa282017-12-15 22:22:58 +0000110 if (F.hasFnAttribute("amdgpu-work-item-id-z"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000111 WorkItemIDZ = true;
112 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000113
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000114 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Matthias Braunf1caa282017-12-15 22:22:58 +0000115 bool MaySpill = ST.isVGPRSpillingEnabled(F);
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000116 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000117
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000118 if (isEntryFunction()) {
119 // X, XY, and XYZ are the only supported combinations, so make sure Y is
120 // enabled if Z is.
121 if (WorkItemIDZ)
122 WorkItemIDY = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000123
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000124 if (HasStackObjects || MaySpill) {
125 PrivateSegmentWaveByteOffset = true;
126
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000127 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
128 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
129 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
130 ArgInfo.PrivateSegmentWaveByteOffset
131 = ArgDescriptor::createRegister(AMDGPU::SGPR5);
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000132 }
Marek Olsak584d2c02017-05-04 22:25:20 +0000133 }
134
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000135 bool IsCOV2 = ST.isAmdCodeObjectV2(MF);
136 if (IsCOV2) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000137 if (HasStackObjects || MaySpill)
138 PrivateSegmentBuffer = true;
139
Matthias Braunf1caa282017-12-15 22:22:58 +0000140 if (F.hasFnAttribute("amdgpu-dispatch-ptr"))
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000141 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000142
Matthias Braunf1caa282017-12-15 22:22:58 +0000143 if (F.hasFnAttribute("amdgpu-queue-ptr"))
Matt Arsenault48ab5262016-04-25 19:27:18 +0000144 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000145
Matthias Braunf1caa282017-12-15 22:22:58 +0000146 if (F.hasFnAttribute("amdgpu-dispatch-id"))
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000147 DispatchID = true;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000148 } else if (ST.isMesaGfxShader(MF)) {
149 if (HasStackObjects || MaySpill)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000150 ImplicitBufferPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000151 }
152
Matthias Braunf1caa282017-12-15 22:22:58 +0000153 if (F.hasFnAttribute("amdgpu-kernarg-segment-ptr"))
Matt Arsenault23e4df62017-07-14 00:11:13 +0000154 KernargSegmentPtr = true;
155
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000156 if (ST.hasFlatAddressSpace() && isEntryFunction() && IsCOV2) {
157 // TODO: This could be refined a lot. The attribute is a poor way of
158 // detecting calls that may require it before argument lowering.
Matthias Braunf1caa282017-12-15 22:22:58 +0000159 if (HasStackObjects || F.hasFnAttribute("amdgpu-flat-scratch"))
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000160 FlatScratchInit = true;
161 }
Tim Renouf13229152017-09-29 09:49:35 +0000162
Matthias Braunf1caa282017-12-15 22:22:58 +0000163 Attribute A = F.getFnAttribute("amdgpu-git-ptr-high");
Tim Renouf13229152017-09-29 09:49:35 +0000164 StringRef S = A.getValueAsString();
165 if (!S.empty())
166 S.consumeInteger(0, GITPtrHigh);
Matt Arsenault49affb82015-11-25 20:55:12 +0000167}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000168
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000169unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
170 const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000171 ArgInfo.PrivateSegmentBuffer =
172 ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
173 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000174 NumUserSGPRs += 4;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000175 return ArgInfo.PrivateSegmentBuffer.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000176}
177
178unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000179 ArgInfo.DispatchPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
180 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000181 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000182 return ArgInfo.DispatchPtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000183}
184
185unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000186 ArgInfo.QueuePtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
187 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000188 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000189 return ArgInfo.QueuePtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000190}
191
192unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000193 ArgInfo.KernargSegmentPtr
194 = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
195 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000196 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000197 return ArgInfo.KernargSegmentPtr.getRegister();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000198}
199
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000200unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000201 ArgInfo.DispatchID = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
202 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000203 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000204 return ArgInfo.DispatchID.getRegister();
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000205}
206
Matt Arsenault296b8492016-02-12 06:31:30 +0000207unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000208 ArgInfo.FlatScratchInit = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
209 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault296b8492016-02-12 06:31:30 +0000210 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000211 return ArgInfo.FlatScratchInit.getRegister();
Matt Arsenault296b8492016-02-12 06:31:30 +0000212}
213
Matt Arsenault10fc0622017-06-26 03:01:31 +0000214unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000215 ArgInfo.ImplicitBufferPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
216 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Tom Stellard2f3f9852017-01-25 01:25:13 +0000217 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000218 return ArgInfo.ImplicitBufferPtr.getRegister();
Tom Stellard2f3f9852017-01-25 01:25:13 +0000219}
220
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000221static bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg) {
222 for (unsigned I = 0; CSRegs[I]; ++I) {
223 if (CSRegs[I] == Reg)
224 return true;
225 }
226
227 return false;
228}
229
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000230/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
231bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
232 int FI) {
233 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000234
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000235 // This has already been allocated.
236 if (!SpillLanes.empty())
237 return true;
238
239 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000240 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000241 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
242 MachineRegisterInfo &MRI = MF.getRegInfo();
243 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000244
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000245 unsigned Size = FrameInfo.getObjectSize(FI);
246 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
247 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000248
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000249 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000250
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000251 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
252
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000253 // Make sure to handle the case where a wide SGPR spill may span between two
254 // VGPRs.
255 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
256 unsigned LaneVGPR;
257 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000258
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000259 if (VGPRIndex == 0) {
260 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
261 if (LaneVGPR == AMDGPU::NoRegister) {
Tim Renouf6cb007f2017-09-11 08:31:32 +0000262 // We have no VGPRs left for spilling SGPRs. Reset because we will not
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000263 // partially spill the SGPR to VGPRs.
264 SGPRToVGPRSpills.erase(FI);
265 NumVGPRSpillLanes -= I;
266 return false;
267 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000268
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000269 Optional<int> CSRSpillFI;
270 if (FrameInfo.hasCalls() && CSRegs && isCalleeSavedReg(CSRegs, LaneVGPR)) {
271 // TODO: Should this be a CreateSpillStackObject? This is technically a
272 // weird CSR spill.
273 CSRSpillFI = FrameInfo.CreateStackObject(4, 4, false);
274 }
275
276 SpillVGPRs.push_back(SGPRSpillVGPRCSR(LaneVGPR, CSRSpillFI));
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000277
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000278 // Add this register as live-in to all blocks to avoid machine verifer
279 // complaining about use of an undefined physical register.
280 for (MachineBasicBlock &BB : MF)
281 BB.addLiveIn(LaneVGPR);
282 } else {
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000283 LaneVGPR = SpillVGPRs.back().VGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000284 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000285
286 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000287 }
288
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000289 return true;
290}
291
292void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
293 for (auto &R : SGPRToVGPRSpills)
294 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000295}