blob: 153b95e7d8187d96876e8a5979c34a48ee28a767 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000030#include "llvm/IR/DiagnosticInfo.h"
Matt Arsenault6e3a4512016-01-18 22:01:13 +000031#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000033
Matt Arsenaulte935f052016-06-18 05:15:53 +000034static bool allocateKernArg(unsigned ValNo, MVT ValVT, MVT LocVT,
35 CCValAssign::LocInfo LocInfo,
36 ISD::ArgFlagsTy ArgFlags, CCState &State) {
37 MachineFunction &MF = State.getMachineFunction();
38 AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellardaf775432013-10-23 00:44:32 +000039
Tom Stellardbbeb45a2016-09-16 21:53:00 +000040 uint64_t Offset = MFI->allocateKernArg(LocVT.getStoreSize(),
Matt Arsenaulte935f052016-06-18 05:15:53 +000041 ArgFlags.getOrigAlign());
42 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000043 return true;
44}
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Christian Konig2c8f6d52013-03-07 09:03:52 +000046#include "AMDGPUGenCallingConv.inc"
47
Matt Arsenaultc9df7942014-06-11 03:29:54 +000048// Find a larger type to do a load / store of a vector with.
49EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
50 unsigned StoreSize = VT.getStoreSizeInBits();
51 if (StoreSize <= 32)
52 return EVT::getIntegerVT(Ctx, StoreSize);
53
54 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
55 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
56}
57
Matt Arsenault43e92fe2016-06-24 06:30:11 +000058AMDGPUTargetLowering::AMDGPUTargetLowering(const TargetMachine &TM,
Eric Christopher7792e322015-01-30 23:24:40 +000059 const AMDGPUSubtarget &STI)
60 : TargetLowering(TM), Subtarget(&STI) {
Tom Stellard75aadc22012-12-11 21:25:42 +000061 // Lower floating point store/load to integer store/load to reduce the number
62 // of patterns in tablegen.
Tom Stellard75aadc22012-12-11 21:25:42 +000063 setOperationAction(ISD::LOAD, MVT::f32, Promote);
64 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
65
Tom Stellardadf732c2013-07-18 21:43:48 +000066 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
67 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
68
Tom Stellard75aadc22012-12-11 21:25:42 +000069 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
70 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
71
Tom Stellardaf775432013-10-23 00:44:32 +000072 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
73 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
74
75 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
76 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
77
Matt Arsenault71e66762016-05-21 02:27:49 +000078 setOperationAction(ISD::LOAD, MVT::i64, Promote);
79 AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
80
81 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
82 AddPromotedToType(ISD::LOAD, MVT::v2i64, MVT::v4i32);
83
Tom Stellard7512c082013-07-12 18:14:56 +000084 setOperationAction(ISD::LOAD, MVT::f64, Promote);
Matt Arsenault71e66762016-05-21 02:27:49 +000085 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::v2i32);
Tom Stellard7512c082013-07-12 18:14:56 +000086
Matt Arsenaulte8a076a2014-05-08 18:01:56 +000087 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
Matt Arsenault71e66762016-05-21 02:27:49 +000088 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v4i32);
Tom Stellard0344cdf2013-08-01 15:23:42 +000089
Matt Arsenaultbd223422015-01-14 01:35:17 +000090 // There are no 64-bit extloads. These should be done as a 32-bit extload and
91 // an extension to 64-bit.
92 for (MVT VT : MVT::integer_valuetypes()) {
93 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
94 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
95 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
96 }
97
Matt Arsenault71e66762016-05-21 02:27:49 +000098 for (MVT VT : MVT::integer_valuetypes()) {
99 if (VT == MVT::i64)
100 continue;
101
102 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
103 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Legal);
104 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i16, Legal);
105 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
106
107 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
108 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i8, Legal);
109 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i16, Legal);
110 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
111
112 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
113 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i8, Legal);
114 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i16, Legal);
115 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
116 }
117
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000118 for (MVT VT : MVT::integer_vector_valuetypes()) {
119 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
120 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
121 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
122 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
123 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
124 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
125 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
126 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
127 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
128 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
129 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
130 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
131 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000132
Matt Arsenault71e66762016-05-21 02:27:49 +0000133 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
134 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
135 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
136 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
137
138 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
139 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
140 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
141 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f32, Expand);
142
143 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
144 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
145 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
146 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
147
148 setOperationAction(ISD::STORE, MVT::f32, Promote);
149 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
150
151 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
152 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
153
154 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
155 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
156
157 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
158 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
159
160 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
161 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
162
163 setOperationAction(ISD::STORE, MVT::i64, Promote);
164 AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
165
166 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
167 AddPromotedToType(ISD::STORE, MVT::v2i64, MVT::v4i32);
168
169 setOperationAction(ISD::STORE, MVT::f64, Promote);
170 AddPromotedToType(ISD::STORE, MVT::f64, MVT::v2i32);
171
172 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
173 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v4i32);
174
175 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
176 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
177
178 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
179 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
180
181 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
182 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
183 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
184
185 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
186 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
187 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
188 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
189
190 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
191 setTruncStoreAction(MVT::v2i64, MVT::v2i8, Expand);
192 setTruncStoreAction(MVT::v2i64, MVT::v2i16, Expand);
193 setTruncStoreAction(MVT::v2i64, MVT::v2i32, Expand);
194
195 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
196 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
197 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
198 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
199
200 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
201 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
202
203 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
204 setTruncStoreAction(MVT::v2f64, MVT::v2f16, Expand);
205
206 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Expand);
207 setTruncStoreAction(MVT::v4f64, MVT::v4f16, Expand);
208
209 setTruncStoreAction(MVT::v8f64, MVT::v8f32, Expand);
210 setTruncStoreAction(MVT::v8f64, MVT::v8f16, Expand);
211
212
213 setOperationAction(ISD::Constant, MVT::i32, Legal);
214 setOperationAction(ISD::Constant, MVT::i64, Legal);
215 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
216 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
217
218 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
219 setOperationAction(ISD::BRIND, MVT::Other, Expand);
220
221 // This is totally unsupported, just custom lower to produce an error.
222 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
223
224 // We need to custom lower some of the intrinsics
225 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
226 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
227
228 // Library functions. These default to Expand, but we have instructions
229 // for them.
230 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
231 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
232 setOperationAction(ISD::FPOW, MVT::f32, Legal);
233 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
234 setOperationAction(ISD::FABS, MVT::f32, Legal);
235 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
236 setOperationAction(ISD::FRINT, MVT::f32, Legal);
237 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
238 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
239 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
240
241 setOperationAction(ISD::FROUND, MVT::f32, Custom);
242 setOperationAction(ISD::FROUND, MVT::f64, Custom);
243
244 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
245 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
246
247 setOperationAction(ISD::FREM, MVT::f32, Custom);
248 setOperationAction(ISD::FREM, MVT::f64, Custom);
249
250 // v_mad_f32 does not support denormals according to some sources.
251 if (!Subtarget->hasFP32Denormals())
252 setOperationAction(ISD::FMAD, MVT::f32, Legal);
253
254 // Expand to fneg + fadd.
255 setOperationAction(ISD::FSUB, MVT::f64, Expand);
256
257 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
258 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
259 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
260 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
261 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
262 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
263 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
264 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
265 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
266 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellardaeb45642014-02-04 17:18:43 +0000267
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000268 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000269 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
270 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000271 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000272 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000273 }
274
Matt Arsenault6e439652014-06-10 19:00:20 +0000275 if (!Subtarget->hasBFI()) {
276 // fcopysign can be done in a single instruction with BFI.
277 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
278 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
279 }
280
Tim Northoverf861de32014-07-18 08:43:24 +0000281 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
Tom Stellard94c21bc2016-11-01 16:31:48 +0000282 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Custom);
Tim Northoverf861de32014-07-18 08:43:24 +0000283
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000284 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
285 for (MVT VT : ScalarIntVTs) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000286 // These should use [SU]DIVREM, so set them to expand
Jan Vesely4a33bc62014-08-12 17:31:17 +0000287 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000288 setOperationAction(ISD::UDIV, VT, Expand);
289 setOperationAction(ISD::SREM, VT, Expand);
290 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000291
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000292 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000293 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000294 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000295
296 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
297 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
298 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
299
300 setOperationAction(ISD::BSWAP, VT, Expand);
301 setOperationAction(ISD::CTTZ, VT, Expand);
302 setOperationAction(ISD::CTLZ, VT, Expand);
303 }
304
Matt Arsenault60425062014-06-10 19:18:28 +0000305 if (!Subtarget->hasBCNT(32))
306 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
307
308 if (!Subtarget->hasBCNT(64))
309 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
310
Matt Arsenault717c1d02014-06-15 21:08:58 +0000311 // The hardware supports 32-bit ROTR, but not ROTL.
312 setOperationAction(ISD::ROTL, MVT::i32, Expand);
313 setOperationAction(ISD::ROTL, MVT::i64, Expand);
314 setOperationAction(ISD::ROTR, MVT::i64, Expand);
315
316 setOperationAction(ISD::MUL, MVT::i64, Expand);
317 setOperationAction(ISD::MULHU, MVT::i64, Expand);
318 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000319 setOperationAction(ISD::UDIV, MVT::i32, Expand);
320 setOperationAction(ISD::UREM, MVT::i32, Expand);
321 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000322 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000323 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
324 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000325 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000326
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000327 setOperationAction(ISD::SMIN, MVT::i32, Legal);
328 setOperationAction(ISD::UMIN, MVT::i32, Legal);
329 setOperationAction(ISD::SMAX, MVT::i32, Legal);
330 setOperationAction(ISD::UMAX, MVT::i32, Legal);
331
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000332 if (Subtarget->hasFFBH())
333 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Custom);
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000334
Craig Topper33772c52016-04-28 03:34:31 +0000335 if (Subtarget->hasFFBL())
336 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Legal);
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000337
Matt Arsenaultf058d672016-01-11 16:50:29 +0000338 setOperationAction(ISD::CTLZ, MVT::i64, Custom);
339 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
340
Matt Arsenault59b8b772016-03-01 04:58:17 +0000341 // We only really have 32-bit BFE instructions (and 16-bit on VI).
342 //
343 // On SI+ there are 64-bit BFEs, but they are scalar only and there isn't any
344 // effort to match them now. We want this to be false for i64 cases when the
345 // extraction isn't restricted to the upper or lower half. Ideally we would
346 // have some pass reduce 64-bit extracts to 32-bit if possible. Extracts that
347 // span the midpoint are probably relatively rare, so don't worry about them
348 // for now.
349 if (Subtarget->hasBFE())
350 setHasExtractBitsInsn(true);
351
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000352 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000353 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000354 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000355
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000356 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000357 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000358 setOperationAction(ISD::ADD, VT, Expand);
359 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000360 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
361 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000362 setOperationAction(ISD::MUL, VT, Expand);
Valery Pykhtin8a89d362016-11-01 10:26:48 +0000363 setOperationAction(ISD::MULHU, VT, Expand);
364 setOperationAction(ISD::MULHS, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000365 setOperationAction(ISD::OR, VT, Expand);
366 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000367 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000368 setOperationAction(ISD::SRL, VT, Expand);
369 setOperationAction(ISD::ROTL, VT, Expand);
370 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000371 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000372 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000373 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000374 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000375 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000376 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000377 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000378 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
379 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000380 setOperationAction(ISD::SDIVREM, VT, Custom);
Artyom Skrobov63471332015-10-15 09:18:47 +0000381 setOperationAction(ISD::UDIVREM, VT, Expand);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000382 setOperationAction(ISD::ADDC, VT, Expand);
383 setOperationAction(ISD::SUBC, VT, Expand);
384 setOperationAction(ISD::ADDE, VT, Expand);
385 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000386 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000387 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000388 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000389 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000390 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000391 setOperationAction(ISD::CTPOP, VT, Expand);
392 setOperationAction(ISD::CTTZ, VT, Expand);
393 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000394 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000395 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000396
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000397 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000398 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000399 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000400
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000401 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000402 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000403 setOperationAction(ISD::FMINNUM, VT, Expand);
404 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000405 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000406 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000407 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000408 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000409 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000410 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000411 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000412 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000413 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000414 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000415 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000416 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000417 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000418 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000419 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000420 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000421 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000422 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000423 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000424 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000425 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000426 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000427 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000428
Matt Arsenault1cc49912016-05-25 17:34:58 +0000429 // This causes using an unrolled select operation rather than expansion with
430 // bit operations. This is in general better, but the alternative using BFI
431 // instructions may be better if the select sources are SGPRs.
432 setOperationAction(ISD::SELECT, MVT::v2f32, Promote);
433 AddPromotedToType(ISD::SELECT, MVT::v2f32, MVT::v2i32);
434
435 setOperationAction(ISD::SELECT, MVT::v4f32, Promote);
436 AddPromotedToType(ISD::SELECT, MVT::v4f32, MVT::v4i32);
437
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000438 setBooleanContents(ZeroOrNegativeOneBooleanContent);
439 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
440
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000441 setSchedulingPreference(Sched::RegPressure);
442 setJumpIsExpensive(true);
443
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000444 // SI at least has hardware support for floating point exceptions, but no way
445 // of using or handling them is implemented. They are also optional in OpenCL
446 // (Section 7.3)
Matt Arsenaultf639c322016-01-28 20:53:42 +0000447 setHasFloatingPointExceptions(Subtarget->hasFPExceptions());
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000448
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000449 PredictableSelectIsExpensive = false;
450
Nirav Davea81682a2016-10-13 20:23:25 +0000451 // We want to find all load dependencies for long chains of stores to enable
452 // merging into very wide vectors. The problem is with vectors with > 4
453 // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
454 // vectors are a legal type, even though we have to split the loads
455 // usually. When we can more precisely specify load legality per address
456 // space, we should be able to make FindBetterChain/MergeConsecutiveStores
457 // smarter so that they can figure out what to do in 2 iterations without all
458 // N > 4 stores on the same chain.
459 GatherAllAliasesMaxDepth = 16;
460
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000461 // FIXME: Need to really handle these.
462 MaxStoresPerMemcpy = 4096;
463 MaxStoresPerMemmove = 4096;
464 MaxStoresPerMemset = 4096;
Matt Arsenault71e66762016-05-21 02:27:49 +0000465
466 setTargetDAGCombine(ISD::BITCAST);
Matt Arsenault71e66762016-05-21 02:27:49 +0000467 setTargetDAGCombine(ISD::SHL);
468 setTargetDAGCombine(ISD::SRA);
469 setTargetDAGCombine(ISD::SRL);
470 setTargetDAGCombine(ISD::MUL);
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000471 setTargetDAGCombine(ISD::MULHU);
472 setTargetDAGCombine(ISD::MULHS);
Matt Arsenault71e66762016-05-21 02:27:49 +0000473 setTargetDAGCombine(ISD::SELECT);
474 setTargetDAGCombine(ISD::SELECT_CC);
475 setTargetDAGCombine(ISD::STORE);
476 setTargetDAGCombine(ISD::FADD);
477 setTargetDAGCombine(ISD::FSUB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000478}
479
Tom Stellard28d06de2013-08-05 22:22:07 +0000480//===----------------------------------------------------------------------===//
481// Target Information
482//===----------------------------------------------------------------------===//
483
Mehdi Amini44ede332015-07-09 02:09:04 +0000484MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
Tom Stellard28d06de2013-08-05 22:22:07 +0000485 return MVT::i32;
486}
487
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000488bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
489 return true;
490}
491
Matt Arsenault14d46452014-06-15 20:23:38 +0000492// The backend supports 32 and 64 bit floating point immediates.
493// FIXME: Why are we reporting vectors of FP immediates as legal?
494bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
495 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000496 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000497}
498
499// We don't want to shrink f64 / f32 constants.
500bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
501 EVT ScalarVT = VT.getScalarType();
502 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
503}
504
Matt Arsenault810cb622014-12-12 00:00:24 +0000505bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
506 ISD::LoadExtType,
507 EVT NewVT) const {
508
509 unsigned NewSize = NewVT.getStoreSizeInBits();
510
511 // If we are reducing to a 32-bit load, this is always better.
512 if (NewSize == 32)
513 return true;
514
515 EVT OldVT = N->getValueType(0);
516 unsigned OldSize = OldVT.getStoreSizeInBits();
517
518 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
519 // extloads, so doing one requires using a buffer_load. In cases where we
520 // still couldn't use a scalar load, using the wider load shouldn't really
521 // hurt anything.
522
523 // If the old size already had to be an extload, there's no harm in continuing
524 // to reduce the width.
525 return (OldSize < 32);
526}
527
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000528bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
529 EVT CastTy) const {
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000530
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000531 assert(LoadTy.getSizeInBits() == CastTy.getSizeInBits());
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000532
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000533 if (LoadTy.getScalarType() == MVT::i32)
534 return false;
535
536 unsigned LScalarSize = LoadTy.getScalarSizeInBits();
537 unsigned CastScalarSize = CastTy.getScalarSizeInBits();
538
539 return (LScalarSize < CastScalarSize) ||
540 (CastScalarSize >= 32);
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000541}
Tom Stellard28d06de2013-08-05 22:22:07 +0000542
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000543// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
544// profitable with the expansion for 64-bit since it's generally good to
545// speculate things.
546// FIXME: These should really have the size as a parameter.
547bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
548 return true;
549}
550
551bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
552 return true;
553}
554
Tom Stellard75aadc22012-12-11 21:25:42 +0000555//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000556// Target Properties
557//===---------------------------------------------------------------------===//
558
559bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
560 assert(VT.isFloatingPoint());
Matt Arsenaulta1474382014-08-15 18:42:15 +0000561 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000562}
563
564bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
565 assert(VT.isFloatingPoint());
Matt Arsenault13623d02014-08-15 18:42:18 +0000566 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000567}
568
Matt Arsenault65ad1602015-05-24 00:51:27 +0000569bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(EVT MemVT,
570 unsigned NumElem,
571 unsigned AS) const {
572 return true;
573}
574
Matt Arsenault61dc2352015-10-12 23:59:50 +0000575bool AMDGPUTargetLowering::aggressivelyPreferBuildVectorSources(EVT VecVT) const {
576 // There are few operations which truly have vector input operands. Any vector
577 // operation is going to involve operations on each component, and a
578 // build_vector will be a copy per element, so it always makes sense to use a
579 // build_vector input in place of the extracted element to avoid a copy into a
580 // super register.
581 //
582 // We should probably only do this if all users are extracts only, but this
583 // should be the common case.
584 return true;
585}
586
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000587bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000588 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000589 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
590}
591
592bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
593 // Truncate is just accessing a subregister.
594 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
595 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000596}
597
Matt Arsenaultb517c812014-03-27 17:23:31 +0000598bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000599 unsigned SrcSize = Src->getScalarSizeInBits();
600 unsigned DestSize = Dest->getScalarSizeInBits();
Matt Arsenaultb517c812014-03-27 17:23:31 +0000601
602 return SrcSize == 32 && DestSize == 64;
603}
604
605bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
606 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
607 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
608 // this will enable reducing 64-bit operations the 32-bit, which is always
609 // good.
610 return Src == MVT::i32 && Dest == MVT::i64;
611}
612
Aaron Ballman3c81e462014-06-26 13:45:47 +0000613bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
614 return isZExtFree(Val.getValueType(), VT2);
615}
616
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000617bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
618 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
619 // limited number of native 64-bit operations. Shrinking an operation to fit
620 // in a single 32-bit register should always be helpful. As currently used,
621 // this is much less general than the name suggests, and is only used in
622 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
623 // not profitable, and may actually be harmful.
624 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
625}
626
Tom Stellardc54731a2013-07-23 23:55:03 +0000627//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000628// TargetLowering Callbacks
629//===---------------------------------------------------------------------===//
630
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000631/// The SelectionDAGBuilder will automatically promote function arguments
632/// with illegal types. However, this does not work for the AMDGPU targets
633/// since the function arguments are stored in memory as these illegal types.
634/// In order to handle this properly we need to get the original types sizes
635/// from the LLVM IR Function and fixup the ISD:InputArg values before
636/// passing them to AnalyzeFormalArguments()
Christian Konig2c8f6d52013-03-07 09:03:52 +0000637
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000638/// When the SelectionDAGBuilder computes the Ins, it takes care of splitting
639/// input values across multiple registers. Each item in the Ins array
640/// represents a single value that will be stored in regsters. Ins[x].VT is
641/// the value type of the value that will be stored in the register, so
642/// whatever SDNode we lower the argument to needs to be this type.
643///
644/// In order to correctly lower the arguments we need to know the size of each
645/// argument. Since Ins[x].VT gives us the size of the register that will
646/// hold the value, we need to look at Ins[x].ArgVT to see the 'real' type
647/// for the orignal function argument so that we can deduce the correct memory
648/// type to use for Ins[x]. In most cases the correct memory type will be
649/// Ins[x].ArgVT. However, this will not always be the case. If, for example,
650/// we have a kernel argument of type v8i8, this argument will be split into
651/// 8 parts and each part will be represented by its own item in the Ins array.
652/// For each part the Ins[x].ArgVT will be the v8i8, which is the full type of
653/// the argument before it was split. From this, we deduce that the memory type
654/// for each individual part is i8. We pass the memory type as LocVT to the
655/// calling convention analysis function and the register type (Ins[x].VT) as
656/// the ValVT.
657void AMDGPUTargetLowering::analyzeFormalArgumentsCompute(CCState &State,
658 const SmallVectorImpl<ISD::InputArg> &Ins) const {
659 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
660 const ISD::InputArg &In = Ins[i];
661 EVT MemVT;
662
663 unsigned NumRegs = getNumRegisters(State.getContext(), In.ArgVT);
664
Tom Stellard7998db62016-09-16 22:20:24 +0000665 if (!Subtarget->isAmdHsaOS() &&
666 (In.ArgVT == MVT::i16 || In.ArgVT == MVT::i8 || In.ArgVT == MVT::f16)) {
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000667 // The ABI says the caller will extend these values to 32-bits.
668 MemVT = In.ArgVT.isInteger() ? MVT::i32 : MVT::f32;
669 } else if (NumRegs == 1) {
670 // This argument is not split, so the IR type is the memory type.
671 assert(!In.Flags.isSplit());
672 if (In.ArgVT.isExtended()) {
673 // We have an extended type, like i24, so we should just use the register type
674 MemVT = In.VT;
675 } else {
676 MemVT = In.ArgVT;
677 }
678 } else if (In.ArgVT.isVector() && In.VT.isVector() &&
679 In.ArgVT.getScalarType() == In.VT.getScalarType()) {
680 assert(In.ArgVT.getVectorNumElements() > In.VT.getVectorNumElements());
681 // We have a vector value which has been split into a vector with
682 // the same scalar type, but fewer elements. This should handle
683 // all the floating-point vector types.
684 MemVT = In.VT;
685 } else if (In.ArgVT.isVector() &&
686 In.ArgVT.getVectorNumElements() == NumRegs) {
687 // This arg has been split so that each element is stored in a separate
688 // register.
689 MemVT = In.ArgVT.getScalarType();
690 } else if (In.ArgVT.isExtended()) {
691 // We have an extended type, like i65.
692 MemVT = In.VT;
693 } else {
694 unsigned MemoryBits = In.ArgVT.getStoreSizeInBits() / NumRegs;
695 assert(In.ArgVT.getStoreSizeInBits() % NumRegs == 0);
696 if (In.VT.isInteger()) {
697 MemVT = EVT::getIntegerVT(State.getContext(), MemoryBits);
698 } else if (In.VT.isVector()) {
699 assert(!In.VT.getScalarType().isFloatingPoint());
700 unsigned NumElements = In.VT.getVectorNumElements();
701 assert(MemoryBits % NumElements == 0);
702 // This vector type has been split into another vector type with
703 // a different elements size.
704 EVT ScalarVT = EVT::getIntegerVT(State.getContext(),
705 MemoryBits / NumElements);
706 MemVT = EVT::getVectorVT(State.getContext(), ScalarVT, NumElements);
707 } else {
708 llvm_unreachable("cannot deduce memory type.");
709 }
710 }
711
712 // Convert one element vectors to scalar.
713 if (MemVT.isVector() && MemVT.getVectorNumElements() == 1)
714 MemVT = MemVT.getScalarType();
715
716 if (MemVT.isExtended()) {
717 // This should really only happen if we have vec3 arguments
718 assert(MemVT.isVector() && MemVT.getVectorNumElements() == 3);
719 MemVT = MemVT.getPow2VectorType(State.getContext());
720 }
721
722 assert(MemVT.isSimple());
723 allocateKernArg(i, In.VT, MemVT.getSimpleVT(), CCValAssign::Full, In.Flags,
724 State);
725 }
726}
727
728void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
729 const SmallVectorImpl<ISD::InputArg> &Ins) const {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000730 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000731}
732
Marek Olsak8a0f3352016-01-13 17:23:04 +0000733void AMDGPUTargetLowering::AnalyzeReturn(CCState &State,
734 const SmallVectorImpl<ISD::OutputArg> &Outs) const {
735
736 State.AnalyzeReturn(Outs, RetCC_SI);
737}
738
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000739SDValue
740AMDGPUTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
741 bool isVarArg,
742 const SmallVectorImpl<ISD::OutputArg> &Outs,
743 const SmallVectorImpl<SDValue> &OutVals,
744 const SDLoc &DL, SelectionDAG &DAG) const {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000745 return DAG.getNode(AMDGPUISD::ENDPGM, DL, MVT::Other, Chain);
Tom Stellard75aadc22012-12-11 21:25:42 +0000746}
747
748//===---------------------------------------------------------------------===//
749// Target specific lowering
750//===---------------------------------------------------------------------===//
751
Matt Arsenault16353872014-04-22 16:42:00 +0000752SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
753 SmallVectorImpl<SDValue> &InVals) const {
754 SDValue Callee = CLI.Callee;
755 SelectionDAG &DAG = CLI.DAG;
756
757 const Function &Fn = *DAG.getMachineFunction().getFunction();
758
759 StringRef FuncName("<unknown>");
760
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000761 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
762 FuncName = G->getSymbol();
763 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000764 FuncName = G->getGlobal()->getName();
765
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000766 DiagnosticInfoUnsupported NoCalls(
767 Fn, "unsupported call to function " + FuncName, CLI.DL.getDebugLoc());
Matt Arsenault16353872014-04-22 16:42:00 +0000768 DAG.getContext()->diagnose(NoCalls);
Matt Arsenault9430b912016-05-18 16:10:11 +0000769
770 for (unsigned I = 0, E = CLI.Ins.size(); I != E; ++I)
771 InVals.push_back(DAG.getUNDEF(CLI.Ins[I].VT));
772
773 return DAG.getEntryNode();
Matt Arsenault16353872014-04-22 16:42:00 +0000774}
775
Matt Arsenault19c54882015-08-26 18:37:13 +0000776SDValue AMDGPUTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
777 SelectionDAG &DAG) const {
778 const Function &Fn = *DAG.getMachineFunction().getFunction();
779
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000780 DiagnosticInfoUnsupported NoDynamicAlloca(Fn, "unsupported dynamic alloca",
781 SDLoc(Op).getDebugLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000782 DAG.getContext()->diagnose(NoDynamicAlloca);
Diana Picuse440f992016-06-23 09:19:16 +0000783 auto Ops = {DAG.getConstant(0, SDLoc(), Op.getValueType()), Op.getOperand(0)};
784 return DAG.getMergeValues(Ops, SDLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000785}
786
Matt Arsenault14d46452014-06-15 20:23:38 +0000787SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
788 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000789 switch (Op.getOpcode()) {
790 default:
Matt Arsenaultdfaf4262016-04-25 19:27:09 +0000791 Op->dump(&DAG);
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000792 llvm_unreachable("Custom lowering code for this"
793 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000794 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000795 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000796 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
797 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000798 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
799 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000800 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000801 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000802 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
803 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000804 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000805 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000806 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000807 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000808 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000809 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Tom Stellard94c21bc2016-11-01 16:31:48 +0000810 case ISD::FP_TO_FP16: return LowerFP_TO_FP16(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000811 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
812 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Matt Arsenaultf058d672016-01-11 16:50:29 +0000813 case ISD::CTLZ:
814 case ISD::CTLZ_ZERO_UNDEF:
815 return LowerCTLZ(Op, DAG);
Matt Arsenault19c54882015-08-26 18:37:13 +0000816 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000817 }
818 return Op;
819}
820
Matt Arsenaultd125d742014-03-27 17:23:24 +0000821void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
822 SmallVectorImpl<SDValue> &Results,
823 SelectionDAG &DAG) const {
824 switch (N->getOpcode()) {
825 case ISD::SIGN_EXTEND_INREG:
826 // Different parts of legalization seem to interpret which type of
827 // sign_extend_inreg is the one to check for custom lowering. The extended
828 // from type is what really matters, but some places check for custom
829 // lowering of the result type. This results in trying to use
830 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
831 // nothing here and let the illegal result integer be handled normally.
832 return;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000833 default:
834 return;
835 }
836}
837
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000838static bool hasDefinedInitializer(const GlobalValue *GV) {
839 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
840 if (!GVar || !GVar->hasInitializer())
841 return false;
842
Matt Arsenault8226fc42016-03-02 23:00:21 +0000843 return !isa<UndefValue>(GVar->getInitializer());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000844}
845
Tom Stellardc026e8b2013-06-28 15:47:08 +0000846SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
847 SDValue Op,
848 SelectionDAG &DAG) const {
849
Mehdi Amini44ede332015-07-09 02:09:04 +0000850 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000851 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000852 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000853
Tom Stellard04c0e982014-01-22 19:24:21 +0000854 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000855 case AMDGPUAS::LOCAL_ADDRESS: {
856 // XXX: What does the value of G->getOffset() mean?
857 assert(G->getOffset() == 0 &&
858 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000859
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000860 // TODO: We could emit code to handle the initialization somewhere.
861 if (hasDefinedInitializer(GV))
862 break;
863
Matt Arsenault52ef4012016-07-26 16:45:58 +0000864 unsigned Offset = MFI->allocateLDSGlobal(DL, *GV);
865 return DAG.getConstant(Offset, SDLoc(Op), Op.getValueType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000866 }
Tom Stellard04c0e982014-01-22 19:24:21 +0000867 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000868
869 const Function &Fn = *DAG.getMachineFunction().getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000870 DiagnosticInfoUnsupported BadInit(
871 Fn, "unsupported initializer for address space", SDLoc(Op).getDebugLoc());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000872 DAG.getContext()->diagnose(BadInit);
873 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000874}
875
Tom Stellardd86003e2013-08-14 23:25:00 +0000876SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
877 SelectionDAG &DAG) const {
878 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000879
Tom Stellardff5cf0e2015-04-23 22:59:24 +0000880 for (const SDUse &U : Op->ops())
881 DAG.ExtractVectorElements(U.get(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000882
Ahmed Bougacha128f8732016-04-26 21:15:30 +0000883 return DAG.getBuildVector(Op.getValueType(), SDLoc(Op), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000884}
885
886SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
887 SelectionDAG &DAG) const {
888
889 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000890 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000891 EVT VT = Op.getValueType();
892 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
893 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000894
Ahmed Bougacha128f8732016-04-26 21:15:30 +0000895 return DAG.getBuildVector(Op.getValueType(), SDLoc(Op), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000896}
897
Tom Stellard75aadc22012-12-11 21:25:42 +0000898SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
899 SelectionDAG &DAG) const {
900 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000901 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000902 EVT VT = Op.getValueType();
903
904 switch (IntrinsicID) {
905 default: return Op;
Matt Arsenaultf0711022016-07-13 19:42:06 +0000906 case AMDGPUIntrinsic::AMDGPU_clamp: // Legacy name.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000907 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
908 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
909
Matt Arsenault4c537172014-03-31 18:21:18 +0000910 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
911 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
912 Op.getOperand(1),
913 Op.getOperand(2),
914 Op.getOperand(3));
915
916 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
917 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
918 Op.getOperand(1),
919 Op.getOperand(2),
920 Op.getOperand(3));
Tom Stellard75aadc22012-12-11 21:25:42 +0000921 }
922}
923
Tom Stellard75aadc22012-12-11 21:25:42 +0000924/// \brief Generate Min/Max node
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000925SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(const SDLoc &DL, EVT VT,
926 SDValue LHS, SDValue RHS,
927 SDValue True, SDValue False,
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000928 SDValue CC,
929 DAGCombinerInfo &DCI) const {
930 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
931 return SDValue();
932
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000933 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
934 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000935
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000936 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +0000937 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
938 switch (CCOpcode) {
939 case ISD::SETOEQ:
940 case ISD::SETONE:
941 case ISD::SETUNE:
942 case ISD::SETNE:
943 case ISD::SETUEQ:
944 case ISD::SETEQ:
945 case ISD::SETFALSE:
946 case ISD::SETFALSE2:
947 case ISD::SETTRUE:
948 case ISD::SETTRUE2:
949 case ISD::SETUO:
950 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000951 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000952 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000953 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000954 if (LHS == True)
955 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
956 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
957 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000958 case ISD::SETOLE:
959 case ISD::SETOLT:
960 case ISD::SETLE:
961 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000962 // Ordered. Assume ordered for undefined.
963
964 // Only do this after legalization to avoid interfering with other combines
965 // which might occur.
966 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
967 !DCI.isCalledByLegalizer())
968 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +0000969
Matt Arsenault36094d72014-11-15 05:02:57 +0000970 // We need to permute the operands to get the correct NaN behavior. The
971 // selected operand is the second one based on the failing compare with NaN,
972 // so permute it based on the compare type the hardware uses.
973 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000974 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
975 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000976 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000977 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000978 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +0000979 if (LHS == True)
980 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
981 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000982 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000983 case ISD::SETGT:
984 case ISD::SETGE:
985 case ISD::SETOGE:
986 case ISD::SETOGT: {
987 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
988 !DCI.isCalledByLegalizer())
989 return SDValue();
990
991 if (LHS == True)
992 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
993 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
994 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000995 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000996 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000997 }
Tom Stellardafa8b532014-05-09 16:42:16 +0000998 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000999}
1000
Matt Arsenault6e3a4512016-01-18 22:01:13 +00001001std::pair<SDValue, SDValue>
1002AMDGPUTargetLowering::split64BitValue(SDValue Op, SelectionDAG &DAG) const {
1003 SDLoc SL(Op);
1004
1005 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1006
1007 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1008 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1009
1010 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1011 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1012
1013 return std::make_pair(Lo, Hi);
1014}
1015
Matt Arsenault33e3ece2016-01-18 22:09:04 +00001016SDValue AMDGPUTargetLowering::getLoHalf64(SDValue Op, SelectionDAG &DAG) const {
1017 SDLoc SL(Op);
1018
1019 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1020 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1021 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1022}
1023
1024SDValue AMDGPUTargetLowering::getHiHalf64(SDValue Op, SelectionDAG &DAG) const {
1025 SDLoc SL(Op);
1026
1027 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1028 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1029 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1030}
1031
Matt Arsenault83e60582014-07-24 17:10:35 +00001032SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1033 SelectionDAG &DAG) const {
Matt Arsenault9c499c32016-04-14 23:31:26 +00001034 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault83e60582014-07-24 17:10:35 +00001035 EVT VT = Op.getValueType();
1036
Matt Arsenault9c499c32016-04-14 23:31:26 +00001037
Matt Arsenault83e60582014-07-24 17:10:35 +00001038 // If this is a 2 element vector, we really want to scalarize and not create
1039 // weird 1 element vectors.
1040 if (VT.getVectorNumElements() == 2)
Matt Arsenault9c499c32016-04-14 23:31:26 +00001041 return scalarizeVectorLoad(Load, DAG);
Matt Arsenault83e60582014-07-24 17:10:35 +00001042
Matt Arsenault83e60582014-07-24 17:10:35 +00001043 SDValue BasePtr = Load->getBasePtr();
1044 EVT PtrVT = BasePtr.getValueType();
1045 EVT MemVT = Load->getMemoryVT();
1046 SDLoc SL(Op);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001047
1048 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
Matt Arsenault83e60582014-07-24 17:10:35 +00001049
1050 EVT LoVT, HiVT;
1051 EVT LoMemVT, HiMemVT;
1052 SDValue Lo, Hi;
1053
1054 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1055 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1056 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001057
1058 unsigned Size = LoMemVT.getStoreSize();
1059 unsigned BaseAlign = Load->getAlignment();
1060 unsigned HiAlign = MinAlign(BaseAlign, Size);
1061
Justin Lebar9c375812016-07-15 18:27:10 +00001062 SDValue LoLoad = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1063 Load->getChain(), BasePtr, SrcValue, LoMemVT,
1064 BaseAlign, Load->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001065 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001066 DAG.getConstant(Size, SL, PtrVT));
Justin Lebar9c375812016-07-15 18:27:10 +00001067 SDValue HiLoad =
1068 DAG.getExtLoad(Load->getExtensionType(), SL, HiVT, Load->getChain(),
1069 HiPtr, SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1070 HiMemVT, HiAlign, Load->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001071
1072 SDValue Ops[] = {
1073 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1074 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1075 LoLoad.getValue(1), HiLoad.getValue(1))
1076 };
1077
1078 return DAG.getMergeValues(Ops, SL);
1079}
1080
Matt Arsenault83e60582014-07-24 17:10:35 +00001081SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1082 SelectionDAG &DAG) const {
1083 StoreSDNode *Store = cast<StoreSDNode>(Op);
1084 SDValue Val = Store->getValue();
1085 EVT VT = Val.getValueType();
1086
1087 // If this is a 2 element vector, we really want to scalarize and not create
1088 // weird 1 element vectors.
1089 if (VT.getVectorNumElements() == 2)
Matt Arsenault9c499c32016-04-14 23:31:26 +00001090 return scalarizeVectorStore(Store, DAG);
Matt Arsenault83e60582014-07-24 17:10:35 +00001091
1092 EVT MemVT = Store->getMemoryVT();
1093 SDValue Chain = Store->getChain();
1094 SDValue BasePtr = Store->getBasePtr();
1095 SDLoc SL(Op);
1096
1097 EVT LoVT, HiVT;
1098 EVT LoMemVT, HiMemVT;
1099 SDValue Lo, Hi;
1100
1101 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1102 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1103 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1104
1105 EVT PtrVT = BasePtr.getValueType();
1106 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001107 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1108 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001109
Matt Arsenault52a52a52015-12-14 16:59:40 +00001110 const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
1111 unsigned BaseAlign = Store->getAlignment();
1112 unsigned Size = LoMemVT.getStoreSize();
1113 unsigned HiAlign = MinAlign(BaseAlign, Size);
1114
Justin Lebar9c375812016-07-15 18:27:10 +00001115 SDValue LoStore =
1116 DAG.getTruncStore(Chain, SL, Lo, BasePtr, SrcValue, LoMemVT, BaseAlign,
1117 Store->getMemOperand()->getFlags());
1118 SDValue HiStore =
1119 DAG.getTruncStore(Chain, SL, Hi, HiPtr, SrcValue.getWithOffset(Size),
1120 HiMemVT, HiAlign, Store->getMemOperand()->getFlags());
Matt Arsenault83e60582014-07-24 17:10:35 +00001121
1122 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1123}
1124
Matt Arsenault0daeb632014-07-24 06:59:20 +00001125// This is a shortcut for integer division because we have fast i32<->f32
1126// conversions, and fast f32 reciprocal instructions. The fractional part of a
Matt Arsenault81a70952016-05-21 01:53:33 +00001127// float is enough to accurately represent up to a 24-bit signed integer.
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001128SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG,
1129 bool Sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001130 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001131 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001132 SDValue LHS = Op.getOperand(0);
1133 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001134 MVT IntVT = MVT::i32;
1135 MVT FltVT = MVT::f32;
1136
Matt Arsenault81a70952016-05-21 01:53:33 +00001137 unsigned LHSSignBits = DAG.ComputeNumSignBits(LHS);
1138 if (LHSSignBits < 9)
1139 return SDValue();
1140
1141 unsigned RHSSignBits = DAG.ComputeNumSignBits(RHS);
1142 if (RHSSignBits < 9)
1143 return SDValue();
Jan Veselye5ca27d2014-08-12 17:31:20 +00001144
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001145 unsigned BitSize = VT.getSizeInBits();
Matt Arsenault81a70952016-05-21 01:53:33 +00001146 unsigned SignBits = std::min(LHSSignBits, RHSSignBits);
1147 unsigned DivBits = BitSize - SignBits;
1148 if (Sign)
1149 ++DivBits;
1150
1151 ISD::NodeType ToFp = Sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1152 ISD::NodeType ToInt = Sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001153
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001154 SDValue jq = DAG.getConstant(1, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001155
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001156 if (Sign) {
Jan Veselye5ca27d2014-08-12 17:31:20 +00001157 // char|short jq = ia ^ ib;
1158 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001159
Jan Veselye5ca27d2014-08-12 17:31:20 +00001160 // jq = jq >> (bitsize - 2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001161 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
1162 DAG.getConstant(BitSize - 2, DL, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001163
Jan Veselye5ca27d2014-08-12 17:31:20 +00001164 // jq = jq | 0x1
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001165 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
Jan Veselye5ca27d2014-08-12 17:31:20 +00001166 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001167
1168 // int ia = (int)LHS;
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001169 SDValue ia = LHS;
Matt Arsenault1578aa72014-06-15 20:08:02 +00001170
1171 // int ib, (int)RHS;
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001172 SDValue ib = RHS;
Matt Arsenault1578aa72014-06-15 20:08:02 +00001173
1174 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001175 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001176
1177 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001178 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001179
Matt Arsenault0daeb632014-07-24 06:59:20 +00001180 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1181 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001182
1183 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001184 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001185
1186 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001187 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001188
1189 // float fr = mad(fqneg, fb, fa);
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001190 SDValue fr = DAG.getNode(ISD::FMAD, DL, FltVT, fqneg, fb, fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001191
1192 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001193 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001194
1195 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001196 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001197
1198 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001199 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1200
Mehdi Amini44ede332015-07-09 02:09:04 +00001201 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001202
1203 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001204 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1205
Matt Arsenault1578aa72014-06-15 20:08:02 +00001206 // jq = (cv ? jq : 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001207 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
Matt Arsenault0daeb632014-07-24 06:59:20 +00001208
Jan Veselye5ca27d2014-08-12 17:31:20 +00001209 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001210 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1211
Jan Veselye5ca27d2014-08-12 17:31:20 +00001212 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001213 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1214 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1215
Matt Arsenault81a70952016-05-21 01:53:33 +00001216 // Truncate to number of bits this divide really is.
1217 if (Sign) {
1218 SDValue InRegSize
1219 = DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), DivBits));
1220 Div = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Div, InRegSize);
1221 Rem = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Rem, InRegSize);
1222 } else {
1223 SDValue TruncMask = DAG.getConstant((UINT64_C(1) << DivBits) - 1, DL, VT);
1224 Div = DAG.getNode(ISD::AND, DL, VT, Div, TruncMask);
1225 Rem = DAG.getNode(ISD::AND, DL, VT, Rem, TruncMask);
1226 }
1227
Matt Arsenault4e3d3832016-05-19 21:09:58 +00001228 return DAG.getMergeValues({ Div, Rem }, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001229}
1230
Tom Stellardbf69d762014-11-15 01:07:53 +00001231void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1232 SelectionDAG &DAG,
1233 SmallVectorImpl<SDValue> &Results) const {
1234 assert(Op.getValueType() == MVT::i64);
1235
1236 SDLoc DL(Op);
1237 EVT VT = Op.getValueType();
1238 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1239
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001240 SDValue one = DAG.getConstant(1, DL, HalfVT);
1241 SDValue zero = DAG.getConstant(0, DL, HalfVT);
Tom Stellardbf69d762014-11-15 01:07:53 +00001242
1243 //HiLo split
1244 SDValue LHS = Op.getOperand(0);
1245 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1246 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1247
1248 SDValue RHS = Op.getOperand(1);
1249 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1250 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1251
Jan Vesely5f715d32015-01-22 23:42:43 +00001252 if (VT == MVT::i64 &&
1253 DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
1254 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
1255
1256 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1257 LHS_Lo, RHS_Lo);
1258
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001259 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(0), zero});
1260 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(1), zero});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001261
1262 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV));
1263 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM));
Jan Vesely5f715d32015-01-22 23:42:43 +00001264 return;
1265 }
1266
Tom Stellardbf69d762014-11-15 01:07:53 +00001267 // Get Speculative values
1268 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1269 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1270
Tom Stellardbf69d762014-11-15 01:07:53 +00001271 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001272 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {REM_Lo, zero});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001273 REM = DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM);
Tom Stellardbf69d762014-11-15 01:07:53 +00001274
1275 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1276 SDValue DIV_Lo = zero;
1277
1278 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1279
1280 for (unsigned i = 0; i < halfBitWidth; ++i) {
Jan Veselyf7987ca2015-01-22 23:42:39 +00001281 const unsigned bitPos = halfBitWidth - i - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001282 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001283 // Get value of high bit
Jan Vesely811ef522015-04-12 23:45:01 +00001284 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1285 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001286 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001287
Jan Veselyf7987ca2015-01-22 23:42:39 +00001288 // Shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001289 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
Jan Veselyf7987ca2015-01-22 23:42:39 +00001290 // Add LHS high bit
1291 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001292
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +00001293 SDValue BIT = DAG.getConstant(1ULL << bitPos, DL, HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001294 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001295
1296 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1297
1298 // Update REM
Tom Stellardbf69d762014-11-15 01:07:53 +00001299 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
Tom Stellard83171b32014-11-15 01:07:57 +00001300 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001301 }
1302
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001303 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {DIV_Lo, DIV_Hi});
Matt Arsenaultd275fca2016-03-01 05:06:05 +00001304 DIV = DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV);
Tom Stellardbf69d762014-11-15 01:07:53 +00001305 Results.push_back(DIV);
1306 Results.push_back(REM);
1307}
1308
Tom Stellard75aadc22012-12-11 21:25:42 +00001309SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001310 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001311 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001312 EVT VT = Op.getValueType();
1313
Tom Stellardbf69d762014-11-15 01:07:53 +00001314 if (VT == MVT::i64) {
1315 SmallVector<SDValue, 2> Results;
1316 LowerUDIVREM64(Op, DAG, Results);
1317 return DAG.getMergeValues(Results, DL);
1318 }
1319
Matt Arsenault81a70952016-05-21 01:53:33 +00001320 if (VT == MVT::i32) {
1321 if (SDValue Res = LowerDIVREM24(Op, DAG, false))
1322 return Res;
1323 }
1324
Tom Stellard75aadc22012-12-11 21:25:42 +00001325 SDValue Num = Op.getOperand(0);
1326 SDValue Den = Op.getOperand(1);
1327
Tom Stellard75aadc22012-12-11 21:25:42 +00001328 // RCP = URECIP(Den) = 2^32 / Den + e
1329 // e is rounding error.
1330 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1331
Tom Stellard4349b192014-09-22 15:35:30 +00001332 // RCP_LO = mul(RCP, Den) */
1333 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001334
1335 // RCP_HI = mulhu (RCP, Den) */
1336 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1337
1338 // NEG_RCP_LO = -RCP_LO
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001339 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001340 RCP_LO);
1341
1342 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001343 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001344 NEG_RCP_LO, RCP_LO,
1345 ISD::SETEQ);
1346 // Calculate the rounding error from the URECIP instruction
1347 // E = mulhu(ABS_RCP_LO, RCP)
1348 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1349
1350 // RCP_A_E = RCP + E
1351 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1352
1353 // RCP_S_E = RCP - E
1354 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1355
1356 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001357 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001358 RCP_A_E, RCP_S_E,
1359 ISD::SETEQ);
1360 // Quotient = mulhu(Tmp0, Num)
1361 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1362
1363 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001364 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001365
1366 // Remainder = Num - Num_S_Remainder
1367 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1368
1369 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1370 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001371 DAG.getConstant(-1, DL, VT),
1372 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001373 ISD::SETUGE);
1374 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1375 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1376 Num_S_Remainder,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001377 DAG.getConstant(-1, DL, VT),
1378 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001379 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001380 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1381 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1382 Remainder_GE_Zero);
1383
1384 // Calculate Division result:
1385
1386 // Quotient_A_One = Quotient + 1
1387 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001388 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001389
1390 // Quotient_S_One = Quotient - 1
1391 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001392 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001393
1394 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001395 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001396 Quotient, Quotient_A_One, ISD::SETEQ);
1397
1398 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001399 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001400 Quotient_S_One, Div, ISD::SETEQ);
1401
1402 // Calculate Rem result:
1403
1404 // Remainder_S_Den = Remainder - Den
1405 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1406
1407 // Remainder_A_Den = Remainder + Den
1408 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1409
1410 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001411 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001412 Remainder, Remainder_S_Den, ISD::SETEQ);
1413
1414 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001415 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001416 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001417 SDValue Ops[2] = {
1418 Div,
1419 Rem
1420 };
Craig Topper64941d92014-04-27 19:20:57 +00001421 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001422}
1423
Jan Vesely109efdf2014-06-22 21:43:00 +00001424SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1425 SelectionDAG &DAG) const {
1426 SDLoc DL(Op);
1427 EVT VT = Op.getValueType();
1428
Jan Vesely109efdf2014-06-22 21:43:00 +00001429 SDValue LHS = Op.getOperand(0);
1430 SDValue RHS = Op.getOperand(1);
1431
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001432 SDValue Zero = DAG.getConstant(0, DL, VT);
1433 SDValue NegOne = DAG.getConstant(-1, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001434
Matt Arsenault81a70952016-05-21 01:53:33 +00001435 if (VT == MVT::i32) {
1436 if (SDValue Res = LowerDIVREM24(Op, DAG, true))
1437 return Res;
Jan Vesely5f715d32015-01-22 23:42:43 +00001438 }
Matt Arsenault81a70952016-05-21 01:53:33 +00001439
Jan Vesely5f715d32015-01-22 23:42:43 +00001440 if (VT == MVT::i64 &&
1441 DAG.ComputeNumSignBits(LHS) > 32 &&
1442 DAG.ComputeNumSignBits(RHS) > 32) {
1443 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1444
1445 //HiLo split
1446 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
1447 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
1448 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1449 LHS_Lo, RHS_Lo);
1450 SDValue Res[2] = {
1451 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
1452 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
1453 };
1454 return DAG.getMergeValues(Res, DL);
1455 }
1456
Jan Vesely109efdf2014-06-22 21:43:00 +00001457 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1458 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1459 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1460 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1461
1462 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1463 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1464
1465 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1466 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1467
1468 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1469 SDValue Rem = Div.getValue(1);
1470
1471 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1472 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1473
1474 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1475 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1476
1477 SDValue Res[2] = {
1478 Div,
1479 Rem
1480 };
1481 return DAG.getMergeValues(Res, DL);
1482}
1483
Matt Arsenault16e31332014-09-10 21:44:27 +00001484// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1485SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1486 SDLoc SL(Op);
1487 EVT VT = Op.getValueType();
1488 SDValue X = Op.getOperand(0);
1489 SDValue Y = Op.getOperand(1);
1490
Sanjay Patela2607012015-09-16 16:31:21 +00001491 // TODO: Should this propagate fast-math-flags?
1492
Matt Arsenault16e31332014-09-10 21:44:27 +00001493 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1494 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1495 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1496
1497 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1498}
1499
Matt Arsenault46010932014-06-18 17:05:30 +00001500SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1501 SDLoc SL(Op);
1502 SDValue Src = Op.getOperand(0);
1503
1504 // result = trunc(src)
1505 // if (src > 0.0 && src != result)
1506 // result += 1.0
1507
1508 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1509
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001510 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1511 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001512
Mehdi Amini44ede332015-07-09 02:09:04 +00001513 EVT SetCCVT =
1514 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001515
1516 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1517 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1518 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1519
1520 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001521 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001522 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1523}
1524
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001525static SDValue extractF64Exponent(SDValue Hi, const SDLoc &SL,
1526 SelectionDAG &DAG) {
Matt Arsenaultb0055482015-01-21 18:18:25 +00001527 const unsigned FractBits = 52;
1528 const unsigned ExpBits = 11;
1529
1530 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1531 Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001532 DAG.getConstant(FractBits - 32, SL, MVT::i32),
1533 DAG.getConstant(ExpBits, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001534 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001535 DAG.getConstant(1023, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001536
1537 return Exp;
1538}
1539
Matt Arsenault46010932014-06-18 17:05:30 +00001540SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1541 SDLoc SL(Op);
1542 SDValue Src = Op.getOperand(0);
1543
1544 assert(Op.getValueType() == MVT::f64);
1545
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001546 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1547 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001548
1549 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1550
1551 // Extract the upper half, since this is where we will find the sign and
1552 // exponent.
1553 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1554
Matt Arsenaultb0055482015-01-21 18:18:25 +00001555 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001556
Matt Arsenaultb0055482015-01-21 18:18:25 +00001557 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001558
1559 // Extract the sign bit.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001560 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001561 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1562
1563 // Extend back to to 64-bits.
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001564 SDValue SignBit64 = DAG.getBuildVector(MVT::v2i32, SL, {Zero, SignBit});
Matt Arsenault46010932014-06-18 17:05:30 +00001565 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1566
1567 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001568 const SDValue FractMask
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001569 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001570
1571 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1572 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1573 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1574
Mehdi Amini44ede332015-07-09 02:09:04 +00001575 EVT SetCCVT =
1576 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001577
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001578 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001579
1580 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1581 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1582
1583 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1584 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1585
1586 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1587}
1588
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001589SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1590 SDLoc SL(Op);
1591 SDValue Src = Op.getOperand(0);
1592
1593 assert(Op.getValueType() == MVT::f64);
1594
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001595 APFloat C1Val(APFloat::IEEEdouble, "0x1.0p+52");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001596 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001597 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1598
Sanjay Patela2607012015-09-16 16:31:21 +00001599 // TODO: Should this propagate fast-math-flags?
1600
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001601 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1602 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1603
1604 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001605
1606 APFloat C2Val(APFloat::IEEEdouble, "0x1.fffffffffffffp+51");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001607 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001608
Mehdi Amini44ede332015-07-09 02:09:04 +00001609 EVT SetCCVT =
1610 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001611 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
1612
1613 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
1614}
1615
Matt Arsenault692bd5e2014-06-18 22:03:45 +00001616SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
1617 // FNEARBYINT and FRINT are the same, except in their handling of FP
1618 // exceptions. Those aren't really meaningful for us, and OpenCL only has
1619 // rint, so just treat them as equivalent.
1620 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
1621}
1622
Matt Arsenaultb0055482015-01-21 18:18:25 +00001623// XXX - May require not supporting f32 denormals?
1624SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
1625 SDLoc SL(Op);
1626 SDValue X = Op.getOperand(0);
1627
1628 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
1629
Sanjay Patela2607012015-09-16 16:31:21 +00001630 // TODO: Should this propagate fast-math-flags?
1631
Matt Arsenaultb0055482015-01-21 18:18:25 +00001632 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
1633
1634 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
1635
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001636 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f32);
1637 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
1638 const SDValue Half = DAG.getConstantFP(0.5, SL, MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001639
1640 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
1641
Mehdi Amini44ede332015-07-09 02:09:04 +00001642 EVT SetCCVT =
1643 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001644
1645 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
1646
1647 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
1648
1649 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
1650}
1651
1652SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
1653 SDLoc SL(Op);
1654 SDValue X = Op.getOperand(0);
1655
1656 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
1657
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001658 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1659 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1660 const SDValue NegOne = DAG.getConstant(-1, SL, MVT::i32);
1661 const SDValue FiftyOne = DAG.getConstant(51, SL, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001662 EVT SetCCVT =
1663 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001664
1665 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
1666
1667 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
1668
1669 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
1670
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001671 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), SL,
1672 MVT::i64);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001673
1674 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
1675 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001676 DAG.getConstant(INT64_C(0x0008000000000000), SL,
1677 MVT::i64),
Matt Arsenaultb0055482015-01-21 18:18:25 +00001678 Exp);
1679
1680 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
1681 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001682 DAG.getConstant(0, SL, MVT::i64), Tmp0,
Matt Arsenaultb0055482015-01-21 18:18:25 +00001683 ISD::SETNE);
1684
1685 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001686 D, DAG.getConstant(0, SL, MVT::i64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001687 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
1688
1689 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
1690 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
1691
1692 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1693 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1694 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
1695
1696 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
1697 ExpEqNegOne,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001698 DAG.getConstantFP(1.0, SL, MVT::f64),
1699 DAG.getConstantFP(0.0, SL, MVT::f64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001700
1701 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
1702
1703 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
1704 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
1705
1706 return K;
1707}
1708
1709SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
1710 EVT VT = Op.getValueType();
1711
1712 if (VT == MVT::f32)
1713 return LowerFROUND32(Op, DAG);
1714
1715 if (VT == MVT::f64)
1716 return LowerFROUND64(Op, DAG);
1717
1718 llvm_unreachable("unhandled type");
1719}
1720
Matt Arsenault46010932014-06-18 17:05:30 +00001721SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
1722 SDLoc SL(Op);
1723 SDValue Src = Op.getOperand(0);
1724
1725 // result = trunc(src);
1726 // if (src < 0.0 && src != result)
1727 // result += -1.0.
1728
1729 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1730
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001731 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1732 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001733
Mehdi Amini44ede332015-07-09 02:09:04 +00001734 EVT SetCCVT =
1735 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001736
1737 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
1738 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1739 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1740
1741 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001742 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001743 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1744}
1745
Matt Arsenaultf058d672016-01-11 16:50:29 +00001746SDValue AMDGPUTargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
1747 SDLoc SL(Op);
1748 SDValue Src = Op.getOperand(0);
Matt Arsenaultf058d672016-01-11 16:50:29 +00001749 bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00001750
1751 if (ZeroUndef && Src.getValueType() == MVT::i32)
1752 return DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Src);
1753
Matt Arsenaultf058d672016-01-11 16:50:29 +00001754 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1755
1756 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1757 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1758
1759 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1760 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1761
1762 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1763 *DAG.getContext(), MVT::i32);
1764
1765 SDValue Hi0 = DAG.getSetCC(SL, SetCCVT, Hi, Zero, ISD::SETEQ);
1766
1767 SDValue CtlzLo = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Lo);
1768 SDValue CtlzHi = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Hi);
1769
1770 const SDValue Bits32 = DAG.getConstant(32, SL, MVT::i32);
1771 SDValue Add = DAG.getNode(ISD::ADD, SL, MVT::i32, CtlzLo, Bits32);
1772
1773 // ctlz(x) = hi_32(x) == 0 ? ctlz(lo_32(x)) + 32 : ctlz(hi_32(x))
1774 SDValue NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32, Hi0, Add, CtlzHi);
1775
1776 if (!ZeroUndef) {
1777 // Test if the full 64-bit input is zero.
1778
1779 // FIXME: DAG combines turn what should be an s_and_b64 into a v_or_b32,
1780 // which we probably don't want.
1781 SDValue Lo0 = DAG.getSetCC(SL, SetCCVT, Lo, Zero, ISD::SETEQ);
1782 SDValue SrcIsZero = DAG.getNode(ISD::AND, SL, SetCCVT, Lo0, Hi0);
1783
1784 // TODO: If i64 setcc is half rate, it can result in 1 fewer instruction
1785 // with the same cycles, otherwise it is slower.
1786 // SDValue SrcIsZero = DAG.getSetCC(SL, SetCCVT, Src,
1787 // DAG.getConstant(0, SL, MVT::i64), ISD::SETEQ);
1788
1789 const SDValue Bits32 = DAG.getConstant(64, SL, MVT::i32);
1790
1791 // The instruction returns -1 for 0 input, but the defined intrinsic
1792 // behavior is to return the number of bits.
1793 NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32,
1794 SrcIsZero, Bits32, NewCtlz);
1795 }
1796
1797 return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewCtlz);
1798}
1799
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001800SDValue AMDGPUTargetLowering::LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG,
1801 bool Signed) const {
1802 // Unsigned
1803 // cul2f(ulong u)
1804 //{
1805 // uint lz = clz(u);
1806 // uint e = (u != 0) ? 127U + 63U - lz : 0;
1807 // u = (u << lz) & 0x7fffffffffffffffUL;
1808 // ulong t = u & 0xffffffffffUL;
1809 // uint v = (e << 23) | (uint)(u >> 40);
1810 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
1811 // return as_float(v + r);
1812 //}
1813 // Signed
1814 // cl2f(long l)
1815 //{
1816 // long s = l >> 63;
1817 // float r = cul2f((l + s) ^ s);
1818 // return s ? -r : r;
1819 //}
1820
1821 SDLoc SL(Op);
1822 SDValue Src = Op.getOperand(0);
1823 SDValue L = Src;
1824
1825 SDValue S;
1826 if (Signed) {
1827 const SDValue SignBit = DAG.getConstant(63, SL, MVT::i64);
1828 S = DAG.getNode(ISD::SRA, SL, MVT::i64, L, SignBit);
1829
1830 SDValue LPlusS = DAG.getNode(ISD::ADD, SL, MVT::i64, L, S);
1831 L = DAG.getNode(ISD::XOR, SL, MVT::i64, LPlusS, S);
1832 }
1833
1834 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1835 *DAG.getContext(), MVT::f32);
1836
1837
1838 SDValue ZeroI32 = DAG.getConstant(0, SL, MVT::i32);
1839 SDValue ZeroI64 = DAG.getConstant(0, SL, MVT::i64);
1840 SDValue LZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i64, L);
1841 LZ = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LZ);
1842
1843 SDValue K = DAG.getConstant(127U + 63U, SL, MVT::i32);
1844 SDValue E = DAG.getSelect(SL, MVT::i32,
1845 DAG.getSetCC(SL, SetCCVT, L, ZeroI64, ISD::SETNE),
1846 DAG.getNode(ISD::SUB, SL, MVT::i32, K, LZ),
1847 ZeroI32);
1848
1849 SDValue U = DAG.getNode(ISD::AND, SL, MVT::i64,
1850 DAG.getNode(ISD::SHL, SL, MVT::i64, L, LZ),
1851 DAG.getConstant((-1ULL) >> 1, SL, MVT::i64));
1852
1853 SDValue T = DAG.getNode(ISD::AND, SL, MVT::i64, U,
1854 DAG.getConstant(0xffffffffffULL, SL, MVT::i64));
1855
1856 SDValue UShl = DAG.getNode(ISD::SRL, SL, MVT::i64,
1857 U, DAG.getConstant(40, SL, MVT::i64));
1858
1859 SDValue V = DAG.getNode(ISD::OR, SL, MVT::i32,
1860 DAG.getNode(ISD::SHL, SL, MVT::i32, E, DAG.getConstant(23, SL, MVT::i32)),
1861 DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, UShl));
1862
1863 SDValue C = DAG.getConstant(0x8000000000ULL, SL, MVT::i64);
1864 SDValue RCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETUGT);
1865 SDValue TCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETEQ);
1866
1867 SDValue One = DAG.getConstant(1, SL, MVT::i32);
1868
1869 SDValue VTrunc1 = DAG.getNode(ISD::AND, SL, MVT::i32, V, One);
1870
1871 SDValue R = DAG.getSelect(SL, MVT::i32,
1872 RCmp,
1873 One,
1874 DAG.getSelect(SL, MVT::i32, TCmp, VTrunc1, ZeroI32));
1875 R = DAG.getNode(ISD::ADD, SL, MVT::i32, V, R);
1876 R = DAG.getNode(ISD::BITCAST, SL, MVT::f32, R);
1877
1878 if (!Signed)
1879 return R;
1880
1881 SDValue RNeg = DAG.getNode(ISD::FNEG, SL, MVT::f32, R);
1882 return DAG.getSelect(SL, MVT::f32, DAG.getSExtOrTrunc(S, SL, SetCCVT), RNeg, R);
1883}
1884
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001885SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
1886 bool Signed) const {
1887 SDLoc SL(Op);
1888 SDValue Src = Op.getOperand(0);
1889
1890 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1891
1892 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001893 DAG.getConstant(0, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001894 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001895 DAG.getConstant(1, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001896
1897 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
1898 SL, MVT::f64, Hi);
1899
1900 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
1901
1902 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001903 DAG.getConstant(32, SL, MVT::i32));
Sanjay Patela2607012015-09-16 16:31:21 +00001904 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001905 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
1906}
1907
Tom Stellardc947d8c2013-10-30 17:22:05 +00001908SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
1909 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001910 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
1911 "operation should be legal");
Tom Stellardc947d8c2013-10-30 17:22:05 +00001912
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001913 EVT DestVT = Op.getValueType();
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001914
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001915 if (DestVT == MVT::f32)
1916 return LowerINT_TO_FP32(Op, DAG, false);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001917
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00001918 assert(DestVT == MVT::f64);
1919 return LowerINT_TO_FP64(Op, DAG, false);
Tom Stellardc947d8c2013-10-30 17:22:05 +00001920}
Tom Stellardfbab8272013-08-16 01:12:11 +00001921
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001922SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
1923 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001924 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
1925 "operation should be legal");
1926
1927 EVT DestVT = Op.getValueType();
1928 if (DestVT == MVT::f32)
1929 return LowerINT_TO_FP32(Op, DAG, true);
1930
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00001931 assert(DestVT == MVT::f64);
1932 return LowerINT_TO_FP64(Op, DAG, true);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00001933}
1934
Matt Arsenaultc9961752014-10-03 23:54:56 +00001935SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
1936 bool Signed) const {
1937 SDLoc SL(Op);
1938
1939 SDValue Src = Op.getOperand(0);
1940
1941 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1942
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001943 SDValue K0 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), SL,
1944 MVT::f64);
1945 SDValue K1 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), SL,
1946 MVT::f64);
Sanjay Patela2607012015-09-16 16:31:21 +00001947 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultc9961752014-10-03 23:54:56 +00001948 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
1949
1950 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
1951
1952
1953 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
1954
1955 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
1956 MVT::i32, FloorMul);
1957 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
1958
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001959 SDValue Result = DAG.getBuildVector(MVT::v2i32, SL, {Lo, Hi});
Matt Arsenaultc9961752014-10-03 23:54:56 +00001960
1961 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
1962}
1963
Tom Stellard94c21bc2016-11-01 16:31:48 +00001964SDValue AMDGPUTargetLowering::LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const {
1965
1966 if (getTargetMachine().Options.UnsafeFPMath) {
1967 // There is a generic expand for FP_TO_FP16 with unsafe fast math.
1968 return SDValue();
1969 }
1970
1971 SDLoc DL(Op);
1972 SDValue N0 = Op.getOperand(0);
1973 MVT SVT = N0.getSimpleValueType();
1974 assert(SVT == MVT::f64);
1975
1976 // f64 -> f16 conversion using round-to-nearest-even rounding mode.
1977 const unsigned ExpMask = 0x7ff;
1978 const unsigned ExpBiasf64 = 1023;
1979 const unsigned ExpBiasf16 = 15;
1980 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1981 SDValue One = DAG.getConstant(1, DL, MVT::i32);
1982 SDValue U = DAG.getNode(ISD::BITCAST, DL, MVT::i64, N0);
1983 SDValue UH = DAG.getNode(ISD::SRL, DL, MVT::i64, U,
1984 DAG.getConstant(32, DL, MVT::i64));
1985 UH = DAG.getZExtOrTrunc(UH, DL, MVT::i32);
1986 U = DAG.getZExtOrTrunc(U, DL, MVT::i32);
1987 SDValue E = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
1988 DAG.getConstant(20, DL, MVT::i64));
1989 E = DAG.getNode(ISD::AND, DL, MVT::i32, E,
1990 DAG.getConstant(ExpMask, DL, MVT::i32));
1991 // Subtract the fp64 exponent bias (1023) to get the real exponent and
1992 // add the f16 bias (15) to get the biased exponent for the f16 format.
1993 E = DAG.getNode(ISD::ADD, DL, MVT::i32, E,
1994 DAG.getConstant(-ExpBiasf64 + ExpBiasf16, DL, MVT::i32));
1995
1996 SDValue M = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
1997 DAG.getConstant(8, DL, MVT::i32));
1998 M = DAG.getNode(ISD::AND, DL, MVT::i32, M,
1999 DAG.getConstant(0xffe, DL, MVT::i32));
2000
2001 SDValue MaskedSig = DAG.getNode(ISD::AND, DL, MVT::i32, UH,
2002 DAG.getConstant(0x1ff, DL, MVT::i32));
2003 MaskedSig = DAG.getNode(ISD::OR, DL, MVT::i32, MaskedSig, U);
2004
2005 SDValue Lo40Set = DAG.getSelectCC(DL, MaskedSig, Zero, Zero, One, ISD::SETEQ);
2006 M = DAG.getNode(ISD::OR, DL, MVT::i32, M, Lo40Set);
2007
2008 // (M != 0 ? 0x0200 : 0) | 0x7c00;
2009 SDValue I = DAG.getNode(ISD::OR, DL, MVT::i32,
2010 DAG.getSelectCC(DL, M, Zero, DAG.getConstant(0x0200, DL, MVT::i32),
2011 Zero, ISD::SETNE), DAG.getConstant(0x7c00, DL, MVT::i32));
2012
2013 // N = M | (E << 12);
2014 SDValue N = DAG.getNode(ISD::OR, DL, MVT::i32, M,
2015 DAG.getNode(ISD::SHL, DL, MVT::i32, E,
2016 DAG.getConstant(12, DL, MVT::i32)));
2017
2018 // B = clamp(1-E, 0, 13);
2019 SDValue OneSubExp = DAG.getNode(ISD::SUB, DL, MVT::i32,
2020 One, E);
2021 SDValue B = DAG.getNode(ISD::SMAX, DL, MVT::i32, OneSubExp, Zero);
2022 B = DAG.getNode(ISD::SMIN, DL, MVT::i32, B,
2023 DAG.getConstant(13, DL, MVT::i32));
2024
2025 SDValue SigSetHigh = DAG.getNode(ISD::OR, DL, MVT::i32, M,
2026 DAG.getConstant(0x1000, DL, MVT::i32));
2027
2028 SDValue D = DAG.getNode(ISD::SRL, DL, MVT::i32, SigSetHigh, B);
2029 SDValue D0 = DAG.getNode(ISD::SHL, DL, MVT::i32, D, B);
2030 SDValue D1 = DAG.getSelectCC(DL, D0, SigSetHigh, One, Zero, ISD::SETNE);
2031 D = DAG.getNode(ISD::OR, DL, MVT::i32, D, D1);
2032
2033 SDValue V = DAG.getSelectCC(DL, E, One, D, N, ISD::SETLT);
2034 SDValue VLow3 = DAG.getNode(ISD::AND, DL, MVT::i32, V,
2035 DAG.getConstant(0x7, DL, MVT::i32));
2036 V = DAG.getNode(ISD::SRL, DL, MVT::i32, V,
2037 DAG.getConstant(2, DL, MVT::i32));
2038 SDValue V0 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(3, DL, MVT::i32),
2039 One, Zero, ISD::SETEQ);
2040 SDValue V1 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(5, DL, MVT::i32),
2041 One, Zero, ISD::SETGT);
2042 V1 = DAG.getNode(ISD::OR, DL, MVT::i32, V0, V1);
2043 V = DAG.getNode(ISD::ADD, DL, MVT::i32, V, V1);
2044
2045 V = DAG.getSelectCC(DL, E, DAG.getConstant(30, DL, MVT::i32),
2046 DAG.getConstant(0x7c00, DL, MVT::i32), V, ISD::SETGT);
2047 V = DAG.getSelectCC(DL, E, DAG.getConstant(1039, DL, MVT::i32),
2048 I, V, ISD::SETEQ);
2049
2050 // Extract the sign bit.
2051 SDValue Sign = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
2052 DAG.getConstant(16, DL, MVT::i32));
2053 Sign = DAG.getNode(ISD::AND, DL, MVT::i32, Sign,
2054 DAG.getConstant(0x8000, DL, MVT::i32));
2055
2056 V = DAG.getNode(ISD::OR, DL, MVT::i32, Sign, V);
2057 return DAG.getZExtOrTrunc(V, DL, Op.getValueType());
2058}
2059
Matt Arsenaultc9961752014-10-03 23:54:56 +00002060SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2061 SelectionDAG &DAG) const {
2062 SDValue Src = Op.getOperand(0);
2063
2064 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2065 return LowerFP64_TO_INT(Op, DAG, true);
2066
2067 return SDValue();
2068}
2069
2070SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2071 SelectionDAG &DAG) const {
2072 SDValue Src = Op.getOperand(0);
2073
2074 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2075 return LowerFP64_TO_INT(Op, DAG, false);
2076
2077 return SDValue();
2078}
2079
Matt Arsenaultfae02982014-03-17 18:58:11 +00002080SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2081 SelectionDAG &DAG) const {
2082 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2083 MVT VT = Op.getSimpleValueType();
2084 MVT ScalarVT = VT.getScalarType();
2085
Matt Arsenaultedc7dcb2016-07-28 00:32:05 +00002086 assert(VT.isVector());
Matt Arsenaultfae02982014-03-17 18:58:11 +00002087
2088 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002089 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002090
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002091 // TODO: Don't scalarize on Evergreen?
2092 unsigned NElts = VT.getVectorNumElements();
2093 SmallVector<SDValue, 8> Args;
2094 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002095
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002096 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2097 for (unsigned I = 0; I < NElts; ++I)
2098 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002099
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002100 return DAG.getBuildVector(VT, DL, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002101}
2102
Tom Stellard75aadc22012-12-11 21:25:42 +00002103//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002104// Custom DAG optimizations
2105//===----------------------------------------------------------------------===//
2106
2107static bool isU24(SDValue Op, SelectionDAG &DAG) {
2108 APInt KnownZero, KnownOne;
2109 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002110 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002111
2112 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2113}
2114
2115static bool isI24(SDValue Op, SelectionDAG &DAG) {
2116 EVT VT = Op.getValueType();
2117
2118 // In order for this to be a signed 24-bit value, bit 23, must
2119 // be a sign bit.
2120 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2121 // as unsigned 24-bit values.
2122 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2123}
2124
Tom Stellard09c2bd62016-10-14 19:14:29 +00002125static bool simplifyI24(SDNode *Node24, unsigned OpIdx,
2126 TargetLowering::DAGCombinerInfo &DCI) {
Tom Stellard50122a52014-04-07 19:45:41 +00002127
2128 SelectionDAG &DAG = DCI.DAG;
Tom Stellard09c2bd62016-10-14 19:14:29 +00002129 SDValue Op = Node24->getOperand(OpIdx);
Tom Stellard50122a52014-04-07 19:45:41 +00002130 EVT VT = Op.getValueType();
2131
2132 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2133 APInt KnownZero, KnownOne;
2134 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
Tom Stellard09c2bd62016-10-14 19:14:29 +00002135 if (TLO.SimplifyDemandedBits(Node24, OpIdx, Demanded, DCI))
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002136 return true;
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002137
2138 return false;
Tom Stellard50122a52014-04-07 19:45:41 +00002139}
2140
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002141template <typename IntTy>
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002142static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0, uint32_t Offset,
2143 uint32_t Width, const SDLoc &DL) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002144 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002145 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2146 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002147 return DAG.getConstant(Result, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002148 }
2149
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002150 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002151}
2152
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002153static bool hasVolatileUser(SDNode *Val) {
2154 for (SDNode *U : Val->uses()) {
2155 if (MemSDNode *M = dyn_cast<MemSDNode>(U)) {
2156 if (M->isVolatile())
2157 return true;
2158 }
2159 }
2160
2161 return false;
2162}
2163
Matt Arsenault8af47a02016-07-01 22:55:55 +00002164bool AMDGPUTargetLowering::shouldCombineMemoryType(EVT VT) const {
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002165 // i32 vectors are the canonical memory type.
2166 if (VT.getScalarType() == MVT::i32 || isTypeLegal(VT))
2167 return false;
2168
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002169 if (!VT.isByteSized())
2170 return false;
2171
2172 unsigned Size = VT.getStoreSize();
2173
2174 if ((Size == 1 || Size == 2 || Size == 4) && !VT.isVector())
2175 return false;
2176
2177 if (Size == 3 || (Size > 4 && (Size % 4 != 0)))
2178 return false;
2179
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002180 return true;
2181}
2182
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002183// Replace load of an illegal type with a store of a bitcast to a friendlier
2184// type.
2185SDValue AMDGPUTargetLowering::performLoadCombine(SDNode *N,
2186 DAGCombinerInfo &DCI) const {
2187 if (!DCI.isBeforeLegalize())
2188 return SDValue();
2189
2190 LoadSDNode *LN = cast<LoadSDNode>(N);
2191 if (LN->isVolatile() || !ISD::isNormalLoad(LN) || hasVolatileUser(LN))
2192 return SDValue();
2193
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002194 SDLoc SL(N);
2195 SelectionDAG &DAG = DCI.DAG;
2196 EVT VT = LN->getMemoryVT();
Matt Arsenault8af47a02016-07-01 22:55:55 +00002197
2198 unsigned Size = VT.getStoreSize();
2199 unsigned Align = LN->getAlignment();
2200 if (Align < Size && isTypeLegal(VT)) {
2201 bool IsFast;
2202 unsigned AS = LN->getAddressSpace();
2203
2204 // Expand unaligned loads earlier than legalization. Due to visitation order
2205 // problems during legalization, the emitted instructions to pack and unpack
2206 // the bytes again are not eliminated in the case of an unaligned copy.
2207 if (!allowsMisalignedMemoryAccesses(VT, AS, Align, &IsFast)) {
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002208 if (VT.isVector())
2209 return scalarizeVectorLoad(LN, DAG);
2210
Matt Arsenault8af47a02016-07-01 22:55:55 +00002211 SDValue Ops[2];
2212 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(LN, DAG);
2213 return DAG.getMergeValues(Ops, SDLoc(N));
2214 }
2215
2216 if (!IsFast)
2217 return SDValue();
2218 }
2219
2220 if (!shouldCombineMemoryType(VT))
2221 return SDValue();
2222
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002223 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
2224
2225 SDValue NewLoad
2226 = DAG.getLoad(NewVT, SL, LN->getChain(),
2227 LN->getBasePtr(), LN->getMemOperand());
2228
2229 SDValue BC = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad);
2230 DCI.CombineTo(N, BC, NewLoad.getValue(1));
2231 return SDValue(N, 0);
2232}
2233
2234// Replace store of an illegal type with a store of a bitcast to a friendlier
2235// type.
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002236SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2237 DAGCombinerInfo &DCI) const {
2238 if (!DCI.isBeforeLegalize())
2239 return SDValue();
2240
2241 StoreSDNode *SN = cast<StoreSDNode>(N);
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002242 if (SN->isVolatile() || !ISD::isNormalStore(SN))
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002243 return SDValue();
2244
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002245 EVT VT = SN->getMemoryVT();
Matt Arsenault8af47a02016-07-01 22:55:55 +00002246 unsigned Size = VT.getStoreSize();
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002247
2248 SDLoc SL(N);
2249 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault8af47a02016-07-01 22:55:55 +00002250 unsigned Align = SN->getAlignment();
2251 if (Align < Size && isTypeLegal(VT)) {
2252 bool IsFast;
2253 unsigned AS = SN->getAddressSpace();
2254
2255 // Expand unaligned stores earlier than legalization. Due to visitation
2256 // order problems during legalization, the emitted instructions to pack and
2257 // unpack the bytes again are not eliminated in the case of an unaligned
2258 // copy.
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002259 if (!allowsMisalignedMemoryAccesses(VT, AS, Align, &IsFast)) {
2260 if (VT.isVector())
2261 return scalarizeVectorStore(SN, DAG);
2262
Matt Arsenault8af47a02016-07-01 22:55:55 +00002263 return expandUnalignedStore(SN, DAG);
Matt Arsenaultb50eb8d2016-08-31 21:52:27 +00002264 }
Matt Arsenault8af47a02016-07-01 22:55:55 +00002265
2266 if (!IsFast)
2267 return SDValue();
2268 }
2269
2270 if (!shouldCombineMemoryType(VT))
2271 return SDValue();
2272
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002273 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
Matt Arsenault8af47a02016-07-01 22:55:55 +00002274 SDValue Val = SN->getValue();
2275
2276 //DCI.AddToWorklist(Val.getNode());
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002277
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002278 bool OtherUses = !Val.hasOneUse();
2279 SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, NewVT, Val);
2280 if (OtherUses) {
2281 SDValue CastBack = DAG.getNode(ISD::BITCAST, SL, VT, CastVal);
2282 DAG.ReplaceAllUsesOfValueWith(Val, CastBack);
2283 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002284
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002285 return DAG.getStore(SN->getChain(), SL, CastVal,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002286 SN->getBasePtr(), SN->getMemOperand());
2287}
2288
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002289/// Split the 64-bit value \p LHS into two 32-bit components, and perform the
2290/// binary operation \p Opc to it with the corresponding constant operands.
2291SDValue AMDGPUTargetLowering::splitBinaryBitConstantOpImpl(
2292 DAGCombinerInfo &DCI, const SDLoc &SL,
2293 unsigned Opc, SDValue LHS,
2294 uint32_t ValLo, uint32_t ValHi) const {
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002295 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002296 SDValue Lo, Hi;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002297 std::tie(Lo, Hi) = split64BitValue(LHS, DAG);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002298
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002299 SDValue LoRHS = DAG.getConstant(ValLo, SL, MVT::i32);
2300 SDValue HiRHS = DAG.getConstant(ValHi, SL, MVT::i32);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002301
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00002302 SDValue LoAnd = DAG.getNode(Opc, SL, MVT::i32, Lo, LoRHS);
2303 SDValue HiAnd = DAG.getNode(Opc, SL, MVT::i32, Hi, HiRHS);
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002304
Matt Arsenaultefa3fe12016-04-22 22:48:38 +00002305 // Re-visit the ands. It's possible we eliminated one of them and it could
2306 // simplify the vector.
2307 DCI.AddToWorklist(Lo.getNode());
2308 DCI.AddToWorklist(Hi.getNode());
2309
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002310 SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {LoAnd, HiAnd});
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002311 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
2312}
2313
Matt Arsenault24692112015-07-14 18:20:33 +00002314SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
2315 DAGCombinerInfo &DCI) const {
2316 if (N->getValueType(0) != MVT::i64)
2317 return SDValue();
2318
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002319 // i64 (shl x, C) -> (build_pair 0, (shl x, C -32))
Matt Arsenault24692112015-07-14 18:20:33 +00002320
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002321 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
2322 // common case, splitting this into a move and a 32-bit shift is faster and
2323 // the same code size.
Matt Arsenault24692112015-07-14 18:20:33 +00002324 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002325 if (!RHS)
2326 return SDValue();
2327
2328 unsigned RHSVal = RHS->getZExtValue();
2329 if (RHSVal < 32)
Matt Arsenault24692112015-07-14 18:20:33 +00002330 return SDValue();
2331
2332 SDValue LHS = N->getOperand(0);
2333
2334 SDLoc SL(N);
2335 SelectionDAG &DAG = DCI.DAG;
2336
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002337 SDValue ShiftAmt = DAG.getConstant(RHSVal - 32, SL, MVT::i32);
2338
Matt Arsenault24692112015-07-14 18:20:33 +00002339 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002340 SDValue NewShift = DAG.getNode(ISD::SHL, SL, MVT::i32, Lo, ShiftAmt);
Matt Arsenault24692112015-07-14 18:20:33 +00002341
2342 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
Matt Arsenault80edab92016-01-18 21:43:36 +00002343
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002344 SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {Zero, NewShift});
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002345 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault24692112015-07-14 18:20:33 +00002346}
2347
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002348SDValue AMDGPUTargetLowering::performSraCombine(SDNode *N,
2349 DAGCombinerInfo &DCI) const {
2350 if (N->getValueType(0) != MVT::i64)
2351 return SDValue();
2352
2353 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2354 if (!RHS)
2355 return SDValue();
2356
2357 SelectionDAG &DAG = DCI.DAG;
2358 SDLoc SL(N);
2359 unsigned RHSVal = RHS->getZExtValue();
2360
2361 // (sra i64:x, 32) -> build_pair x, (sra hi_32(x), 31)
2362 if (RHSVal == 32) {
2363 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2364 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2365 DAG.getConstant(31, SL, MVT::i32));
2366
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002367 SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {Hi, NewShift});
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002368 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2369 }
2370
2371 // (sra i64:x, 63) -> build_pair (sra hi_32(x), 31), (sra hi_32(x), 31)
2372 if (RHSVal == 63) {
2373 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2374 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2375 DAG.getConstant(31, SL, MVT::i32));
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002376 SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, NewShift});
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002377 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2378 }
2379
2380 return SDValue();
2381}
2382
Matt Arsenault80edab92016-01-18 21:43:36 +00002383SDValue AMDGPUTargetLowering::performSrlCombine(SDNode *N,
2384 DAGCombinerInfo &DCI) const {
2385 if (N->getValueType(0) != MVT::i64)
2386 return SDValue();
2387
2388 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2389 if (!RHS)
2390 return SDValue();
2391
2392 unsigned ShiftAmt = RHS->getZExtValue();
2393 if (ShiftAmt < 32)
2394 return SDValue();
2395
2396 // srl i64:x, C for C >= 32
2397 // =>
2398 // build_pair (srl hi_32(x), C - 32), 0
2399
2400 SelectionDAG &DAG = DCI.DAG;
2401 SDLoc SL(N);
2402
2403 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2404 SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2405
2406 SDValue VecOp = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, N->getOperand(0));
2407 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32,
2408 VecOp, One);
2409
2410 SDValue NewConst = DAG.getConstant(ShiftAmt - 32, SL, MVT::i32);
2411 SDValue NewShift = DAG.getNode(ISD::SRL, SL, MVT::i32, Hi, NewConst);
2412
Ahmed Bougacha128f8732016-04-26 21:15:30 +00002413 SDValue BuildPair = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, Zero});
Matt Arsenault80edab92016-01-18 21:43:36 +00002414
2415 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildPair);
2416}
2417
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002418// We need to specifically handle i64 mul here to avoid unnecessary conversion
2419// instructions. If we only match on the legalized i64 mul expansion,
2420// SimplifyDemandedBits will be unable to remove them because there will be
2421// multiple uses due to the separate mul + mulh[su].
2422static SDValue getMul24(SelectionDAG &DAG, const SDLoc &SL,
2423 SDValue N0, SDValue N1, unsigned Size, bool Signed) {
2424 if (Size <= 32) {
2425 unsigned MulOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
2426 return DAG.getNode(MulOpc, SL, MVT::i32, N0, N1);
2427 }
2428
2429 // Because we want to eliminate extension instructions before the
2430 // operation, we need to create a single user here (i.e. not the separate
2431 // mul_lo + mul_hi) so that SimplifyDemandedBits will deal with it.
2432
2433 unsigned MulOpc = Signed ? AMDGPUISD::MUL_LOHI_I24 : AMDGPUISD::MUL_LOHI_U24;
2434
2435 SDValue Mul = DAG.getNode(MulOpc, SL,
2436 DAG.getVTList(MVT::i32, MVT::i32), N0, N1);
2437
2438 return DAG.getNode(ISD::BUILD_PAIR, SL, MVT::i64,
2439 Mul.getValue(0), Mul.getValue(1));
2440}
2441
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002442SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2443 DAGCombinerInfo &DCI) const {
2444 EVT VT = N->getValueType(0);
2445
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002446 unsigned Size = VT.getSizeInBits();
2447 if (VT.isVector() || Size > 64)
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002448 return SDValue();
2449
2450 SelectionDAG &DAG = DCI.DAG;
2451 SDLoc DL(N);
2452
2453 SDValue N0 = N->getOperand(0);
2454 SDValue N1 = N->getOperand(1);
2455 SDValue Mul;
2456
2457 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2458 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2459 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002460 Mul = getMul24(DAG, DL, N0, N1, Size, false);
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002461 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2462 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2463 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002464 Mul = getMul24(DAG, DL, N0, N1, Size, true);
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002465 } else {
2466 return SDValue();
2467 }
2468
2469 // We need to use sext even for MUL_U24, because MUL_U24 is used
2470 // for signed multiply of 8 and 16-bit types.
2471 return DAG.getSExtOrTrunc(Mul, DL, VT);
2472}
2473
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002474SDValue AMDGPUTargetLowering::performMulhsCombine(SDNode *N,
2475 DAGCombinerInfo &DCI) const {
2476 EVT VT = N->getValueType(0);
2477
2478 if (!Subtarget->hasMulI24() || VT.isVector())
2479 return SDValue();
2480
2481 SelectionDAG &DAG = DCI.DAG;
2482 SDLoc DL(N);
2483
2484 SDValue N0 = N->getOperand(0);
2485 SDValue N1 = N->getOperand(1);
2486
2487 if (!isI24(N0, DAG) || !isI24(N1, DAG))
2488 return SDValue();
2489
2490 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2491 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2492
2493 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_I24, DL, MVT::i32, N0, N1);
2494 DCI.AddToWorklist(Mulhi.getNode());
2495 return DAG.getSExtOrTrunc(Mulhi, DL, VT);
2496}
2497
2498SDValue AMDGPUTargetLowering::performMulhuCombine(SDNode *N,
2499 DAGCombinerInfo &DCI) const {
2500 EVT VT = N->getValueType(0);
2501
2502 if (!Subtarget->hasMulU24() || VT.isVector() || VT.getSizeInBits() > 32)
2503 return SDValue();
2504
2505 SelectionDAG &DAG = DCI.DAG;
2506 SDLoc DL(N);
2507
2508 SDValue N0 = N->getOperand(0);
2509 SDValue N1 = N->getOperand(1);
2510
2511 if (!isU24(N0, DAG) || !isU24(N1, DAG))
2512 return SDValue();
2513
2514 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2515 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2516
2517 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_U24, DL, MVT::i32, N0, N1);
2518 DCI.AddToWorklist(Mulhi.getNode());
2519 return DAG.getZExtOrTrunc(Mulhi, DL, VT);
2520}
2521
2522SDValue AMDGPUTargetLowering::performMulLoHi24Combine(
2523 SDNode *N, DAGCombinerInfo &DCI) const {
2524 SelectionDAG &DAG = DCI.DAG;
2525
Tom Stellard09c2bd62016-10-14 19:14:29 +00002526 // Simplify demanded bits before splitting into multiple users.
2527 if (simplifyI24(N, 0, DCI) || simplifyI24(N, 1, DCI))
2528 return SDValue();
2529
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002530 SDValue N0 = N->getOperand(0);
2531 SDValue N1 = N->getOperand(1);
2532
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002533 bool Signed = (N->getOpcode() == AMDGPUISD::MUL_LOHI_I24);
2534
2535 unsigned MulLoOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
2536 unsigned MulHiOpc = Signed ? AMDGPUISD::MULHI_I24 : AMDGPUISD::MULHI_U24;
2537
2538 SDLoc SL(N);
2539
2540 SDValue MulLo = DAG.getNode(MulLoOpc, SL, MVT::i32, N0, N1);
2541 SDValue MulHi = DAG.getNode(MulHiOpc, SL, MVT::i32, N0, N1);
2542 return DAG.getMergeValues({ MulLo, MulHi }, SL);
2543}
2544
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002545static bool isNegativeOne(SDValue Val) {
2546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val))
2547 return C->isAllOnesValue();
2548 return false;
2549}
2550
2551static bool isCtlzOpc(unsigned Opc) {
2552 return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
2553}
2554
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002555// Get FFBH node if the incoming op may have been type legalized from a smaller
2556// type VT.
2557// Need to match pre-legalized type because the generic legalization inserts the
2558// add/sub between the select and compare.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002559static SDValue getFFBH_U32(const TargetLowering &TLI, SelectionDAG &DAG,
2560 const SDLoc &SL, SDValue Op) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002561 EVT VT = Op.getValueType();
2562 EVT LegalVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
2563 if (LegalVT != MVT::i32)
2564 return SDValue();
2565
2566 if (VT != MVT::i32)
2567 Op = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Op);
2568
2569 SDValue FFBH = DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Op);
2570 if (VT != MVT::i32)
2571 FFBH = DAG.getNode(ISD::TRUNCATE, SL, VT, FFBH);
2572
2573 return FFBH;
2574}
2575
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002576// The native instructions return -1 on 0 input. Optimize out a select that
2577// produces -1 on 0.
2578//
2579// TODO: If zero is not undef, we could also do this if the output is compared
2580// against the bitwidth.
2581//
2582// TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002583SDValue AMDGPUTargetLowering::performCtlzCombine(const SDLoc &SL, SDValue Cond,
2584 SDValue LHS, SDValue RHS,
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002585 DAGCombinerInfo &DCI) const {
2586 ConstantSDNode *CmpRhs = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2587 if (!CmpRhs || !CmpRhs->isNullValue())
2588 return SDValue();
2589
2590 SelectionDAG &DAG = DCI.DAG;
2591 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
2592 SDValue CmpLHS = Cond.getOperand(0);
2593
2594 // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
2595 if (CCOpcode == ISD::SETEQ &&
2596 isCtlzOpc(RHS.getOpcode()) &&
2597 RHS.getOperand(0) == CmpLHS &&
2598 isNegativeOne(LHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002599 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002600 }
2601
2602 // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
2603 if (CCOpcode == ISD::SETNE &&
2604 isCtlzOpc(LHS.getOpcode()) &&
2605 LHS.getOperand(0) == CmpLHS &&
2606 isNegativeOne(RHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002607 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002608 }
2609
2610 return SDValue();
2611}
2612
2613SDValue AMDGPUTargetLowering::performSelectCombine(SDNode *N,
2614 DAGCombinerInfo &DCI) const {
2615 SDValue Cond = N->getOperand(0);
2616 if (Cond.getOpcode() != ISD::SETCC)
2617 return SDValue();
2618
2619 EVT VT = N->getValueType(0);
2620 SDValue LHS = Cond.getOperand(0);
2621 SDValue RHS = Cond.getOperand(1);
2622 SDValue CC = Cond.getOperand(2);
2623
2624 SDValue True = N->getOperand(1);
2625 SDValue False = N->getOperand(2);
2626
Matt Arsenault5b39b342016-01-28 20:53:48 +00002627 if (VT == MVT::f32 && Cond.hasOneUse()) {
2628 SDValue MinMax
2629 = CombineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
2630 // Revisit this node so we can catch min3/max3/med3 patterns.
2631 //DCI.AddToWorklist(MinMax.getNode());
2632 return MinMax;
2633 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002634
2635 // There's no reason to not do this if the condition has other uses.
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002636 return performCtlzCombine(SDLoc(N), Cond, True, False, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002637}
2638
Tom Stellard50122a52014-04-07 19:45:41 +00002639SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002640 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002641 SelectionDAG &DAG = DCI.DAG;
2642 SDLoc DL(N);
2643
2644 switch(N->getOpcode()) {
Matt Arsenault24e33d12015-07-03 23:33:38 +00002645 default:
2646 break;
Matt Arsenault79003342016-04-14 21:58:07 +00002647 case ISD::BITCAST: {
2648 EVT DestVT = N->getValueType(0);
Matt Arsenaultd99ef112016-09-17 15:44:16 +00002649
2650 // Push casts through vector builds. This helps avoid emitting a large
2651 // number of copies when materializing floating point vector constants.
2652 //
2653 // vNt1 bitcast (vNt0 (build_vector t0:x, t0:y)) =>
2654 // vnt1 = build_vector (t1 (bitcast t0:x)), (t1 (bitcast t0:y))
2655 if (DestVT.isVector()) {
2656 SDValue Src = N->getOperand(0);
2657 if (Src.getOpcode() == ISD::BUILD_VECTOR) {
2658 EVT SrcVT = Src.getValueType();
2659 unsigned NElts = DestVT.getVectorNumElements();
2660
2661 if (SrcVT.getVectorNumElements() == NElts) {
2662 EVT DestEltVT = DestVT.getVectorElementType();
2663
2664 SmallVector<SDValue, 8> CastedElts;
2665 SDLoc SL(N);
2666 for (unsigned I = 0, E = SrcVT.getVectorNumElements(); I != E; ++I) {
2667 SDValue Elt = Src.getOperand(I);
2668 CastedElts.push_back(DAG.getNode(ISD::BITCAST, DL, DestEltVT, Elt));
2669 }
2670
2671 return DAG.getBuildVector(DestVT, SL, CastedElts);
2672 }
2673 }
2674 }
2675
Matt Arsenault79003342016-04-14 21:58:07 +00002676 if (DestVT.getSizeInBits() != 64 && !DestVT.isVector())
2677 break;
2678
2679 // Fold bitcasts of constants.
2680 //
2681 // v2i32 (bitcast i64:k) -> build_vector lo_32(k), hi_32(k)
2682 // TODO: Generalize and move to DAGCombiner
2683 SDValue Src = N->getOperand(0);
2684 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Src)) {
2685 assert(Src.getValueType() == MVT::i64);
2686 SDLoc SL(N);
2687 uint64_t CVal = C->getZExtValue();
2688 return DAG.getNode(ISD::BUILD_VECTOR, SL, DestVT,
2689 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2690 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2691 }
2692
2693 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Src)) {
2694 const APInt &Val = C->getValueAPF().bitcastToAPInt();
2695 SDLoc SL(N);
2696 uint64_t CVal = Val.getZExtValue();
2697 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2698 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
2699 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
2700
2701 return DAG.getNode(ISD::BITCAST, SL, DestVT, Vec);
2702 }
2703
2704 break;
2705 }
Matt Arsenault24692112015-07-14 18:20:33 +00002706 case ISD::SHL: {
2707 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2708 break;
2709
2710 return performShlCombine(N, DCI);
2711 }
Matt Arsenault80edab92016-01-18 21:43:36 +00002712 case ISD::SRL: {
2713 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2714 break;
2715
2716 return performSrlCombine(N, DCI);
2717 }
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002718 case ISD::SRA: {
2719 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2720 break;
2721
2722 return performSraCombine(N, DCI);
2723 }
Matt Arsenault24e33d12015-07-03 23:33:38 +00002724 case ISD::MUL:
2725 return performMulCombine(N, DCI);
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002726 case ISD::MULHS:
2727 return performMulhsCombine(N, DCI);
2728 case ISD::MULHU:
2729 return performMulhuCombine(N, DCI);
Matt Arsenault24e33d12015-07-03 23:33:38 +00002730 case AMDGPUISD::MUL_I24:
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002731 case AMDGPUISD::MUL_U24:
2732 case AMDGPUISD::MULHI_I24:
2733 case AMDGPUISD::MULHI_U24: {
Tom Stellard6c7dd982016-10-21 20:25:11 +00002734 // If the first call to simplify is successfull, then N may end up being
2735 // deleted, so we shouldn't call simplifyI24 again.
2736 simplifyI24(N, 0, DCI) || simplifyI24(N, 1, DCI);
Matt Arsenault24e33d12015-07-03 23:33:38 +00002737 return SDValue();
2738 }
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002739 case AMDGPUISD::MUL_LOHI_I24:
2740 case AMDGPUISD::MUL_LOHI_U24:
2741 return performMulLoHi24Combine(N, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002742 case ISD::SELECT:
2743 return performSelectCombine(N, DCI);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002744 case AMDGPUISD::BFE_I32:
2745 case AMDGPUISD::BFE_U32: {
2746 assert(!N->getValueType(0).isVector() &&
2747 "Vector handling of BFE not implemented");
2748 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2749 if (!Width)
2750 break;
2751
2752 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2753 if (WidthVal == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002754 return DAG.getConstant(0, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002755
2756 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2757 if (!Offset)
2758 break;
2759
2760 SDValue BitsFrom = N->getOperand(0);
2761 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2762
2763 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2764
2765 if (OffsetVal == 0) {
2766 // This is already sign / zero extended, so try to fold away extra BFEs.
2767 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2768
2769 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2770 if (OpSignBits >= SignBits)
2771 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002772
2773 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2774 if (Signed) {
2775 // This is a sign_extend_inreg. Replace it to take advantage of existing
2776 // DAG Combines. If not eliminated, we will match back to BFE during
2777 // selection.
2778
2779 // TODO: The sext_inreg of extended types ends, although we can could
2780 // handle them in a single BFE.
2781 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2782 DAG.getValueType(SmallVT));
2783 }
2784
2785 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002786 }
2787
Matt Arsenaultf1794202014-10-15 05:07:00 +00002788 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002789 if (Signed) {
2790 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002791 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002792 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002793 WidthVal,
2794 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002795 }
2796
2797 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002798 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002799 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002800 WidthVal,
2801 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002802 }
2803
Matt Arsenault05e96f42014-05-22 18:09:12 +00002804 if ((OffsetVal + WidthVal) >= 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002805 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
Matt Arsenault05e96f42014-05-22 18:09:12 +00002806 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2807 BitsFrom, ShiftVal);
2808 }
2809
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002810 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002811 APInt Demanded = APInt::getBitsSet(32,
2812 OffsetVal,
2813 OffsetVal + WidthVal);
2814
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002815 APInt KnownZero, KnownOne;
2816 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2817 !DCI.isBeforeLegalizeOps());
2818 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2819 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2820 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2821 KnownZero, KnownOne, TLO)) {
2822 DCI.CommitTargetLoweringOpt(TLO);
2823 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002824 }
2825
2826 break;
2827 }
Matt Arsenault327bb5a2016-07-01 22:47:50 +00002828 case ISD::LOAD:
2829 return performLoadCombine(N, DCI);
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002830 case ISD::STORE:
2831 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002832 }
2833 return SDValue();
2834}
2835
2836//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002837// Helper functions
2838//===----------------------------------------------------------------------===//
2839
Tom Stellard75aadc22012-12-11 21:25:42 +00002840SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2841 const TargetRegisterClass *RC,
2842 unsigned Reg, EVT VT) const {
2843 MachineFunction &MF = DAG.getMachineFunction();
2844 MachineRegisterInfo &MRI = MF.getRegInfo();
2845 unsigned VirtualRegister;
2846 if (!MRI.isLiveIn(Reg)) {
2847 VirtualRegister = MRI.createVirtualRegister(RC);
2848 MRI.addLiveIn(Reg, VirtualRegister);
2849 } else {
2850 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2851 }
2852 return DAG.getRegister(VirtualRegister, VT);
2853}
2854
Tom Stellarddcb9f092015-07-09 21:20:37 +00002855uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
2856 const AMDGPUMachineFunction *MFI, const ImplicitParameter Param) const {
Tom Stellardb2869eb2016-09-09 19:28:00 +00002857 unsigned Alignment = Subtarget->getAlignmentForImplicitArgPtr();
2858 uint64_t ArgOffset = alignTo(MFI->getABIArgOffset(), Alignment);
Tom Stellarddcb9f092015-07-09 21:20:37 +00002859 switch (Param) {
2860 case GRID_DIM:
2861 return ArgOffset;
2862 case GRID_OFFSET:
2863 return ArgOffset + 4;
2864 }
2865 llvm_unreachable("unexpected implicit parameter type");
2866}
2867
Tom Stellard75aadc22012-12-11 21:25:42 +00002868#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2869
2870const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002871 switch ((AMDGPUISD::NodeType)Opcode) {
2872 case AMDGPUISD::FIRST_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002873 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002874 NODE_NAME_CASE(CALL);
2875 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002876 NODE_NAME_CASE(BRANCH_COND);
2877
2878 // AMDGPU DAG nodes
Matt Arsenault9babdf42016-06-22 20:15:28 +00002879 NODE_NAME_CASE(ENDPGM)
2880 NODE_NAME_CASE(RETURN)
Tom Stellard75aadc22012-12-11 21:25:42 +00002881 NODE_NAME_CASE(DWORDADDR)
2882 NODE_NAME_CASE(FRACT)
Wei Ding07e03712016-07-28 16:42:13 +00002883 NODE_NAME_CASE(SETCC)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002884 NODE_NAME_CASE(CLAMP)
Matthias Braund04893f2015-05-07 21:33:59 +00002885 NODE_NAME_CASE(COS_HW)
2886 NODE_NAME_CASE(SIN_HW)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002887 NODE_NAME_CASE(FMAX_LEGACY)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002888 NODE_NAME_CASE(FMIN_LEGACY)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002889 NODE_NAME_CASE(FMAX3)
2890 NODE_NAME_CASE(SMAX3)
2891 NODE_NAME_CASE(UMAX3)
2892 NODE_NAME_CASE(FMIN3)
2893 NODE_NAME_CASE(SMIN3)
2894 NODE_NAME_CASE(UMIN3)
Matt Arsenaultf639c322016-01-28 20:53:42 +00002895 NODE_NAME_CASE(FMED3)
2896 NODE_NAME_CASE(SMED3)
2897 NODE_NAME_CASE(UMED3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002898 NODE_NAME_CASE(URECIP)
2899 NODE_NAME_CASE(DIV_SCALE)
2900 NODE_NAME_CASE(DIV_FMAS)
2901 NODE_NAME_CASE(DIV_FIXUP)
2902 NODE_NAME_CASE(TRIG_PREOP)
2903 NODE_NAME_CASE(RCP)
2904 NODE_NAME_CASE(RSQ)
Matt Arsenault32fc5272016-07-26 16:45:45 +00002905 NODE_NAME_CASE(RCP_LEGACY)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002906 NODE_NAME_CASE(RSQ_LEGACY)
Matt Arsenault32fc5272016-07-26 16:45:45 +00002907 NODE_NAME_CASE(FMUL_LEGACY)
Matt Arsenault79963e82016-02-13 01:03:00 +00002908 NODE_NAME_CASE(RSQ_CLAMP)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002909 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00002910 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002911 NODE_NAME_CASE(DOT4)
Matthias Braund04893f2015-05-07 21:33:59 +00002912 NODE_NAME_CASE(CARRY)
2913 NODE_NAME_CASE(BORROW)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002914 NODE_NAME_CASE(BFE_U32)
2915 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002916 NODE_NAME_CASE(BFI)
2917 NODE_NAME_CASE(BFM)
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002918 NODE_NAME_CASE(FFBH_U32)
Matt Arsenaultb51dcb92016-07-18 18:40:51 +00002919 NODE_NAME_CASE(FFBH_I32)
Tom Stellard50122a52014-04-07 19:45:41 +00002920 NODE_NAME_CASE(MUL_U24)
2921 NODE_NAME_CASE(MUL_I24)
Matt Arsenault2712d4a2016-08-27 01:32:27 +00002922 NODE_NAME_CASE(MULHI_U24)
2923 NODE_NAME_CASE(MULHI_I24)
2924 NODE_NAME_CASE(MUL_LOHI_U24)
2925 NODE_NAME_CASE(MUL_LOHI_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00002926 NODE_NAME_CASE(MAD_U24)
2927 NODE_NAME_CASE(MAD_I24)
Matthias Braund04893f2015-05-07 21:33:59 +00002928 NODE_NAME_CASE(TEXTURE_FETCH)
Tom Stellard75aadc22012-12-11 21:25:42 +00002929 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00002930 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002931 NODE_NAME_CASE(REGISTER_LOAD)
2932 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00002933 NODE_NAME_CASE(LOAD_INPUT)
2934 NODE_NAME_CASE(SAMPLE)
2935 NODE_NAME_CASE(SAMPLEB)
2936 NODE_NAME_CASE(SAMPLED)
2937 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00002938 NODE_NAME_CASE(CVT_F32_UBYTE0)
2939 NODE_NAME_CASE(CVT_F32_UBYTE1)
2940 NODE_NAME_CASE(CVT_F32_UBYTE2)
2941 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00002942 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00002943 NODE_NAME_CASE(CONST_DATA_PTR)
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002944 NODE_NAME_CASE(PC_ADD_REL_OFFSET)
Matt Arsenault03006fd2016-07-19 16:27:56 +00002945 NODE_NAME_CASE(KILL)
Matthias Braund04893f2015-05-07 21:33:59 +00002946 case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
Tom Stellardfc92e772015-05-12 14:18:14 +00002947 NODE_NAME_CASE(SENDMSG)
Tom Stellard2a9d9472015-05-12 15:00:46 +00002948 NODE_NAME_CASE(INTERP_MOV)
2949 NODE_NAME_CASE(INTERP_P1)
2950 NODE_NAME_CASE(INTERP_P2)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002951 NODE_NAME_CASE(STORE_MSKOR)
Matt Arsenaultdfaf4262016-04-25 19:27:09 +00002952 NODE_NAME_CASE(LOAD_CONSTANT)
Tom Stellardafcf12f2013-09-12 02:55:14 +00002953 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard354a43c2016-04-01 18:27:37 +00002954 NODE_NAME_CASE(ATOMIC_CMP_SWAP)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002955 NODE_NAME_CASE(ATOMIC_INC)
2956 NODE_NAME_CASE(ATOMIC_DEC)
Matthias Braund04893f2015-05-07 21:33:59 +00002957 case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002958 }
Matthias Braund04893f2015-05-07 21:33:59 +00002959 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00002960}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002961
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002962SDValue AMDGPUTargetLowering::getRsqrtEstimate(SDValue Operand,
Sanjay Patel0051efc2016-10-20 16:55:45 +00002963 SelectionDAG &DAG, int Enabled,
2964 int &RefinementSteps,
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002965 bool &UseOneConstNR) const {
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002966 EVT VT = Operand.getValueType();
2967
2968 if (VT == MVT::f32) {
2969 RefinementSteps = 0;
2970 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
2971 }
2972
2973 // TODO: There is also f64 rsq instruction, but the documentation is less
2974 // clear on its precision.
2975
2976 return SDValue();
2977}
2978
Matt Arsenaultbf0db912015-01-13 20:53:23 +00002979SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
Sanjay Patel0051efc2016-10-20 16:55:45 +00002980 SelectionDAG &DAG, int Enabled,
2981 int &RefinementSteps) const {
Matt Arsenaultbf0db912015-01-13 20:53:23 +00002982 EVT VT = Operand.getValueType();
2983
2984 if (VT == MVT::f32) {
2985 // Reciprocal, < 1 ulp error.
2986 //
2987 // This reciprocal approximation converges to < 0.5 ulp error with one
2988 // newton rhapson performed with two fused multiple adds (FMAs).
2989
2990 RefinementSteps = 0;
2991 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
2992 }
2993
2994 // TODO: There is also f64 rcp instruction, but the documentation is less
2995 // clear on its precision.
2996
2997 return SDValue();
2998}
2999
Jay Foada0653a32014-05-14 21:14:37 +00003000void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003001 const SDValue Op,
3002 APInt &KnownZero,
3003 APInt &KnownOne,
3004 const SelectionDAG &DAG,
3005 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003006
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003007 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003008
3009 APInt KnownZero2;
3010 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003011 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003012
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003013 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003014 default:
3015 break;
Jan Vesely808fff52015-04-30 17:15:56 +00003016 case AMDGPUISD::CARRY:
3017 case AMDGPUISD::BORROW: {
3018 KnownZero = APInt::getHighBitsSet(32, 31);
3019 break;
3020 }
3021
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003022 case AMDGPUISD::BFE_I32:
3023 case AMDGPUISD::BFE_U32: {
3024 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3025 if (!CWidth)
3026 return;
3027
3028 unsigned BitWidth = 32;
3029 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003030
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00003031 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003032 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
3033
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003034 break;
3035 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003036 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003037}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003038
3039unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
3040 SDValue Op,
3041 const SelectionDAG &DAG,
3042 unsigned Depth) const {
3043 switch (Op.getOpcode()) {
3044 case AMDGPUISD::BFE_I32: {
3045 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3046 if (!Width)
3047 return 1;
3048
3049 unsigned SignBits = 32 - Width->getZExtValue() + 1;
Artyom Skrobov314ee042015-11-25 19:41:11 +00003050 if (!isNullConstant(Op.getOperand(1)))
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003051 return SignBits;
3052
3053 // TODO: Could probably figure something out with non-0 offsets.
3054 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
3055 return std::max(SignBits, Op0SignBits);
3056 }
3057
Matt Arsenault5565f65e2014-05-22 18:09:07 +00003058 case AMDGPUISD::BFE_U32: {
3059 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3060 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
3061 }
3062
Jan Vesely808fff52015-04-30 17:15:56 +00003063 case AMDGPUISD::CARRY:
3064 case AMDGPUISD::BORROW:
3065 return 31;
3066
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003067 default:
3068 return 1;
3069 }
3070}