blob: 53548194ab94158487c3ede5b6376ddcd52d9295 [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for X86.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "X86LegalizerInfo.h"
15#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000016#include "X86TargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000018#include "llvm/CodeGen/ValueTypes.h"
19#include "llvm/IR/DerivedTypes.h"
20#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000021
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000025
Kristof Beylsaf9814a2017-11-07 10:34:34 +000026/// FIXME: The following static functions are SizeChangeStrategy functions
27/// that are meant to temporarily mimic the behaviour of the old legalization
28/// based on doubling/halving non-legal types as closely as possible. This is
29/// not entirly possible as only legalizing the types that are exactly a power
30/// of 2 times the size of the legal types would require specifying all those
31/// sizes explicitly.
32/// In practice, not specifying those isn't a problem, and the below functions
33/// should disappear quickly as we add support for legalizing non-power-of-2
34/// sized types further.
35static void
36addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
37 const LegalizerInfo::SizeAndActionsVec &v) {
38 for (unsigned i = 0; i < v.size(); ++i) {
39 result.push_back(v[i]);
40 if (i + 1 < v[i].first && i + 1 < v.size() &&
41 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000042 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000043 }
44}
45
46static LegalizerInfo::SizeAndActionsVec
47widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
48 assert(v.size() >= 1);
49 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000050 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
51 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000052 addAndInterleaveWithUnsupported(result, v);
53 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000054 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000055 return result;
56}
57
Igor Breger531a2032017-03-26 08:11:12 +000058X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
59 const X86TargetMachine &TM)
60 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000061
62 setLegalizerInfo32bit();
63 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000064 setLegalizerInfoSSE1();
65 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000066 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000067 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000068 setLegalizerInfoAVX2();
69 setLegalizerInfoAVX512();
70 setLegalizerInfoAVX512DQ();
71 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000072
Kristof Beylsaf9814a2017-11-07 10:34:34 +000073 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
74 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
75 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
76 for (unsigned MemOp : {G_LOAD, G_STORE})
77 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
78 narrowToSmallerAndWidenToSmallest);
79 setLegalizeScalarToDifferentSizeStrategy(
80 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
81 setLegalizeScalarToDifferentSizeStrategy(
82 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
83
Igor Bregerb4442f32017-02-10 07:05:56 +000084 computeTables();
85}
86
87void X86LegalizerInfo::setLegalizerInfo32bit() {
88
Igor Breger42f8bfc2017-08-31 11:40:03 +000089 const LLT p0 = LLT::pointer(0, TM.getPointerSize() * 8);
Igor Breger29537882017-04-07 14:41:59 +000090 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000091 const LLT s8 = LLT::scalar(8);
92 const LLT s16 = LLT::scalar(16);
93 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +000094 const LLT s64 = LLT::scalar(64);
Igor Bregerb4442f32017-02-10 07:05:56 +000095
Igor Breger47be5fb2017-08-24 07:06:27 +000096 for (auto Ty : {p0, s1, s8, s16, s32})
97 setAction({G_IMPLICIT_DEF, Ty}, Legal);
98
Igor Breger2661ae42017-09-04 09:06:45 +000099 for (auto Ty : {s8, s16, s32, p0})
100 setAction({G_PHI, Ty}, Legal);
101
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000102 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000103 for (auto Ty : {s8, s16, s32})
104 setAction({BinOp, Ty}, Legal);
105
Igor Breger28f290f2017-05-17 12:48:08 +0000106 for (unsigned Op : {G_UADDE}) {
107 setAction({Op, s32}, Legal);
108 setAction({Op, 1, s1}, Legal);
109 }
110
Igor Bregera8ba5722017-03-23 15:25:57 +0000111 for (unsigned MemOp : {G_LOAD, G_STORE}) {
112 for (auto Ty : {s8, s16, s32, p0})
113 setAction({MemOp, Ty}, Legal);
114
115 // And everything's fine in addrspace 0.
116 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000117 }
Igor Breger531a2032017-03-26 08:11:12 +0000118
119 // Pointer-handling
120 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000121 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000122
Igor Breger810c6252017-05-08 09:40:43 +0000123 setAction({G_GEP, p0}, Legal);
124 setAction({G_GEP, 1, s32}, Legal);
125
Igor Breger685889c2017-08-21 10:51:54 +0000126 // Control-flow
127 setAction({G_BRCOND, s1}, Legal);
128
Igor Breger29537882017-04-07 14:41:59 +0000129 // Constants
130 for (auto Ty : {s8, s16, s32, p0})
131 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
132
Igor Bregerc08a7832017-05-01 06:30:16 +0000133 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000134 for (auto Ty : {s8, s16, s32}) {
135 setAction({G_ZEXT, Ty}, Legal);
136 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000137 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000138 }
Igor Bregerc08a7832017-05-01 06:30:16 +0000139
Igor Bregerc7b59772017-05-11 07:17:40 +0000140 // Comparison
141 setAction({G_ICMP, s1}, Legal);
142
143 for (auto Ty : {s8, s16, s32, p0})
144 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000145
146 // Merge/Unmerge
147 for (const auto &Ty : {s16, s32, s64}) {
148 setAction({G_MERGE_VALUES, Ty}, Legal);
149 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
150 }
151 for (const auto &Ty : {s8, s16, s32}) {
152 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
153 setAction({G_UNMERGE_VALUES, Ty}, Legal);
154 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000155}
Igor Bregerb4442f32017-02-10 07:05:56 +0000156
Igor Bregerf7359d82017-02-22 12:25:09 +0000157void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000158
159 if (!Subtarget.is64Bit())
160 return;
161
162 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000163 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000164
Igor Breger42f8bfc2017-08-31 11:40:03 +0000165 setAction({G_IMPLICIT_DEF, s64}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000166
Igor Breger2661ae42017-09-04 09:06:45 +0000167 setAction({G_PHI, s64}, Legal);
168
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000169 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000170 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000171
Igor Breger1f143642017-09-11 09:41:13 +0000172 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000173 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000174
175 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000176 setAction({G_GEP, 1, s64}, Legal);
177
Igor Breger29537882017-04-07 14:41:59 +0000178 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000179 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000180
181 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000182 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
183 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000184 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000185
186 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000187 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000188
189 // Merge/Unmerge
190 setAction({G_MERGE_VALUES, s128}, Legal);
191 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
192 setAction({G_MERGE_VALUES, 1, s128}, Legal);
193 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000194}
195
196void X86LegalizerInfo::setLegalizerInfoSSE1() {
197 if (!Subtarget.hasSSE1())
198 return;
199
200 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000201 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000202 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000203 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000204
205 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
206 for (auto Ty : {s32, v4s32})
207 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000208
209 for (unsigned MemOp : {G_LOAD, G_STORE})
210 for (auto Ty : {v4s32, v2s64})
211 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000212
213 // Constants
214 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000215
216 // Merge/Unmerge
217 for (const auto &Ty : {v4s32, v2s64}) {
218 setAction({G_MERGE_VALUES, Ty}, Legal);
219 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
220 }
221 setAction({G_MERGE_VALUES, 1, s64}, Legal);
222 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000223}
224
225void X86LegalizerInfo::setLegalizerInfoSSE2() {
226 if (!Subtarget.hasSSE2())
227 return;
228
Igor Breger5c7211992017-09-13 09:05:23 +0000229 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000230 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000231 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000232 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000233 const LLT v4s32 = LLT::vector(4, 32);
234 const LLT v2s64 = LLT::vector(2, 64);
235
Volkan Kelesa32ff002017-12-01 08:19:10 +0000236 const LLT v32s8 = LLT::vector(32, 8);
237 const LLT v16s16 = LLT::vector(16, 16);
238 const LLT v8s32 = LLT::vector(8, 32);
239 const LLT v4s64 = LLT::vector(4, 64);
240
Igor Breger321cf3c2017-03-03 08:06:46 +0000241 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
242 for (auto Ty : {s64, v2s64})
243 setAction({BinOp, Ty}, Legal);
244
245 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000246 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000247 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000248
249 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000250
251 setAction({G_FPEXT, s64}, Legal);
252 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000253
254 // Constants
255 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000256
257 // Merge/Unmerge
258 for (const auto &Ty :
259 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
260 setAction({G_MERGE_VALUES, Ty}, Legal);
261 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
262 }
263 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
264 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
265 setAction({G_UNMERGE_VALUES, Ty}, Legal);
266 }
Igor Breger605b9652017-05-08 09:03:37 +0000267}
268
269void X86LegalizerInfo::setLegalizerInfoSSE41() {
270 if (!Subtarget.hasSSE41())
271 return;
272
273 const LLT v4s32 = LLT::vector(4, 32);
274
275 setAction({G_MUL, v4s32}, Legal);
276}
277
Igor Breger617be6e2017-05-23 08:23:51 +0000278void X86LegalizerInfo::setLegalizerInfoAVX() {
279 if (!Subtarget.hasAVX())
280 return;
281
Igor Breger1c29be72017-06-22 09:43:35 +0000282 const LLT v16s8 = LLT::vector(16, 8);
283 const LLT v8s16 = LLT::vector(8, 16);
284 const LLT v4s32 = LLT::vector(4, 32);
285 const LLT v2s64 = LLT::vector(2, 64);
286
287 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000288 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000289 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000290 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000291 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000292 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000293 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000294 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000295
296 for (unsigned MemOp : {G_LOAD, G_STORE})
297 for (auto Ty : {v8s32, v4s64})
298 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000299
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000300 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000301 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000302 setAction({G_EXTRACT, 1, Ty}, Legal);
303 }
304 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000305 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000306 setAction({G_EXTRACT, Ty}, Legal);
307 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000308 // Merge/Unmerge
309 for (const auto &Ty :
310 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
311 setAction({G_MERGE_VALUES, Ty}, Legal);
312 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
313 }
314 for (const auto &Ty :
315 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
316 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
317 setAction({G_UNMERGE_VALUES, Ty}, Legal);
318 }
Igor Breger617be6e2017-05-23 08:23:51 +0000319}
320
Igor Breger605b9652017-05-08 09:03:37 +0000321void X86LegalizerInfo::setLegalizerInfoAVX2() {
322 if (!Subtarget.hasAVX2())
323 return;
324
Igor Breger842b5b32017-05-18 11:10:56 +0000325 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000326 const LLT v16s16 = LLT::vector(16, 16);
327 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000328 const LLT v4s64 = LLT::vector(4, 64);
329
Volkan Kelesa32ff002017-12-01 08:19:10 +0000330 const LLT v64s8 = LLT::vector(64, 8);
331 const LLT v32s16 = LLT::vector(32, 16);
332 const LLT v16s32 = LLT::vector(16, 32);
333 const LLT v8s64 = LLT::vector(8, 64);
334
Igor Breger842b5b32017-05-18 11:10:56 +0000335 for (unsigned BinOp : {G_ADD, G_SUB})
336 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
337 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000338
339 for (auto Ty : {v16s16, v8s32})
340 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000341
342 // Merge/Unmerge
343 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
344 setAction({G_MERGE_VALUES, Ty}, Legal);
345 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
346 }
347 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
348 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
349 setAction({G_UNMERGE_VALUES, Ty}, Legal);
350 }
Igor Breger605b9652017-05-08 09:03:37 +0000351}
352
353void X86LegalizerInfo::setLegalizerInfoAVX512() {
354 if (!Subtarget.hasAVX512())
355 return;
356
Igor Breger1c29be72017-06-22 09:43:35 +0000357 const LLT v16s8 = LLT::vector(16, 8);
358 const LLT v8s16 = LLT::vector(8, 16);
359 const LLT v4s32 = LLT::vector(4, 32);
360 const LLT v2s64 = LLT::vector(2, 64);
361
362 const LLT v32s8 = LLT::vector(32, 8);
363 const LLT v16s16 = LLT::vector(16, 16);
364 const LLT v8s32 = LLT::vector(8, 32);
365 const LLT v4s64 = LLT::vector(4, 64);
366
367 const LLT v64s8 = LLT::vector(64, 8);
368 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000369 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000370 const LLT v8s64 = LLT::vector(8, 64);
371
372 for (unsigned BinOp : {G_ADD, G_SUB})
373 for (auto Ty : {v16s32, v8s64})
374 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000375
376 setAction({G_MUL, v16s32}, Legal);
377
Igor Breger617be6e2017-05-23 08:23:51 +0000378 for (unsigned MemOp : {G_LOAD, G_STORE})
379 for (auto Ty : {v16s32, v8s64})
380 setAction({MemOp, Ty}, Legal);
381
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000382 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000383 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000384 setAction({G_EXTRACT, 1, Ty}, Legal);
385 }
386 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000387 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000388 setAction({G_EXTRACT, Ty}, Legal);
389 }
Igor Breger1c29be72017-06-22 09:43:35 +0000390
Igor Breger605b9652017-05-08 09:03:37 +0000391 /************ VLX *******************/
392 if (!Subtarget.hasVLX())
393 return;
394
Igor Breger605b9652017-05-08 09:03:37 +0000395 for (auto Ty : {v4s32, v8s32})
396 setAction({G_MUL, Ty}, Legal);
397}
398
399void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
400 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
401 return;
402
403 const LLT v8s64 = LLT::vector(8, 64);
404
405 setAction({G_MUL, v8s64}, Legal);
406
407 /************ VLX *******************/
408 if (!Subtarget.hasVLX())
409 return;
410
411 const LLT v2s64 = LLT::vector(2, 64);
412 const LLT v4s64 = LLT::vector(4, 64);
413
414 for (auto Ty : {v2s64, v4s64})
415 setAction({G_MUL, Ty}, Legal);
416}
417
418void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
419 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
420 return;
421
Igor Breger842b5b32017-05-18 11:10:56 +0000422 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000423 const LLT v32s16 = LLT::vector(32, 16);
424
Igor Breger842b5b32017-05-18 11:10:56 +0000425 for (unsigned BinOp : {G_ADD, G_SUB})
426 for (auto Ty : {v64s8, v32s16})
427 setAction({BinOp, Ty}, Legal);
428
Igor Breger605b9652017-05-08 09:03:37 +0000429 setAction({G_MUL, v32s16}, Legal);
430
431 /************ VLX *******************/
432 if (!Subtarget.hasVLX())
433 return;
434
435 const LLT v8s16 = LLT::vector(8, 16);
436 const LLT v16s16 = LLT::vector(16, 16);
437
438 for (auto Ty : {v8s16, v16s16})
439 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000440}