blob: 3efa17cdc8cc954cba864e3350970640c9e13bb4 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00003def simm4 : Operand<i32>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +00004def simm7 : Operand<i32>;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00005
Jack Carter97700972013-08-13 20:19:16 +00006def simm12 : Operand<i32> {
7 let DecoderMethod = "DecodeSimm12";
8}
9
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000010def uimm5_lsl2 : Operand<OtherVT> {
11 let EncoderMethod = "getUImm5Lsl2Encoding";
12}
13
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000014def simm9_addiusp : Operand<i32> {
15 let EncoderMethod = "getSImm9AddiuspValue";
16}
17
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000018def uimm3_shift : Operand<i32> {
19 let EncoderMethod = "getUImm3Mod8Encoding";
20}
21
22def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
23
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000024def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
25
Jack Carter97700972013-08-13 20:19:16 +000026def mem_mm_12 : Operand<i32> {
27 let PrintMethod = "printMemOperand";
28 let MIOperandInfo = (ops GPR32, simm12);
29 let EncoderMethod = "getMemEncodingMMImm12";
30 let ParserMatchClass = MipsMemAsmOperand;
31 let OperandType = "OPERAND_MEMORY";
32}
33
Zoran Jovanovic507e0842013-10-29 16:38:59 +000034def jmptarget_mm : Operand<OtherVT> {
35 let EncoderMethod = "getJumpTargetOpValueMM";
36}
37
38def calltarget_mm : Operand<iPTR> {
39 let EncoderMethod = "getJumpTargetOpValueMM";
40}
41
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000042def brtarget_mm : Operand<OtherVT> {
43 let EncoderMethod = "getBranchTargetOpValueMM";
44 let OperandType = "OPERAND_PCREL";
45 let DecoderMethod = "DecodeBranchTargetMM";
46}
47
Zoran Jovanovic73ff9482014-08-14 12:09:10 +000048class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
49 RegisterOperand RO> :
50 InstSE<(outs), (ins RO:$rs, opnd:$offset),
51 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
52 let isBranch = 1;
53 let isTerminator = 1;
54 let hasDelaySlot = 0;
55 let Defs = [AT];
56}
57
Jack Carter97700972013-08-13 20:19:16 +000058let canFoldAsLoad = 1 in
59class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
60 Operand MemOpnd> :
61 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
62 !strconcat(opstr, "\t$rt, $addr"),
63 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
64 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +000065 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +000066 string Constraints = "$src = $rt";
67}
68
69class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
70 Operand MemOpnd>:
71 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
72 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +000073 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
74 let DecoderMethod = "DecodeMemMMImm12";
75}
Jack Carter97700972013-08-13 20:19:16 +000076
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000077class LLBaseMM<string opstr, RegisterOperand RO> :
78 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
79 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000080 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000081 let mayLoad = 1;
82}
83
84class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +000085 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000086 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000087 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000088 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +000089 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000090}
91
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +000092class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
93 InstrItinClass Itin = NoItinerary> :
94 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
95 !strconcat(opstr, "\t$rt, $addr"),
96 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
97 let DecoderMethod = "DecodeMemMMImm12";
98 let canFoldAsLoad = 1;
99 let mayLoad = 1;
100}
101
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000102class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
103 InstrItinClass Itin = NoItinerary,
104 SDPatternOperator OpNode = null_frag> :
105 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
106 !strconcat(opstr, "\t$rd, $rs, $rt"),
107 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
108 let isCommutable = isComm;
109}
110
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000111class LogicRMM16<string opstr, RegisterOperand RO,
112 InstrItinClass Itin = NoItinerary,
113 SDPatternOperator OpNode = null_frag> :
114 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
115 !strconcat(opstr, "\t$rt, $rs"),
116 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
117 let isCommutable = 1;
118 let Constraints = "$rt = $dst";
119}
120
121class NotMM16<string opstr, RegisterOperand RO> :
122 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
123 !strconcat(opstr, "\t$rt, $rs"),
124 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
125
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000126class ShiftIMM16<string opstr, Operand ImmOpnd,
127 RegisterOperand RO, SDPatternOperator OpNode = null_frag,
128 SDPatternOperator PF = null_frag,
129 InstrItinClass Itin = NoItinerary> :
130 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
131 !strconcat(opstr, "\t$rd, $rt, $shamt"),
132 [(set RO:$rd, (OpNode RO:$rt, PF:$shamt))], Itin, FrmR>;
133
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000134class AddImmUS5<string opstr, RegisterOperand RO> :
135 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
136 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
137 let Constraints = "$rd = $dst";
138 let isCommutable = 1;
139}
140
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000141class AddImmUSP<string opstr> :
142 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
143 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
144
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000145class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
146 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
147 [], II_MFHI_MFLO, FrmR> {
148 let Uses = [UseReg];
149 let hasSideEffects = 0;
150}
151
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000152class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
153 InstrItinClass Itin = NoItinerary> :
154 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
155 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
156 let isCommutable = isComm;
157 let isReMaterializable = 1;
158}
159
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000160class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO,
161 SDPatternOperator imm_type = null_frag> :
162 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
163 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
164 let isReMaterializable = 1;
165}
166
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000167// 16-bit Jump and Link (Call)
168class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
169 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000170 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000171 let isCall = 1;
172 let hasDelaySlot = 1;
173 let Defs = [RA];
174}
175
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000176// 16-bit Jump Reg
177class JumpRegMM16<string opstr, RegisterOperand RO> :
178 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
179 [], IIBranch, FrmR> {
180 let hasDelaySlot = 1;
181 let isBranch = 1;
182 let isIndirectBranch = 1;
183}
184
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000185// Base class for JRADDIUSP instruction.
186class JumpRAddiuStackMM16 :
187 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
188 [], IIBranch, FrmR> {
189 let isTerminator = 1;
190 let isBarrier = 1;
191 let hasDelaySlot = 1;
192 let isBranch = 1;
193 let isIndirectBranch = 1;
194}
195
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000196// 16-bit Jump and Link (Call) - Short Delay Slot
197class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
198 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
199 [], IIBranch, FrmR> {
200 let isCall = 1;
201 let hasDelaySlot = 1;
202 let Defs = [RA];
203}
204
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000205// 16-bit Jump Register Compact - No delay slot
206class JumpRegCMM16<string opstr, RegisterOperand RO> :
207 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
208 [], IIBranch, FrmR> {
209 let isTerminator = 1;
210 let isBarrier = 1;
211 let isBranch = 1;
212 let isIndirectBranch = 1;
213}
214
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000215// MicroMIPS Jump and Link (Call) - Short Delay Slot
216let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
217 class JumpLinkMM<string opstr, DAGOperand opnd> :
218 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
219 [], IIBranch, FrmJ, opstr> {
220 let DecoderMethod = "DecodeJumpTargetMM";
221 }
222
223 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
224 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
225 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000226
227 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
228 RegisterOperand RO> :
229 InstSE<(outs), (ins RO:$rs, opnd:$offset),
230 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000231}
232
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000233def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
234 ARITH_FM_MM16<0>;
235def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
236 ARITH_FM_MM16<1>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000237def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
238 LOGIC_FM_MM16<0x2>;
239def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
240 LOGIC_FM_MM16<0x3>;
241def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
242 LOGIC_FM_MM16<0x1>;
243def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000244def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, shl,
245 immZExt2Shift, II_SLL>, SHIFT_FM_MM16<0>;
246def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, srl,
247 immZExt2Shift, II_SRL>, SHIFT_FM_MM16<1>;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000248def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000249def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000250def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
251def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000252def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000253def LI16_MM : LoadImmMM16<"li16", simm7, GPRMM16Opnd, immLi16>,
254 LI_FM_MM16, IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000255def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000256def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000257def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000258def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000259def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000260
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000261class WaitMM<string opstr> :
262 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
263 NoItinerary, FrmOther, opstr>;
264
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000265let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000266 /// Compact Branch Instructions
267 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
268 COMPACT_BRANCH_FM_MM<0x7>;
269 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
270 COMPACT_BRANCH_FM_MM<0x5>;
271
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000272 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000273 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000274 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000275 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000276 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000277 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000278 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000279 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000280 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000281 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000282 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000283 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000284 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000285 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000286 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000287 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000288
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000289 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
290 LW_FM_MM<0xc>;
291
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000292 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000293 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
294 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
295 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
296 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
297 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
298 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
299 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000300 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000301 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000302 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000303 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000304 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000305 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000306 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000307 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000308 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000309 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000310 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000311 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000312 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000313 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000314 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000315 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000316
317 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000318 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000319 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000320 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000321 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000322 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000323 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000324 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000325 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000326 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000327 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000328 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000329 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000330 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000331 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000332 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000333 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000334
335 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000336 let DecoderMethod = "DecodeMemMMImm16" in {
337 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
338 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
339 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
340 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
341 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
342 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
343 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
344 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
345 }
Jack Carter97700972013-08-13 20:19:16 +0000346
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000347 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000348
Jack Carter97700972013-08-13 20:19:16 +0000349 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000350 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
351 LWL_FM_MM<0x0>;
352 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
353 LWL_FM_MM<0x1>;
354 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
355 LWL_FM_MM<0x8>;
356 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
357 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000358
359 /// Move Conditional
360 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
361 NoItinerary>, ADD_FM_MM<0, 0x58>;
362 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
363 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000364 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000365 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000366 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000367 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000368
369 /// Move to/from HI/LO
370 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
371 MTLO_FM_MM<0x0b5>;
372 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
373 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000374 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000375 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000376 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000377 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000378
379 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000380 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
381 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
382 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
383 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000384
385 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000386 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
387 ISA_MIPS32;
388 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
389 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000390
391 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000392 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
393 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
394 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
395 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000396
397 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000398 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
399 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000400
401 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
402 EXT_FM_MM<0x2c>;
403 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
404 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000405
406 /// Jump Instructions
407 let DecoderMethod = "DecodeJumpTargetMM" in {
408 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
409 J_FM_MM<0x35>;
410 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000411 }
412 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000413 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000414
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000415 /// Jump Instructions - Short Delay Slot
416 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
417 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
418
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000419 /// Branch Instructions
420 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
421 BEQ_FM_MM<0x25>;
422 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
423 BEQ_FM_MM<0x2d>;
424 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
425 BGEZ_FM_MM<0x2>;
426 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
427 BGEZ_FM_MM<0x6>;
428 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
429 BGEZ_FM_MM<0x4>;
430 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
431 BGEZ_FM_MM<0x0>;
432 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
433 BGEZAL_FM_MM<0x03>;
434 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
435 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000436
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000437 /// Branch Instructions - Short Delay Slot
438 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
439 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
440 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
441 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
442
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000443 /// Control Instructions
444 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
445 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
446 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000447 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000448 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
449 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000450 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
451 ISA_MIPS32R2;
452 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
453 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000454
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000455 /// Trap Instructions
456 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
457 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
458 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
459 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
460 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
461 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000462
463 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
464 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
465 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
466 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
467 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
468 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000469
470 /// Load-linked, Store-conditional
471 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
472 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000473
474 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
475 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
476 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
477 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000478}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000479
480//===----------------------------------------------------------------------===//
481// MicroMips instruction aliases
482//===----------------------------------------------------------------------===//
483
484let Predicates = [InMicroMips] in {
Daniel Sanders7d290b02014-05-08 16:12:31 +0000485 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000486}