blob: 2dbfc8497314fd3e8fb762c24baeebad1e603e24 [file] [log] [blame]
Valery Pykhtina34fb492016-08-30 15:20:31 +00001//===-- SOPInstructions.td - SOP Instruction Defintions -------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtina34fb492016-08-30 15:20:31 +00006//
7//===----------------------------------------------------------------------===//
8
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00009def GPRIdxModeMatchClass : AsmOperandClass {
10 let Name = "GPRIdxMode";
11 let PredicateMethod = "isGPRIdxMode";
Dmitry Preobrazhenskyef920352019-02-27 13:12:12 +000012 let ParserMethod = "parseGPRIdxMode";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000013 let RenderMethod = "addImmOperands";
14}
15
16def GPRIdxMode : Operand<i32> {
17 let PrintMethod = "printVGPRIndexMode";
18 let ParserMatchClass = GPRIdxModeMatchClass;
19 let OperandType = "OPERAND_IMMEDIATE";
20}
21
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000022class SOP_Pseudo<string opName, dag outs, dag ins, string asmOps,
23 list<dag> pattern=[]> :
24 InstSI<outs, ins, "", pattern>,
25 SIMCInstr<opName, SIEncodingFamily.NONE> {
26
27 let isPseudo = 1;
28 let isCodeGenOnly = 1;
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000029
30 string Mnemonic = opName;
31 string AsmOperands = asmOps;
32
33 bits<1> has_sdst = 0;
34}
35
Valery Pykhtina34fb492016-08-30 15:20:31 +000036//===----------------------------------------------------------------------===//
37// SOP1 Instructions
38//===----------------------------------------------------------------------===//
39
40class SOP1_Pseudo <string opName, dag outs, dag ins,
41 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000042 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
Valery Pykhtina34fb492016-08-30 15:20:31 +000043
44 let mayLoad = 0;
45 let mayStore = 0;
46 let hasSideEffects = 0;
47 let SALU = 1;
48 let SOP1 = 1;
49 let SchedRW = [WriteSALU];
Matt Arsenault6bc43d82016-10-06 16:20:41 +000050 let Size = 4;
Tom Stellard2add8a12016-09-06 20:00:26 +000051 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +000052
Valery Pykhtina34fb492016-08-30 15:20:31 +000053 bits<1> has_src0 = 1;
54 bits<1> has_sdst = 1;
55}
56
57class SOP1_Real<bits<8> op, SOP1_Pseudo ps> :
58 InstSI <ps.OutOperandList, ps.InOperandList,
59 ps.Mnemonic # " " # ps.AsmOperands, []>,
60 Enc32 {
61
62 let isPseudo = 0;
63 let isCodeGenOnly = 0;
Matt Arsenault6bc43d82016-10-06 16:20:41 +000064 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +000065
66 // copy relevant pseudo op flags
67 let SubtargetPredicate = ps.SubtargetPredicate;
68 let AsmMatchConverter = ps.AsmMatchConverter;
69
70 // encoding
71 bits<7> sdst;
72 bits<8> src0;
73
74 let Inst{7-0} = !if(ps.has_src0, src0, ?);
75 let Inst{15-8} = op;
76 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
77 let Inst{31-23} = 0x17d; //encoding;
78}
79
Matt Arsenaultfd6fd002019-02-25 19:24:46 +000080class SOP1_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
81 opName, (outs SReg_32:$sdst),
82 !if(tied_in, (ins SSrc_b32:$src0, SReg_32:$sdst_in),
83 (ins SSrc_b32:$src0)),
84 "$sdst, $src0", pattern> {
85 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
86}
Valery Pykhtina34fb492016-08-30 15:20:31 +000087
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000088// 32-bit input, no output.
89class SOP1_0_32 <string opName, list<dag> pattern = []> : SOP1_Pseudo <
90 opName, (outs), (ins SSrc_b32:$src0),
91 "$src0", pattern> {
92 let has_sdst = 0;
93}
94
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +000095class SOP1_0_32R <string opName, list<dag> pattern = []> : SOP1_Pseudo <
96 opName, (outs), (ins SReg_32:$src0),
97 "$src0", pattern> {
98 let has_sdst = 0;
99}
100
Valery Pykhtina34fb492016-08-30 15:20:31 +0000101class SOP1_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000102 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000103 "$sdst, $src0", pattern
104>;
105
106// 64-bit input, 32-bit output.
107class SOP1_32_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000108 opName, (outs SReg_32:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000109 "$sdst, $src0", pattern
110>;
111
112// 32-bit input, 64-bit output.
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000113class SOP1_64_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
114 opName, (outs SReg_64:$sdst),
115 !if(tied_in, (ins SSrc_b32:$src0, SReg_64:$sdst_in),
116 (ins SSrc_b32:$src0)),
117 "$sdst, $src0", pattern> {
118 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
119}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000120
121// no input, 64-bit output.
122class SOP1_64_0 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
123 opName, (outs SReg_64:$sdst), (ins), "$sdst", pattern> {
124 let has_src0 = 0;
125}
126
127// 64-bit input, no output
128class SOP1_1 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
129 opName, (outs), (ins SReg_64:$src0), "$src0", pattern> {
130 let has_sdst = 0;
131}
132
133
134let isMoveImm = 1 in {
135 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
136 def S_MOV_B32 : SOP1_32 <"s_mov_b32">;
137 def S_MOV_B64 : SOP1_64 <"s_mov_b64">;
138 } // End isRematerializeable = 1
139
140 let Uses = [SCC] in {
141 def S_CMOV_B32 : SOP1_32 <"s_cmov_b32">;
142 def S_CMOV_B64 : SOP1_64 <"s_cmov_b64">;
143 } // End Uses = [SCC]
144} // End isMoveImm = 1
145
146let Defs = [SCC] in {
147 def S_NOT_B32 : SOP1_32 <"s_not_b32",
148 [(set i32:$sdst, (not i32:$src0))]
149 >;
150
151 def S_NOT_B64 : SOP1_64 <"s_not_b64",
152 [(set i64:$sdst, (not i64:$src0))]
153 >;
154 def S_WQM_B32 : SOP1_32 <"s_wqm_b32">;
Marek Olsak2114fc32017-10-24 10:26:59 +0000155 def S_WQM_B64 : SOP1_64 <"s_wqm_b64",
156 [(set i1:$sdst, (int_amdgcn_wqm_vote i1:$src0))]
157 >;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000158} // End Defs = [SCC]
159
160
161def S_BREV_B32 : SOP1_32 <"s_brev_b32",
162 [(set i32:$sdst, (bitreverse i32:$src0))]
163>;
164def S_BREV_B64 : SOP1_64 <"s_brev_b64">;
165
166let Defs = [SCC] in {
167def S_BCNT0_I32_B32 : SOP1_32 <"s_bcnt0_i32_b32">;
168def S_BCNT0_I32_B64 : SOP1_32_64 <"s_bcnt0_i32_b64">;
169def S_BCNT1_I32_B32 : SOP1_32 <"s_bcnt1_i32_b32",
170 [(set i32:$sdst, (ctpop i32:$src0))]
171>;
172def S_BCNT1_I32_B64 : SOP1_32_64 <"s_bcnt1_i32_b64">;
173} // End Defs = [SCC]
174
175def S_FF0_I32_B32 : SOP1_32 <"s_ff0_i32_b32">;
176def S_FF0_I32_B64 : SOP1_32_64 <"s_ff0_i32_b64">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000177def S_FF1_I32_B64 : SOP1_32_64 <"s_ff1_i32_b64">;
178
Wei Ding5676aca2017-10-12 19:37:14 +0000179def S_FF1_I32_B32 : SOP1_32 <"s_ff1_i32_b32",
180 [(set i32:$sdst, (AMDGPUffbl_b32 i32:$src0))]
181>;
182
Valery Pykhtina34fb492016-08-30 15:20:31 +0000183def S_FLBIT_I32_B32 : SOP1_32 <"s_flbit_i32_b32",
184 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
185>;
186
187def S_FLBIT_I32_B64 : SOP1_32_64 <"s_flbit_i32_b64">;
188def S_FLBIT_I32 : SOP1_32 <"s_flbit_i32",
189 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
190>;
191def S_FLBIT_I32_I64 : SOP1_32_64 <"s_flbit_i32_i64">;
192def S_SEXT_I32_I8 : SOP1_32 <"s_sext_i32_i8",
193 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
194>;
195def S_SEXT_I32_I16 : SOP1_32 <"s_sext_i32_i16",
196 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
197>;
198
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000199def S_BITSET0_B32 : SOP1_32 <"s_bitset0_b32", [], 1>;
200def S_BITSET0_B64 : SOP1_64_32 <"s_bitset0_b64", [], 1>;
201def S_BITSET1_B32 : SOP1_32 <"s_bitset1_b32", [], 1>;
202def S_BITSET1_B64 : SOP1_64_32 <"s_bitset1_b64", [], 1>;
Konstantin Zhuravlyovb2ff8df2017-05-26 20:38:26 +0000203def S_GETPC_B64 : SOP1_64_0 <"s_getpc_b64",
204 [(set i64:$sdst, (int_amdgcn_s_getpc))]
205>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000206
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000207let isTerminator = 1, isBarrier = 1, SchedRW = [WriteBranch] in {
208
209let isBranch = 1, isIndirectBranch = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000210def S_SETPC_B64 : SOP1_1 <"s_setpc_b64">;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000211} // End isBranch = 1, isIndirectBranch = 1
212
213let isReturn = 1 in {
214// Define variant marked as return rather than branch.
215def S_SETPC_B64_return : SOP1_1<"", [(AMDGPUret_flag i64:$src0)]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000216}
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000217} // End isTerminator = 1, isBarrier = 1
218
219let isCall = 1 in {
220def S_SWAPPC_B64 : SOP1_64 <"s_swappc_b64"
221>;
222}
223
Valery Pykhtina34fb492016-08-30 15:20:31 +0000224def S_RFE_B64 : SOP1_1 <"s_rfe_b64">;
225
226let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
227
228def S_AND_SAVEEXEC_B64 : SOP1_64 <"s_and_saveexec_b64">;
229def S_OR_SAVEEXEC_B64 : SOP1_64 <"s_or_saveexec_b64">;
230def S_XOR_SAVEEXEC_B64 : SOP1_64 <"s_xor_saveexec_b64">;
231def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <"s_andn2_saveexec_b64">;
232def S_ORN2_SAVEEXEC_B64 : SOP1_64 <"s_orn2_saveexec_b64">;
233def S_NAND_SAVEEXEC_B64 : SOP1_64 <"s_nand_saveexec_b64">;
234def S_NOR_SAVEEXEC_B64 : SOP1_64 <"s_nor_saveexec_b64">;
235def S_XNOR_SAVEEXEC_B64 : SOP1_64 <"s_xnor_saveexec_b64">;
236
237} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
238
239def S_QUADMASK_B32 : SOP1_32 <"s_quadmask_b32">;
240def S_QUADMASK_B64 : SOP1_64 <"s_quadmask_b64">;
241
242let Uses = [M0] in {
243def S_MOVRELS_B32 : SOP1_32 <"s_movrels_b32">;
244def S_MOVRELS_B64 : SOP1_64 <"s_movrels_b64">;
245def S_MOVRELD_B32 : SOP1_32 <"s_movreld_b32">;
246def S_MOVRELD_B64 : SOP1_64 <"s_movreld_b64">;
247} // End Uses = [M0]
248
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000249let SubtargetPredicate = isGFX6GFX7GFX8GFX9 in {
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +0000250def S_CBRANCH_JOIN : SOP1_0_32R <"s_cbranch_join">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000251def S_MOV_REGRD_B32 : SOP1_32 <"s_mov_regrd_b32">;
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000252} // End SubtargetPredicate = isGFX6GFX7GFX8GFX9
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000253
Valery Pykhtina34fb492016-08-30 15:20:31 +0000254let Defs = [SCC] in {
255def S_ABS_I32 : SOP1_32 <"s_abs_i32">;
256} // End Defs = [SCC]
257def S_MOV_FED_B32 : SOP1_32 <"s_mov_fed_b32">;
258
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000259let SubtargetPredicate = HasVGPRIndexMode in {
260def S_SET_GPR_IDX_IDX : SOP1_0_32<"s_set_gpr_idx_idx"> {
261 let Uses = [M0];
262 let Defs = [M0];
263}
264}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000265
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000266let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000267 let hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC] in {
268 def S_ANDN1_SAVEEXEC_B64 : SOP1_64<"s_andn1_saveexec_b64">;
269 def S_ORN1_SAVEEXEC_B64 : SOP1_64<"s_orn1_saveexec_b64">;
270 def S_ANDN1_WREXEC_B64 : SOP1_64<"s_andn1_wrexec_b64">;
271 def S_ANDN2_WREXEC_B64 : SOP1_64<"s_andn2_wrexec_b64">;
272 } // End hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC]
273
274 def S_BITREPLICATE_B64_B32 : SOP1_64_32<"s_bitreplicate_b64_b32">;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000275} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000276
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000277let SubtargetPredicate = isGFX10Plus in {
278 let Uses = [M0] in {
279 def S_MOVRELSD_2_B32 : SOP1_32<"s_movrelsd_2_b32">;
280 } // End Uses = [M0]
281} // End SubtargetPredicate = isGFX10Plus
282
Valery Pykhtina34fb492016-08-30 15:20:31 +0000283//===----------------------------------------------------------------------===//
284// SOP2 Instructions
285//===----------------------------------------------------------------------===//
286
287class SOP2_Pseudo<string opName, dag outs, dag ins,
288 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000289 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
290
Valery Pykhtina34fb492016-08-30 15:20:31 +0000291 let mayLoad = 0;
292 let mayStore = 0;
293 let hasSideEffects = 0;
294 let SALU = 1;
295 let SOP2 = 1;
296 let SchedRW = [WriteSALU];
297 let UseNamedOperandTable = 1;
298
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000299 let has_sdst = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000300
301 // Pseudo instructions have no encodings, but adding this field here allows
302 // us to do:
303 // let sdst = xxx in {
304 // for multiclasses that include both real and pseudo instructions.
305 // field bits<7> sdst = 0;
306 // let Size = 4; // Do we need size here?
307}
308
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000309class SOP2_Real<bits<7> op, SOP_Pseudo ps> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000310 InstSI <ps.OutOperandList, ps.InOperandList,
311 ps.Mnemonic # " " # ps.AsmOperands, []>,
312 Enc32 {
313 let isPseudo = 0;
314 let isCodeGenOnly = 0;
315
316 // copy relevant pseudo op flags
317 let SubtargetPredicate = ps.SubtargetPredicate;
318 let AsmMatchConverter = ps.AsmMatchConverter;
Dmitry Preobrazhensky61105ba2019-01-18 13:57:43 +0000319 let UseNamedOperandTable = ps.UseNamedOperandTable;
320 let TSFlags = ps.TSFlags;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000321
322 // encoding
323 bits<7> sdst;
324 bits<8> src0;
325 bits<8> src1;
326
327 let Inst{7-0} = src0;
328 let Inst{15-8} = src1;
329 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
330 let Inst{29-23} = op;
331 let Inst{31-30} = 0x2; // encoding
332}
333
334
335class SOP2_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000336 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000337 "$sdst, $src0, $src1", pattern
338>;
339
340class SOP2_64 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000341 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000342 "$sdst, $src0, $src1", pattern
343>;
344
345class SOP2_64_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000346 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000347 "$sdst, $src0, $src1", pattern
348>;
349
350class SOP2_64_32_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000351 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000352 "$sdst, $src0, $src1", pattern
353>;
354
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000355class UniformUnaryFrag<SDPatternOperator Op> : PatFrag <
356 (ops node:$src0),
357 (Op $src0),
358 [{ return !N->isDivergent(); }]
359>;
360
Alexander Timofeev36617f012018-09-21 10:31:22 +0000361class UniformBinFrag<SDPatternOperator Op> : PatFrag <
362 (ops node:$src0, node:$src1),
363 (Op $src0, $src1),
364 [{ return !N->isDivergent(); }]
365>;
366
Valery Pykhtina34fb492016-08-30 15:20:31 +0000367let Defs = [SCC] in { // Carry out goes to SCC
368let isCommutable = 1 in {
369def S_ADD_U32 : SOP2_32 <"s_add_u32">;
370def S_ADD_I32 : SOP2_32 <"s_add_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000371 [(set i32:$sdst, (UniformBinFrag<add> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000372>;
373} // End isCommutable = 1
374
375def S_SUB_U32 : SOP2_32 <"s_sub_u32">;
376def S_SUB_I32 : SOP2_32 <"s_sub_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000377 [(set i32:$sdst, (UniformBinFrag<sub> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000378>;
379
380let Uses = [SCC] in { // Carry in comes from SCC
381let isCommutable = 1 in {
382def S_ADDC_U32 : SOP2_32 <"s_addc_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000383 [(set i32:$sdst, (UniformBinFrag<adde> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000384} // End isCommutable = 1
385
386def S_SUBB_U32 : SOP2_32 <"s_subb_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000387 [(set i32:$sdst, (UniformBinFrag<sube> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000388} // End Uses = [SCC]
389
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000390
391let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000392def S_MIN_I32 : SOP2_32 <"s_min_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000393 [(set i32:$sdst, (UniformBinFrag<smin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000394>;
395def S_MIN_U32 : SOP2_32 <"s_min_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000396 [(set i32:$sdst, (UniformBinFrag<umin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000397>;
398def S_MAX_I32 : SOP2_32 <"s_max_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000399 [(set i32:$sdst, (UniformBinFrag<smax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000400>;
401def S_MAX_U32 : SOP2_32 <"s_max_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000402 [(set i32:$sdst, (UniformBinFrag<umax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000403>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000404} // End isCommutable = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000405} // End Defs = [SCC]
406
407
408let Uses = [SCC] in {
409 def S_CSELECT_B32 : SOP2_32 <"s_cselect_b32">;
410 def S_CSELECT_B64 : SOP2_64 <"s_cselect_b64">;
411} // End Uses = [SCC]
412
413let Defs = [SCC] in {
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000414let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000415def S_AND_B32 : SOP2_32 <"s_and_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000416 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000417>;
418
419def S_AND_B64 : SOP2_64 <"s_and_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000420 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000421>;
422
423def S_OR_B32 : SOP2_32 <"s_or_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000424 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000425>;
426
427def S_OR_B64 : SOP2_64 <"s_or_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000428 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000429>;
430
431def S_XOR_B32 : SOP2_32 <"s_xor_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000432 [(set i32:$sdst, (UniformBinFrag<xor> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000433>;
434
435def S_XOR_B64 : SOP2_64 <"s_xor_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000436 [(set i64:$sdst, (UniformBinFrag<xor> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000437>;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +0000438
439def S_XNOR_B32 : SOP2_32 <"s_xnor_b32",
440 [(set i32:$sdst, (not (xor_oneuse i32:$src0, i32:$src1)))]
441>;
442
443def S_XNOR_B64 : SOP2_64 <"s_xnor_b64",
444 [(set i64:$sdst, (not (xor_oneuse i64:$src0, i64:$src1)))]
445>;
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000446
447def S_NAND_B32 : SOP2_32 <"s_nand_b32",
448 [(set i32:$sdst, (not (and_oneuse i32:$src0, i32:$src1)))]
449>;
450
451def S_NAND_B64 : SOP2_64 <"s_nand_b64",
452 [(set i64:$sdst, (not (and_oneuse i64:$src0, i64:$src1)))]
453>;
454
455def S_NOR_B32 : SOP2_32 <"s_nor_b32",
456 [(set i32:$sdst, (not (or_oneuse i32:$src0, i32:$src1)))]
457>;
458
459def S_NOR_B64 : SOP2_64 <"s_nor_b64",
460 [(set i64:$sdst, (not (or_oneuse i64:$src0, i64:$src1)))]
461>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000462} // End isCommutable = 1
463
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000464def S_ANDN2_B32 : SOP2_32 <"s_andn2_b32",
465 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
466>;
467
468def S_ANDN2_B64 : SOP2_64 <"s_andn2_b64",
469 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
470>;
471
472def S_ORN2_B32 : SOP2_32 <"s_orn2_b32",
473 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
474>;
475
476def S_ORN2_B64 : SOP2_64 <"s_orn2_b64",
477 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
478>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000479} // End Defs = [SCC]
480
481// Use added complexity so these patterns are preferred to the VALU patterns.
482let AddedComplexity = 1 in {
483
484let Defs = [SCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000485// TODO: b64 versions require VOP3 change since v_lshlrev_b64 is VOP3
Valery Pykhtina34fb492016-08-30 15:20:31 +0000486def S_LSHL_B32 : SOP2_32 <"s_lshl_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000487 [(set i32:$sdst, (UniformBinFrag<shl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000488>;
489def S_LSHL_B64 : SOP2_64_32 <"s_lshl_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000490 [(set i64:$sdst, (UniformBinFrag<shl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000491>;
492def S_LSHR_B32 : SOP2_32 <"s_lshr_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000493 [(set i32:$sdst, (UniformBinFrag<srl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000494>;
495def S_LSHR_B64 : SOP2_64_32 <"s_lshr_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000496 [(set i64:$sdst, (UniformBinFrag<srl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000497>;
498def S_ASHR_I32 : SOP2_32 <"s_ashr_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000499 [(set i32:$sdst, (UniformBinFrag<sra> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000500>;
501def S_ASHR_I64 : SOP2_64_32 <"s_ashr_i64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000502 [(set i64:$sdst, (UniformBinFrag<sra> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000503>;
504} // End Defs = [SCC]
505
506def S_BFM_B32 : SOP2_32 <"s_bfm_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000507 [(set i32:$sdst, (UniformBinFrag<AMDGPUbfm> i32:$src0, i32:$src1))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000508def S_BFM_B64 : SOP2_64_32_32 <"s_bfm_b64">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000509
510// TODO: S_MUL_I32 require V_MUL_LO_I32 from VOP3 change
Valery Pykhtina34fb492016-08-30 15:20:31 +0000511def S_MUL_I32 : SOP2_32 <"s_mul_i32",
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000512 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]> {
513 let isCommutable = 1;
514}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000515
516} // End AddedComplexity = 1
517
518let Defs = [SCC] in {
519def S_BFE_U32 : SOP2_32 <"s_bfe_u32">;
520def S_BFE_I32 : SOP2_32 <"s_bfe_i32">;
521def S_BFE_U64 : SOP2_64_32 <"s_bfe_u64">;
522def S_BFE_I64 : SOP2_64_32 <"s_bfe_i64">;
523} // End Defs = [SCC]
524
525def S_CBRANCH_G_FORK : SOP2_Pseudo <
526 "s_cbranch_g_fork", (outs),
Dmitry Preobrazhensky57148602017-04-14 11:52:26 +0000527 (ins SCSrc_b64:$src0, SCSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000528 "$src0, $src1"
529> {
530 let has_sdst = 0;
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000531 let SubtargetPredicate = isGFX6GFX7GFX8GFX9;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000532}
533
534let Defs = [SCC] in {
535def S_ABSDIFF_I32 : SOP2_32 <"s_absdiff_i32">;
536} // End Defs = [SCC]
537
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000538let SubtargetPredicate = isGFX8GFX9 in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000539 def S_RFE_RESTORE_B64 : SOP2_Pseudo <
540 "s_rfe_restore_b64", (outs),
541 (ins SSrc_b64:$src0, SSrc_b32:$src1),
542 "$src0, $src1"
543 > {
544 let hasSideEffects = 1;
545 let has_sdst = 0;
546 }
547}
548
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000549let SubtargetPredicate = isGFX9Plus in {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000550 def S_PACK_LL_B32_B16 : SOP2_32<"s_pack_ll_b32_b16">;
551 def S_PACK_LH_B32_B16 : SOP2_32<"s_pack_lh_b32_b16">;
552 def S_PACK_HH_B32_B16 : SOP2_32<"s_pack_hh_b32_b16">;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +0000553
554 let Defs = [SCC] in {
555 def S_LSHL1_ADD_U32 : SOP2_32<"s_lshl1_add_u32">;
556 def S_LSHL2_ADD_U32 : SOP2_32<"s_lshl2_add_u32">;
557 def S_LSHL3_ADD_U32 : SOP2_32<"s_lshl3_add_u32">;
558 def S_LSHL4_ADD_U32 : SOP2_32<"s_lshl4_add_u32">;
559 } // End Defs = [SCC]
560
Michael Liaoefb4f9e2019-03-18 20:40:09 +0000561 let isCommutable = 1 in {
562 def S_MUL_HI_U32 : SOP2_32<"s_mul_hi_u32",
563 [(set i32:$sdst, (UniformBinFrag<mulhu> SSrc_b32:$src0, SSrc_b32:$src1))]>;
564 def S_MUL_HI_I32 : SOP2_32<"s_mul_hi_i32",
565 [(set i32:$sdst, (UniformBinFrag<mulhs> SSrc_b32:$src0, SSrc_b32:$src1))]>;
566 }
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000567} // End SubtargetPredicate = isGFX9Plus
Valery Pykhtina34fb492016-08-30 15:20:31 +0000568
569//===----------------------------------------------------------------------===//
570// SOPK Instructions
571//===----------------------------------------------------------------------===//
572
573class SOPK_Pseudo <string opName, dag outs, dag ins,
574 string asmOps, list<dag> pattern=[]> :
575 InstSI <outs, ins, "", pattern>,
576 SIMCInstr<opName, SIEncodingFamily.NONE> {
577 let isPseudo = 1;
578 let isCodeGenOnly = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000579 let mayLoad = 0;
580 let mayStore = 0;
581 let hasSideEffects = 0;
582 let SALU = 1;
583 let SOPK = 1;
584 let SchedRW = [WriteSALU];
585 let UseNamedOperandTable = 1;
586 string Mnemonic = opName;
587 string AsmOperands = asmOps;
588
589 bits<1> has_sdst = 1;
590}
591
592class SOPK_Real<bits<5> op, SOPK_Pseudo ps> :
593 InstSI <ps.OutOperandList, ps.InOperandList,
594 ps.Mnemonic # " " # ps.AsmOperands, []> {
595 let isPseudo = 0;
596 let isCodeGenOnly = 0;
597
598 // copy relevant pseudo op flags
599 let SubtargetPredicate = ps.SubtargetPredicate;
600 let AsmMatchConverter = ps.AsmMatchConverter;
601 let DisableEncoding = ps.DisableEncoding;
602 let Constraints = ps.Constraints;
603
604 // encoding
605 bits<7> sdst;
606 bits<16> simm16;
607 bits<32> imm;
608}
609
610class SOPK_Real32<bits<5> op, SOPK_Pseudo ps> :
611 SOPK_Real <op, ps>,
612 Enc32 {
613 let Inst{15-0} = simm16;
614 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
615 let Inst{27-23} = op;
616 let Inst{31-28} = 0xb; //encoding
617}
618
619class SOPK_Real64<bits<5> op, SOPK_Pseudo ps> :
620 SOPK_Real<op, ps>,
621 Enc64 {
622 let Inst{15-0} = simm16;
623 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
624 let Inst{27-23} = op;
625 let Inst{31-28} = 0xb; //encoding
626 let Inst{63-32} = imm;
627}
628
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000629class SOPKInstTable <bit is_sopk, string cmpOp = ""> {
630 bit IsSOPK = is_sopk;
631 string BaseCmpOp = cmpOp;
632}
633
Valery Pykhtina34fb492016-08-30 15:20:31 +0000634class SOPK_32 <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
635 opName,
636 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000637 (ins s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000638 "$sdst, $simm16",
639 pattern>;
640
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000641class SOPK_32_BR <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
642 opName,
643 (outs),
644 (ins sopp_brtarget:$simm16, SReg_32:$sdst),
645 "$sdst, $simm16",
646 pattern> {
647 let Defs = [EXEC];
648 let Uses = [EXEC];
649 let isBranch = 1;
650 let isTerminator = 1;
651 let SchedRW = [WriteBranch];
652}
653
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000654class SOPK_SCC <string opName, string base_op, bit isSignExt> : SOPK_Pseudo <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000655 opName,
656 (outs),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000657 !if(isSignExt,
658 (ins SReg_32:$sdst, s16imm:$simm16),
659 (ins SReg_32:$sdst, u16imm:$simm16)),
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000660 "$sdst, $simm16", []>,
661 SOPKInstTable<1, base_op>{
Valery Pykhtina34fb492016-08-30 15:20:31 +0000662 let Defs = [SCC];
663}
664
665class SOPK_32TIE <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
666 opName,
667 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000668 (ins SReg_32:$src0, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000669 "$sdst, $simm16",
670 pattern
671>;
672
673let isReMaterializable = 1, isMoveImm = 1 in {
674def S_MOVK_I32 : SOPK_32 <"s_movk_i32">;
675} // End isReMaterializable = 1
676let Uses = [SCC] in {
677def S_CMOVK_I32 : SOPK_32 <"s_cmovk_i32">;
678}
679
680let isCompare = 1 in {
681
682// This instruction is disabled for now until we can figure out how to teach
683// the instruction selector to correctly use the S_CMP* vs V_CMP*
684// instructions.
685//
686// When this instruction is enabled the code generator sometimes produces this
687// invalid sequence:
688//
689// SCC = S_CMPK_EQ_I32 SGPR0, imm
690// VCC = COPY SCC
691// VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
692//
693// def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32",
694// [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
695// >;
696
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000697def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32", "s_cmp_eq_i32", 1>;
698def S_CMPK_LG_I32 : SOPK_SCC <"s_cmpk_lg_i32", "s_cmp_lg_i32", 1>;
699def S_CMPK_GT_I32 : SOPK_SCC <"s_cmpk_gt_i32", "s_cmp_gt_i32", 1>;
700def S_CMPK_GE_I32 : SOPK_SCC <"s_cmpk_ge_i32", "s_cmp_ge_i32", 1>;
701def S_CMPK_LT_I32 : SOPK_SCC <"s_cmpk_lt_i32", "s_cmp_lt_i32", 1>;
702def S_CMPK_LE_I32 : SOPK_SCC <"s_cmpk_le_i32", "s_cmp_le_i32", 1>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000703
704let SOPKZext = 1 in {
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000705def S_CMPK_EQ_U32 : SOPK_SCC <"s_cmpk_eq_u32", "s_cmp_eq_u32", 0>;
706def S_CMPK_LG_U32 : SOPK_SCC <"s_cmpk_lg_u32", "s_cmp_lg_u32", 0>;
707def S_CMPK_GT_U32 : SOPK_SCC <"s_cmpk_gt_u32", "s_cmp_gt_u32", 0>;
708def S_CMPK_GE_U32 : SOPK_SCC <"s_cmpk_ge_u32", "s_cmp_ge_u32", 0>;
709def S_CMPK_LT_U32 : SOPK_SCC <"s_cmpk_lt_u32", "s_cmp_lt_u32", 0>;
710def S_CMPK_LE_U32 : SOPK_SCC <"s_cmpk_le_u32", "s_cmp_le_u32", 0>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000711} // End SOPKZext = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000712} // End isCompare = 1
713
714let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
715 Constraints = "$sdst = $src0" in {
716 def S_ADDK_I32 : SOPK_32TIE <"s_addk_i32">;
717 def S_MULK_I32 : SOPK_32TIE <"s_mulk_i32">;
718}
719
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000720let SubtargetPredicate = isGFX6GFX7GFX8GFX9 in
Valery Pykhtina34fb492016-08-30 15:20:31 +0000721def S_CBRANCH_I_FORK : SOPK_Pseudo <
722 "s_cbranch_i_fork",
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000723 (outs), (ins SReg_64:$sdst, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000724 "$sdst, $simm16"
725>;
726
727let mayLoad = 1 in {
728def S_GETREG_B32 : SOPK_Pseudo <
729 "s_getreg_b32",
730 (outs SReg_32:$sdst), (ins hwreg:$simm16),
731 "$sdst, $simm16"
732>;
733}
734
Tom Stellard8485fa02016-12-07 02:42:15 +0000735let hasSideEffects = 1 in {
736
Valery Pykhtina34fb492016-08-30 15:20:31 +0000737def S_SETREG_B32 : SOPK_Pseudo <
738 "s_setreg_b32",
739 (outs), (ins SReg_32:$sdst, hwreg:$simm16),
Tom Stellard8485fa02016-12-07 02:42:15 +0000740 "$simm16, $sdst",
741 [(AMDGPUsetreg i32:$sdst, (i16 timm:$simm16))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000742>;
743
744// FIXME: Not on SI?
745//def S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32">;
746
747def S_SETREG_IMM32_B32 : SOPK_Pseudo <
748 "s_setreg_imm32_b32",
749 (outs), (ins i32imm:$imm, hwreg:$simm16),
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000750 "$simm16, $imm"> {
751 let Size = 8; // Unlike every other SOPK instruction.
Valery Pykhtina34fb492016-08-30 15:20:31 +0000752 let has_sdst = 0;
753}
754
Tom Stellard8485fa02016-12-07 02:42:15 +0000755} // End hasSideEffects = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000756
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000757class SOPK_WAITCNT<string opName, list<dag> pat=[]> :
758 SOPK_Pseudo<
759 opName,
760 (outs),
761 (ins SReg_32:$sdst, s16imm:$simm16),
762 "$sdst, $simm16",
763 pat> {
764 let hasSideEffects = 1;
765 let mayLoad = 1;
766 let mayStore = 1;
767 let has_sdst = 1; // First source takes place of sdst in encoding
768}
769
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000770let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000771 def S_CALL_B64 : SOPK_Pseudo<
772 "s_call_b64",
773 (outs SReg_64:$sdst),
774 (ins s16imm:$simm16),
775 "$sdst, $simm16"> {
776 let isCall = 1;
777 }
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000778} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000779
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000780let SubtargetPredicate = isGFX10Plus in {
781 def S_VERSION : SOPK_Pseudo<
782 "s_version",
783 (outs),
784 (ins s16imm:$simm16),
785 "$simm16"> {
786 let has_sdst = 0;
787 }
788
789 def S_WAITCNT_VSCNT : SOPK_WAITCNT<"s_waitcnt_vscnt">;
790 def S_WAITCNT_VMCNT : SOPK_WAITCNT<"s_waitcnt_vmcnt">;
791 def S_WAITCNT_EXPCNT : SOPK_WAITCNT<"s_waitcnt_expcnt">;
792 def S_WAITCNT_LGKMCNT : SOPK_WAITCNT<"s_waitcnt_lgkmcnt">;
793} // End SubtargetPredicate = isGFX10Plus
794
Valery Pykhtina34fb492016-08-30 15:20:31 +0000795//===----------------------------------------------------------------------===//
796// SOPC Instructions
797//===----------------------------------------------------------------------===//
798
799class SOPCe <bits<7> op> : Enc32 {
800 bits<8> src0;
801 bits<8> src1;
802
803 let Inst{7-0} = src0;
804 let Inst{15-8} = src1;
805 let Inst{22-16} = op;
806 let Inst{31-23} = 0x17e;
807}
808
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000809class SOPC <bits<7> op, dag outs, dag ins, string asm,
810 list<dag> pattern = []> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000811 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
812 let mayLoad = 0;
813 let mayStore = 0;
814 let hasSideEffects = 0;
815 let SALU = 1;
816 let SOPC = 1;
817 let isCodeGenOnly = 0;
818 let Defs = [SCC];
819 let SchedRW = [WriteSALU];
820 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000821}
822
823class SOPC_Base <bits<7> op, RegisterOperand rc0, RegisterOperand rc1,
824 string opName, list<dag> pattern = []> : SOPC <
825 op, (outs), (ins rc0:$src0, rc1:$src1),
826 opName#" $src0, $src1", pattern > {
827 let Defs = [SCC];
828}
829class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
830 string opName, PatLeaf cond> : SOPC_Base <
831 op, rc, rc, opName,
832 [(set SCC, (si_setcc_uniform vt:$src0, vt:$src1, cond))] > {
833}
834
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000835class SOPC_CMP_32<bits<7> op, string opName,
836 PatLeaf cond = COND_NULL, string revOp = opName>
837 : SOPC_Helper<op, SSrc_b32, i32, opName, cond>,
838 Commutable_REV<revOp, !eq(revOp, opName)>,
839 SOPKInstTable<0, opName> {
840 let isCompare = 1;
841 let isCommutable = 1;
842}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000843
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000844class SOPC_CMP_64<bits<7> op, string opName,
845 PatLeaf cond = COND_NULL, string revOp = opName>
846 : SOPC_Helper<op, SSrc_b64, i64, opName, cond>,
847 Commutable_REV<revOp, !eq(revOp, opName)> {
848 let isCompare = 1;
849 let isCommutable = 1;
850}
851
Valery Pykhtina34fb492016-08-30 15:20:31 +0000852class SOPC_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000853 : SOPC_Base<op, SSrc_b32, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000854
855class SOPC_64_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000856 : SOPC_Base<op, SSrc_b64, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000857
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000858def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00, "s_cmp_eq_i32">;
859def S_CMP_LG_I32 : SOPC_CMP_32 <0x01, "s_cmp_lg_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000860def S_CMP_GT_I32 : SOPC_CMP_32 <0x02, "s_cmp_gt_i32", COND_SGT>;
861def S_CMP_GE_I32 : SOPC_CMP_32 <0x03, "s_cmp_ge_i32", COND_SGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000862def S_CMP_LT_I32 : SOPC_CMP_32 <0x04, "s_cmp_lt_i32", COND_SLT, "s_cmp_gt_i32">;
863def S_CMP_LE_I32 : SOPC_CMP_32 <0x05, "s_cmp_le_i32", COND_SLE, "s_cmp_ge_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000864def S_CMP_EQ_U32 : SOPC_CMP_32 <0x06, "s_cmp_eq_u32", COND_EQ>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000865def S_CMP_LG_U32 : SOPC_CMP_32 <0x07, "s_cmp_lg_u32", COND_NE>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000866def S_CMP_GT_U32 : SOPC_CMP_32 <0x08, "s_cmp_gt_u32", COND_UGT>;
867def S_CMP_GE_U32 : SOPC_CMP_32 <0x09, "s_cmp_ge_u32", COND_UGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000868def S_CMP_LT_U32 : SOPC_CMP_32 <0x0a, "s_cmp_lt_u32", COND_ULT, "s_cmp_gt_u32">;
869def S_CMP_LE_U32 : SOPC_CMP_32 <0x0b, "s_cmp_le_u32", COND_ULE, "s_cmp_ge_u32">;
870
Valery Pykhtina34fb492016-08-30 15:20:31 +0000871def S_BITCMP0_B32 : SOPC_32 <0x0c, "s_bitcmp0_b32">;
872def S_BITCMP1_B32 : SOPC_32 <0x0d, "s_bitcmp1_b32">;
873def S_BITCMP0_B64 : SOPC_64_32 <0x0e, "s_bitcmp0_b64">;
874def S_BITCMP1_B64 : SOPC_64_32 <0x0f, "s_bitcmp1_b64">;
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000875let SubtargetPredicate = isGFX6GFX7GFX8GFX9 in
Valery Pykhtina34fb492016-08-30 15:20:31 +0000876def S_SETVSKIP : SOPC_32 <0x10, "s_setvskip">;
877
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000878let SubtargetPredicate = isGFX8Plus in {
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000879def S_CMP_EQ_U64 : SOPC_CMP_64 <0x12, "s_cmp_eq_u64", COND_EQ>;
880def S_CMP_LG_U64 : SOPC_CMP_64 <0x13, "s_cmp_lg_u64", COND_NE>;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000881} // End SubtargetPredicate = isGFX8Plus
Valery Pykhtina34fb492016-08-30 15:20:31 +0000882
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000883let SubtargetPredicate = HasVGPRIndexMode in {
884def S_SET_GPR_IDX_ON : SOPC <0x11,
885 (outs),
886 (ins SSrc_b32:$src0, GPRIdxMode:$src1),
887 "s_set_gpr_idx_on $src0,$src1"> {
888 let Defs = [M0]; // No scc def
889 let Uses = [M0]; // Other bits of m0 unmodified.
890 let hasSideEffects = 1; // Sets mode.gpr_idx_en
Matt Arsenault2d8c2892016-11-01 20:42:24 +0000891 let FixedSize = 1;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000892}
893}
894
Valery Pykhtina34fb492016-08-30 15:20:31 +0000895//===----------------------------------------------------------------------===//
896// SOPP Instructions
897//===----------------------------------------------------------------------===//
898
899class SOPPe <bits<7> op> : Enc32 {
900 bits <16> simm16;
901
902 let Inst{15-0} = simm16;
903 let Inst{22-16} = op;
904 let Inst{31-23} = 0x17f; // encoding
905}
906
907class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
908 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
909
910 let mayLoad = 0;
911 let mayStore = 0;
912 let hasSideEffects = 0;
913 let SALU = 1;
914 let SOPP = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000915 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000916 let SchedRW = [WriteSALU];
917
918 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000919}
920
921
922def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
923
924let isTerminator = 1 in {
925
David Stuttard20ea21c2019-03-12 09:52:58 +0000926def S_ENDPGM : SOPP <0x00000001, (ins EndpgmImm:$simm16), "s_endpgm $simm16"> {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000927 let isBarrier = 1;
Matt Arsenault4e9c1e32016-10-28 23:00:38 +0000928 let isReturn = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000929}
930
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000931def S_ENDPGM_SAVED : SOPP <0x0000001B, (ins), "s_endpgm_saved"> {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000932 let SubtargetPredicate = isGFX8Plus;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000933 let simm16 = 0;
934 let isBarrier = 1;
935 let isReturn = 1;
936}
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000937
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000938let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000939 let isBarrier = 1, isReturn = 1, simm16 = 0 in {
940 def S_ENDPGM_ORDERED_PS_DONE :
941 SOPP<0x01e, (ins), "s_endpgm_ordered_ps_done">;
942 } // End isBarrier = 1, isReturn = 1, simm16 = 0
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000943} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000944
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000945let SubtargetPredicate = isGFX10Plus in {
946 let isBarrier = 1, isReturn = 1, simm16 = 0 in {
947 def S_CODE_END :
948 SOPP<0x01f, (ins), "s_code_end">;
949 } // End isBarrier = 1, isReturn = 1, simm16 = 0
950} // End SubtargetPredicate = isGFX10Plus
951
Valery Pykhtina34fb492016-08-30 15:20:31 +0000952let isBranch = 1, SchedRW = [WriteBranch] in {
953def S_BRANCH : SOPP <
954 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
955 [(br bb:$simm16)]> {
956 let isBarrier = 1;
957}
958
959let Uses = [SCC] in {
960def S_CBRANCH_SCC0 : SOPP <
961 0x00000004, (ins sopp_brtarget:$simm16),
962 "s_cbranch_scc0 $simm16"
963>;
964def S_CBRANCH_SCC1 : SOPP <
965 0x00000005, (ins sopp_brtarget:$simm16),
Matt Arsenaultd674e0a2017-10-10 20:34:49 +0000966 "s_cbranch_scc1 $simm16"
Valery Pykhtina34fb492016-08-30 15:20:31 +0000967>;
968} // End Uses = [SCC]
969
970let Uses = [VCC] in {
971def S_CBRANCH_VCCZ : SOPP <
972 0x00000006, (ins sopp_brtarget:$simm16),
973 "s_cbranch_vccz $simm16"
974>;
975def S_CBRANCH_VCCNZ : SOPP <
976 0x00000007, (ins sopp_brtarget:$simm16),
977 "s_cbranch_vccnz $simm16"
978>;
979} // End Uses = [VCC]
980
981let Uses = [EXEC] in {
982def S_CBRANCH_EXECZ : SOPP <
983 0x00000008, (ins sopp_brtarget:$simm16),
984 "s_cbranch_execz $simm16"
985>;
986def S_CBRANCH_EXECNZ : SOPP <
987 0x00000009, (ins sopp_brtarget:$simm16),
988 "s_cbranch_execnz $simm16"
989>;
990} // End Uses = [EXEC]
991
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000992def S_CBRANCH_CDBGSYS : SOPP <
993 0x00000017, (ins sopp_brtarget:$simm16),
994 "s_cbranch_cdbgsys $simm16"
995>;
996
997def S_CBRANCH_CDBGSYS_AND_USER : SOPP <
998 0x0000001A, (ins sopp_brtarget:$simm16),
999 "s_cbranch_cdbgsys_and_user $simm16"
1000>;
1001
1002def S_CBRANCH_CDBGSYS_OR_USER : SOPP <
1003 0x00000019, (ins sopp_brtarget:$simm16),
1004 "s_cbranch_cdbgsys_or_user $simm16"
1005>;
1006
1007def S_CBRANCH_CDBGUSER : SOPP <
1008 0x00000018, (ins sopp_brtarget:$simm16),
1009 "s_cbranch_cdbguser $simm16"
1010>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001011
1012} // End isBranch = 1
1013} // End isTerminator = 1
1014
1015let hasSideEffects = 1 in {
1016def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
1017 [(int_amdgcn_s_barrier)]> {
1018 let SchedRW = [WriteBarrier];
1019 let simm16 = 0;
1020 let mayLoad = 1;
1021 let mayStore = 1;
1022 let isConvergent = 1;
1023}
1024
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001025def S_WAKEUP : SOPP <0x00000003, (ins), "s_wakeup"> {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +00001026 let SubtargetPredicate = isGFX8Plus;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001027 let simm16 = 0;
1028 let mayLoad = 1;
1029 let mayStore = 1;
1030}
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001031
Valery Pykhtina34fb492016-08-30 15:20:31 +00001032let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
1033def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
1034def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +00001035def S_SETKILL : SOPP <0x0000000b, (ins i16imm:$simm16), "s_setkill $simm16">;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001036
1037// On SI the documentation says sleep for approximately 64 * low 2
1038// bits, consistent with the reported maximum of 448. On VI the
1039// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
1040// maximum really 15 on VI?
1041def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
1042 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
1043 let hasSideEffects = 1;
1044 let mayLoad = 1;
1045 let mayStore = 1;
1046}
1047
1048def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
1049
1050let Uses = [EXEC, M0] in {
1051// FIXME: Should this be mayLoad+mayStore?
1052def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
1053 [(AMDGPUsendmsg (i32 imm:$simm16))]
1054>;
Jan Veselyd48445d2017-01-04 18:06:55 +00001055
1056def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16",
1057 [(AMDGPUsendmsghalt (i32 imm:$simm16))]
1058>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001059} // End Uses = [EXEC, M0]
1060
Valery Pykhtina34fb492016-08-30 15:20:31 +00001061def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
1062def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
1063 let simm16 = 0;
1064}
1065def S_INCPERFLEVEL : SOPP <0x00000014, (ins i32imm:$simm16), "s_incperflevel $simm16",
1066 [(int_amdgcn_s_incperflevel SIMM16bit:$simm16)]> {
1067 let hasSideEffects = 1;
1068 let mayLoad = 1;
1069 let mayStore = 1;
1070}
1071def S_DECPERFLEVEL : SOPP <0x00000015, (ins i32imm:$simm16), "s_decperflevel $simm16",
1072 [(int_amdgcn_s_decperflevel SIMM16bit:$simm16)]> {
1073 let hasSideEffects = 1;
1074 let mayLoad = 1;
1075 let mayStore = 1;
1076}
1077def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
1078 let simm16 = 0;
1079}
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001080
1081let SubtargetPredicate = HasVGPRIndexMode in {
1082def S_SET_GPR_IDX_OFF : SOPP<0x1c, (ins), "s_set_gpr_idx_off"> {
1083 let simm16 = 0;
1084}
1085}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001086} // End hasSideEffects
1087
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001088let SubtargetPredicate = HasVGPRIndexMode in {
1089def S_SET_GPR_IDX_MODE : SOPP<0x1d, (ins GPRIdxMode:$simm16),
1090 "s_set_gpr_idx_mode$simm16"> {
1091 let Defs = [M0];
1092}
1093}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001094
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001095let SubtargetPredicate = isGFX10Plus in {
1096 def S_INST_PREFETCH :
1097 SOPP<0x020, (ins s16imm:$simm16), "s_inst_prefetch $simm16">;
1098 def S_CLAUSE :
1099 SOPP<0x021, (ins s16imm:$simm16), "s_clause $simm16">;
1100 def S_WAITCNT_IDLE :
1101 SOPP <0x022, (ins), "s_wait_idle"> {
1102 let simm16 = 0;
1103 }
1104 def S_WAITCNT_DEPCTR :
1105 SOPP <0x023, (ins s16imm:$simm16), "s_waitcnt_depctr $simm16">;
1106 def S_ROUND_MODE :
1107 SOPP<0x024, (ins s16imm:$simm16), "s_round_mode $simm16">;
1108 def S_DENORM_MODE :
1109 SOPP<0x025, (ins s16imm:$simm16), "s_denorm_mode $simm16">;
1110 def S_TTRACEDATA_IMM :
1111 SOPP<0x028, (ins s16imm:$simm16), "s_ttracedata_imm $simm16">;
1112} // End SubtargetPredicate = isGFX10Plus
1113
Valery Pykhtina34fb492016-08-30 15:20:31 +00001114//===----------------------------------------------------------------------===//
1115// S_GETREG_B32 Intrinsic Pattern.
1116//===----------------------------------------------------------------------===//
Matt Arsenault90c75932017-10-03 00:06:41 +00001117def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001118 (int_amdgcn_s_getreg imm:$simm16),
1119 (S_GETREG_B32 (as_i16imm $simm16))
1120>;
1121
1122//===----------------------------------------------------------------------===//
1123// SOP1 Patterns
1124//===----------------------------------------------------------------------===//
1125
Matt Arsenault90c75932017-10-03 00:06:41 +00001126def : GCNPat <
David Stuttard20ea21c2019-03-12 09:52:58 +00001127 (AMDGPUendpgm),
1128 (S_ENDPGM (i16 0))
1129>;
1130
1131def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001132 (i64 (ctpop i64:$src)),
1133 (i64 (REG_SEQUENCE SReg_64,
1134 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +00001135 (S_MOV_B32 (i32 0)), sub1))
Valery Pykhtina34fb492016-08-30 15:20:31 +00001136>;
1137
Matt Arsenault90c75932017-10-03 00:06:41 +00001138def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001139 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
1140 (S_ABS_I32 $x)
1141>;
1142
Matt Arsenault90c75932017-10-03 00:06:41 +00001143def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001144 (i16 imm:$imm),
1145 (S_MOV_B32 imm:$imm)
1146>;
1147
1148// Same as a 32-bit inreg
Matt Arsenault90c75932017-10-03 00:06:41 +00001149def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001150 (i32 (sext i16:$src)),
1151 (S_SEXT_I32_I16 $src)
1152>;
1153
1154
Valery Pykhtina34fb492016-08-30 15:20:31 +00001155//===----------------------------------------------------------------------===//
1156// SOP2 Patterns
1157//===----------------------------------------------------------------------===//
1158
1159// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
1160// case, the sgpr-copies pass will fix this to use the vector version.
Matt Arsenault90c75932017-10-03 00:06:41 +00001161def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001162 (i32 (addc i32:$src0, i32:$src1)),
1163 (S_ADD_U32 $src0, $src1)
1164>;
1165
Tom Stellard115a6152016-11-10 16:02:37 +00001166// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
1167// REG_SEQUENCE patterns don't support instructions with multiple
1168// outputs.
Matt Arsenault90c75932017-10-03 00:06:41 +00001169def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001170 (i64 (zext i16:$src)),
1171 (REG_SEQUENCE SReg_64,
1172 (i32 (COPY_TO_REGCLASS (S_AND_B32 $src, (S_MOV_B32 (i32 0xffff))), SGPR_32)), sub0,
1173 (S_MOV_B32 (i32 0)), sub1)
1174>;
1175
Matt Arsenault90c75932017-10-03 00:06:41 +00001176def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001177 (i64 (sext i16:$src)),
1178 (REG_SEQUENCE SReg_64, (i32 (S_SEXT_I32_I16 $src)), sub0,
1179 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 (i32 (S_SEXT_I32_I16 $src)), (S_MOV_B32 (i32 31))), SGPR_32)), sub1)
1180>;
1181
Matt Arsenault90c75932017-10-03 00:06:41 +00001182def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001183 (i32 (zext i16:$src)),
1184 (S_AND_B32 (S_MOV_B32 (i32 0xffff)), $src)
1185>;
1186
1187
1188
Valery Pykhtina34fb492016-08-30 15:20:31 +00001189//===----------------------------------------------------------------------===//
1190// SOPP Patterns
1191//===----------------------------------------------------------------------===//
1192
Matt Arsenault90c75932017-10-03 00:06:41 +00001193def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001194 (int_amdgcn_s_waitcnt i32:$simm16),
1195 (S_WAITCNT (as_i16imm $simm16))
1196>;
1197
Valery Pykhtina34fb492016-08-30 15:20:31 +00001198
1199//===----------------------------------------------------------------------===//
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +00001200// Target-specific instruction encodings.
Valery Pykhtina34fb492016-08-30 15:20:31 +00001201//===----------------------------------------------------------------------===//
1202
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001203//===----------------------------------------------------------------------===//
1204// SOP1 - GFX10.
1205//===----------------------------------------------------------------------===//
1206
1207class Select_gfx10<string opName> : SIMCInstr<opName, SIEncodingFamily.GFX10> {
1208 Predicate AssemblerPredicate = isGFX10Plus;
1209 string DecoderNamespace = "GFX10";
Valery Pykhtina34fb492016-08-30 15:20:31 +00001210}
1211
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001212multiclass SOP1_Real_gfx10<bits<8> op> {
1213 def _gfx10 : SOP1_Real<op, !cast<SOP1_Pseudo>(NAME)>,
1214 Select_gfx10<!cast<SOP1_Pseudo>(NAME).Mnemonic>;
1215}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001216
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001217defm S_ANDN1_SAVEEXEC_B64 : SOP1_Real_gfx10<0x037>;
1218defm S_ORN1_SAVEEXEC_B64 : SOP1_Real_gfx10<0x038>;
1219defm S_ANDN1_WREXEC_B64 : SOP1_Real_gfx10<0x039>;
1220defm S_ANDN2_WREXEC_B64 : SOP1_Real_gfx10<0x03a>;
1221defm S_BITREPLICATE_B64_B32 : SOP1_Real_gfx10<0x03b>;
1222defm S_MOVRELSD_2_B32 : SOP1_Real_gfx10<0x049>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001223
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001224//===----------------------------------------------------------------------===//
1225// SOP1 - GFX6, GFX7.
1226//===----------------------------------------------------------------------===//
Valery Pykhtina34fb492016-08-30 15:20:31 +00001227
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001228class Select_gfx6_gfx7<string opName> : SIMCInstr<opName, SIEncodingFamily.SI> {
1229 Predicate AssemblerPredicate = isGFX6GFX7;
1230 string DecoderNamespace = "GFX6GFX7";
1231}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001232
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001233multiclass SOP1_Real_gfx6_gfx7<bits<8> op> {
1234 def _gfx6_gfx7 : SOP1_Real<op, !cast<SOP1_Pseudo>(NAME)>,
1235 Select_gfx6_gfx7<!cast<SOP1_Pseudo>(NAME).Mnemonic>;
1236}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001237
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001238multiclass SOP1_Real_gfx6_gfx7_gfx10<bits<8> op> :
1239 SOP1_Real_gfx6_gfx7<op>, SOP1_Real_gfx10<op>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001240
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001241defm S_CBRANCH_JOIN : SOP1_Real_gfx6_gfx7<0x032>;
1242defm S_MOV_REGRD_B32 : SOP1_Real_gfx6_gfx7<0x033>;
1243
1244defm S_MOV_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x003>;
1245defm S_MOV_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x004>;
1246defm S_CMOV_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x005>;
1247defm S_CMOV_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x006>;
1248defm S_NOT_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x007>;
1249defm S_NOT_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x008>;
1250defm S_WQM_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x009>;
1251defm S_WQM_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x00a>;
1252defm S_BREV_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x00b>;
1253defm S_BREV_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x00c>;
1254defm S_BCNT0_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x00d>;
1255defm S_BCNT0_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x00e>;
1256defm S_BCNT1_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x00f>;
1257defm S_BCNT1_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x010>;
1258defm S_FF0_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x011>;
1259defm S_FF0_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x012>;
1260defm S_FF1_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x013>;
1261defm S_FF1_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x014>;
1262defm S_FLBIT_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x015>;
1263defm S_FLBIT_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x016>;
1264defm S_FLBIT_I32 : SOP1_Real_gfx6_gfx7_gfx10<0x017>;
1265defm S_FLBIT_I32_I64 : SOP1_Real_gfx6_gfx7_gfx10<0x018>;
1266defm S_SEXT_I32_I8 : SOP1_Real_gfx6_gfx7_gfx10<0x019>;
1267defm S_SEXT_I32_I16 : SOP1_Real_gfx6_gfx7_gfx10<0x01a>;
1268defm S_BITSET0_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x01b>;
1269defm S_BITSET0_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x01c>;
1270defm S_BITSET1_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x01d>;
1271defm S_BITSET1_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x01e>;
1272defm S_GETPC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x01f>;
1273defm S_SETPC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x020>;
1274defm S_SWAPPC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x021>;
1275defm S_RFE_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x022>;
1276defm S_AND_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x024>;
1277defm S_OR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x025>;
1278defm S_XOR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x026>;
1279defm S_ANDN2_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x027>;
1280defm S_ORN2_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x028>;
1281defm S_NAND_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x029>;
1282defm S_NOR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02a>;
1283defm S_XNOR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02b>;
1284defm S_QUADMASK_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x02c>;
1285defm S_QUADMASK_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02d>;
1286defm S_MOVRELS_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x02e>;
1287defm S_MOVRELS_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02f>;
1288defm S_MOVRELD_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x030>;
1289defm S_MOVRELD_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x031>;
1290defm S_ABS_I32 : SOP1_Real_gfx6_gfx7_gfx10<0x034>;
1291defm S_MOV_FED_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x035>;
1292
1293//===----------------------------------------------------------------------===//
1294// SOP2 - GFX10.
1295//===----------------------------------------------------------------------===//
1296
1297multiclass SOP2_Real_gfx10<bits<7> op> {
1298 def _gfx10 : SOP2_Real<op, !cast<SOP2_Pseudo>(NAME)>,
1299 Select_gfx10<!cast<SOP2_Pseudo>(NAME).Mnemonic>;
1300}
1301
1302defm S_LSHL1_ADD_U32 : SOP2_Real_gfx10<0x02e>;
1303defm S_LSHL2_ADD_U32 : SOP2_Real_gfx10<0x02f>;
1304defm S_LSHL3_ADD_U32 : SOP2_Real_gfx10<0x030>;
1305defm S_LSHL4_ADD_U32 : SOP2_Real_gfx10<0x031>;
1306defm S_PACK_LL_B32_B16 : SOP2_Real_gfx10<0x032>;
1307defm S_PACK_LH_B32_B16 : SOP2_Real_gfx10<0x033>;
1308defm S_PACK_HH_B32_B16 : SOP2_Real_gfx10<0x034>;
1309defm S_MUL_HI_U32 : SOP2_Real_gfx10<0x035>;
1310defm S_MUL_HI_I32 : SOP2_Real_gfx10<0x036>;
1311
1312//===----------------------------------------------------------------------===//
1313// SOP2 - GFX6, GFX7.
1314//===----------------------------------------------------------------------===//
1315
1316multiclass SOP2_Real_gfx6_gfx7<bits<7> op> {
1317 def _gfx6_gfx7 : SOP2_Real<op, !cast<SOP_Pseudo>(NAME)>,
1318 Select_gfx6_gfx7<!cast<SOP_Pseudo>(NAME).Mnemonic>;
1319}
1320
1321multiclass SOP2_Real_gfx6_gfx7_gfx10<bits<7> op> :
1322 SOP2_Real_gfx6_gfx7<op>, SOP2_Real_gfx10<op>;
1323
1324defm S_CBRANCH_G_FORK : SOP2_Real_gfx6_gfx7<0x02b>;
1325
1326defm S_ADD_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x000>;
1327defm S_SUB_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x001>;
1328defm S_ADD_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x002>;
1329defm S_SUB_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x003>;
1330defm S_ADDC_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x004>;
1331defm S_SUBB_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x005>;
1332defm S_MIN_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x006>;
1333defm S_MIN_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x007>;
1334defm S_MAX_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x008>;
1335defm S_MAX_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x009>;
1336defm S_CSELECT_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x00a>;
1337defm S_CSELECT_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x00b>;
1338defm S_AND_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x00e>;
1339defm S_AND_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x00f>;
1340defm S_OR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x010>;
1341defm S_OR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x011>;
1342defm S_XOR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x012>;
1343defm S_XOR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x013>;
1344defm S_ANDN2_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x014>;
1345defm S_ANDN2_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x015>;
1346defm S_ORN2_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x016>;
1347defm S_ORN2_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x017>;
1348defm S_NAND_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x018>;
1349defm S_NAND_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x019>;
1350defm S_NOR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x01a>;
1351defm S_NOR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x01b>;
1352defm S_XNOR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x01c>;
1353defm S_XNOR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x01d>;
1354defm S_LSHL_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x01e>;
1355defm S_LSHL_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x01f>;
1356defm S_LSHR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x020>;
1357defm S_LSHR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x021>;
1358defm S_ASHR_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x022>;
1359defm S_ASHR_I64 : SOP2_Real_gfx6_gfx7_gfx10<0x023>;
1360defm S_BFM_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x024>;
1361defm S_BFM_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x025>;
1362defm S_MUL_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x026>;
1363defm S_BFE_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x027>;
1364defm S_BFE_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x028>;
1365defm S_BFE_U64 : SOP2_Real_gfx6_gfx7_gfx10<0x029>;
1366defm S_BFE_I64 : SOP2_Real_gfx6_gfx7_gfx10<0x02a>;
1367defm S_ABSDIFF_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x02c>;
1368
1369//===----------------------------------------------------------------------===//
1370// SOPK - GFX10.
1371//===----------------------------------------------------------------------===//
1372
1373multiclass SOPK_Real32_gfx10<bits<5> op> {
1374 def _gfx10 : SOPK_Real32<op, !cast<SOPK_Pseudo>(NAME)>,
1375 Select_gfx10<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1376}
1377
1378multiclass SOPK_Real64_gfx10<bits<5> op> {
1379 def _gfx10 : SOPK_Real64<op, !cast<SOPK_Pseudo>(NAME)>,
1380 Select_gfx10<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1381}
1382
1383defm S_VERSION : SOPK_Real32_gfx10<0x001>;
1384defm S_CALL_B64 : SOPK_Real32_gfx10<0x016>;
1385defm S_WAITCNT_VSCNT : SOPK_Real32_gfx10<0x017>;
1386defm S_WAITCNT_VMCNT : SOPK_Real32_gfx10<0x018>;
1387defm S_WAITCNT_EXPCNT : SOPK_Real32_gfx10<0x019>;
1388defm S_WAITCNT_LGKMCNT : SOPK_Real32_gfx10<0x01a>;
1389
1390//===----------------------------------------------------------------------===//
1391// SOPK - GFX6, GFX7.
1392//===----------------------------------------------------------------------===//
1393
1394multiclass SOPK_Real32_gfx6_gfx7<bits<5> op> {
1395 def _gfx6_gfx7 : SOPK_Real32<op, !cast<SOPK_Pseudo>(NAME)>,
1396 Select_gfx6_gfx7<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1397}
1398
1399multiclass SOPK_Real64_gfx6_gfx7<bits<5> op> {
1400 def _gfx6_gfx7 : SOPK_Real64<op, !cast<SOPK_Pseudo>(NAME)>,
1401 Select_gfx6_gfx7<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1402}
1403
1404multiclass SOPK_Real32_gfx6_gfx7_gfx10<bits<5> op> :
1405 SOPK_Real32_gfx6_gfx7<op>, SOPK_Real32_gfx10<op>;
1406
1407multiclass SOPK_Real64_gfx6_gfx7_gfx10<bits<5> op> :
1408 SOPK_Real64_gfx6_gfx7<op>, SOPK_Real64_gfx10<op>;
1409
1410defm S_CBRANCH_I_FORK : SOPK_Real32_gfx6_gfx7<0x011>;
1411
1412defm S_MOVK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x000>;
1413defm S_CMOVK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x002>;
1414defm S_CMPK_EQ_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x003>;
1415defm S_CMPK_LG_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x004>;
1416defm S_CMPK_GT_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x005>;
1417defm S_CMPK_GE_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x006>;
1418defm S_CMPK_LT_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x007>;
1419defm S_CMPK_LE_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x008>;
1420defm S_CMPK_EQ_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x009>;
1421defm S_CMPK_LG_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00a>;
1422defm S_CMPK_GT_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00b>;
1423defm S_CMPK_GE_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00c>;
1424defm S_CMPK_LT_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00d>;
1425defm S_CMPK_LE_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00e>;
1426defm S_ADDK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00f>;
1427defm S_MULK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x010>;
1428defm S_GETREG_B32 : SOPK_Real32_gfx6_gfx7_gfx10<0x012>;
1429defm S_SETREG_B32 : SOPK_Real32_gfx6_gfx7_gfx10<0x013>;
1430defm S_SETREG_IMM32_B32 : SOPK_Real64_gfx6_gfx7_gfx10<0x015>;
1431
1432//===----------------------------------------------------------------------===//
1433// GFX8, GFX9 (VI).
1434//===----------------------------------------------------------------------===//
Valery Pykhtina34fb492016-08-30 15:20:31 +00001435
1436class Select_vi<string opName> :
1437 SIMCInstr<opName, SIEncodingFamily.VI> {
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001438 list<Predicate> AssemblerPredicates = [isGFX8GFX9];
1439 string DecoderNamespace = "GFX8";
Valery Pykhtina34fb492016-08-30 15:20:31 +00001440}
1441
1442class SOP1_Real_vi<bits<8> op, SOP1_Pseudo ps> :
1443 SOP1_Real<op, ps>,
1444 Select_vi<ps.Mnemonic>;
1445
1446
1447class SOP2_Real_vi<bits<7> op, SOP2_Pseudo ps> :
1448 SOP2_Real<op, ps>,
1449 Select_vi<ps.Mnemonic>;
1450
1451class SOPK_Real_vi<bits<5> op, SOPK_Pseudo ps> :
1452 SOPK_Real32<op, ps>,
1453 Select_vi<ps.Mnemonic>;
1454
1455def S_MOV_B32_vi : SOP1_Real_vi <0x00, S_MOV_B32>;
1456def S_MOV_B64_vi : SOP1_Real_vi <0x01, S_MOV_B64>;
1457def S_CMOV_B32_vi : SOP1_Real_vi <0x02, S_CMOV_B32>;
1458def S_CMOV_B64_vi : SOP1_Real_vi <0x03, S_CMOV_B64>;
1459def S_NOT_B32_vi : SOP1_Real_vi <0x04, S_NOT_B32>;
1460def S_NOT_B64_vi : SOP1_Real_vi <0x05, S_NOT_B64>;
1461def S_WQM_B32_vi : SOP1_Real_vi <0x06, S_WQM_B32>;
1462def S_WQM_B64_vi : SOP1_Real_vi <0x07, S_WQM_B64>;
1463def S_BREV_B32_vi : SOP1_Real_vi <0x08, S_BREV_B32>;
1464def S_BREV_B64_vi : SOP1_Real_vi <0x09, S_BREV_B64>;
1465def S_BCNT0_I32_B32_vi : SOP1_Real_vi <0x0a, S_BCNT0_I32_B32>;
1466def S_BCNT0_I32_B64_vi : SOP1_Real_vi <0x0b, S_BCNT0_I32_B64>;
1467def S_BCNT1_I32_B32_vi : SOP1_Real_vi <0x0c, S_BCNT1_I32_B32>;
1468def S_BCNT1_I32_B64_vi : SOP1_Real_vi <0x0d, S_BCNT1_I32_B64>;
1469def S_FF0_I32_B32_vi : SOP1_Real_vi <0x0e, S_FF0_I32_B32>;
1470def S_FF0_I32_B64_vi : SOP1_Real_vi <0x0f, S_FF0_I32_B64>;
1471def S_FF1_I32_B32_vi : SOP1_Real_vi <0x10, S_FF1_I32_B32>;
1472def S_FF1_I32_B64_vi : SOP1_Real_vi <0x11, S_FF1_I32_B64>;
1473def S_FLBIT_I32_B32_vi : SOP1_Real_vi <0x12, S_FLBIT_I32_B32>;
1474def S_FLBIT_I32_B64_vi : SOP1_Real_vi <0x13, S_FLBIT_I32_B64>;
1475def S_FLBIT_I32_vi : SOP1_Real_vi <0x14, S_FLBIT_I32>;
1476def S_FLBIT_I32_I64_vi : SOP1_Real_vi <0x15, S_FLBIT_I32_I64>;
1477def S_SEXT_I32_I8_vi : SOP1_Real_vi <0x16, S_SEXT_I32_I8>;
1478def S_SEXT_I32_I16_vi : SOP1_Real_vi <0x17, S_SEXT_I32_I16>;
1479def S_BITSET0_B32_vi : SOP1_Real_vi <0x18, S_BITSET0_B32>;
1480def S_BITSET0_B64_vi : SOP1_Real_vi <0x19, S_BITSET0_B64>;
1481def S_BITSET1_B32_vi : SOP1_Real_vi <0x1a, S_BITSET1_B32>;
1482def S_BITSET1_B64_vi : SOP1_Real_vi <0x1b, S_BITSET1_B64>;
1483def S_GETPC_B64_vi : SOP1_Real_vi <0x1c, S_GETPC_B64>;
1484def S_SETPC_B64_vi : SOP1_Real_vi <0x1d, S_SETPC_B64>;
1485def S_SWAPPC_B64_vi : SOP1_Real_vi <0x1e, S_SWAPPC_B64>;
1486def S_RFE_B64_vi : SOP1_Real_vi <0x1f, S_RFE_B64>;
1487def S_AND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x20, S_AND_SAVEEXEC_B64>;
1488def S_OR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x21, S_OR_SAVEEXEC_B64>;
1489def S_XOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x22, S_XOR_SAVEEXEC_B64>;
1490def S_ANDN2_SAVEEXEC_B64_vi: SOP1_Real_vi <0x23, S_ANDN2_SAVEEXEC_B64>;
1491def S_ORN2_SAVEEXEC_B64_vi : SOP1_Real_vi <0x24, S_ORN2_SAVEEXEC_B64>;
1492def S_NAND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x25, S_NAND_SAVEEXEC_B64>;
1493def S_NOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x26, S_NOR_SAVEEXEC_B64>;
1494def S_XNOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x27, S_XNOR_SAVEEXEC_B64>;
1495def S_QUADMASK_B32_vi : SOP1_Real_vi <0x28, S_QUADMASK_B32>;
1496def S_QUADMASK_B64_vi : SOP1_Real_vi <0x29, S_QUADMASK_B64>;
1497def S_MOVRELS_B32_vi : SOP1_Real_vi <0x2a, S_MOVRELS_B32>;
1498def S_MOVRELS_B64_vi : SOP1_Real_vi <0x2b, S_MOVRELS_B64>;
1499def S_MOVRELD_B32_vi : SOP1_Real_vi <0x2c, S_MOVRELD_B32>;
1500def S_MOVRELD_B64_vi : SOP1_Real_vi <0x2d, S_MOVRELD_B64>;
1501def S_CBRANCH_JOIN_vi : SOP1_Real_vi <0x2e, S_CBRANCH_JOIN>;
1502def S_MOV_REGRD_B32_vi : SOP1_Real_vi <0x2f, S_MOV_REGRD_B32>;
1503def S_ABS_I32_vi : SOP1_Real_vi <0x30, S_ABS_I32>;
1504def S_MOV_FED_B32_vi : SOP1_Real_vi <0x31, S_MOV_FED_B32>;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001505def S_SET_GPR_IDX_IDX_vi : SOP1_Real_vi <0x32, S_SET_GPR_IDX_IDX>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001506
1507def S_ADD_U32_vi : SOP2_Real_vi <0x00, S_ADD_U32>;
1508def S_ADD_I32_vi : SOP2_Real_vi <0x02, S_ADD_I32>;
1509def S_SUB_U32_vi : SOP2_Real_vi <0x01, S_SUB_U32>;
1510def S_SUB_I32_vi : SOP2_Real_vi <0x03, S_SUB_I32>;
1511def S_ADDC_U32_vi : SOP2_Real_vi <0x04, S_ADDC_U32>;
1512def S_SUBB_U32_vi : SOP2_Real_vi <0x05, S_SUBB_U32>;
1513def S_MIN_I32_vi : SOP2_Real_vi <0x06, S_MIN_I32>;
1514def S_MIN_U32_vi : SOP2_Real_vi <0x07, S_MIN_U32>;
1515def S_MAX_I32_vi : SOP2_Real_vi <0x08, S_MAX_I32>;
1516def S_MAX_U32_vi : SOP2_Real_vi <0x09, S_MAX_U32>;
1517def S_CSELECT_B32_vi : SOP2_Real_vi <0x0a, S_CSELECT_B32>;
1518def S_CSELECT_B64_vi : SOP2_Real_vi <0x0b, S_CSELECT_B64>;
1519def S_AND_B32_vi : SOP2_Real_vi <0x0c, S_AND_B32>;
1520def S_AND_B64_vi : SOP2_Real_vi <0x0d, S_AND_B64>;
1521def S_OR_B32_vi : SOP2_Real_vi <0x0e, S_OR_B32>;
1522def S_OR_B64_vi : SOP2_Real_vi <0x0f, S_OR_B64>;
1523def S_XOR_B32_vi : SOP2_Real_vi <0x10, S_XOR_B32>;
1524def S_XOR_B64_vi : SOP2_Real_vi <0x11, S_XOR_B64>;
1525def S_ANDN2_B32_vi : SOP2_Real_vi <0x12, S_ANDN2_B32>;
1526def S_ANDN2_B64_vi : SOP2_Real_vi <0x13, S_ANDN2_B64>;
1527def S_ORN2_B32_vi : SOP2_Real_vi <0x14, S_ORN2_B32>;
1528def S_ORN2_B64_vi : SOP2_Real_vi <0x15, S_ORN2_B64>;
1529def S_NAND_B32_vi : SOP2_Real_vi <0x16, S_NAND_B32>;
1530def S_NAND_B64_vi : SOP2_Real_vi <0x17, S_NAND_B64>;
1531def S_NOR_B32_vi : SOP2_Real_vi <0x18, S_NOR_B32>;
1532def S_NOR_B64_vi : SOP2_Real_vi <0x19, S_NOR_B64>;
1533def S_XNOR_B32_vi : SOP2_Real_vi <0x1a, S_XNOR_B32>;
1534def S_XNOR_B64_vi : SOP2_Real_vi <0x1b, S_XNOR_B64>;
1535def S_LSHL_B32_vi : SOP2_Real_vi <0x1c, S_LSHL_B32>;
1536def S_LSHL_B64_vi : SOP2_Real_vi <0x1d, S_LSHL_B64>;
1537def S_LSHR_B32_vi : SOP2_Real_vi <0x1e, S_LSHR_B32>;
1538def S_LSHR_B64_vi : SOP2_Real_vi <0x1f, S_LSHR_B64>;
1539def S_ASHR_I32_vi : SOP2_Real_vi <0x20, S_ASHR_I32>;
1540def S_ASHR_I64_vi : SOP2_Real_vi <0x21, S_ASHR_I64>;
1541def S_BFM_B32_vi : SOP2_Real_vi <0x22, S_BFM_B32>;
1542def S_BFM_B64_vi : SOP2_Real_vi <0x23, S_BFM_B64>;
1543def S_MUL_I32_vi : SOP2_Real_vi <0x24, S_MUL_I32>;
1544def S_BFE_U32_vi : SOP2_Real_vi <0x25, S_BFE_U32>;
1545def S_BFE_I32_vi : SOP2_Real_vi <0x26, S_BFE_I32>;
1546def S_BFE_U64_vi : SOP2_Real_vi <0x27, S_BFE_U64>;
1547def S_BFE_I64_vi : SOP2_Real_vi <0x28, S_BFE_I64>;
1548def S_CBRANCH_G_FORK_vi : SOP2_Real_vi <0x29, S_CBRANCH_G_FORK>;
1549def S_ABSDIFF_I32_vi : SOP2_Real_vi <0x2a, S_ABSDIFF_I32>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001550def S_PACK_LL_B32_B16_vi : SOP2_Real_vi <0x32, S_PACK_LL_B32_B16>;
1551def S_PACK_LH_B32_B16_vi : SOP2_Real_vi <0x33, S_PACK_LH_B32_B16>;
1552def S_PACK_HH_B32_B16_vi : SOP2_Real_vi <0x34, S_PACK_HH_B32_B16>;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001553def S_RFE_RESTORE_B64_vi : SOP2_Real_vi <0x2b, S_RFE_RESTORE_B64>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001554
1555def S_MOVK_I32_vi : SOPK_Real_vi <0x00, S_MOVK_I32>;
1556def S_CMOVK_I32_vi : SOPK_Real_vi <0x01, S_CMOVK_I32>;
1557def S_CMPK_EQ_I32_vi : SOPK_Real_vi <0x02, S_CMPK_EQ_I32>;
1558def S_CMPK_LG_I32_vi : SOPK_Real_vi <0x03, S_CMPK_LG_I32>;
1559def S_CMPK_GT_I32_vi : SOPK_Real_vi <0x04, S_CMPK_GT_I32>;
1560def S_CMPK_GE_I32_vi : SOPK_Real_vi <0x05, S_CMPK_GE_I32>;
1561def S_CMPK_LT_I32_vi : SOPK_Real_vi <0x06, S_CMPK_LT_I32>;
1562def S_CMPK_LE_I32_vi : SOPK_Real_vi <0x07, S_CMPK_LE_I32>;
1563def S_CMPK_EQ_U32_vi : SOPK_Real_vi <0x08, S_CMPK_EQ_U32>;
1564def S_CMPK_LG_U32_vi : SOPK_Real_vi <0x09, S_CMPK_LG_U32>;
1565def S_CMPK_GT_U32_vi : SOPK_Real_vi <0x0A, S_CMPK_GT_U32>;
1566def S_CMPK_GE_U32_vi : SOPK_Real_vi <0x0B, S_CMPK_GE_U32>;
1567def S_CMPK_LT_U32_vi : SOPK_Real_vi <0x0C, S_CMPK_LT_U32>;
1568def S_CMPK_LE_U32_vi : SOPK_Real_vi <0x0D, S_CMPK_LE_U32>;
1569def S_ADDK_I32_vi : SOPK_Real_vi <0x0E, S_ADDK_I32>;
1570def S_MULK_I32_vi : SOPK_Real_vi <0x0F, S_MULK_I32>;
1571def S_CBRANCH_I_FORK_vi : SOPK_Real_vi <0x10, S_CBRANCH_I_FORK>;
1572def S_GETREG_B32_vi : SOPK_Real_vi <0x11, S_GETREG_B32>;
1573def S_SETREG_B32_vi : SOPK_Real_vi <0x12, S_SETREG_B32>;
1574//def S_GETREG_REGRD_B32_vi : SOPK_Real_vi <0x13, S_GETREG_REGRD_B32>; // see pseudo for comments
1575def S_SETREG_IMM32_B32_vi : SOPK_Real64<0x14, S_SETREG_IMM32_B32>,
Tom Stellard2add8a12016-09-06 20:00:26 +00001576 Select_vi<S_SETREG_IMM32_B32.Mnemonic>;
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001577
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +00001578def S_CALL_B64_vi : SOPK_Real_vi <0x15, S_CALL_B64>;
1579
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001580//===----------------------------------------------------------------------===//
1581// SOP1 - GFX9.
1582//===----------------------------------------------------------------------===//
1583
1584def S_ANDN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x33, S_ANDN1_SAVEEXEC_B64>;
1585def S_ORN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x34, S_ORN1_SAVEEXEC_B64>;
1586def S_ANDN1_WREXEC_B64_vi : SOP1_Real_vi<0x35, S_ANDN1_WREXEC_B64>;
1587def S_ANDN2_WREXEC_B64_vi : SOP1_Real_vi<0x36, S_ANDN2_WREXEC_B64>;
1588def S_BITREPLICATE_B64_B32_vi : SOP1_Real_vi<0x37, S_BITREPLICATE_B64_B32>;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +00001589
1590//===----------------------------------------------------------------------===//
1591// SOP2 - GFX9.
1592//===----------------------------------------------------------------------===//
1593
1594def S_LSHL1_ADD_U32_vi : SOP2_Real_vi<0x2e, S_LSHL1_ADD_U32>;
1595def S_LSHL2_ADD_U32_vi : SOP2_Real_vi<0x2f, S_LSHL2_ADD_U32>;
1596def S_LSHL3_ADD_U32_vi : SOP2_Real_vi<0x30, S_LSHL3_ADD_U32>;
1597def S_LSHL4_ADD_U32_vi : SOP2_Real_vi<0x31, S_LSHL4_ADD_U32>;
1598def S_MUL_HI_U32_vi : SOP2_Real_vi<0x2c, S_MUL_HI_U32>;
1599def S_MUL_HI_I32_vi : SOP2_Real_vi<0x2d, S_MUL_HI_I32>;